blob: 0004362f6c5ed2f86079bbef1de0826330182024 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Damien Lespiauda2078c2013-02-13 15:27:27 +000055static void gen9_init_clock_gating(struct drm_device *dev)
56{
Damien Lespiauacd5c342014-03-26 16:55:46 +000057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Damien Lespiau77719d22015-02-09 19:33:13 +000059 /* WaEnableLbsSlaRetryTimerDecrement:skl */
60 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
61 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
Nick Hoath6381b552015-07-14 14:41:15 +010062
63 /* WaDisableKillLogic:bxt,skl */
64 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
65 ECOCHK_DIS_TLB);
Damien Lespiau77719d22015-02-09 19:33:13 +000066}
Damien Lespiau91e41d12014-03-26 17:42:50 +000067
Damien Lespiau45db2192015-02-09 19:33:09 +000068static void skl_init_clock_gating(struct drm_device *dev)
Damien Lespiauda2078c2013-02-13 15:27:27 +000069{
Damien Lespiauacd5c342014-03-26 16:55:46 +000070 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau3ca5da42014-03-26 18:18:01 +000071
Damien Lespiau77719d22015-02-09 19:33:13 +000072 gen9_init_clock_gating(dev);
73
Damien Lespiau2caa3b22015-02-09 19:33:20 +000074 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
Damien Lespiau81e231a2015-02-09 19:33:19 +000075 /* WaDisableHDCInvalidation:skl */
76 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
77 BDW_DISABLE_HDC_INVALIDATION);
78
Damien Lespiau2caa3b22015-02-09 19:33:20 +000079 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
80 I915_WRITE(FF_SLICE_CS_CHICKEN2,
Damien Lespiauf1d3d342015-05-06 14:36:27 +010081 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
Damien Lespiau2caa3b22015-02-09 19:33:20 +000082 }
Damien Lespiau81e231a2015-02-09 19:33:19 +000083
Arun Siluverya4106a72015-07-14 15:01:29 +010084 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
85 * involving this register should also be added to WA batch as required.
86 */
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +000087 if (INTEL_REVID(dev) <= SKL_REVID_E0)
88 /* WaDisableLSQCROPERFforOCL:skl */
89 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
90 GEN8_LQSC_RO_PERF_DIS);
Arun Siluvery245d9662015-08-03 20:24:56 +010091
92 /* WaEnableGapsTsvCreditFix:skl */
93 if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
94 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
95 GEN9_GAPS_TSV_CREDIT_DISABLE));
96 }
Damien Lespiauda2078c2013-02-13 15:27:27 +000097}
98
Imre Deaka82abe42015-03-27 14:00:04 +020099static void bxt_init_clock_gating(struct drm_device *dev)
100{
Imre Deak32608ca2015-03-11 11:10:27 +0200101 struct drm_i915_private *dev_priv = dev->dev_private;
102
Imre Deaka82abe42015-03-27 14:00:04 +0200103 gen9_init_clock_gating(dev);
Imre Deak32608ca2015-03-11 11:10:27 +0200104
Nick Hoatha7546152015-06-29 14:07:32 +0100105 /* WaDisableSDEUnitClockGating:bxt */
106 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
107 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
108
Imre Deak32608ca2015-03-11 11:10:27 +0200109 /*
110 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200111 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200112 */
Imre Deak32608ca2015-03-11 11:10:27 +0200113 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200114 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deak32608ca2015-03-11 11:10:27 +0200115
Arun Siluveryaa66c502015-09-25 14:33:40 +0100116 /* WaStoreMultiplePTEenable:bxt */
117 /* This is a requirement according to Hardware specification */
118 if (INTEL_REVID(dev) == BXT_REVID_A0)
Nick Hoatha7546152015-06-29 14:07:32 +0100119 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
Arun Siluvery5b88aba2015-09-08 10:31:49 +0100120
121 /* WaSetClckGatingDisableMedia:bxt */
122 if (INTEL_REVID(dev) == BXT_REVID_A0) {
123 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
124 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
125 }
Imre Deaka82abe42015-03-27 14:00:04 +0200126}
127
Daniel Vetterc921aba2012-04-26 23:28:17 +0200128static void i915_pineview_get_mem_freq(struct drm_device *dev)
129{
Jani Nikula50227e12014-03-31 14:27:21 +0300130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
167static void i915_ironlake_get_mem_freq(struct drm_device *dev)
168{
Jani Nikula50227e12014-03-31 14:27:21 +0300169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200170 u16 ddrpll, csipll;
171
172 ddrpll = I915_READ16(DDRMPLL1);
173 csipll = I915_READ16(CSIPLL0);
174
175 switch (ddrpll & 0xff) {
176 case 0xc:
177 dev_priv->mem_freq = 800;
178 break;
179 case 0x10:
180 dev_priv->mem_freq = 1066;
181 break;
182 case 0x14:
183 dev_priv->mem_freq = 1333;
184 break;
185 case 0x18:
186 dev_priv->mem_freq = 1600;
187 break;
188 default:
189 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
190 ddrpll & 0xff);
191 dev_priv->mem_freq = 0;
192 break;
193 }
194
Daniel Vetter20e4d402012-08-08 23:35:39 +0200195 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200196
197 switch (csipll & 0x3ff) {
198 case 0x00c:
199 dev_priv->fsb_freq = 3200;
200 break;
201 case 0x00e:
202 dev_priv->fsb_freq = 3733;
203 break;
204 case 0x010:
205 dev_priv->fsb_freq = 4266;
206 break;
207 case 0x012:
208 dev_priv->fsb_freq = 4800;
209 break;
210 case 0x014:
211 dev_priv->fsb_freq = 5333;
212 break;
213 case 0x016:
214 dev_priv->fsb_freq = 5866;
215 break;
216 case 0x018:
217 dev_priv->fsb_freq = 6400;
218 break;
219 default:
220 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
221 csipll & 0x3ff);
222 dev_priv->fsb_freq = 0;
223 break;
224 }
225
226 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200227 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200228 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200229 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200230 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200231 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200232 }
233}
234
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300235static const struct cxsr_latency cxsr_latency_table[] = {
236 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
237 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
238 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
239 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
240 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
241
242 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
243 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
244 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
245 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
246 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
247
248 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
249 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
250 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
251 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
252 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
253
254 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
255 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
256 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
257 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
258 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
259
260 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
261 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
262 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
263 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
264 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
265
266 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
267 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
268 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
269 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
270 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
271};
272
Daniel Vetter63c62272012-04-21 23:17:55 +0200273static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int is_ddr3,
275 int fsb,
276 int mem)
277{
278 const struct cxsr_latency *latency;
279 int i;
280
281 if (fsb == 0 || mem == 0)
282 return NULL;
283
284 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
285 latency = &cxsr_latency_table[i];
286 if (is_desktop == latency->is_desktop &&
287 is_ddr3 == latency->is_ddr3 &&
288 fsb == latency->fsb_freq && mem == latency->mem_freq)
289 return latency;
290 }
291
292 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
293
294 return NULL;
295}
296
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200297static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
298{
299 u32 val;
300
301 mutex_lock(&dev_priv->rps.hw_lock);
302
303 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
304 if (enable)
305 val &= ~FORCE_DDR_HIGH_FREQ;
306 else
307 val |= FORCE_DDR_HIGH_FREQ;
308 val &= ~FORCE_DDR_LOW_FREQ;
309 val |= FORCE_DDR_FREQ_REQ_ACK;
310 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
311
312 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
313 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
314 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
315
316 mutex_unlock(&dev_priv->rps.hw_lock);
317}
318
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200319static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
320{
321 u32 val;
322
323 mutex_lock(&dev_priv->rps.hw_lock);
324
325 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
326 if (enable)
327 val |= DSP_MAXFIFO_PM5_ENABLE;
328 else
329 val &= ~DSP_MAXFIFO_PM5_ENABLE;
330 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
331
332 mutex_unlock(&dev_priv->rps.hw_lock);
333}
334
Ville Syrjäläf4998962015-03-10 17:02:21 +0200335#define FW_WM(value, plane) \
336 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
337
Imre Deak5209b1f2014-07-01 12:36:17 +0300338void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300339{
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 struct drm_device *dev = dev_priv->dev;
341 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300342
Imre Deak5209b1f2014-07-01 12:36:17 +0300343 if (IS_VALLEYVIEW(dev)) {
344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300346 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300347 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 } else if (IS_PINEVIEW(dev)) {
351 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
352 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
353 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300354 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300355 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
356 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
357 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
358 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 } else if (IS_I915GM(dev)) {
361 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
362 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
363 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 } else {
366 return;
367 }
368
369 DRM_DEBUG_KMS("memory self-refresh is %s\n",
370 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300371}
372
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200373
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300374/*
375 * Latency for FIFO fetches is dependent on several factors:
376 * - memory configuration (speed, channels)
377 * - chipset
378 * - current MCH state
379 * It can be fairly high in some situations, so here we assume a fairly
380 * pessimal value. It's a tradeoff between extra memory fetches (if we
381 * set this value too high, the FIFO will fetch frequently to stay full)
382 * and power consumption (set it too low to save power and we might see
383 * FIFO underruns and display "flicker").
384 *
385 * A value of 5us seems to be a good balance; safe for very low end
386 * platforms but not overly aggressive on lower latency configs.
387 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100388static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300389
Ville Syrjäläb5004722015-03-05 21:19:47 +0200390#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
391 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
392
393static int vlv_get_fifo_size(struct drm_device *dev,
394 enum pipe pipe, int plane)
395{
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 int sprite0_start, sprite1_start, size;
398
399 switch (pipe) {
400 uint32_t dsparb, dsparb2, dsparb3;
401 case PIPE_A:
402 dsparb = I915_READ(DSPARB);
403 dsparb2 = I915_READ(DSPARB2);
404 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
405 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
406 break;
407 case PIPE_B:
408 dsparb = I915_READ(DSPARB);
409 dsparb2 = I915_READ(DSPARB2);
410 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
411 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
412 break;
413 case PIPE_C:
414 dsparb2 = I915_READ(DSPARB2);
415 dsparb3 = I915_READ(DSPARB3);
416 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
417 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
418 break;
419 default:
420 return 0;
421 }
422
423 switch (plane) {
424 case 0:
425 size = sprite0_start;
426 break;
427 case 1:
428 size = sprite1_start - sprite0_start;
429 break;
430 case 2:
431 size = 512 - 1 - sprite1_start;
432 break;
433 default:
434 return 0;
435 }
436
437 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
438 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
439 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
440 size);
441
442 return size;
443}
444
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300445static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300446{
447 struct drm_i915_private *dev_priv = dev->dev_private;
448 uint32_t dsparb = I915_READ(DSPARB);
449 int size;
450
451 size = dsparb & 0x7f;
452 if (plane)
453 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
454
455 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
456 plane ? "B" : "A", size);
457
458 return size;
459}
460
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200461static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300462{
463 struct drm_i915_private *dev_priv = dev->dev_private;
464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300478static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 uint32_t dsparb = I915_READ(DSPARB);
482 int size;
483
484 size = dsparb & 0x7f;
485 size >>= 2; /* Convert to cachelines */
486
487 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
488 plane ? "B" : "A",
489 size);
490
491 return size;
492}
493
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300494/* Pineview has different values for various configs */
495static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300496 .fifo_size = PINEVIEW_DISPLAY_FIFO,
497 .max_wm = PINEVIEW_MAX_WM,
498 .default_wm = PINEVIEW_DFT_WM,
499 .guard_size = PINEVIEW_GUARD_WM,
500 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501};
502static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300503 .fifo_size = PINEVIEW_DISPLAY_FIFO,
504 .max_wm = PINEVIEW_MAX_WM,
505 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
506 .guard_size = PINEVIEW_GUARD_WM,
507 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300508};
509static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300510 .fifo_size = PINEVIEW_CURSOR_FIFO,
511 .max_wm = PINEVIEW_CURSOR_MAX_WM,
512 .default_wm = PINEVIEW_CURSOR_DFT_WM,
513 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
514 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515};
516static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300517 .fifo_size = PINEVIEW_CURSOR_FIFO,
518 .max_wm = PINEVIEW_CURSOR_MAX_WM,
519 .default_wm = PINEVIEW_CURSOR_DFT_WM,
520 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
521 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522};
523static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300524 .fifo_size = G4X_FIFO_SIZE,
525 .max_wm = G4X_MAX_WM,
526 .default_wm = G4X_MAX_WM,
527 .guard_size = 2,
528 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529};
530static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300531 .fifo_size = I965_CURSOR_FIFO,
532 .max_wm = I965_CURSOR_MAX_WM,
533 .default_wm = I965_CURSOR_DFT_WM,
534 .guard_size = 2,
535 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536};
537static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300538 .fifo_size = VALLEYVIEW_FIFO_SIZE,
539 .max_wm = VALLEYVIEW_MAX_WM,
540 .default_wm = VALLEYVIEW_MAX_WM,
541 .guard_size = 2,
542 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543};
544static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300545 .fifo_size = I965_CURSOR_FIFO,
546 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
547 .default_wm = I965_CURSOR_DFT_WM,
548 .guard_size = 2,
549 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300550};
551static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300552 .fifo_size = I965_CURSOR_FIFO,
553 .max_wm = I965_CURSOR_MAX_WM,
554 .default_wm = I965_CURSOR_DFT_WM,
555 .guard_size = 2,
556 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557};
558static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300559 .fifo_size = I945_FIFO_SIZE,
560 .max_wm = I915_MAX_WM,
561 .default_wm = 1,
562 .guard_size = 2,
563 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564};
565static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300566 .fifo_size = I915_FIFO_SIZE,
567 .max_wm = I915_MAX_WM,
568 .default_wm = 1,
569 .guard_size = 2,
570 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300572static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300573 .fifo_size = I855GM_FIFO_SIZE,
574 .max_wm = I915_MAX_WM,
575 .default_wm = 1,
576 .guard_size = 2,
577 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300579static const struct intel_watermark_params i830_bc_wm_info = {
580 .fifo_size = I855GM_FIFO_SIZE,
581 .max_wm = I915_MAX_WM/2,
582 .default_wm = 1,
583 .guard_size = 2,
584 .cacheline_size = I830_FIFO_LINE_SIZE,
585};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200586static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300587 .fifo_size = I830_FIFO_SIZE,
588 .max_wm = I915_MAX_WM,
589 .default_wm = 1,
590 .guard_size = 2,
591 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300592};
593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300594/**
595 * intel_calculate_wm - calculate watermark level
596 * @clock_in_khz: pixel clock
597 * @wm: chip FIFO params
598 * @pixel_size: display pixel size
599 * @latency_ns: memory latency for the platform
600 *
601 * Calculate the watermark level (the level at which the display plane will
602 * start fetching from memory again). Each chip has a different display
603 * FIFO size and allocation, so the caller needs to figure that out and pass
604 * in the correct intel_watermark_params structure.
605 *
606 * As the pixel clock runs, the FIFO will be drained at a rate that depends
607 * on the pixel size. When it reaches the watermark level, it'll start
608 * fetching FIFO line sized based chunks from memory until the FIFO fills
609 * past the watermark point. If the FIFO drains completely, a FIFO underrun
610 * will occur, and a display engine hang could result.
611 */
612static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
613 const struct intel_watermark_params *wm,
614 int fifo_size,
615 int pixel_size,
616 unsigned long latency_ns)
617{
618 long entries_required, wm_size;
619
620 /*
621 * Note: we need to make sure we don't overflow for various clock &
622 * latency values.
623 * clocks go from a few thousand to several hundred thousand.
624 * latency is usually a few thousand
625 */
626 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
627 1000;
628 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
629
630 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
631
632 wm_size = fifo_size - (entries_required + wm->guard_size);
633
634 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
635
636 /* Don't promote wm_size to unsigned... */
637 if (wm_size > (long)wm->max_wm)
638 wm_size = wm->max_wm;
639 if (wm_size <= 0)
640 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300641
642 /*
643 * Bspec seems to indicate that the value shouldn't be lower than
644 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
645 * Lets go for 8 which is the burst size since certain platforms
646 * already use a hardcoded 8 (which is what the spec says should be
647 * done).
648 */
649 if (wm_size <= 8)
650 wm_size = 8;
651
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300652 return wm_size;
653}
654
655static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
656{
657 struct drm_crtc *crtc, *enabled = NULL;
658
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100659 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000660 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300661 if (enabled)
662 return NULL;
663 enabled = crtc;
664 }
665 }
666
667 return enabled;
668}
669
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300670static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300672 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 struct drm_i915_private *dev_priv = dev->dev_private;
674 struct drm_crtc *crtc;
675 const struct cxsr_latency *latency;
676 u32 reg;
677 unsigned long wm;
678
679 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
680 dev_priv->fsb_freq, dev_priv->mem_freq);
681 if (!latency) {
682 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300683 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 return;
685 }
686
687 crtc = single_enabled_crtc(dev);
688 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300689 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800690 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300691 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300692
693 /* Display SR */
694 wm = intel_calculate_wm(clock, &pineview_display_wm,
695 pineview_display_wm.fifo_size,
696 pixel_size, latency->display_sr);
697 reg = I915_READ(DSPFW1);
698 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200699 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 I915_WRITE(DSPFW1, reg);
701 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
702
703 /* cursor SR */
704 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
705 pineview_display_wm.fifo_size,
706 pixel_size, latency->cursor_sr);
707 reg = I915_READ(DSPFW3);
708 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200709 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300710 I915_WRITE(DSPFW3, reg);
711
712 /* Display HPLL off SR */
713 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
714 pineview_display_hplloff_wm.fifo_size,
715 pixel_size, latency->display_hpll_disable);
716 reg = I915_READ(DSPFW3);
717 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200718 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300719 I915_WRITE(DSPFW3, reg);
720
721 /* cursor HPLL off SR */
722 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
723 pineview_display_hplloff_wm.fifo_size,
724 pixel_size, latency->cursor_hpll_disable);
725 reg = I915_READ(DSPFW3);
726 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200727 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 I915_WRITE(DSPFW3, reg);
729 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
730
Imre Deak5209b1f2014-07-01 12:36:17 +0300731 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300733 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 }
735}
736
737static bool g4x_compute_wm0(struct drm_device *dev,
738 int plane,
739 const struct intel_watermark_params *display,
740 int display_latency_ns,
741 const struct intel_watermark_params *cursor,
742 int cursor_latency_ns,
743 int *plane_wm,
744 int *cursor_wm)
745{
746 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300747 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300748 int htotal, hdisplay, clock, pixel_size;
749 int line_time_us, line_count;
750 int entries, tlb_miss;
751
752 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000753 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754 *cursor_wm = cursor->guard_size;
755 *plane_wm = display->guard_size;
756 return false;
757 }
758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200759 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100760 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800761 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200762 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800763 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300764
765 /* Use the small buffer method to calculate plane watermark */
766 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
767 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
768 if (tlb_miss > 0)
769 entries += tlb_miss;
770 entries = DIV_ROUND_UP(entries, display->cacheline_size);
771 *plane_wm = entries + display->guard_size;
772 if (*plane_wm > (int)display->max_wm)
773 *plane_wm = display->max_wm;
774
775 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200776 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800778 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300779 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
780 if (tlb_miss > 0)
781 entries += tlb_miss;
782 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
783 *cursor_wm = entries + cursor->guard_size;
784 if (*cursor_wm > (int)cursor->max_wm)
785 *cursor_wm = (int)cursor->max_wm;
786
787 return true;
788}
789
790/*
791 * Check the wm result.
792 *
793 * If any calculated watermark values is larger than the maximum value that
794 * can be programmed into the associated watermark register, that watermark
795 * must be disabled.
796 */
797static bool g4x_check_srwm(struct drm_device *dev,
798 int display_wm, int cursor_wm,
799 const struct intel_watermark_params *display,
800 const struct intel_watermark_params *cursor)
801{
802 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
803 display_wm, cursor_wm);
804
805 if (display_wm > display->max_wm) {
806 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
807 display_wm, display->max_wm);
808 return false;
809 }
810
811 if (cursor_wm > cursor->max_wm) {
812 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
813 cursor_wm, cursor->max_wm);
814 return false;
815 }
816
817 if (!(display_wm || cursor_wm)) {
818 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
819 return false;
820 }
821
822 return true;
823}
824
825static bool g4x_compute_srwm(struct drm_device *dev,
826 int plane,
827 int latency_ns,
828 const struct intel_watermark_params *display,
829 const struct intel_watermark_params *cursor,
830 int *display_wm, int *cursor_wm)
831{
832 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300833 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834 int hdisplay, htotal, pixel_size, clock;
835 unsigned long line_time_us;
836 int line_count, line_size;
837 int small, large;
838 int entries;
839
840 if (!latency_ns) {
841 *display_wm = *cursor_wm = 0;
842 return false;
843 }
844
845 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200846 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100847 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800848 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200849 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800850 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851
Ville Syrjälä922044c2014-02-14 14:18:57 +0200852 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 line_count = (latency_ns / line_time_us + 1000) / 1000;
854 line_size = hdisplay * pixel_size;
855
856 /* Use the minimum of the small and large buffer method for primary */
857 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
858 large = line_count * line_size;
859
860 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
861 *display_wm = entries + display->guard_size;
862
863 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800864 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300865 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
866 *cursor_wm = entries + cursor->guard_size;
867
868 return g4x_check_srwm(dev,
869 *display_wm, *cursor_wm,
870 display, cursor);
871}
872
Ville Syrjälä15665972015-03-10 16:16:28 +0200873#define FW_WM_VLV(value, plane) \
874 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
875
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200876static void vlv_write_wm_values(struct intel_crtc *crtc,
877 const struct vlv_wm_values *wm)
878{
879 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
880 enum pipe pipe = crtc->pipe;
881
882 I915_WRITE(VLV_DDL(pipe),
883 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
884 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
885 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
886 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
887
Ville Syrjäläae801522015-03-05 21:19:49 +0200888 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200889 FW_WM(wm->sr.plane, SR) |
890 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
891 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
892 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200893 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200894 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
895 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
896 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899
900 if (IS_CHERRYVIEW(dev_priv)) {
901 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200902 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
903 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200904 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200905 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
906 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200908 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
909 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200910 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200911 FW_WM(wm->sr.plane >> 9, SR_HI) |
912 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
913 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
914 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
915 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
916 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
917 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
918 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
919 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
920 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200921 } else {
922 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200923 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
924 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200926 FW_WM(wm->sr.plane >> 9, SR_HI) |
927 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
928 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
929 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
930 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
931 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
932 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200933 }
934
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300935 /* zero (unused) WM1 watermarks */
936 I915_WRITE(DSPFW4, 0);
937 I915_WRITE(DSPFW5, 0);
938 I915_WRITE(DSPFW6, 0);
939 I915_WRITE(DSPHOWM1, 0);
940
Ville Syrjäläae801522015-03-05 21:19:49 +0200941 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200942}
943
Ville Syrjälä15665972015-03-10 16:16:28 +0200944#undef FW_WM_VLV
945
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300946enum vlv_wm_level {
947 VLV_WM_LEVEL_PM2,
948 VLV_WM_LEVEL_PM5,
949 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300950};
951
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300952/* latency must be in 0.1us units. */
953static unsigned int vlv_wm_method2(unsigned int pixel_rate,
954 unsigned int pipe_htotal,
955 unsigned int horiz_pixels,
956 unsigned int bytes_per_pixel,
957 unsigned int latency)
958{
959 unsigned int ret;
960
961 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
962 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
963 ret = DIV_ROUND_UP(ret, 64);
964
965 return ret;
966}
967
968static void vlv_setup_wm_latency(struct drm_device *dev)
969{
970 struct drm_i915_private *dev_priv = dev->dev_private;
971
972 /* all latencies in usec */
973 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
974
Ville Syrjälä58590c12015-09-08 21:05:12 +0300975 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
976
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300977 if (IS_CHERRYVIEW(dev_priv)) {
978 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
979 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300980
981 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300982 }
983}
984
985static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
986 struct intel_crtc *crtc,
987 const struct intel_plane_state *state,
988 int level)
989{
990 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
991 int clock, htotal, pixel_size, width, wm;
992
993 if (dev_priv->wm.pri_latency[level] == 0)
994 return USHRT_MAX;
995
996 if (!state->visible)
997 return 0;
998
999 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1000 clock = crtc->config->base.adjusted_mode.crtc_clock;
1001 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
1002 width = crtc->config->pipe_src_w;
1003 if (WARN_ON(htotal == 0))
1004 htotal = 1;
1005
1006 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1007 /*
1008 * FIXME the formula gives values that are
1009 * too big for the cursor FIFO, and hence we
1010 * would never be able to use cursors. For
1011 * now just hardcode the watermark.
1012 */
1013 wm = 63;
1014 } else {
1015 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
1016 dev_priv->wm.pri_latency[level] * 10);
1017 }
1018
1019 return min_t(int, wm, USHRT_MAX);
1020}
1021
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001022static void vlv_compute_fifo(struct intel_crtc *crtc)
1023{
1024 struct drm_device *dev = crtc->base.dev;
1025 struct vlv_wm_state *wm_state = &crtc->wm_state;
1026 struct intel_plane *plane;
1027 unsigned int total_rate = 0;
1028 const int fifo_size = 512 - 1;
1029 int fifo_extra, fifo_left = fifo_size;
1030
1031 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1032 struct intel_plane_state *state =
1033 to_intel_plane_state(plane->base.state);
1034
1035 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1036 continue;
1037
1038 if (state->visible) {
1039 wm_state->num_active_planes++;
1040 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1041 }
1042 }
1043
1044 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1045 struct intel_plane_state *state =
1046 to_intel_plane_state(plane->base.state);
1047 unsigned int rate;
1048
1049 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1050 plane->wm.fifo_size = 63;
1051 continue;
1052 }
1053
1054 if (!state->visible) {
1055 plane->wm.fifo_size = 0;
1056 continue;
1057 }
1058
1059 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1060 plane->wm.fifo_size = fifo_size * rate / total_rate;
1061 fifo_left -= plane->wm.fifo_size;
1062 }
1063
1064 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1065
1066 /* spread the remainder evenly */
1067 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1068 int plane_extra;
1069
1070 if (fifo_left == 0)
1071 break;
1072
1073 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1074 continue;
1075
1076 /* give it all to the first plane if none are active */
1077 if (plane->wm.fifo_size == 0 &&
1078 wm_state->num_active_planes)
1079 continue;
1080
1081 plane_extra = min(fifo_extra, fifo_left);
1082 plane->wm.fifo_size += plane_extra;
1083 fifo_left -= plane_extra;
1084 }
1085
1086 WARN_ON(fifo_left != 0);
1087}
1088
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001089static void vlv_invert_wms(struct intel_crtc *crtc)
1090{
1091 struct vlv_wm_state *wm_state = &crtc->wm_state;
1092 int level;
1093
1094 for (level = 0; level < wm_state->num_levels; level++) {
1095 struct drm_device *dev = crtc->base.dev;
1096 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1097 struct intel_plane *plane;
1098
1099 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1100 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1101
1102 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1103 switch (plane->base.type) {
1104 int sprite;
1105 case DRM_PLANE_TYPE_CURSOR:
1106 wm_state->wm[level].cursor = plane->wm.fifo_size -
1107 wm_state->wm[level].cursor;
1108 break;
1109 case DRM_PLANE_TYPE_PRIMARY:
1110 wm_state->wm[level].primary = plane->wm.fifo_size -
1111 wm_state->wm[level].primary;
1112 break;
1113 case DRM_PLANE_TYPE_OVERLAY:
1114 sprite = plane->plane;
1115 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1116 wm_state->wm[level].sprite[sprite];
1117 break;
1118 }
1119 }
1120 }
1121}
1122
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001123static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124{
1125 struct drm_device *dev = crtc->base.dev;
1126 struct vlv_wm_state *wm_state = &crtc->wm_state;
1127 struct intel_plane *plane;
1128 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1129 int level;
1130
1131 memset(wm_state, 0, sizeof(*wm_state));
1132
Ville Syrjälä852eb002015-06-24 22:00:07 +03001133 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001134 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001135
1136 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001137
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001138 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001139
1140 if (wm_state->num_active_planes != 1)
1141 wm_state->cxsr = false;
1142
1143 if (wm_state->cxsr) {
1144 for (level = 0; level < wm_state->num_levels; level++) {
1145 wm_state->sr[level].plane = sr_fifo_size;
1146 wm_state->sr[level].cursor = 63;
1147 }
1148 }
1149
1150 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1151 struct intel_plane_state *state =
1152 to_intel_plane_state(plane->base.state);
1153
1154 if (!state->visible)
1155 continue;
1156
1157 /* normal watermarks */
1158 for (level = 0; level < wm_state->num_levels; level++) {
1159 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1160 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1161
1162 /* hack */
1163 if (WARN_ON(level == 0 && wm > max_wm))
1164 wm = max_wm;
1165
1166 if (wm > plane->wm.fifo_size)
1167 break;
1168
1169 switch (plane->base.type) {
1170 int sprite;
1171 case DRM_PLANE_TYPE_CURSOR:
1172 wm_state->wm[level].cursor = wm;
1173 break;
1174 case DRM_PLANE_TYPE_PRIMARY:
1175 wm_state->wm[level].primary = wm;
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 wm_state->wm[level].sprite[sprite] = wm;
1180 break;
1181 }
1182 }
1183
1184 wm_state->num_levels = level;
1185
1186 if (!wm_state->cxsr)
1187 continue;
1188
1189 /* maxfifo watermarks */
1190 switch (plane->base.type) {
1191 int sprite, level;
1192 case DRM_PLANE_TYPE_CURSOR:
1193 for (level = 0; level < wm_state->num_levels; level++)
1194 wm_state->sr[level].cursor =
1195 wm_state->sr[level].cursor;
1196 break;
1197 case DRM_PLANE_TYPE_PRIMARY:
1198 for (level = 0; level < wm_state->num_levels; level++)
1199 wm_state->sr[level].plane =
1200 min(wm_state->sr[level].plane,
1201 wm_state->wm[level].primary);
1202 break;
1203 case DRM_PLANE_TYPE_OVERLAY:
1204 sprite = plane->plane;
1205 for (level = 0; level < wm_state->num_levels; level++)
1206 wm_state->sr[level].plane =
1207 min(wm_state->sr[level].plane,
1208 wm_state->wm[level].sprite[sprite]);
1209 break;
1210 }
1211 }
1212
1213 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001214 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001215 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1216 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1217 }
1218
1219 vlv_invert_wms(crtc);
1220}
1221
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001222#define VLV_FIFO(plane, value) \
1223 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1224
1225static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1226{
1227 struct drm_device *dev = crtc->base.dev;
1228 struct drm_i915_private *dev_priv = to_i915(dev);
1229 struct intel_plane *plane;
1230 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1231
1232 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1233 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1234 WARN_ON(plane->wm.fifo_size != 63);
1235 continue;
1236 }
1237
1238 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1239 sprite0_start = plane->wm.fifo_size;
1240 else if (plane->plane == 0)
1241 sprite1_start = sprite0_start + plane->wm.fifo_size;
1242 else
1243 fifo_size = sprite1_start + plane->wm.fifo_size;
1244 }
1245
1246 WARN_ON(fifo_size != 512 - 1);
1247
1248 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1249 pipe_name(crtc->pipe), sprite0_start,
1250 sprite1_start, fifo_size);
1251
1252 switch (crtc->pipe) {
1253 uint32_t dsparb, dsparb2, dsparb3;
1254 case PIPE_A:
1255 dsparb = I915_READ(DSPARB);
1256 dsparb2 = I915_READ(DSPARB2);
1257
1258 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1259 VLV_FIFO(SPRITEB, 0xff));
1260 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1261 VLV_FIFO(SPRITEB, sprite1_start));
1262
1263 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1264 VLV_FIFO(SPRITEB_HI, 0x1));
1265 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1266 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1267
1268 I915_WRITE(DSPARB, dsparb);
1269 I915_WRITE(DSPARB2, dsparb2);
1270 break;
1271 case PIPE_B:
1272 dsparb = I915_READ(DSPARB);
1273 dsparb2 = I915_READ(DSPARB2);
1274
1275 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1276 VLV_FIFO(SPRITED, 0xff));
1277 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1278 VLV_FIFO(SPRITED, sprite1_start));
1279
1280 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1281 VLV_FIFO(SPRITED_HI, 0xff));
1282 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1283 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1284
1285 I915_WRITE(DSPARB, dsparb);
1286 I915_WRITE(DSPARB2, dsparb2);
1287 break;
1288 case PIPE_C:
1289 dsparb3 = I915_READ(DSPARB3);
1290 dsparb2 = I915_READ(DSPARB2);
1291
1292 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1293 VLV_FIFO(SPRITEF, 0xff));
1294 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1295 VLV_FIFO(SPRITEF, sprite1_start));
1296
1297 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1298 VLV_FIFO(SPRITEF_HI, 0xff));
1299 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1300 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1301
1302 I915_WRITE(DSPARB3, dsparb3);
1303 I915_WRITE(DSPARB2, dsparb2);
1304 break;
1305 default:
1306 break;
1307 }
1308}
1309
1310#undef VLV_FIFO
1311
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001312static void vlv_merge_wm(struct drm_device *dev,
1313 struct vlv_wm_values *wm)
1314{
1315 struct intel_crtc *crtc;
1316 int num_active_crtcs = 0;
1317
Ville Syrjälä58590c12015-09-08 21:05:12 +03001318 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001319 wm->cxsr = true;
1320
1321 for_each_intel_crtc(dev, crtc) {
1322 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1323
1324 if (!crtc->active)
1325 continue;
1326
1327 if (!wm_state->cxsr)
1328 wm->cxsr = false;
1329
1330 num_active_crtcs++;
1331 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1332 }
1333
1334 if (num_active_crtcs != 1)
1335 wm->cxsr = false;
1336
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001337 if (num_active_crtcs > 1)
1338 wm->level = VLV_WM_LEVEL_PM2;
1339
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001340 for_each_intel_crtc(dev, crtc) {
1341 struct vlv_wm_state *wm_state = &crtc->wm_state;
1342 enum pipe pipe = crtc->pipe;
1343
1344 if (!crtc->active)
1345 continue;
1346
1347 wm->pipe[pipe] = wm_state->wm[wm->level];
1348 if (wm->cxsr)
1349 wm->sr = wm_state->sr[wm->level];
1350
1351 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1352 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1353 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1354 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1355 }
1356}
1357
1358static void vlv_update_wm(struct drm_crtc *crtc)
1359{
1360 struct drm_device *dev = crtc->dev;
1361 struct drm_i915_private *dev_priv = dev->dev_private;
1362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1363 enum pipe pipe = intel_crtc->pipe;
1364 struct vlv_wm_values wm = {};
1365
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001366 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001367 vlv_merge_wm(dev, &wm);
1368
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001369 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1370 /* FIXME should be part of crtc atomic commit */
1371 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001373 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001374
1375 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1376 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1377 chv_set_memory_dvfs(dev_priv, false);
1378
1379 if (wm.level < VLV_WM_LEVEL_PM5 &&
1380 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1381 chv_set_memory_pm5(dev_priv, false);
1382
Ville Syrjälä852eb002015-06-24 22:00:07 +03001383 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001385
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001386 /* FIXME should be part of crtc atomic commit */
1387 vlv_pipe_set_fifo_size(intel_crtc);
1388
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389 vlv_write_wm_values(intel_crtc, &wm);
1390
1391 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1392 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1393 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1394 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1395 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1396
Ville Syrjälä852eb002015-06-24 22:00:07 +03001397 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001398 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001399
1400 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1401 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1402 chv_set_memory_pm5(dev_priv, true);
1403
1404 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1405 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1406 chv_set_memory_dvfs(dev_priv, true);
1407
1408 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001409}
1410
Ville Syrjäläae801522015-03-05 21:19:49 +02001411#define single_plane_enabled(mask) is_power_of_2(mask)
1412
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001413static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001415 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001416 static const int sr_latency_ns = 12000;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1419 int plane_sr, cursor_sr;
1420 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001421 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001423 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001424 &g4x_wm_info, pessimal_latency_ns,
1425 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001426 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001427 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001429 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001430 &g4x_wm_info, pessimal_latency_ns,
1431 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001433 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001434
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 if (single_plane_enabled(enabled) &&
1436 g4x_compute_srwm(dev, ffs(enabled) - 1,
1437 sr_latency_ns,
1438 &g4x_wm_info,
1439 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001440 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001441 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001442 } else {
Imre Deak98584252014-06-13 14:54:20 +03001443 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001444 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001445 plane_sr = cursor_sr = 0;
1446 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447
Ville Syrjäläa5043452014-06-28 02:04:18 +03001448 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1449 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 planea_wm, cursora_wm,
1451 planeb_wm, cursorb_wm,
1452 plane_sr, cursor_sr);
1453
1454 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001455 FW_WM(plane_sr, SR) |
1456 FW_WM(cursorb_wm, CURSORB) |
1457 FW_WM(planeb_wm, PLANEB) |
1458 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001460 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001461 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462 /* HPLL off in SR has some issues on G4x... disable it */
1463 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001464 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001465 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001466
1467 if (cxsr_enabled)
1468 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001469}
1470
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001471static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001473 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 struct drm_crtc *crtc;
1476 int srwm = 1;
1477 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001478 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479
1480 /* Calc sr entries for one plane configs */
1481 crtc = single_enabled_crtc(dev);
1482 if (crtc) {
1483 /* self-refresh has much higher latency */
1484 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001485 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001486 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001487 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001488 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001489 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 unsigned long line_time_us;
1491 int entries;
1492
Ville Syrjälä922044c2014-02-14 14:18:57 +02001493 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494
1495 /* Use ns/us then divide to preserve precision */
1496 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1497 pixel_size * hdisplay;
1498 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1499 srwm = I965_FIFO_SIZE - entries;
1500 if (srwm < 0)
1501 srwm = 1;
1502 srwm &= 0x1ff;
1503 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1504 entries, srwm);
1505
1506 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001507 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001508 entries = DIV_ROUND_UP(entries,
1509 i965_cursor_wm_info.cacheline_size);
1510 cursor_sr = i965_cursor_wm_info.fifo_size -
1511 (entries + i965_cursor_wm_info.guard_size);
1512
1513 if (cursor_sr > i965_cursor_wm_info.max_wm)
1514 cursor_sr = i965_cursor_wm_info.max_wm;
1515
1516 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1517 "cursor %d\n", srwm, cursor_sr);
1518
Imre Deak98584252014-06-13 14:54:20 +03001519 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520 } else {
Imre Deak98584252014-06-13 14:54:20 +03001521 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001522 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001523 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524 }
1525
1526 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1527 srwm);
1528
1529 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001530 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1531 FW_WM(8, CURSORB) |
1532 FW_WM(8, PLANEB) |
1533 FW_WM(8, PLANEA));
1534 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1535 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001537 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001538
1539 if (cxsr_enabled)
1540 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541}
1542
Ville Syrjäläf4998962015-03-10 17:02:21 +02001543#undef FW_WM
1544
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001545static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001547 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 const struct intel_watermark_params *wm_info;
1550 uint32_t fwater_lo;
1551 uint32_t fwater_hi;
1552 int cwm, srwm = 1;
1553 int fifo_size;
1554 int planea_wm, planeb_wm;
1555 struct drm_crtc *crtc, *enabled = NULL;
1556
1557 if (IS_I945GM(dev))
1558 wm_info = &i945_wm_info;
1559 else if (!IS_GEN2(dev))
1560 wm_info = &i915_wm_info;
1561 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001562 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563
1564 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1565 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001566 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001567 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001568 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001569 if (IS_GEN2(dev))
1570 cpp = 4;
1571
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001572 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001573 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001574 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001575 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001577 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001579 if (planea_wm > (long)wm_info->max_wm)
1580 planea_wm = wm_info->max_wm;
1581 }
1582
1583 if (IS_GEN2(dev))
1584 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001585
1586 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1587 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001588 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001589 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001590 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001591 if (IS_GEN2(dev))
1592 cpp = 4;
1593
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001594 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001595 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001596 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001597 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001598 if (enabled == NULL)
1599 enabled = crtc;
1600 else
1601 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001602 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001604 if (planeb_wm > (long)wm_info->max_wm)
1605 planeb_wm = wm_info->max_wm;
1606 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001607
1608 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1609
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001610 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001611 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001612
Matt Roper59bea882015-02-27 10:12:01 -08001613 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001614
1615 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001616 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001617 enabled = NULL;
1618 }
1619
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001620 /*
1621 * Overlay gets an aggressive default since video jitter is bad.
1622 */
1623 cwm = 2;
1624
1625 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001626 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627
1628 /* Calc sr entries for one plane configs */
1629 if (HAS_FW_BLC(dev) && enabled) {
1630 /* self-refresh has much higher latency */
1631 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001632 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001633 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001634 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001636 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637 unsigned long line_time_us;
1638 int entries;
1639
Ville Syrjälä922044c2014-02-14 14:18:57 +02001640 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001641
1642 /* Use ns/us then divide to preserve precision */
1643 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1644 pixel_size * hdisplay;
1645 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1646 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1647 srwm = wm_info->fifo_size - entries;
1648 if (srwm < 0)
1649 srwm = 1;
1650
1651 if (IS_I945G(dev) || IS_I945GM(dev))
1652 I915_WRITE(FW_BLC_SELF,
1653 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1654 else if (IS_I915GM(dev))
1655 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1656 }
1657
1658 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1659 planea_wm, planeb_wm, cwm, srwm);
1660
1661 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1662 fwater_hi = (cwm & 0x1f);
1663
1664 /* Set request length to 8 cachelines per fetch */
1665 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1666 fwater_hi = fwater_hi | (1 << 8);
1667
1668 I915_WRITE(FW_BLC, fwater_lo);
1669 I915_WRITE(FW_BLC2, fwater_hi);
1670
Imre Deak5209b1f2014-07-01 12:36:17 +03001671 if (enabled)
1672 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673}
1674
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001675static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001676{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001677 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001680 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 uint32_t fwater_lo;
1682 int planea_wm;
1683
1684 crtc = single_enabled_crtc(dev);
1685 if (crtc == NULL)
1686 return;
1687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001688 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001689 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001690 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001691 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001692 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1694 fwater_lo |= (3<<8) | planea_wm;
1695
1696 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1697
1698 I915_WRITE(FW_BLC, fwater_lo);
1699}
1700
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001701uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001702{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001703 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001705 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001706
1707 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1708 * adjust the pixel_rate here. */
1709
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001710 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001711 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001712 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001714 pipe_w = pipe_config->pipe_src_w;
1715 pipe_h = pipe_config->pipe_src_h;
1716
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001717 pfit_w = (pfit_size >> 16) & 0xFFFF;
1718 pfit_h = pfit_size & 0xFFFF;
1719 if (pipe_w < pfit_w)
1720 pipe_w = pfit_w;
1721 if (pipe_h < pfit_h)
1722 pipe_h = pfit_h;
1723
1724 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1725 pfit_w * pfit_h);
1726 }
1727
1728 return pixel_rate;
1729}
1730
Ville Syrjälä37126462013-08-01 16:18:55 +03001731/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001732static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001733 uint32_t latency)
1734{
1735 uint64_t ret;
1736
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001737 if (WARN(latency == 0, "Latency value missing\n"))
1738 return UINT_MAX;
1739
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001740 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1741 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1742
1743 return ret;
1744}
1745
Ville Syrjälä37126462013-08-01 16:18:55 +03001746/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001747static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001748 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1749 uint32_t latency)
1750{
1751 uint32_t ret;
1752
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001753 if (WARN(latency == 0, "Latency value missing\n"))
1754 return UINT_MAX;
1755
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001756 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1757 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1758 ret = DIV_ROUND_UP(ret, 64) + 2;
1759 return ret;
1760}
1761
Ville Syrjälä23297042013-07-05 11:57:17 +03001762static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001763 uint8_t bytes_per_pixel)
1764{
1765 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1766}
1767
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001768struct skl_pipe_wm_parameters {
1769 bool active;
1770 uint32_t pipe_htotal;
1771 uint32_t pixel_rate; /* in KHz */
1772 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001773};
1774
Imre Deak820c1982013-12-17 14:46:36 +02001775struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001776 uint16_t pri;
1777 uint16_t spr;
1778 uint16_t cur;
1779 uint16_t fbc;
1780};
1781
Ville Syrjälä240264f2013-08-07 13:29:12 +03001782/* used in computing the new watermarks state */
1783struct intel_wm_config {
1784 unsigned int num_pipes_active;
1785 bool sprites_enabled;
1786 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001787};
1788
Ville Syrjälä37126462013-08-01 16:18:55 +03001789/*
1790 * For both WM_PIPE and WM_LP.
1791 * mem_value must be in 0.1us units.
1792 */
Matt Roper7221fc32015-09-24 15:53:08 -07001793static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001794 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001795 uint32_t mem_value,
1796 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001797{
Matt Roper43d59ed2015-09-24 15:53:07 -07001798 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001799 uint32_t method1, method2;
1800
Matt Roper7221fc32015-09-24 15:53:08 -07001801 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 return 0;
1803
Matt Roper7221fc32015-09-24 15:53:08 -07001804 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001805
1806 if (!is_lp)
1807 return method1;
1808
Matt Roper7221fc32015-09-24 15:53:08 -07001809 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1810 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001811 drm_rect_width(&pstate->dst),
1812 bpp,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001813 mem_value);
1814
1815 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816}
1817
Ville Syrjälä37126462013-08-01 16:18:55 +03001818/*
1819 * For both WM_PIPE and WM_LP.
1820 * mem_value must be in 0.1us units.
1821 */
Matt Roper7221fc32015-09-24 15:53:08 -07001822static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001823 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001824 uint32_t mem_value)
1825{
Matt Roper43d59ed2015-09-24 15:53:07 -07001826 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001827 uint32_t method1, method2;
1828
Matt Roper7221fc32015-09-24 15:53:08 -07001829 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001830 return 0;
1831
Matt Roper7221fc32015-09-24 15:53:08 -07001832 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
1833 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1834 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001835 drm_rect_width(&pstate->dst),
1836 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001837 mem_value);
1838 return min(method1, method2);
1839}
1840
Ville Syrjälä37126462013-08-01 16:18:55 +03001841/*
1842 * For both WM_PIPE and WM_LP.
1843 * mem_value must be in 0.1us units.
1844 */
Matt Roper7221fc32015-09-24 15:53:08 -07001845static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001846 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001847 uint32_t mem_value)
1848{
Matt Roper43d59ed2015-09-24 15:53:07 -07001849 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1850
Matt Roper7221fc32015-09-24 15:53:08 -07001851 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001852 return 0;
1853
Matt Roper7221fc32015-09-24 15:53:08 -07001854 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1855 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001856 drm_rect_width(&pstate->dst),
1857 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001858 mem_value);
1859}
1860
Paulo Zanonicca32e92013-05-31 11:45:06 -03001861/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001862static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001863 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001864 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001865{
Matt Roper43d59ed2015-09-24 15:53:07 -07001866 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1867
Matt Roper7221fc32015-09-24 15:53:08 -07001868 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001869 return 0;
1870
Matt Roper43d59ed2015-09-24 15:53:07 -07001871 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001872}
1873
Ville Syrjälä158ae642013-08-07 13:28:19 +03001874static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1875{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001876 if (INTEL_INFO(dev)->gen >= 8)
1877 return 3072;
1878 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001879 return 768;
1880 else
1881 return 512;
1882}
1883
Ville Syrjälä4e975082014-03-07 18:32:11 +02001884static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1885 int level, bool is_sprite)
1886{
1887 if (INTEL_INFO(dev)->gen >= 8)
1888 /* BDW primary/sprite plane watermarks */
1889 return level == 0 ? 255 : 2047;
1890 else if (INTEL_INFO(dev)->gen >= 7)
1891 /* IVB/HSW primary/sprite plane watermarks */
1892 return level == 0 ? 127 : 1023;
1893 else if (!is_sprite)
1894 /* ILK/SNB primary plane watermarks */
1895 return level == 0 ? 127 : 511;
1896 else
1897 /* ILK/SNB sprite plane watermarks */
1898 return level == 0 ? 63 : 255;
1899}
1900
1901static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1902 int level)
1903{
1904 if (INTEL_INFO(dev)->gen >= 7)
1905 return level == 0 ? 63 : 255;
1906 else
1907 return level == 0 ? 31 : 63;
1908}
1909
1910static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1911{
1912 if (INTEL_INFO(dev)->gen >= 8)
1913 return 31;
1914 else
1915 return 15;
1916}
1917
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918/* Calculate the maximum primary/sprite plane watermark */
1919static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1920 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001921 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001922 enum intel_ddb_partitioning ddb_partitioning,
1923 bool is_sprite)
1924{
1925 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926
1927 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001929 return 0;
1930
1931 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 fifo_size /= INTEL_INFO(dev)->num_pipes;
1934
1935 /*
1936 * For some reason the non self refresh
1937 * FIFO size is only half of the self
1938 * refresh FIFO size on ILK/SNB.
1939 */
1940 if (INTEL_INFO(dev)->gen <= 6)
1941 fifo_size /= 2;
1942 }
1943
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001945 /* level 0 is always calculated with 1:1 split */
1946 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1947 if (is_sprite)
1948 fifo_size *= 5;
1949 fifo_size /= 6;
1950 } else {
1951 fifo_size /= 2;
1952 }
1953 }
1954
1955 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001956 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001957}
1958
1959/* Calculate the maximum cursor plane watermark */
1960static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 int level,
1962 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001963{
1964 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001965 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001966 return 64;
1967
1968 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001969 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001970}
1971
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001972static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001973 int level,
1974 const struct intel_wm_config *config,
1975 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001976 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001977{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001978 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1979 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1980 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001981 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001982}
1983
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001984static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1985 int level,
1986 struct ilk_wm_maximums *max)
1987{
1988 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1989 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1990 max->cur = ilk_cursor_wm_reg_max(dev, level);
1991 max->fbc = ilk_fbc_wm_reg_max(dev);
1992}
1993
Ville Syrjäläd9395652013-10-09 19:18:10 +03001994static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001995 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001996 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001997{
1998 bool ret;
1999
2000 /* already determined to be invalid? */
2001 if (!result->enable)
2002 return false;
2003
2004 result->enable = result->pri_val <= max->pri &&
2005 result->spr_val <= max->spr &&
2006 result->cur_val <= max->cur;
2007
2008 ret = result->enable;
2009
2010 /*
2011 * HACK until we can pre-compute everything,
2012 * and thus fail gracefully if LP0 watermarks
2013 * are exceeded...
2014 */
2015 if (level == 0 && !result->enable) {
2016 if (result->pri_val > max->pri)
2017 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2018 level, result->pri_val, max->pri);
2019 if (result->spr_val > max->spr)
2020 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2021 level, result->spr_val, max->spr);
2022 if (result->cur_val > max->cur)
2023 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2024 level, result->cur_val, max->cur);
2025
2026 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2027 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2028 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2029 result->enable = true;
2030 }
2031
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002032 return ret;
2033}
2034
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002035static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002036 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002037 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002038 struct intel_crtc_state *cstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002039 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002040{
Matt Roper43d59ed2015-09-24 15:53:07 -07002041 struct intel_plane *intel_plane;
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002042 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2043 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2044 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2045
2046 /* WM1+ latency values stored in 0.5us units */
2047 if (level > 0) {
2048 pri_latency *= 5;
2049 spr_latency *= 5;
2050 cur_latency *= 5;
2051 }
2052
Matt Roper43d59ed2015-09-24 15:53:07 -07002053 for_each_intel_plane_on_crtc(dev_priv->dev, intel_crtc, intel_plane) {
2054 struct intel_plane_state *pstate =
2055 to_intel_plane_state(intel_plane->base.state);
2056
2057 switch (intel_plane->base.type) {
2058 case DRM_PLANE_TYPE_PRIMARY:
Matt Roper7221fc32015-09-24 15:53:08 -07002059 result->pri_val = ilk_compute_pri_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002060 pri_latency,
2061 level);
Matt Roper7221fc32015-09-24 15:53:08 -07002062 result->fbc_val = ilk_compute_fbc_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002063 result->pri_val);
2064 break;
2065 case DRM_PLANE_TYPE_OVERLAY:
Matt Roper7221fc32015-09-24 15:53:08 -07002066 result->spr_val = ilk_compute_spr_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002067 spr_latency);
2068 break;
2069 case DRM_PLANE_TYPE_CURSOR:
Matt Roper7221fc32015-09-24 15:53:08 -07002070 result->cur_val = ilk_compute_cur_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002071 cur_latency);
2072 break;
2073 }
2074 }
2075
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002076 result->enable = true;
2077}
2078
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002079static uint32_t
2080hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03002084 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002085 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002086
Matt Roper3ef00282015-03-09 10:19:24 -07002087 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002088 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002089
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002090 /* The WM are computed with base on how long it takes to fill a single
2091 * row at the given clock rate, multiplied by 8.
2092 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002093 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2094 adjusted_mode->crtc_clock);
2095 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002096 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002097
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002098 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2099 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002100}
2101
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002102static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002103{
2104 struct drm_i915_private *dev_priv = dev->dev_private;
2105
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002106 if (IS_GEN9(dev)) {
2107 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002108 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002109 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002110
2111 /* read the first set of memory latencies[0:3] */
2112 val = 0; /* data0 to be programmed to 0 for first set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118
2119 if (ret) {
2120 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2121 return;
2122 }
2123
2124 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2125 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2126 GEN9_MEM_LATENCY_LEVEL_MASK;
2127 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2128 GEN9_MEM_LATENCY_LEVEL_MASK;
2129 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2130 GEN9_MEM_LATENCY_LEVEL_MASK;
2131
2132 /* read the second set of memory latencies[4:7] */
2133 val = 1; /* data0 to be programmed to 1 for second set */
2134 mutex_lock(&dev_priv->rps.hw_lock);
2135 ret = sandybridge_pcode_read(dev_priv,
2136 GEN9_PCODE_READ_MEM_LATENCY,
2137 &val);
2138 mutex_unlock(&dev_priv->rps.hw_lock);
2139 if (ret) {
2140 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2141 return;
2142 }
2143
2144 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2145 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2146 GEN9_MEM_LATENCY_LEVEL_MASK;
2147 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2148 GEN9_MEM_LATENCY_LEVEL_MASK;
2149 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2150 GEN9_MEM_LATENCY_LEVEL_MASK;
2151
Vandana Kannan367294b2014-11-04 17:06:46 +00002152 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002153 * WaWmMemoryReadLatency:skl
2154 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002155 * punit doesn't take into account the read latency so we need
2156 * to add 2us to the various latency levels we retrieve from
2157 * the punit.
2158 * - W0 is a bit special in that it's the only level that
2159 * can't be disabled if we want to have display working, so
2160 * we always add 2us there.
2161 * - For levels >=1, punit returns 0us latency when they are
2162 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002163 *
2164 * Additionally, if a level n (n > 1) has a 0us latency, all
2165 * levels m (m >= n) need to be disabled. We make sure to
2166 * sanitize the values out of the punit to satisfy this
2167 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002168 */
2169 wm[0] += 2;
2170 for (level = 1; level <= max_level; level++)
2171 if (wm[level] != 0)
2172 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002173 else {
2174 for (i = level + 1; i <= max_level; i++)
2175 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002176
Vandana Kannan4f947382014-11-04 17:06:47 +00002177 break;
2178 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002179 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002180 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2181
2182 wm[0] = (sskpd >> 56) & 0xFF;
2183 if (wm[0] == 0)
2184 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002185 wm[1] = (sskpd >> 4) & 0xFF;
2186 wm[2] = (sskpd >> 12) & 0xFF;
2187 wm[3] = (sskpd >> 20) & 0x1FF;
2188 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002189 } else if (INTEL_INFO(dev)->gen >= 6) {
2190 uint32_t sskpd = I915_READ(MCH_SSKPD);
2191
2192 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2193 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2194 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2195 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002196 } else if (INTEL_INFO(dev)->gen >= 5) {
2197 uint32_t mltr = I915_READ(MLTR_ILK);
2198
2199 /* ILK primary LP0 latency is 700 ns */
2200 wm[0] = 7;
2201 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2202 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002203 }
2204}
2205
Ville Syrjälä53615a52013-08-01 16:18:50 +03002206static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2207{
2208 /* ILK sprite LP0 latency is 1300 ns */
2209 if (INTEL_INFO(dev)->gen == 5)
2210 wm[0] = 13;
2211}
2212
2213static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2214{
2215 /* ILK cursor LP0 latency is 1300 ns */
2216 if (INTEL_INFO(dev)->gen == 5)
2217 wm[0] = 13;
2218
2219 /* WaDoubleCursorLP3Latency:ivb */
2220 if (IS_IVYBRIDGE(dev))
2221 wm[3] *= 2;
2222}
2223
Damien Lespiau546c81f2014-05-13 15:30:26 +01002224int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002225{
2226 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002227 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002228 return 7;
2229 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002230 return 4;
2231 else if (INTEL_INFO(dev)->gen >= 6)
2232 return 3;
2233 else
2234 return 2;
2235}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002236
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002237static void intel_print_wm_latency(struct drm_device *dev,
2238 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002239 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002240{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002241 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002242
2243 for (level = 0; level <= max_level; level++) {
2244 unsigned int latency = wm[level];
2245
2246 if (latency == 0) {
2247 DRM_ERROR("%s WM%d latency not provided\n",
2248 name, level);
2249 continue;
2250 }
2251
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002252 /*
2253 * - latencies are in us on gen9.
2254 * - before then, WM1+ latency values are in 0.5us units
2255 */
2256 if (IS_GEN9(dev))
2257 latency *= 10;
2258 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002259 latency *= 5;
2260
2261 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2262 name, level, wm[level],
2263 latency / 10, latency % 10);
2264 }
2265}
2266
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002267static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2268 uint16_t wm[5], uint16_t min)
2269{
2270 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2271
2272 if (wm[0] >= min)
2273 return false;
2274
2275 wm[0] = max(wm[0], min);
2276 for (level = 1; level <= max_level; level++)
2277 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2278
2279 return true;
2280}
2281
2282static void snb_wm_latency_quirk(struct drm_device *dev)
2283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 bool changed;
2286
2287 /*
2288 * The BIOS provided WM memory latency values are often
2289 * inadequate for high resolution displays. Adjust them.
2290 */
2291 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2292 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2293 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2294
2295 if (!changed)
2296 return;
2297
2298 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2299 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2300 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2301 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2302}
2303
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002304static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002305{
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307
2308 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2309
2310 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2311 sizeof(dev_priv->wm.pri_latency));
2312 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2313 sizeof(dev_priv->wm.pri_latency));
2314
2315 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2316 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002317
2318 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2319 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2320 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002321
2322 if (IS_GEN6(dev))
2323 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002324}
2325
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002326static void skl_setup_wm_latency(struct drm_device *dev)
2327{
2328 struct drm_i915_private *dev_priv = dev->dev_private;
2329
2330 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2331 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2332}
2333
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002334static void ilk_compute_wm_config(struct drm_device *dev,
2335 struct intel_wm_config *config)
2336{
2337 struct intel_crtc *intel_crtc;
2338
2339 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002340 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002341 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2342
2343 if (!wm->pipe_enabled)
2344 continue;
2345
2346 config->sprites_enabled |= wm->sprites_enabled;
2347 config->sprites_scaled |= wm->sprites_scaled;
2348 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002349 }
2350}
2351
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002352/* Compute new watermarks for the pipe */
Matt Roper7221fc32015-09-24 15:53:08 -07002353static bool intel_compute_pipe_wm(struct intel_crtc_state *cstate,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354 struct intel_pipe_wm *pipe_wm)
2355{
Matt Roper7221fc32015-09-24 15:53:08 -07002356 struct drm_crtc *crtc = cstate->base.crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002357 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002358 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper43d59ed2015-09-24 15:53:07 -07002359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2360 struct intel_plane *intel_plane;
2361 struct intel_plane_state *sprstate = NULL;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002362 int level, max_level = ilk_wm_max_level(dev);
2363 /* LP0 watermark maximums depend on this pipe alone */
2364 struct intel_wm_config config = {
2365 .num_pipes_active = 1,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002366 };
Imre Deak820c1982013-12-17 14:46:36 +02002367 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002368
Matt Roper43d59ed2015-09-24 15:53:07 -07002369 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2370 if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY) {
2371 sprstate = to_intel_plane_state(intel_plane->base.state);
2372 break;
2373 }
2374 }
2375
2376 config.sprites_enabled = sprstate->visible;
2377 config.sprites_scaled = sprstate->visible &&
2378 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2379 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2380
Matt Roper7221fc32015-09-24 15:53:08 -07002381 pipe_wm->pipe_enabled = cstate->base.active;
Matt Roper43d59ed2015-09-24 15:53:07 -07002382 pipe_wm->sprites_enabled = sprstate->visible;
2383 pipe_wm->sprites_scaled = config.sprites_scaled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002384
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002385 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper43d59ed2015-09-24 15:53:07 -07002386 if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002387 max_level = 1;
2388
2389 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Roper43d59ed2015-09-24 15:53:07 -07002390 if (config.sprites_scaled)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002391 max_level = 0;
2392
Matt Roper7221fc32015-09-24 15:53:08 -07002393 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002394
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002395 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002396 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002397
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002398 /* LP0 watermarks always use 1/2 DDB partitioning */
2399 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2400
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002401 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002402 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2403 return false;
2404
2405 ilk_compute_wm_reg_maximums(dev, 1, &max);
2406
2407 for (level = 1; level <= max_level; level++) {
2408 struct intel_wm_level wm = {};
2409
Matt Roper7221fc32015-09-24 15:53:08 -07002410 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, &wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002411
2412 /*
2413 * Disable any watermark level that exceeds the
2414 * register maximums since such watermarks are
2415 * always invalid.
2416 */
2417 if (!ilk_validate_wm_level(level, &max, &wm))
2418 break;
2419
2420 pipe_wm->wm[level] = wm;
2421 }
2422
2423 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002424}
2425
2426/*
2427 * Merge the watermarks from all active pipes for a specific level.
2428 */
2429static void ilk_merge_wm_level(struct drm_device *dev,
2430 int level,
2431 struct intel_wm_level *ret_wm)
2432{
2433 const struct intel_crtc *intel_crtc;
2434
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002435 ret_wm->enable = true;
2436
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002437 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002438 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2439 const struct intel_wm_level *wm = &active->wm[level];
2440
2441 if (!active->pipe_enabled)
2442 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002443
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002444 /*
2445 * The watermark values may have been used in the past,
2446 * so we must maintain them in the registers for some
2447 * time even if the level is now disabled.
2448 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002449 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002450 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002451
2452 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2453 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2454 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2455 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2456 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002457}
2458
2459/*
2460 * Merge all low power watermarks for all active pipes.
2461 */
2462static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002463 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002464 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002465 struct intel_pipe_wm *merged)
2466{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002467 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002468 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002469 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002470
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002471 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2472 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2473 config->num_pipes_active > 1)
2474 return;
2475
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002476 /* ILK: FBC WM must be disabled always */
2477 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002478
2479 /* merge each WM1+ level */
2480 for (level = 1; level <= max_level; level++) {
2481 struct intel_wm_level *wm = &merged->wm[level];
2482
2483 ilk_merge_wm_level(dev, level, wm);
2484
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002485 if (level > last_enabled_level)
2486 wm->enable = false;
2487 else if (!ilk_validate_wm_level(level, max, wm))
2488 /* make sure all following levels get disabled */
2489 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002490
2491 /*
2492 * The spec says it is preferred to disable
2493 * FBC WMs instead of disabling a WM level.
2494 */
2495 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002496 if (wm->enable)
2497 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498 wm->fbc_val = 0;
2499 }
2500 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002501
2502 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2503 /*
2504 * FIXME this is racy. FBC might get enabled later.
2505 * What we should check here is whether FBC can be
2506 * enabled sometime later.
2507 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002508 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
2509 intel_fbc_enabled(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002510 for (level = 2; level <= max_level; level++) {
2511 struct intel_wm_level *wm = &merged->wm[level];
2512
2513 wm->enable = false;
2514 }
2515 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002516}
2517
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002518static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2519{
2520 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2521 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2522}
2523
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002524/* The value we need to program into the WM_LPx latency field */
2525static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2526{
2527 struct drm_i915_private *dev_priv = dev->dev_private;
2528
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002529 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002530 return 2 * level;
2531 else
2532 return dev_priv->wm.pri_latency[level];
2533}
2534
Imre Deak820c1982013-12-17 14:46:36 +02002535static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002536 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002537 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002538 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002539{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002540 struct intel_crtc *intel_crtc;
2541 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002542
Ville Syrjälä0362c782013-10-09 19:17:57 +03002543 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002544 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002545
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002546 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002547 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002548 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002549
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002550 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551
Ville Syrjälä0362c782013-10-09 19:17:57 +03002552 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002553
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002554 /*
2555 * Maintain the watermark values even if the level is
2556 * disabled. Doing otherwise could cause underruns.
2557 */
2558 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002559 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002560 (r->pri_val << WM1_LP_SR_SHIFT) |
2561 r->cur_val;
2562
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002563 if (r->enable)
2564 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2565
Ville Syrjälä416f4722013-11-02 21:07:46 -07002566 if (INTEL_INFO(dev)->gen >= 8)
2567 results->wm_lp[wm_lp - 1] |=
2568 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2569 else
2570 results->wm_lp[wm_lp - 1] |=
2571 r->fbc_val << WM1_LP_FBC_SHIFT;
2572
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002573 /*
2574 * Always set WM1S_LP_EN when spr_val != 0, even if the
2575 * level is disabled. Doing otherwise could cause underruns.
2576 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002577 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2578 WARN_ON(wm_lp != 1);
2579 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2580 } else
2581 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002583
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002584 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002585 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002586 enum pipe pipe = intel_crtc->pipe;
2587 const struct intel_wm_level *r =
2588 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002589
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002590 if (WARN_ON(!r->enable))
2591 continue;
2592
2593 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2594
2595 results->wm_pipe[pipe] =
2596 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2597 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2598 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002599 }
2600}
2601
Paulo Zanoni861f3382013-05-31 10:19:21 -03002602/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2603 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002604static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002605 struct intel_pipe_wm *r1,
2606 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002607{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002608 int level, max_level = ilk_wm_max_level(dev);
2609 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002610
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002611 for (level = 1; level <= max_level; level++) {
2612 if (r1->wm[level].enable)
2613 level1 = level;
2614 if (r2->wm[level].enable)
2615 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002616 }
2617
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002618 if (level1 == level2) {
2619 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002620 return r2;
2621 else
2622 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002623 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002624 return r1;
2625 } else {
2626 return r2;
2627 }
2628}
2629
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002630/* dirty bits used to track which watermarks need changes */
2631#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2632#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2633#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2634#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2635#define WM_DIRTY_FBC (1 << 24)
2636#define WM_DIRTY_DDB (1 << 25)
2637
Damien Lespiau055e3932014-08-18 13:49:10 +01002638static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002639 const struct ilk_wm_values *old,
2640 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002641{
2642 unsigned int dirty = 0;
2643 enum pipe pipe;
2644 int wm_lp;
2645
Damien Lespiau055e3932014-08-18 13:49:10 +01002646 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002647 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2648 dirty |= WM_DIRTY_LINETIME(pipe);
2649 /* Must disable LP1+ watermarks too */
2650 dirty |= WM_DIRTY_LP_ALL;
2651 }
2652
2653 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2654 dirty |= WM_DIRTY_PIPE(pipe);
2655 /* Must disable LP1+ watermarks too */
2656 dirty |= WM_DIRTY_LP_ALL;
2657 }
2658 }
2659
2660 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2661 dirty |= WM_DIRTY_FBC;
2662 /* Must disable LP1+ watermarks too */
2663 dirty |= WM_DIRTY_LP_ALL;
2664 }
2665
2666 if (old->partitioning != new->partitioning) {
2667 dirty |= WM_DIRTY_DDB;
2668 /* Must disable LP1+ watermarks too */
2669 dirty |= WM_DIRTY_LP_ALL;
2670 }
2671
2672 /* LP1+ watermarks already deemed dirty, no need to continue */
2673 if (dirty & WM_DIRTY_LP_ALL)
2674 return dirty;
2675
2676 /* Find the lowest numbered LP1+ watermark in need of an update... */
2677 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2678 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2679 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2680 break;
2681 }
2682
2683 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2684 for (; wm_lp <= 3; wm_lp++)
2685 dirty |= WM_DIRTY_LP(wm_lp);
2686
2687 return dirty;
2688}
2689
Ville Syrjälä8553c182013-12-05 15:51:39 +02002690static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2691 unsigned int dirty)
2692{
Imre Deak820c1982013-12-17 14:46:36 +02002693 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002694 bool changed = false;
2695
2696 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2697 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2698 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2699 changed = true;
2700 }
2701 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2702 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2703 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2704 changed = true;
2705 }
2706 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2707 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2708 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2709 changed = true;
2710 }
2711
2712 /*
2713 * Don't touch WM1S_LP_EN here.
2714 * Doing so could cause underruns.
2715 */
2716
2717 return changed;
2718}
2719
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002720/*
2721 * The spec says we shouldn't write when we don't need, because every write
2722 * causes WMs to be re-evaluated, expending some power.
2723 */
Imre Deak820c1982013-12-17 14:46:36 +02002724static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2725 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002726{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002727 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002728 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002729 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002730 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002731
Damien Lespiau055e3932014-08-18 13:49:10 +01002732 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002733 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002734 return;
2735
Ville Syrjälä8553c182013-12-05 15:51:39 +02002736 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002737
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002738 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002739 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002740 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002741 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002742 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002743 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2744
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002745 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002746 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002747 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002748 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002749 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002750 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2751
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002752 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002753 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002754 val = I915_READ(WM_MISC);
2755 if (results->partitioning == INTEL_DDB_PART_1_2)
2756 val &= ~WM_MISC_DATA_PARTITION_5_6;
2757 else
2758 val |= WM_MISC_DATA_PARTITION_5_6;
2759 I915_WRITE(WM_MISC, val);
2760 } else {
2761 val = I915_READ(DISP_ARB_CTL2);
2762 if (results->partitioning == INTEL_DDB_PART_1_2)
2763 val &= ~DISP_DATA_PARTITION_5_6;
2764 else
2765 val |= DISP_DATA_PARTITION_5_6;
2766 I915_WRITE(DISP_ARB_CTL2, val);
2767 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002768 }
2769
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002770 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002771 val = I915_READ(DISP_ARB_CTL);
2772 if (results->enable_fbc_wm)
2773 val &= ~DISP_FBC_WM_DIS;
2774 else
2775 val |= DISP_FBC_WM_DIS;
2776 I915_WRITE(DISP_ARB_CTL, val);
2777 }
2778
Imre Deak954911e2013-12-17 14:46:34 +02002779 if (dirty & WM_DIRTY_LP(1) &&
2780 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2781 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2782
2783 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002784 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2785 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2786 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2787 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2788 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002790 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002791 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002792 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002793 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002794 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002796
2797 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798}
2799
Ville Syrjälä8553c182013-12-05 15:51:39 +02002800static bool ilk_disable_lp_wm(struct drm_device *dev)
2801{
2802 struct drm_i915_private *dev_priv = dev->dev_private;
2803
2804 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2805}
2806
Damien Lespiaub9cec072014-11-04 17:06:43 +00002807/*
2808 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2809 * different active planes.
2810 */
2811
2812#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002813#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002814
2815static void
2816skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
2817 struct drm_crtc *for_crtc,
2818 const struct intel_wm_config *config,
2819 const struct skl_pipe_wm_parameters *params,
2820 struct skl_ddb_entry *alloc /* out */)
2821{
2822 struct drm_crtc *crtc;
2823 unsigned int pipe_size, ddb_size;
2824 int nth_active_pipe;
2825
2826 if (!params->active) {
2827 alloc->start = 0;
2828 alloc->end = 0;
2829 return;
2830 }
2831
Damien Lespiau43d735a2015-03-17 11:39:34 +02002832 if (IS_BROXTON(dev))
2833 ddb_size = BXT_DDB_SIZE;
2834 else
2835 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002836
2837 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2838
2839 nth_active_pipe = 0;
2840 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002841 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002842 continue;
2843
2844 if (crtc == for_crtc)
2845 break;
2846
2847 nth_active_pipe++;
2848 }
2849
2850 pipe_size = ddb_size / config->num_pipes_active;
2851 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002852 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002853}
2854
2855static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2856{
2857 if (config->num_pipes_active == 1)
2858 return 32;
2859
2860 return 8;
2861}
2862
Damien Lespiaua269c582014-11-04 17:06:49 +00002863static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2864{
2865 entry->start = reg & 0x3ff;
2866 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002867 if (entry->end)
2868 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002869}
2870
Damien Lespiau08db6652014-11-04 17:06:52 +00002871void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2872 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002873{
Damien Lespiaua269c582014-11-04 17:06:49 +00002874 enum pipe pipe;
2875 int plane;
2876 u32 val;
2877
2878 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002879 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002880 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2881 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2882 val);
2883 }
2884
2885 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002886 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2887 val);
Damien Lespiaua269c582014-11-04 17:06:49 +00002888 }
2889}
2890
Damien Lespiaub9cec072014-11-04 17:06:43 +00002891static unsigned int
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002892skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p, int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002893{
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002894
2895 /* for planar format */
2896 if (p->y_bytes_per_pixel) {
2897 if (y) /* y-plane data rate */
2898 return p->horiz_pixels * p->vert_pixels * p->y_bytes_per_pixel;
2899 else /* uv-plane data rate */
2900 return (p->horiz_pixels/2) * (p->vert_pixels/2) * p->bytes_per_pixel;
2901 }
2902
2903 /* for packed formats */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002904 return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
2905}
2906
2907/*
2908 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2909 * a 8192x4096@32bpp framebuffer:
2910 * 3 * 4096 * 8192 * 4 < 2^32
2911 */
2912static unsigned int
2913skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
2914 const struct skl_pipe_wm_parameters *params)
2915{
2916 unsigned int total_data_rate = 0;
2917 int plane;
2918
2919 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2920 const struct intel_plane_wm_parameters *p;
2921
2922 p = &params->plane[plane];
2923 if (!p->enabled)
2924 continue;
2925
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002926 total_data_rate += skl_plane_relative_data_rate(p, 0); /* packed/uv */
2927 if (p->y_bytes_per_pixel) {
2928 total_data_rate += skl_plane_relative_data_rate(p, 1); /* y-plane */
2929 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930 }
2931
2932 return total_data_rate;
2933}
2934
2935static void
2936skl_allocate_pipe_ddb(struct drm_crtc *crtc,
2937 const struct intel_wm_config *config,
2938 const struct skl_pipe_wm_parameters *params,
2939 struct skl_ddb_allocation *ddb /* out */)
2940{
2941 struct drm_device *dev = crtc->dev;
Damien Lespiaudd740782015-02-28 14:54:08 +00002942 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2944 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002945 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002946 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002947 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002948 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002949 unsigned int total_data_rate;
2950 int plane;
2951
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002952 skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
2953 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002954 if (alloc_size == 0) {
2955 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roper4969d332015-09-24 15:53:10 -07002956 memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
2957 sizeof(ddb->plane[pipe][PLANE_CURSOR]));
Damien Lespiaub9cec072014-11-04 17:06:43 +00002958 return;
2959 }
2960
2961 cursor_blocks = skl_cursor_allocation(config);
Matt Roper4969d332015-09-24 15:53:10 -07002962 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
2963 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002964
2965 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002966 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002967
Damien Lespiau80958152015-02-09 13:35:10 +00002968 /* 1. Allocate the mininum required blocks for each active plane */
Damien Lespiaudd740782015-02-28 14:54:08 +00002969 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau80958152015-02-09 13:35:10 +00002970 const struct intel_plane_wm_parameters *p;
2971
2972 p = &params->plane[plane];
2973 if (!p->enabled)
2974 continue;
2975
2976 minimum[plane] = 8;
2977 alloc_size -= minimum[plane];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002978 y_minimum[plane] = p->y_bytes_per_pixel ? 8 : 0;
2979 alloc_size -= y_minimum[plane];
Damien Lespiau80958152015-02-09 13:35:10 +00002980 }
2981
Damien Lespiaub9cec072014-11-04 17:06:43 +00002982 /*
Damien Lespiau80958152015-02-09 13:35:10 +00002983 * 2. Distribute the remaining space in proportion to the amount of
2984 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00002985 *
2986 * FIXME: we may not allocate every single block here.
2987 */
2988 total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
2989
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002990 start = alloc->start;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002991 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2992 const struct intel_plane_wm_parameters *p;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002993 unsigned int data_rate, y_data_rate;
2994 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002995
2996 p = &params->plane[plane];
2997 if (!p->enabled)
2998 continue;
2999
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003000 data_rate = skl_plane_relative_data_rate(p, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003001
3002 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003003 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003004 * promote the expression to 64 bits to avoid overflowing, the
3005 * result is < available as data_rate / total_data_rate < 1
3006 */
Damien Lespiau80958152015-02-09 13:35:10 +00003007 plane_blocks = minimum[plane];
3008 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3009 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003010
3011 ddb->plane[pipe][plane].start = start;
Damien Lespiau16160e32014-11-04 17:06:53 +00003012 ddb->plane[pipe][plane].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003013
3014 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003015
3016 /*
3017 * allocation for y_plane part of planar format:
3018 */
3019 if (p->y_bytes_per_pixel) {
3020 y_data_rate = skl_plane_relative_data_rate(p, 1);
3021 y_plane_blocks = y_minimum[plane];
3022 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3023 total_data_rate);
3024
3025 ddb->y_plane[pipe][plane].start = start;
3026 ddb->y_plane[pipe][plane].end = start + y_plane_blocks;
3027
3028 start += y_plane_blocks;
3029 }
3030
Damien Lespiaub9cec072014-11-04 17:06:43 +00003031 }
3032
3033}
3034
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003035static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003036{
3037 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003038 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003039}
3040
3041/*
3042 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3043 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3044 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3045 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3046*/
3047static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3048 uint32_t latency)
3049{
3050 uint32_t wm_intermediate_val, ret;
3051
3052 if (latency == 0)
3053 return UINT_MAX;
3054
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003055 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003056 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3057
3058 return ret;
3059}
3060
3061static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3062 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003063 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003064{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003065 uint32_t ret;
3066 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3067 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003068
3069 if (latency == 0)
3070 return UINT_MAX;
3071
3072 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003073
3074 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3075 tiling == I915_FORMAT_MOD_Yf_TILED) {
3076 plane_bytes_per_line *= 4;
3077 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3078 plane_blocks_per_line /= 4;
3079 } else {
3080 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3081 }
3082
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003083 wm_intermediate_val = latency * pixel_rate;
3084 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003085 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003086
3087 return ret;
3088}
3089
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003090static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3091 const struct intel_crtc *intel_crtc)
3092{
3093 struct drm_device *dev = intel_crtc->base.dev;
3094 struct drm_i915_private *dev_priv = dev->dev_private;
3095 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3096 enum pipe pipe = intel_crtc->pipe;
3097
3098 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3099 sizeof(new_ddb->plane[pipe])))
3100 return true;
3101
Matt Roper4969d332015-09-24 15:53:10 -07003102 if (memcmp(&new_ddb->plane[pipe][PLANE_CURSOR], &cur_ddb->plane[pipe][PLANE_CURSOR],
3103 sizeof(new_ddb->plane[pipe][PLANE_CURSOR])))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003104 return true;
3105
3106 return false;
3107}
3108
3109static void skl_compute_wm_global_parameters(struct drm_device *dev,
3110 struct intel_wm_config *config)
3111{
3112 struct drm_crtc *crtc;
3113 struct drm_plane *plane;
3114
3115 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
Matt Roper3ef00282015-03-09 10:19:24 -07003116 config->num_pipes_active += to_intel_crtc(crtc)->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003117
3118 /* FIXME: I don't think we need those two global parameters on SKL */
3119 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3120 struct intel_plane *intel_plane = to_intel_plane(plane);
3121
3122 config->sprites_enabled |= intel_plane->wm.enabled;
3123 config->sprites_scaled |= intel_plane->wm.scaled;
3124 }
3125}
3126
3127static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
3128 struct skl_pipe_wm_parameters *p)
3129{
3130 struct drm_device *dev = crtc->dev;
3131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3132 enum pipe pipe = intel_crtc->pipe;
3133 struct drm_plane *plane;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003134 struct drm_framebuffer *fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003135 int i = 1; /* Index for sprite planes start */
3136
Matt Roper3ef00282015-03-09 10:19:24 -07003137 p->active = intel_crtc->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003138 if (p->active) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003139 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
3140 p->pixel_rate = skl_pipe_pixel_rate(intel_crtc->config);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003141
Matt Roperc9f038a2015-03-09 11:06:02 -07003142 fb = crtc->primary->state->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003143 /* For planar: Bpp is for uv plane, y_Bpp is for y plane */
Matt Roperc9f038a2015-03-09 11:06:02 -07003144 if (fb) {
3145 p->plane[0].enabled = true;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003146 p->plane[0].bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
Kumar, Mahesh395ab752015-09-03 16:17:08 +05303147 drm_format_plane_cpp(fb->pixel_format, 1) :
3148 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003149 p->plane[0].y_bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
3150 drm_format_plane_cpp(fb->pixel_format, 0) : 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003151 p->plane[0].tiling = fb->modifier[0];
3152 } else {
3153 p->plane[0].enabled = false;
3154 p->plane[0].bytes_per_pixel = 0;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003155 p->plane[0].y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003156 p->plane[0].tiling = DRM_FORMAT_MOD_NONE;
3157 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003158 p->plane[0].horiz_pixels = intel_crtc->config->pipe_src_w;
3159 p->plane[0].vert_pixels = intel_crtc->config->pipe_src_h;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003160 p->plane[0].rotation = crtc->primary->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003161
Matt Roperc9f038a2015-03-09 11:06:02 -07003162 fb = crtc->cursor->state->fb;
Matt Roper4969d332015-09-24 15:53:10 -07003163 p->plane[PLANE_CURSOR].y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003164 if (fb) {
Matt Roper4969d332015-09-24 15:53:10 -07003165 p->plane[PLANE_CURSOR].enabled = true;
3166 p->plane[PLANE_CURSOR].bytes_per_pixel = fb->bits_per_pixel / 8;
3167 p->plane[PLANE_CURSOR].horiz_pixels = crtc->cursor->state->crtc_w;
3168 p->plane[PLANE_CURSOR].vert_pixels = crtc->cursor->state->crtc_h;
Matt Roperc9f038a2015-03-09 11:06:02 -07003169 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003170 p->plane[PLANE_CURSOR].enabled = false;
3171 p->plane[PLANE_CURSOR].bytes_per_pixel = 0;
3172 p->plane[PLANE_CURSOR].horiz_pixels = 64;
3173 p->plane[PLANE_CURSOR].vert_pixels = 64;
Matt Roperc9f038a2015-03-09 11:06:02 -07003174 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003175 }
3176
3177 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3178 struct intel_plane *intel_plane = to_intel_plane(plane);
3179
Sonika Jindala712f8e2014-12-09 10:59:15 +05303180 if (intel_plane->pipe == pipe &&
3181 plane->type == DRM_PLANE_TYPE_OVERLAY)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003182 p->plane[i++] = intel_plane->wm;
3183 }
3184}
3185
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003186static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3187 struct skl_pipe_wm_parameters *p,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003188 struct intel_plane_wm_parameters *p_params,
3189 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003190 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003191 uint16_t *out_blocks, /* out */
3192 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003193{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003194 uint32_t latency = dev_priv->wm.skl_latency[level];
3195 uint32_t method1, method2;
3196 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3197 uint32_t res_blocks, res_lines;
3198 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003199 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003200
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003201 if (latency == 0 || !p->active || !p_params->enabled)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003202 return false;
3203
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003204 bytes_per_pixel = p_params->y_bytes_per_pixel ?
3205 p_params->y_bytes_per_pixel :
3206 p_params->bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003207 method1 = skl_wm_method1(p->pixel_rate,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003208 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003209 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003210 method2 = skl_wm_method2(p->pixel_rate,
3211 p->pipe_htotal,
3212 p_params->horiz_pixels,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003213 bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003214 p_params->tiling,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003215 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003216
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003217 plane_bytes_per_line = p_params->horiz_pixels * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003218 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003219
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003220 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3221 p_params->tiling == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003222 uint32_t min_scanlines = 4;
3223 uint32_t y_tile_minimum;
3224 if (intel_rotation_90_or_270(p_params->rotation)) {
3225 switch (p_params->bytes_per_pixel) {
3226 case 1:
3227 min_scanlines = 16;
3228 break;
3229 case 2:
3230 min_scanlines = 8;
3231 break;
3232 case 8:
3233 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003234 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003235 }
3236 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003237 selected_result = max(method2, y_tile_minimum);
3238 } else {
3239 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3240 selected_result = min(method1, method2);
3241 else
3242 selected_result = method1;
3243 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003244
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003245 res_blocks = selected_result + 1;
3246 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003247
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003248 if (level >= 1 && level <= 7) {
3249 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3250 p_params->tiling == I915_FORMAT_MOD_Yf_TILED)
3251 res_lines += 4;
3252 else
3253 res_blocks++;
3254 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003255
3256 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003257 return false;
3258
3259 *out_blocks = res_blocks;
3260 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003261
3262 return true;
3263}
3264
3265static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3266 struct skl_ddb_allocation *ddb,
3267 struct skl_pipe_wm_parameters *p,
3268 enum pipe pipe,
3269 int level,
3270 int num_planes,
3271 struct skl_wm_level *result)
3272{
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003273 uint16_t ddb_blocks;
3274 int i;
3275
3276 for (i = 0; i < num_planes; i++) {
3277 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3278
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003279 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
3280 p, &p->plane[i],
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003281 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003282 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003283 &result->plane_res_b[i],
3284 &result->plane_res_l[i]);
3285 }
3286
Matt Roper4969d332015-09-24 15:53:10 -07003287 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][PLANE_CURSOR]);
3288 result->plane_en[PLANE_CURSOR] = skl_compute_plane_wm(dev_priv, p,
3289 &p->plane[PLANE_CURSOR],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003290 ddb_blocks, level,
Matt Roper4969d332015-09-24 15:53:10 -07003291 &result->plane_res_b[PLANE_CURSOR],
3292 &result->plane_res_l[PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003293}
3294
Damien Lespiau407b50f2014-11-04 17:06:57 +00003295static uint32_t
3296skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
3297{
Matt Roper3ef00282015-03-09 10:19:24 -07003298 if (!to_intel_crtc(crtc)->active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003299 return 0;
3300
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003301 if (WARN_ON(p->pixel_rate == 0))
3302 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003303
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003304 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003305}
3306
3307static void skl_compute_transition_wm(struct drm_crtc *crtc,
3308 struct skl_pipe_wm_parameters *params,
Damien Lespiau9414f562014-11-04 17:06:58 +00003309 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003310{
Damien Lespiau9414f562014-11-04 17:06:58 +00003311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3312 int i;
3313
Damien Lespiau407b50f2014-11-04 17:06:57 +00003314 if (!params->active)
3315 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003316
3317 /* Until we know more, just disable transition WMs */
3318 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3319 trans_wm->plane_en[i] = false;
Matt Roper4969d332015-09-24 15:53:10 -07003320 trans_wm->plane_en[PLANE_CURSOR] = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003321}
3322
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003323static void skl_compute_pipe_wm(struct drm_crtc *crtc,
3324 struct skl_ddb_allocation *ddb,
3325 struct skl_pipe_wm_parameters *params,
3326 struct skl_pipe_wm *pipe_wm)
3327{
3328 struct drm_device *dev = crtc->dev;
3329 const struct drm_i915_private *dev_priv = dev->dev_private;
3330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3331 int level, max_level = ilk_wm_max_level(dev);
3332
3333 for (level = 0; level <= max_level; level++) {
3334 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
3335 level, intel_num_planes(intel_crtc),
3336 &pipe_wm->wm[level]);
3337 }
3338 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
3339
Damien Lespiau9414f562014-11-04 17:06:58 +00003340 skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003341}
3342
3343static void skl_compute_wm_results(struct drm_device *dev,
3344 struct skl_pipe_wm_parameters *p,
3345 struct skl_pipe_wm *p_wm,
3346 struct skl_wm_values *r,
3347 struct intel_crtc *intel_crtc)
3348{
3349 int level, max_level = ilk_wm_max_level(dev);
3350 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003351 uint32_t temp;
3352 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003353
3354 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003355 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3356 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003357
3358 temp |= p_wm->wm[level].plane_res_l[i] <<
3359 PLANE_WM_LINES_SHIFT;
3360 temp |= p_wm->wm[level].plane_res_b[i];
3361 if (p_wm->wm[level].plane_en[i])
3362 temp |= PLANE_WM_EN;
3363
3364 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003365 }
3366
3367 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003368
Matt Roper4969d332015-09-24 15:53:10 -07003369 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3370 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003371
Matt Roper4969d332015-09-24 15:53:10 -07003372 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003373 temp |= PLANE_WM_EN;
3374
Matt Roper4969d332015-09-24 15:53:10 -07003375 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003376
3377 }
3378
Damien Lespiau9414f562014-11-04 17:06:58 +00003379 /* transition WMs */
3380 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3381 temp = 0;
3382 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3383 temp |= p_wm->trans_wm.plane_res_b[i];
3384 if (p_wm->trans_wm.plane_en[i])
3385 temp |= PLANE_WM_EN;
3386
3387 r->plane_trans[pipe][i] = temp;
3388 }
3389
3390 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003391 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3392 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3393 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003394 temp |= PLANE_WM_EN;
3395
Matt Roper4969d332015-09-24 15:53:10 -07003396 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003397
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003398 r->wm_linetime[pipe] = p_wm->linetime;
3399}
3400
Damien Lespiau16160e32014-11-04 17:06:53 +00003401static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3402 const struct skl_ddb_entry *entry)
3403{
3404 if (entry->end)
3405 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3406 else
3407 I915_WRITE(reg, 0);
3408}
3409
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003410static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3411 const struct skl_wm_values *new)
3412{
3413 struct drm_device *dev = dev_priv->dev;
3414 struct intel_crtc *crtc;
3415
3416 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3417 int i, level, max_level = ilk_wm_max_level(dev);
3418 enum pipe pipe = crtc->pipe;
3419
Damien Lespiau5d374d92014-11-04 17:07:00 +00003420 if (!new->dirty[pipe])
3421 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003422
Damien Lespiau5d374d92014-11-04 17:07:00 +00003423 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3424
3425 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003426 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003427 I915_WRITE(PLANE_WM(pipe, i, level),
3428 new->plane[pipe][i][level]);
3429 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003430 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003431 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003432 for (i = 0; i < intel_num_planes(crtc); i++)
3433 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3434 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003435 I915_WRITE(CUR_WM_TRANS(pipe),
3436 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003437
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003438 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003439 skl_ddb_entry_write(dev_priv,
3440 PLANE_BUF_CFG(pipe, i),
3441 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003442 skl_ddb_entry_write(dev_priv,
3443 PLANE_NV12_BUF_CFG(pipe, i),
3444 &new->ddb.y_plane[pipe][i]);
3445 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003446
3447 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003448 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003449 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003450}
3451
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003452/*
3453 * When setting up a new DDB allocation arrangement, we need to correctly
3454 * sequence the times at which the new allocations for the pipes are taken into
3455 * account or we'll have pipes fetching from space previously allocated to
3456 * another pipe.
3457 *
3458 * Roughly the sequence looks like:
3459 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3460 * overlapping with a previous light-up pipe (another way to put it is:
3461 * pipes with their new allocation strickly included into their old ones).
3462 * 2. re-allocate the other pipes that get their allocation reduced
3463 * 3. allocate the pipes having their allocation increased
3464 *
3465 * Steps 1. and 2. are here to take care of the following case:
3466 * - Initially DDB looks like this:
3467 * | B | C |
3468 * - enable pipe A.
3469 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3470 * allocation
3471 * | A | B | C |
3472 *
3473 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3474 */
3475
Damien Lespiaud21b7952014-11-04 17:07:03 +00003476static void
3477skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003478{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003479 int plane;
3480
Damien Lespiaud21b7952014-11-04 17:07:03 +00003481 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3482
Damien Lespiaudd740782015-02-28 14:54:08 +00003483 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003484 I915_WRITE(PLANE_SURF(pipe, plane),
3485 I915_READ(PLANE_SURF(pipe, plane)));
3486 }
3487 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3488}
3489
3490static bool
3491skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3492 const struct skl_ddb_allocation *new,
3493 enum pipe pipe)
3494{
3495 uint16_t old_size, new_size;
3496
3497 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3498 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3499
3500 return old_size != new_size &&
3501 new->pipe[pipe].start >= old->pipe[pipe].start &&
3502 new->pipe[pipe].end <= old->pipe[pipe].end;
3503}
3504
3505static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3506 struct skl_wm_values *new_values)
3507{
3508 struct drm_device *dev = dev_priv->dev;
3509 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003510 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003511 struct intel_crtc *crtc;
3512 enum pipe pipe;
3513
3514 new_ddb = &new_values->ddb;
3515 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3516
3517 /*
3518 * First pass: flush the pipes with the new allocation contained into
3519 * the old space.
3520 *
3521 * We'll wait for the vblank on those pipes to ensure we can safely
3522 * re-allocate the freed space without this pipe fetching from it.
3523 */
3524 for_each_intel_crtc(dev, crtc) {
3525 if (!crtc->active)
3526 continue;
3527
3528 pipe = crtc->pipe;
3529
3530 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3531 continue;
3532
Damien Lespiaud21b7952014-11-04 17:07:03 +00003533 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003534 intel_wait_for_vblank(dev, pipe);
3535
3536 reallocated[pipe] = true;
3537 }
3538
3539
3540 /*
3541 * Second pass: flush the pipes that are having their allocation
3542 * reduced, but overlapping with a previous allocation.
3543 *
3544 * Here as well we need to wait for the vblank to make sure the freed
3545 * space is not used anymore.
3546 */
3547 for_each_intel_crtc(dev, crtc) {
3548 if (!crtc->active)
3549 continue;
3550
3551 pipe = crtc->pipe;
3552
3553 if (reallocated[pipe])
3554 continue;
3555
3556 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3557 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003558 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003559 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303560 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003561 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003562 }
3563
3564 /*
3565 * Third pass: flush the pipes that got more space allocated.
3566 *
3567 * We don't need to actively wait for the update here, next vblank
3568 * will just get more DDB space with the correct WM values.
3569 */
3570 for_each_intel_crtc(dev, crtc) {
3571 if (!crtc->active)
3572 continue;
3573
3574 pipe = crtc->pipe;
3575
3576 /*
3577 * At this point, only the pipes more space than before are
3578 * left to re-allocate.
3579 */
3580 if (reallocated[pipe])
3581 continue;
3582
Damien Lespiaud21b7952014-11-04 17:07:03 +00003583 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003584 }
3585}
3586
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003587static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3588 struct skl_pipe_wm_parameters *params,
3589 struct intel_wm_config *config,
3590 struct skl_ddb_allocation *ddb, /* out */
3591 struct skl_pipe_wm *pipe_wm /* out */)
3592{
3593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3594
3595 skl_compute_wm_pipe_parameters(crtc, params);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003596 skl_allocate_pipe_ddb(crtc, config, params, ddb);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003597 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3598
3599 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3600 return false;
3601
3602 intel_crtc->wm.skl_active = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003603
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003604 return true;
3605}
3606
3607static void skl_update_other_pipe_wm(struct drm_device *dev,
3608 struct drm_crtc *crtc,
3609 struct intel_wm_config *config,
3610 struct skl_wm_values *r)
3611{
3612 struct intel_crtc *intel_crtc;
3613 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3614
3615 /*
3616 * If the WM update hasn't changed the allocation for this_crtc (the
3617 * crtc we are currently computing the new WM values for), other
3618 * enabled crtcs will keep the same allocation and we don't need to
3619 * recompute anything for them.
3620 */
3621 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3622 return;
3623
3624 /*
3625 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3626 * other active pipes need new DDB allocation and WM values.
3627 */
3628 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3629 base.head) {
3630 struct skl_pipe_wm_parameters params = {};
3631 struct skl_pipe_wm pipe_wm = {};
3632 bool wm_changed;
3633
3634 if (this_crtc->pipe == intel_crtc->pipe)
3635 continue;
3636
3637 if (!intel_crtc->active)
3638 continue;
3639
3640 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3641 &params, config,
3642 &r->ddb, &pipe_wm);
3643
3644 /*
3645 * If we end up re-computing the other pipe WM values, it's
3646 * because it was really needed, so we expect the WM values to
3647 * be different.
3648 */
3649 WARN_ON(!wm_changed);
3650
3651 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3652 r->dirty[intel_crtc->pipe] = true;
3653 }
3654}
3655
Bob Paauweadda50b2015-07-21 10:42:53 -07003656static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3657{
3658 watermarks->wm_linetime[pipe] = 0;
3659 memset(watermarks->plane[pipe], 0,
3660 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
Bob Paauweadda50b2015-07-21 10:42:53 -07003661 memset(watermarks->plane_trans[pipe],
3662 0, sizeof(uint32_t) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003663 watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
Bob Paauweadda50b2015-07-21 10:42:53 -07003664
3665 /* Clear ddb entries for pipe */
3666 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3667 memset(&watermarks->ddb.plane[pipe], 0,
3668 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3669 memset(&watermarks->ddb.y_plane[pipe], 0,
3670 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003671 memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
3672 sizeof(struct skl_ddb_entry));
Bob Paauweadda50b2015-07-21 10:42:53 -07003673
3674}
3675
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003676static void skl_update_wm(struct drm_crtc *crtc)
3677{
3678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3679 struct drm_device *dev = crtc->dev;
3680 struct drm_i915_private *dev_priv = dev->dev_private;
3681 struct skl_pipe_wm_parameters params = {};
3682 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3683 struct skl_pipe_wm pipe_wm = {};
3684 struct intel_wm_config config = {};
3685
Bob Paauweadda50b2015-07-21 10:42:53 -07003686
3687 /* Clear all dirty flags */
3688 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3689
3690 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003691
3692 skl_compute_wm_global_parameters(dev, &config);
3693
3694 if (!skl_update_pipe_wm(crtc, &params, &config,
3695 &results->ddb, &pipe_wm))
3696 return;
3697
3698 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3699 results->dirty[intel_crtc->pipe] = true;
3700
3701 skl_update_other_pipe_wm(dev, crtc, &config, results);
3702 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003703 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003704
3705 /* store the new configuration */
3706 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003707}
3708
3709static void
3710skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3711 uint32_t sprite_width, uint32_t sprite_height,
3712 int pixel_size, bool enabled, bool scaled)
3713{
3714 struct intel_plane *intel_plane = to_intel_plane(plane);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003715 struct drm_framebuffer *fb = plane->state->fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003716
3717 intel_plane->wm.enabled = enabled;
3718 intel_plane->wm.scaled = scaled;
3719 intel_plane->wm.horiz_pixels = sprite_width;
3720 intel_plane->wm.vert_pixels = sprite_height;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003721 intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003722
3723 /* For planar: Bpp is for UV plane, y_Bpp is for Y plane */
3724 intel_plane->wm.bytes_per_pixel =
3725 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3726 drm_format_plane_cpp(plane->state->fb->pixel_format, 1) : pixel_size;
3727 intel_plane->wm.y_bytes_per_pixel =
3728 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3729 drm_format_plane_cpp(plane->state->fb->pixel_format, 0) : 0;
3730
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003731 /*
3732 * Framebuffer can be NULL on plane disable, but it does not
3733 * matter for watermarks if we assume no tiling in that case.
3734 */
3735 if (fb)
3736 intel_plane->wm.tiling = fb->modifier[0];
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003737 intel_plane->wm.rotation = plane->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003738
3739 skl_update_wm(crtc);
3740}
3741
Imre Deak820c1982013-12-17 14:46:36 +02003742static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003743{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper7221fc32015-09-24 15:53:08 -07003745 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003746 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003748 struct ilk_wm_maximums max;
Imre Deak820c1982013-12-17 14:46:36 +02003749 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003750 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003751 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003752 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003753 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003754
Matt Roper7221fc32015-09-24 15:53:08 -07003755 WARN_ON(cstate->base.active != intel_crtc->active);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003756
Matt Roper7221fc32015-09-24 15:53:08 -07003757 intel_compute_pipe_wm(cstate, &pipe_wm);
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003758
3759 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3760 return;
3761
3762 intel_crtc->wm.active = pipe_wm;
3763
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003764 ilk_compute_wm_config(dev, &config);
3765
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003766 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003767 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003768
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003769 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003770 if (INTEL_INFO(dev)->gen >= 7 &&
3771 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003772 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003773 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003774
Imre Deak820c1982013-12-17 14:46:36 +02003775 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003776 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003777 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003778 }
3779
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003780 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003781 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003782
Imre Deak820c1982013-12-17 14:46:36 +02003783 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003784
Imre Deak820c1982013-12-17 14:46:36 +02003785 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003786}
3787
Damien Lespiaued57cb82014-07-15 09:21:24 +02003788static void
3789ilk_update_sprite_wm(struct drm_plane *plane,
3790 struct drm_crtc *crtc,
3791 uint32_t sprite_width, uint32_t sprite_height,
3792 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03003793{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003794 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003795 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003796
Ville Syrjälä8553c182013-12-05 15:51:39 +02003797 /*
3798 * IVB workaround: must disable low power watermarks for at least
3799 * one frame before enabling scaling. LP watermarks can be re-enabled
3800 * when scaling is disabled.
3801 *
3802 * WaCxSRDisabledForSpriteScaling:ivb
3803 */
3804 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3805 intel_wait_for_vblank(dev, intel_plane->pipe);
3806
Imre Deak820c1982013-12-17 14:46:36 +02003807 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003808}
3809
Pradeep Bhat30789992014-11-04 17:06:45 +00003810static void skl_pipe_wm_active_state(uint32_t val,
3811 struct skl_pipe_wm *active,
3812 bool is_transwm,
3813 bool is_cursor,
3814 int i,
3815 int level)
3816{
3817 bool is_enabled = (val & PLANE_WM_EN) != 0;
3818
3819 if (!is_transwm) {
3820 if (!is_cursor) {
3821 active->wm[level].plane_en[i] = is_enabled;
3822 active->wm[level].plane_res_b[i] =
3823 val & PLANE_WM_BLOCKS_MASK;
3824 active->wm[level].plane_res_l[i] =
3825 (val >> PLANE_WM_LINES_SHIFT) &
3826 PLANE_WM_LINES_MASK;
3827 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003828 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
3829 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003830 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003831 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003832 (val >> PLANE_WM_LINES_SHIFT) &
3833 PLANE_WM_LINES_MASK;
3834 }
3835 } else {
3836 if (!is_cursor) {
3837 active->trans_wm.plane_en[i] = is_enabled;
3838 active->trans_wm.plane_res_b[i] =
3839 val & PLANE_WM_BLOCKS_MASK;
3840 active->trans_wm.plane_res_l[i] =
3841 (val >> PLANE_WM_LINES_SHIFT) &
3842 PLANE_WM_LINES_MASK;
3843 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003844 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
3845 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003846 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003847 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003848 (val >> PLANE_WM_LINES_SHIFT) &
3849 PLANE_WM_LINES_MASK;
3850 }
3851 }
3852}
3853
3854static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3855{
3856 struct drm_device *dev = crtc->dev;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3860 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
3861 enum pipe pipe = intel_crtc->pipe;
3862 int level, i, max_level;
3863 uint32_t temp;
3864
3865 max_level = ilk_wm_max_level(dev);
3866
3867 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3868
3869 for (level = 0; level <= max_level; level++) {
3870 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3871 hw->plane[pipe][i][level] =
3872 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07003873 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00003874 }
3875
3876 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3877 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07003878 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00003879
Matt Roper3ef00282015-03-09 10:19:24 -07003880 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003881 return;
3882
3883 hw->dirty[pipe] = true;
3884
3885 active->linetime = hw->wm_linetime[pipe];
3886
3887 for (level = 0; level <= max_level; level++) {
3888 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3889 temp = hw->plane[pipe][i][level];
3890 skl_pipe_wm_active_state(temp, active, false,
3891 false, i, level);
3892 }
Matt Roper4969d332015-09-24 15:53:10 -07003893 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00003894 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3895 }
3896
3897 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3898 temp = hw->plane_trans[pipe][i];
3899 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3900 }
3901
Matt Roper4969d332015-09-24 15:53:10 -07003902 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00003903 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3904}
3905
3906void skl_wm_get_hw_state(struct drm_device *dev)
3907{
Damien Lespiaua269c582014-11-04 17:06:49 +00003908 struct drm_i915_private *dev_priv = dev->dev_private;
3909 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003910 struct drm_crtc *crtc;
3911
Damien Lespiaua269c582014-11-04 17:06:49 +00003912 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003913 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3914 skl_pipe_wm_get_hw_state(crtc);
3915}
3916
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003917static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3918{
3919 struct drm_device *dev = crtc->dev;
3920 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003921 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3923 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3924 enum pipe pipe = intel_crtc->pipe;
3925 static const unsigned int wm0_pipe_reg[] = {
3926 [PIPE_A] = WM0_PIPEA_ILK,
3927 [PIPE_B] = WM0_PIPEB_ILK,
3928 [PIPE_C] = WM0_PIPEC_IVB,
3929 };
3930
3931 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003932 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003933 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003934
Matt Roper3ef00282015-03-09 10:19:24 -07003935 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003936
3937 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003938 u32 tmp = hw->wm_pipe[pipe];
3939
3940 /*
3941 * For active pipes LP0 watermark is marked as
3942 * enabled, and LP1+ watermaks as disabled since
3943 * we can't really reverse compute them in case
3944 * multiple pipes are active.
3945 */
3946 active->wm[0].enable = true;
3947 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3948 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3949 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3950 active->linetime = hw->wm_linetime[pipe];
3951 } else {
3952 int level, max_level = ilk_wm_max_level(dev);
3953
3954 /*
3955 * For inactive pipes, all watermark levels
3956 * should be marked as enabled but zeroed,
3957 * which is what we'd compute them to.
3958 */
3959 for (level = 0; level <= max_level; level++)
3960 active->wm[level].enable = true;
3961 }
3962}
3963
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003964#define _FW_WM(value, plane) \
3965 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3966#define _FW_WM_VLV(value, plane) \
3967 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3968
3969static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3970 struct vlv_wm_values *wm)
3971{
3972 enum pipe pipe;
3973 uint32_t tmp;
3974
3975 for_each_pipe(dev_priv, pipe) {
3976 tmp = I915_READ(VLV_DDL(pipe));
3977
3978 wm->ddl[pipe].primary =
3979 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3980 wm->ddl[pipe].cursor =
3981 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3982 wm->ddl[pipe].sprite[0] =
3983 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3984 wm->ddl[pipe].sprite[1] =
3985 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3986 }
3987
3988 tmp = I915_READ(DSPFW1);
3989 wm->sr.plane = _FW_WM(tmp, SR);
3990 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3991 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3992 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3993
3994 tmp = I915_READ(DSPFW2);
3995 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3996 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3997 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3998
3999 tmp = I915_READ(DSPFW3);
4000 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4001
4002 if (IS_CHERRYVIEW(dev_priv)) {
4003 tmp = I915_READ(DSPFW7_CHV);
4004 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4005 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4006
4007 tmp = I915_READ(DSPFW8_CHV);
4008 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4009 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4010
4011 tmp = I915_READ(DSPFW9_CHV);
4012 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4013 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4014
4015 tmp = I915_READ(DSPHOWM);
4016 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4017 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4018 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4019 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4020 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4021 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4022 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4023 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4024 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4025 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4026 } else {
4027 tmp = I915_READ(DSPFW7);
4028 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4029 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4030
4031 tmp = I915_READ(DSPHOWM);
4032 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4033 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4034 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4035 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4036 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4037 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4038 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4039 }
4040}
4041
4042#undef _FW_WM
4043#undef _FW_WM_VLV
4044
4045void vlv_wm_get_hw_state(struct drm_device *dev)
4046{
4047 struct drm_i915_private *dev_priv = to_i915(dev);
4048 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4049 struct intel_plane *plane;
4050 enum pipe pipe;
4051 u32 val;
4052
4053 vlv_read_wm_values(dev_priv, wm);
4054
4055 for_each_intel_plane(dev, plane) {
4056 switch (plane->base.type) {
4057 int sprite;
4058 case DRM_PLANE_TYPE_CURSOR:
4059 plane->wm.fifo_size = 63;
4060 break;
4061 case DRM_PLANE_TYPE_PRIMARY:
4062 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4063 break;
4064 case DRM_PLANE_TYPE_OVERLAY:
4065 sprite = plane->plane;
4066 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4067 break;
4068 }
4069 }
4070
4071 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4072 wm->level = VLV_WM_LEVEL_PM2;
4073
4074 if (IS_CHERRYVIEW(dev_priv)) {
4075 mutex_lock(&dev_priv->rps.hw_lock);
4076
4077 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4078 if (val & DSP_MAXFIFO_PM5_ENABLE)
4079 wm->level = VLV_WM_LEVEL_PM5;
4080
Ville Syrjälä58590c12015-09-08 21:05:12 +03004081 /*
4082 * If DDR DVFS is disabled in the BIOS, Punit
4083 * will never ack the request. So if that happens
4084 * assume we don't have to enable/disable DDR DVFS
4085 * dynamically. To test that just set the REQ_ACK
4086 * bit to poke the Punit, but don't change the
4087 * HIGH/LOW bits so that we don't actually change
4088 * the current state.
4089 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004090 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004091 val |= FORCE_DDR_FREQ_REQ_ACK;
4092 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4093
4094 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4095 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4096 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4097 "assuming DDR DVFS is disabled\n");
4098 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4099 } else {
4100 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4101 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4102 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4103 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004104
4105 mutex_unlock(&dev_priv->rps.hw_lock);
4106 }
4107
4108 for_each_pipe(dev_priv, pipe)
4109 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4110 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4111 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4112
4113 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4114 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4115}
4116
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004117void ilk_wm_get_hw_state(struct drm_device *dev)
4118{
4119 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004120 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004121 struct drm_crtc *crtc;
4122
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004123 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004124 ilk_pipe_wm_get_hw_state(crtc);
4125
4126 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4127 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4128 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4129
4130 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004131 if (INTEL_INFO(dev)->gen >= 7) {
4132 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4133 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4134 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004135
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004136 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004137 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4138 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4139 else if (IS_IVYBRIDGE(dev))
4140 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4141 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004142
4143 hw->enable_fbc_wm =
4144 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4145}
4146
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004147/**
4148 * intel_update_watermarks - update FIFO watermark values based on current modes
4149 *
4150 * Calculate watermark values for the various WM regs based on current mode
4151 * and plane configuration.
4152 *
4153 * There are several cases to deal with here:
4154 * - normal (i.e. non-self-refresh)
4155 * - self-refresh (SR) mode
4156 * - lines are large relative to FIFO size (buffer can hold up to 2)
4157 * - lines are small relative to FIFO size (buffer can hold more than 2
4158 * lines), so need to account for TLB latency
4159 *
4160 * The normal calculation is:
4161 * watermark = dotclock * bytes per pixel * latency
4162 * where latency is platform & configuration dependent (we assume pessimal
4163 * values here).
4164 *
4165 * The SR calculation is:
4166 * watermark = (trunc(latency/line time)+1) * surface width *
4167 * bytes per pixel
4168 * where
4169 * line time = htotal / dotclock
4170 * surface width = hdisplay for normal plane and 64 for cursor
4171 * and latency is assumed to be high, as above.
4172 *
4173 * The final value programmed to the register should always be rounded up,
4174 * and include an extra 2 entries to account for clock crossings.
4175 *
4176 * We don't use the sprite, so we can ignore that. And on Crestline we have
4177 * to set the non-SR watermarks to 8.
4178 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004179void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004180{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004181 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004182
4183 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004184 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004185}
4186
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004187void intel_update_sprite_watermarks(struct drm_plane *plane,
4188 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02004189 uint32_t sprite_width,
4190 uint32_t sprite_height,
4191 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004192 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004193{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004194 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004195
4196 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02004197 dev_priv->display.update_sprite_wm(plane, crtc,
4198 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004199 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004200}
4201
Daniel Vetter92703882012-08-09 16:46:01 +02004202/**
4203 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004204 */
4205DEFINE_SPINLOCK(mchdev_lock);
4206
4207/* Global for IPS driver to get at the current i915 device. Protected by
4208 * mchdev_lock. */
4209static struct drm_i915_private *i915_mch_dev;
4210
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004211bool ironlake_set_drps(struct drm_device *dev, u8 val)
4212{
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 u16 rgvswctl;
4215
Daniel Vetter92703882012-08-09 16:46:01 +02004216 assert_spin_locked(&mchdev_lock);
4217
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004218 rgvswctl = I915_READ16(MEMSWCTL);
4219 if (rgvswctl & MEMCTL_CMD_STS) {
4220 DRM_DEBUG("gpu busy, RCS change rejected\n");
4221 return false; /* still busy with another command */
4222 }
4223
4224 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4225 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4226 I915_WRITE16(MEMSWCTL, rgvswctl);
4227 POSTING_READ16(MEMSWCTL);
4228
4229 rgvswctl |= MEMCTL_CMD_STS;
4230 I915_WRITE16(MEMSWCTL, rgvswctl);
4231
4232 return true;
4233}
4234
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004235static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004236{
4237 struct drm_i915_private *dev_priv = dev->dev_private;
4238 u32 rgvmodectl = I915_READ(MEMMODECTL);
4239 u8 fmax, fmin, fstart, vstart;
4240
Daniel Vetter92703882012-08-09 16:46:01 +02004241 spin_lock_irq(&mchdev_lock);
4242
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004243 /* Enable temp reporting */
4244 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4245 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4246
4247 /* 100ms RC evaluation intervals */
4248 I915_WRITE(RCUPEI, 100000);
4249 I915_WRITE(RCDNEI, 100000);
4250
4251 /* Set max/min thresholds to 90ms and 80ms respectively */
4252 I915_WRITE(RCBMAXAVG, 90000);
4253 I915_WRITE(RCBMINAVG, 80000);
4254
4255 I915_WRITE(MEMIHYST, 1);
4256
4257 /* Set up min, max, and cur for interrupt handling */
4258 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4259 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4260 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4261 MEMMODE_FSTART_SHIFT;
4262
Ville Syrjälä616847e2015-09-18 20:03:19 +03004263 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004264 PXVFREQ_PX_SHIFT;
4265
Daniel Vetter20e4d402012-08-08 23:35:39 +02004266 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4267 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004268
Daniel Vetter20e4d402012-08-08 23:35:39 +02004269 dev_priv->ips.max_delay = fstart;
4270 dev_priv->ips.min_delay = fmin;
4271 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004272
4273 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4274 fmax, fmin, fstart);
4275
4276 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4277
4278 /*
4279 * Interrupts will be enabled in ironlake_irq_postinstall
4280 */
4281
4282 I915_WRITE(VIDSTART, vstart);
4283 POSTING_READ(VIDSTART);
4284
4285 rgvmodectl |= MEMMODE_SWMODE_EN;
4286 I915_WRITE(MEMMODECTL, rgvmodectl);
4287
Daniel Vetter92703882012-08-09 16:46:01 +02004288 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004289 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004290 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004291
4292 ironlake_set_drps(dev, fstart);
4293
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004294 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4295 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004296 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004297 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004298 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004299
4300 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004301}
4302
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004303static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004304{
4305 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004306 u16 rgvswctl;
4307
4308 spin_lock_irq(&mchdev_lock);
4309
4310 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004311
4312 /* Ack interrupts, disable EFC interrupt */
4313 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4314 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4315 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4316 I915_WRITE(DEIIR, DE_PCU_EVENT);
4317 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4318
4319 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004320 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004321 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004322 rgvswctl |= MEMCTL_CMD_STS;
4323 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004324 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004325
Daniel Vetter92703882012-08-09 16:46:01 +02004326 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004327}
4328
Daniel Vetteracbe9472012-07-26 11:50:05 +02004329/* There's a funny hw issue where the hw returns all 0 when reading from
4330 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4331 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4332 * all limits and the gpu stuck at whatever frequency it is at atm).
4333 */
Akash Goel74ef1172015-03-06 11:07:19 +05304334static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004335{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004336 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004337
Daniel Vetter20b46e52012-07-26 11:16:14 +02004338 /* Only set the down limit when we've reached the lowest level to avoid
4339 * getting more interrupts, otherwise leave this clear. This prevents a
4340 * race in the hw when coming out of rc6: There's a tiny window where
4341 * the hw runs at the minimal clock before selecting the desired
4342 * frequency, if the down threshold expires in that window we will not
4343 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304344 if (IS_GEN9(dev_priv->dev)) {
4345 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4346 if (val <= dev_priv->rps.min_freq_softlimit)
4347 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4348 } else {
4349 limits = dev_priv->rps.max_freq_softlimit << 24;
4350 if (val <= dev_priv->rps.min_freq_softlimit)
4351 limits |= dev_priv->rps.min_freq_softlimit << 16;
4352 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004353
4354 return limits;
4355}
4356
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004357static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4358{
4359 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304360 u32 threshold_up = 0, threshold_down = 0; /* in % */
4361 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004362
4363 new_power = dev_priv->rps.power;
4364 switch (dev_priv->rps.power) {
4365 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004366 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004367 new_power = BETWEEN;
4368 break;
4369
4370 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004371 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004372 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004373 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004374 new_power = HIGH_POWER;
4375 break;
4376
4377 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004378 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004379 new_power = BETWEEN;
4380 break;
4381 }
4382 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004383 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004384 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004385 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004386 new_power = HIGH_POWER;
4387 if (new_power == dev_priv->rps.power)
4388 return;
4389
4390 /* Note the units here are not exactly 1us, but 1280ns. */
4391 switch (new_power) {
4392 case LOW_POWER:
4393 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304394 ei_up = 16000;
4395 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004396
4397 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304398 ei_down = 32000;
4399 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004400 break;
4401
4402 case BETWEEN:
4403 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304404 ei_up = 13000;
4405 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004406
4407 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304408 ei_down = 32000;
4409 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004410 break;
4411
4412 case HIGH_POWER:
4413 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304414 ei_up = 10000;
4415 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004416
4417 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304418 ei_down = 32000;
4419 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004420 break;
4421 }
4422
Akash Goel8a586432015-03-06 11:07:18 +05304423 I915_WRITE(GEN6_RP_UP_EI,
4424 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4425 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4426 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4427
4428 I915_WRITE(GEN6_RP_DOWN_EI,
4429 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4430 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4431 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4432
4433 I915_WRITE(GEN6_RP_CONTROL,
4434 GEN6_RP_MEDIA_TURBO |
4435 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4436 GEN6_RP_MEDIA_IS_GFX |
4437 GEN6_RP_ENABLE |
4438 GEN6_RP_UP_BUSY_AVG |
4439 GEN6_RP_DOWN_IDLE_AVG);
4440
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004441 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004442 dev_priv->rps.up_threshold = threshold_up;
4443 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004444 dev_priv->rps.last_adj = 0;
4445}
4446
Chris Wilson2876ce72014-03-28 08:03:34 +00004447static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4448{
4449 u32 mask = 0;
4450
4451 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004452 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004453 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004454 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004455
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004456 mask &= dev_priv->pm_rps_events;
4457
Imre Deak59d02a12014-12-19 19:33:26 +02004458 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004459}
4460
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004461/* gen6_set_rps is called to update the frequency request, but should also be
4462 * called when the range (min_delay and max_delay) is modified so that we can
4463 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004464static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004465{
4466 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004467
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304468 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4469 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0))
4470 return;
4471
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004472 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004473 WARN_ON(val > dev_priv->rps.max_freq);
4474 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004475
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004476 /* min/max delay may still have been modified so be sure to
4477 * write the limits value.
4478 */
4479 if (val != dev_priv->rps.cur_freq) {
4480 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004481
Akash Goel57041952015-03-06 11:07:17 +05304482 if (IS_GEN9(dev))
4483 I915_WRITE(GEN6_RPNSWREQ,
4484 GEN9_FREQUENCY(val));
4485 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004486 I915_WRITE(GEN6_RPNSWREQ,
4487 HSW_FREQUENCY(val));
4488 else
4489 I915_WRITE(GEN6_RPNSWREQ,
4490 GEN6_FREQUENCY(val) |
4491 GEN6_OFFSET(0) |
4492 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004493 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004494
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004495 /* Make sure we continue to get interrupts
4496 * until we hit the minimum or maximum frequencies.
4497 */
Akash Goel74ef1172015-03-06 11:07:19 +05304498 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004499 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004500
Ben Widawskyd5570a72012-09-07 19:43:41 -07004501 POSTING_READ(GEN6_RPNSWREQ);
4502
Ben Widawskyb39fb292014-03-19 18:31:11 -07004503 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02004504 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004505}
4506
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004507static void valleyview_set_rps(struct drm_device *dev, u8 val)
4508{
4509 struct drm_i915_private *dev_priv = dev->dev_private;
4510
4511 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004512 WARN_ON(val > dev_priv->rps.max_freq);
4513 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004514
4515 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4516 "Odd GPU freq value\n"))
4517 val &= ~1;
4518
Deepak Scd25dd52015-07-10 18:31:40 +05304519 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4520
Chris Wilson8fb55192015-04-07 16:20:28 +01004521 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004522 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004523 if (!IS_CHERRYVIEW(dev_priv))
4524 gen6_set_rps_thresholds(dev_priv, val);
4525 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004526
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004527 dev_priv->rps.cur_freq = val;
4528 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4529}
4530
Deepak Sa7f6e232015-05-09 18:04:44 +05304531/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304532 *
4533 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304534 * 1. Forcewake Media well.
4535 * 2. Request idle freq.
4536 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304537*/
4538static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4539{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004540 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304541
Chris Wilsonaed242f2015-03-18 09:48:21 +00004542 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304543 return;
4544
Deepak Sa7f6e232015-05-09 18:04:44 +05304545 /* Wake up the media well, as that takes a lot less
4546 * power than the Render well. */
4547 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4548 valleyview_set_rps(dev_priv->dev, val);
4549 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304550}
4551
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004552void gen6_rps_busy(struct drm_i915_private *dev_priv)
4553{
4554 mutex_lock(&dev_priv->rps.hw_lock);
4555 if (dev_priv->rps.enabled) {
4556 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4557 gen6_rps_reset_ei(dev_priv);
4558 I915_WRITE(GEN6_PMINTRMSK,
4559 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4560 }
4561 mutex_unlock(&dev_priv->rps.hw_lock);
4562}
4563
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004564void gen6_rps_idle(struct drm_i915_private *dev_priv)
4565{
Damien Lespiau691bb712013-12-12 14:36:36 +00004566 struct drm_device *dev = dev_priv->dev;
4567
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004568 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004569 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004570 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304571 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004572 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004573 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004574 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004575 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004576 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004577 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004578
Chris Wilson8d3afd72015-05-21 21:01:47 +01004579 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004580 while (!list_empty(&dev_priv->rps.clients))
4581 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004582 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004583}
4584
Chris Wilson1854d5c2015-04-07 16:20:32 +01004585void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004586 struct intel_rps_client *rps,
4587 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004588{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004589 /* This is intentionally racy! We peek at the state here, then
4590 * validate inside the RPS worker.
4591 */
4592 if (!(dev_priv->mm.busy &&
4593 dev_priv->rps.enabled &&
4594 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4595 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004596
Chris Wilsone61b9952015-04-27 13:41:24 +01004597 /* Force a RPS boost (and don't count it against the client) if
4598 * the GPU is severely congested.
4599 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004600 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004601 rps = NULL;
4602
Chris Wilson8d3afd72015-05-21 21:01:47 +01004603 spin_lock(&dev_priv->rps.client_lock);
4604 if (rps == NULL || list_empty(&rps->link)) {
4605 spin_lock_irq(&dev_priv->irq_lock);
4606 if (dev_priv->rps.interrupts_enabled) {
4607 dev_priv->rps.client_boost = true;
4608 queue_work(dev_priv->wq, &dev_priv->rps.work);
4609 }
4610 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004611
Chris Wilson2e1b8732015-04-27 13:41:22 +01004612 if (rps != NULL) {
4613 list_add(&rps->link, &dev_priv->rps.clients);
4614 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004615 } else
4616 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004617 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004618 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004619}
4620
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004621void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004622{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004623 if (IS_VALLEYVIEW(dev))
4624 valleyview_set_rps(dev, val);
4625 else
4626 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004627}
4628
Zhe Wang20e49362014-11-04 17:07:05 +00004629static void gen9_disable_rps(struct drm_device *dev)
4630{
4631 struct drm_i915_private *dev_priv = dev->dev_private;
4632
4633 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004634 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004635}
4636
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004637static void gen6_disable_rps(struct drm_device *dev)
4638{
4639 struct drm_i915_private *dev_priv = dev->dev_private;
4640
4641 I915_WRITE(GEN6_RC_CONTROL, 0);
4642 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004643}
4644
Deepak S38807742014-05-23 21:00:15 +05304645static void cherryview_disable_rps(struct drm_device *dev)
4646{
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648
4649 I915_WRITE(GEN6_RC_CONTROL, 0);
4650}
4651
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004652static void valleyview_disable_rps(struct drm_device *dev)
4653{
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655
Deepak S98a2e5f2014-08-18 10:35:27 -07004656 /* we're doing forcewake before Disabling RC6,
4657 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004658 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004659
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004660 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004661
Mika Kuoppala59bad942015-01-16 11:34:40 +02004662 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004663}
4664
Ben Widawskydc39fff2013-10-18 12:32:07 -07004665static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4666{
Imre Deak91ca6892014-04-14 20:24:25 +03004667 if (IS_VALLEYVIEW(dev)) {
4668 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4669 mode = GEN6_RC_CTL_RC6_ENABLE;
4670 else
4671 mode = 0;
4672 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004673 if (HAS_RC6p(dev))
4674 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4675 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4676 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4677 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4678
4679 else
4680 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4681 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004682}
4683
Imre Deake6069ca2014-04-18 16:01:02 +03004684static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004685{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004686 /* No RC6 before Ironlake and code is gone for ilk. */
4687 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004688 return 0;
4689
Daniel Vetter456470e2012-08-08 23:35:40 +02004690 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004691 if (enable_rc6 >= 0) {
4692 int mask;
4693
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004694 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004695 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4696 INTEL_RC6pp_ENABLE;
4697 else
4698 mask = INTEL_RC6_ENABLE;
4699
4700 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004701 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4702 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004703
4704 return enable_rc6 & mask;
4705 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004706
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004707 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004708 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004709
4710 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004711}
4712
Imre Deake6069ca2014-04-18 16:01:02 +03004713int intel_enable_rc6(const struct drm_device *dev)
4714{
4715 return i915.enable_rc6;
4716}
4717
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004718static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004719{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 uint32_t rp_state_cap;
4722 u32 ddcc_status = 0;
4723 int ret;
4724
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004725 /* All of these values are in units of 50MHz */
4726 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004727 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004728 if (IS_BROXTON(dev)) {
4729 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4730 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4731 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4732 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4733 } else {
4734 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4735 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4736 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4737 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4738 }
4739
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004740 /* hw_max = RP0 until we check for overclocking */
4741 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4742
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004743 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Akash Goelc5e06882015-06-29 14:50:19 +05304744 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004745 ret = sandybridge_pcode_read(dev_priv,
4746 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4747 &ddcc_status);
4748 if (0 == ret)
4749 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004750 clamp_t(u8,
4751 ((ddcc_status >> 8) & 0xff),
4752 dev_priv->rps.min_freq,
4753 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004754 }
4755
Akash Goelc5e06882015-06-29 14:50:19 +05304756 if (IS_SKYLAKE(dev)) {
4757 /* Store the frequency values in 16.66 MHZ units, which is
4758 the natural hardware unit for SKL */
4759 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4760 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4761 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4762 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4763 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4764 }
4765
Chris Wilsonaed242f2015-03-18 09:48:21 +00004766 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4767
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004768 /* Preserve min/max settings in case of re-init */
4769 if (dev_priv->rps.max_freq_softlimit == 0)
4770 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4771
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004772 if (dev_priv->rps.min_freq_softlimit == 0) {
4773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4774 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004775 max_t(int, dev_priv->rps.efficient_freq,
4776 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004777 else
4778 dev_priv->rps.min_freq_softlimit =
4779 dev_priv->rps.min_freq;
4780 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004781}
4782
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004783/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004784static void gen9_enable_rps(struct drm_device *dev)
4785{
4786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004787
4788 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4789
Damien Lespiauba1c5542015-01-16 18:07:26 +00004790 gen6_init_rps_frequencies(dev);
4791
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304792 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4793 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) {
4794 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4795 return;
4796 }
4797
Akash Goel0beb0592015-03-06 11:07:20 +05304798 /* Program defaults and thresholds for RPS*/
4799 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4800 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004801
Akash Goel0beb0592015-03-06 11:07:20 +05304802 /* 1 second timeout*/
4803 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4804 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4805
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004806 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004807
Akash Goel0beb0592015-03-06 11:07:20 +05304808 /* Leaning on the below call to gen6_set_rps to program/setup the
4809 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4810 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4811 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4812 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004813
4814 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4815}
4816
4817static void gen9_enable_rc6(struct drm_device *dev)
4818{
4819 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004820 struct intel_engine_cs *ring;
4821 uint32_t rc6_mask = 0;
4822 int unused;
4823
4824 /* 1a: Software RC state - RC0 */
4825 I915_WRITE(GEN6_RC_STATE, 0);
4826
4827 /* 1b: Get forcewake during program sequence. Although the driver
4828 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004829 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004830
4831 /* 2a: Disable RC states. */
4832 I915_WRITE(GEN6_RC_CONTROL, 0);
4833
4834 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304835
4836 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
4837 if (IS_SKYLAKE(dev) && !((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
4838 (INTEL_REVID(dev) <= SKL_REVID_E0)))
4839 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4840 else
4841 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004842 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4843 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4844 for_each_ring(ring, dev_priv, unused)
4845 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304846
4847 if (HAS_GUC_UCODE(dev))
4848 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4849
Zhe Wang20e49362014-11-04 17:07:05 +00004850 I915_WRITE(GEN6_RC_SLEEP, 0);
4851 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
4852
Zhe Wang38c23522015-01-20 12:23:04 +00004853 /* 2c: Program Coarse Power Gating Policies. */
4854 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4855 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4856
Zhe Wang20e49362014-11-04 17:07:05 +00004857 /* 3a: Enable RC6 */
4858 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4859 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4860 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4861 "on" : "off");
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304862
4863 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_D0) ||
4864 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_A0))
4865 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4866 GEN7_RC_CTL_TO_MODE |
4867 rc6_mask);
4868 else
4869 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4870 GEN6_RC_CTL_EI_MODE(1) |
4871 rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00004872
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304873 /*
4874 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304875 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304876 */
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304877 if ((IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) ||
4878 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && (INTEL_REVID(dev) <= SKL_REVID_E0)))
4879 I915_WRITE(GEN9_PG_ENABLE, 0);
4880 else
4881 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4882 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004883
Mika Kuoppala59bad942015-01-16 11:34:40 +02004884 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004885
4886}
4887
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004888static void gen8_enable_rps(struct drm_device *dev)
4889{
4890 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004891 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004892 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004893 int unused;
4894
4895 /* 1a: Software RC state - RC0 */
4896 I915_WRITE(GEN6_RC_STATE, 0);
4897
4898 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4899 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004900 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004901
4902 /* 2a: Disable RC states. */
4903 I915_WRITE(GEN6_RC_CONTROL, 0);
4904
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004905 /* Initialize rps frequencies */
4906 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004907
4908 /* 2b: Program RC6 thresholds.*/
4909 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4910 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4911 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4912 for_each_ring(ring, dev_priv, unused)
4913 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4914 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004915 if (IS_BROADWELL(dev))
4916 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4917 else
4918 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004919
4920 /* 3: Enable RC6 */
4921 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4922 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004923 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004924 if (IS_BROADWELL(dev))
4925 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4926 GEN7_RC_CTL_TO_MODE |
4927 rc6_mask);
4928 else
4929 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4930 GEN6_RC_CTL_EI_MODE(1) |
4931 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004932
4933 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004934 I915_WRITE(GEN6_RPNSWREQ,
4935 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4936 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4937 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004938 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4939 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004940
Daniel Vetter7526ed72014-09-29 15:07:19 +02004941 /* Docs recommend 900MHz, and 300 MHz respectively */
4942 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4943 dev_priv->rps.max_freq_softlimit << 24 |
4944 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004945
Daniel Vetter7526ed72014-09-29 15:07:19 +02004946 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4947 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4948 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4949 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004950
Daniel Vetter7526ed72014-09-29 15:07:19 +02004951 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004952
4953 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004954 I915_WRITE(GEN6_RP_CONTROL,
4955 GEN6_RP_MEDIA_TURBO |
4956 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4957 GEN6_RP_MEDIA_IS_GFX |
4958 GEN6_RP_ENABLE |
4959 GEN6_RP_UP_BUSY_AVG |
4960 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004961
Daniel Vetter7526ed72014-09-29 15:07:19 +02004962 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004963
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004964 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004965 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004966
Mika Kuoppala59bad942015-01-16 11:34:40 +02004967 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004968}
4969
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004970static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004971{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004972 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004973 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004974 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004975 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004976 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004977 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004978
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004979 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004980
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004981 /* Here begins a magic sequence of register writes to enable
4982 * auto-downclocking.
4983 *
4984 * Perhaps there might be some value in exposing these to
4985 * userspace...
4986 */
4987 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004988
4989 /* Clear the DBG now so we don't confuse earlier errors */
4990 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4991 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4992 I915_WRITE(GTFIFODBG, gtfifodbg);
4993 }
4994
Mika Kuoppala59bad942015-01-16 11:34:40 +02004995 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004996
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004997 /* Initialize rps frequencies */
4998 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004999
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005000 /* disable the counters and set deterministic thresholds */
5001 I915_WRITE(GEN6_RC_CONTROL, 0);
5002
5003 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5004 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5005 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5006 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5007 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5008
Chris Wilsonb4519512012-05-11 14:29:30 +01005009 for_each_ring(ring, dev_priv, i)
5010 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005011
5012 I915_WRITE(GEN6_RC_SLEEP, 0);
5013 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01005014 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005015 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5016 else
5017 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005018 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005019 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5020
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005021 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005022 rc6_mode = intel_enable_rc6(dev_priv->dev);
5023 if (rc6_mode & INTEL_RC6_ENABLE)
5024 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5025
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005026 /* We don't use those on Haswell */
5027 if (!IS_HASWELL(dev)) {
5028 if (rc6_mode & INTEL_RC6p_ENABLE)
5029 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005030
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005031 if (rc6_mode & INTEL_RC6pp_ENABLE)
5032 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5033 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005034
Ben Widawskydc39fff2013-10-18 12:32:07 -07005035 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005036
5037 I915_WRITE(GEN6_RC_CONTROL,
5038 rc6_mask |
5039 GEN6_RC_CTL_EI_MODE(1) |
5040 GEN6_RC_CTL_HW_ENABLE);
5041
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005042 /* Power down if completely idle for over 50ms */
5043 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005044 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005045
Ben Widawsky42c05262012-09-26 10:34:00 -07005046 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005047 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005048 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005049
5050 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5051 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5052 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005053 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005054 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005055 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005056 }
5057
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005058 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005059 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005060
Ben Widawsky31643d52012-09-26 10:34:01 -07005061 rc6vids = 0;
5062 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
5063 if (IS_GEN6(dev) && ret) {
5064 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
5065 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
5066 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5067 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5068 rc6vids &= 0xffff00;
5069 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5070 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5071 if (ret)
5072 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5073 }
5074
Mika Kuoppala59bad942015-01-16 11:34:40 +02005075 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005076}
5077
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005078static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005079{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005080 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005081 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005082 unsigned int gpu_freq;
5083 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305084 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005085 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005086 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005087
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005088 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005089
Ben Widawskyeda79642013-10-07 17:15:48 -03005090 policy = cpufreq_cpu_get(0);
5091 if (policy) {
5092 max_ia_freq = policy->cpuinfo.max_freq;
5093 cpufreq_cpu_put(policy);
5094 } else {
5095 /*
5096 * Default to measured freq if none found, PCU will ensure we
5097 * don't go over
5098 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005099 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005100 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005101
5102 /* Convert from kHz to MHz */
5103 max_ia_freq /= 1000;
5104
Ben Widawsky153b4b952013-10-22 22:05:09 -07005105 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005106 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5107 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005108
Akash Goel4c8c7742015-06-29 14:50:20 +05305109 if (IS_SKYLAKE(dev)) {
5110 /* Convert GT frequency to 50 HZ units */
5111 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5112 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5113 } else {
5114 min_gpu_freq = dev_priv->rps.min_freq;
5115 max_gpu_freq = dev_priv->rps.max_freq;
5116 }
5117
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005118 /*
5119 * For each potential GPU frequency, load a ring frequency we'd like
5120 * to use for memory access. We do this by specifying the IA frequency
5121 * the PCU should use as a reference to determine the ring frequency.
5122 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305123 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5124 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005125 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005126
Akash Goel4c8c7742015-06-29 14:50:20 +05305127 if (IS_SKYLAKE(dev)) {
5128 /*
5129 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5130 * No floor required for ring frequency on SKL.
5131 */
5132 ring_freq = gpu_freq;
5133 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005134 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5135 ring_freq = max(min_ring_freq, gpu_freq);
5136 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005137 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005138 ring_freq = max(min_ring_freq, ring_freq);
5139 /* leave ia_freq as the default, chosen by cpufreq */
5140 } else {
5141 /* On older processors, there is no separate ring
5142 * clock domain, so in order to boost the bandwidth
5143 * of the ring, we need to upclock the CPU (ia_freq).
5144 *
5145 * For GPU frequencies less than 750MHz,
5146 * just use the lowest ring freq.
5147 */
5148 if (gpu_freq < min_freq)
5149 ia_freq = 800;
5150 else
5151 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5152 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5153 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005154
Ben Widawsky42c05262012-09-26 10:34:00 -07005155 sandybridge_pcode_write(dev_priv,
5156 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005157 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5158 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5159 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005160 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005161}
5162
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005163void gen6_update_ring_freq(struct drm_device *dev)
5164{
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166
Akash Goel97d33082015-06-29 14:50:23 +05305167 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005168 return;
5169
5170 mutex_lock(&dev_priv->rps.hw_lock);
5171 __gen6_update_ring_freq(dev);
5172 mutex_unlock(&dev_priv->rps.hw_lock);
5173}
5174
Ville Syrjälä03af2042014-06-28 02:03:53 +03005175static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305176{
Deepak S095acd52015-01-17 11:05:59 +05305177 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305178 u32 val, rp0;
5179
Deepak S095acd52015-01-17 11:05:59 +05305180 if (dev->pdev->revision >= 0x20) {
5181 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305182
Deepak S095acd52015-01-17 11:05:59 +05305183 switch (INTEL_INFO(dev)->eu_total) {
5184 case 8:
5185 /* (2 * 4) config */
5186 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5187 break;
5188 case 12:
5189 /* (2 * 6) config */
5190 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5191 break;
5192 case 16:
5193 /* (2 * 8) config */
5194 default:
5195 /* Setting (2 * 8) Min RP0 for any other combination */
5196 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5197 break;
5198 }
5199 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5200 } else {
5201 /* For pre-production hardware */
5202 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
5203 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5204 PUNIT_GPU_STATUS_MAX_FREQ_MASK;
5205 }
Deepak S2b6b3a02014-05-27 15:59:30 +05305206 return rp0;
5207}
5208
5209static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5210{
5211 u32 val, rpe;
5212
5213 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5214 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5215
5216 return rpe;
5217}
5218
Deepak S7707df42014-07-12 18:46:14 +05305219static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5220{
Deepak S095acd52015-01-17 11:05:59 +05305221 struct drm_device *dev = dev_priv->dev;
Deepak S7707df42014-07-12 18:46:14 +05305222 u32 val, rp1;
5223
Deepak S095acd52015-01-17 11:05:59 +05305224 if (dev->pdev->revision >= 0x20) {
5225 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5226 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5227 } else {
5228 /* For pre-production hardware */
5229 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5230 rp1 = ((val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5231 PUNIT_GPU_STATUS_MAX_FREQ_MASK);
5232 }
Deepak S7707df42014-07-12 18:46:14 +05305233 return rp1;
5234}
5235
Deepak Sf8f2b002014-07-10 13:16:21 +05305236static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5237{
5238 u32 val, rp1;
5239
5240 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5241
5242 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5243
5244 return rp1;
5245}
5246
Ville Syrjälä03af2042014-06-28 02:03:53 +03005247static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005248{
5249 u32 val, rp0;
5250
Jani Nikula64936252013-05-22 15:36:20 +03005251 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005252
5253 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5254 /* Clamp to max */
5255 rp0 = min_t(u32, rp0, 0xea);
5256
5257 return rp0;
5258}
5259
5260static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5261{
5262 u32 val, rpe;
5263
Jani Nikula64936252013-05-22 15:36:20 +03005264 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005265 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005266 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005267 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5268
5269 return rpe;
5270}
5271
Ville Syrjälä03af2042014-06-28 02:03:53 +03005272static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005273{
Jani Nikula64936252013-05-22 15:36:20 +03005274 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005275}
5276
Imre Deakae484342014-03-31 15:10:44 +03005277/* Check that the pctx buffer wasn't move under us. */
5278static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5279{
5280 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5281
5282 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5283 dev_priv->vlv_pctx->stolen->start);
5284}
5285
Deepak S38807742014-05-23 21:00:15 +05305286
5287/* Check that the pcbr address is not empty. */
5288static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5289{
5290 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5291
5292 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5293}
5294
5295static void cherryview_setup_pctx(struct drm_device *dev)
5296{
5297 struct drm_i915_private *dev_priv = dev->dev_private;
5298 unsigned long pctx_paddr, paddr;
5299 struct i915_gtt *gtt = &dev_priv->gtt;
5300 u32 pcbr;
5301 int pctx_size = 32*1024;
5302
5303 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5304
5305 pcbr = I915_READ(VLV_PCBR);
5306 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005307 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305308 paddr = (dev_priv->mm.stolen_base +
5309 (gtt->stolen_size - pctx_size));
5310
5311 pctx_paddr = (paddr & (~4095));
5312 I915_WRITE(VLV_PCBR, pctx_paddr);
5313 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005314
5315 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305316}
5317
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005318static void valleyview_setup_pctx(struct drm_device *dev)
5319{
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 struct drm_i915_gem_object *pctx;
5322 unsigned long pctx_paddr;
5323 u32 pcbr;
5324 int pctx_size = 24*1024;
5325
Imre Deak17b0c1f2014-02-11 21:39:06 +02005326 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5327
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005328 pcbr = I915_READ(VLV_PCBR);
5329 if (pcbr) {
5330 /* BIOS set it up already, grab the pre-alloc'd space */
5331 int pcbr_offset;
5332
5333 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5334 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5335 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005336 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005337 pctx_size);
5338 goto out;
5339 }
5340
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005341 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5342
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005343 /*
5344 * From the Gunit register HAS:
5345 * The Gfx driver is expected to program this register and ensure
5346 * proper allocation within Gfx stolen memory. For example, this
5347 * register should be programmed such than the PCBR range does not
5348 * overlap with other ranges, such as the frame buffer, protected
5349 * memory, or any other relevant ranges.
5350 */
5351 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5352 if (!pctx) {
5353 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5354 return;
5355 }
5356
5357 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5358 I915_WRITE(VLV_PCBR, pctx_paddr);
5359
5360out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005361 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005362 dev_priv->vlv_pctx = pctx;
5363}
5364
Imre Deakae484342014-03-31 15:10:44 +03005365static void valleyview_cleanup_pctx(struct drm_device *dev)
5366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368
5369 if (WARN_ON(!dev_priv->vlv_pctx))
5370 return;
5371
5372 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5373 dev_priv->vlv_pctx = NULL;
5374}
5375
Imre Deak4e805192014-04-14 20:24:41 +03005376static void valleyview_init_gt_powersave(struct drm_device *dev)
5377{
5378 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005379 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005380
5381 valleyview_setup_pctx(dev);
5382
5383 mutex_lock(&dev_priv->rps.hw_lock);
5384
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005385 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5386 switch ((val >> 6) & 3) {
5387 case 0:
5388 case 1:
5389 dev_priv->mem_freq = 800;
5390 break;
5391 case 2:
5392 dev_priv->mem_freq = 1066;
5393 break;
5394 case 3:
5395 dev_priv->mem_freq = 1333;
5396 break;
5397 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005398 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005399
Imre Deak4e805192014-04-14 20:24:41 +03005400 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5401 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5402 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005403 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005404 dev_priv->rps.max_freq);
5405
5406 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5407 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005408 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005409 dev_priv->rps.efficient_freq);
5410
Deepak Sf8f2b002014-07-10 13:16:21 +05305411 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5412 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005413 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305414 dev_priv->rps.rp1_freq);
5415
Imre Deak4e805192014-04-14 20:24:41 +03005416 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5417 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005418 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005419 dev_priv->rps.min_freq);
5420
Chris Wilsonaed242f2015-03-18 09:48:21 +00005421 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5422
Imre Deak4e805192014-04-14 20:24:41 +03005423 /* Preserve min/max settings in case of re-init */
5424 if (dev_priv->rps.max_freq_softlimit == 0)
5425 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5426
5427 if (dev_priv->rps.min_freq_softlimit == 0)
5428 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5429
5430 mutex_unlock(&dev_priv->rps.hw_lock);
5431}
5432
Deepak S38807742014-05-23 21:00:15 +05305433static void cherryview_init_gt_powersave(struct drm_device *dev)
5434{
Deepak S2b6b3a02014-05-27 15:59:30 +05305435 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005436 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305437
Deepak S38807742014-05-23 21:00:15 +05305438 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305439
5440 mutex_lock(&dev_priv->rps.hw_lock);
5441
Ville Syrjäläa5805162015-05-26 20:42:30 +03005442 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005443 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005444 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005445
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005446 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005447 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005448 dev_priv->mem_freq = 2000;
5449 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005450 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005451 dev_priv->mem_freq = 1600;
5452 break;
5453 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005454 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005455
Deepak S2b6b3a02014-05-27 15:59:30 +05305456 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5457 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5458 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005459 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305460 dev_priv->rps.max_freq);
5461
5462 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5463 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005464 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305465 dev_priv->rps.efficient_freq);
5466
Deepak S7707df42014-07-12 18:46:14 +05305467 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5468 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005469 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305470 dev_priv->rps.rp1_freq);
5471
Deepak S5b7c91b2015-05-09 18:15:46 +05305472 /* PUnit validated range is only [RPe, RP0] */
5473 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305474 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005475 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305476 dev_priv->rps.min_freq);
5477
Ville Syrjälä1c147622014-08-18 14:42:43 +03005478 WARN_ONCE((dev_priv->rps.max_freq |
5479 dev_priv->rps.efficient_freq |
5480 dev_priv->rps.rp1_freq |
5481 dev_priv->rps.min_freq) & 1,
5482 "Odd GPU freq values\n");
5483
Chris Wilsonaed242f2015-03-18 09:48:21 +00005484 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5485
Deepak S2b6b3a02014-05-27 15:59:30 +05305486 /* Preserve min/max settings in case of re-init */
5487 if (dev_priv->rps.max_freq_softlimit == 0)
5488 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5489
5490 if (dev_priv->rps.min_freq_softlimit == 0)
5491 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5492
5493 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305494}
5495
Imre Deak4e805192014-04-14 20:24:41 +03005496static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5497{
5498 valleyview_cleanup_pctx(dev);
5499}
5500
Deepak S38807742014-05-23 21:00:15 +05305501static void cherryview_enable_rps(struct drm_device *dev)
5502{
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305505 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305506 int i;
5507
5508 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5509
5510 gtfifodbg = I915_READ(GTFIFODBG);
5511 if (gtfifodbg) {
5512 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5513 gtfifodbg);
5514 I915_WRITE(GTFIFODBG, gtfifodbg);
5515 }
5516
5517 cherryview_check_pctx(dev_priv);
5518
5519 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5520 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005521 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305522
Ville Syrjälä160614a2015-01-19 13:50:47 +02005523 /* Disable RC states. */
5524 I915_WRITE(GEN6_RC_CONTROL, 0);
5525
Deepak S38807742014-05-23 21:00:15 +05305526 /* 2a: Program RC6 thresholds.*/
5527 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5528 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5529 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5530
5531 for_each_ring(ring, dev_priv, i)
5532 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5533 I915_WRITE(GEN6_RC_SLEEP, 0);
5534
Deepak Sf4f71c72015-03-28 15:23:35 +05305535 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5536 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305537
5538 /* allows RC6 residency counter to work */
5539 I915_WRITE(VLV_COUNTER_CONTROL,
5540 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5541 VLV_MEDIA_RC6_COUNT_EN |
5542 VLV_RENDER_RC6_COUNT_EN));
5543
5544 /* For now we assume BIOS is allocating and populating the PCBR */
5545 pcbr = I915_READ(VLV_PCBR);
5546
Deepak S38807742014-05-23 21:00:15 +05305547 /* 3: Enable RC6 */
5548 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5549 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005550 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305551
5552 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5553
Deepak S2b6b3a02014-05-27 15:59:30 +05305554 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005555 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305556 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5557 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5558 I915_WRITE(GEN6_RP_UP_EI, 66000);
5559 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5560
5561 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5562
5563 /* 5: Enable RPS */
5564 I915_WRITE(GEN6_RP_CONTROL,
5565 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005566 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305567 GEN6_RP_ENABLE |
5568 GEN6_RP_UP_BUSY_AVG |
5569 GEN6_RP_DOWN_IDLE_AVG);
5570
Deepak S3ef62342015-04-29 08:36:24 +05305571 /* Setting Fixed Bias */
5572 val = VLV_OVERRIDE_EN |
5573 VLV_SOC_TDP_EN |
5574 CHV_BIAS_CPU_50_SOC_50;
5575 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5576
Deepak S2b6b3a02014-05-27 15:59:30 +05305577 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5578
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005579 /* RPS code assumes GPLL is used */
5580 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5581
Jani Nikula742f4912015-09-03 11:16:09 +03005582 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305583 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5584
5585 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5586 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005587 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305588 dev_priv->rps.cur_freq);
5589
5590 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005591 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305592 dev_priv->rps.efficient_freq);
5593
5594 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5595
Mika Kuoppala59bad942015-01-16 11:34:40 +02005596 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305597}
5598
Jesse Barnes0a073b82013-04-17 15:54:58 -07005599static void valleyview_enable_rps(struct drm_device *dev)
5600{
5601 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005602 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005603 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005604 int i;
5605
5606 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5607
Imre Deakae484342014-03-31 15:10:44 +03005608 valleyview_check_pctx(dev_priv);
5609
Jesse Barnes0a073b82013-04-17 15:54:58 -07005610 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005611 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5612 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005613 I915_WRITE(GTFIFODBG, gtfifodbg);
5614 }
5615
Deepak Sc8d9a592013-11-23 14:55:42 +05305616 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005617 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005618
Ville Syrjälä160614a2015-01-19 13:50:47 +02005619 /* Disable RC states. */
5620 I915_WRITE(GEN6_RC_CONTROL, 0);
5621
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005622 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005623 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5624 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5625 I915_WRITE(GEN6_RP_UP_EI, 66000);
5626 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5627
5628 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5629
5630 I915_WRITE(GEN6_RP_CONTROL,
5631 GEN6_RP_MEDIA_TURBO |
5632 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5633 GEN6_RP_MEDIA_IS_GFX |
5634 GEN6_RP_ENABLE |
5635 GEN6_RP_UP_BUSY_AVG |
5636 GEN6_RP_DOWN_IDLE_CONT);
5637
5638 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5639 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5640 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5641
5642 for_each_ring(ring, dev_priv, i)
5643 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5644
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005645 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005646
5647 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005648 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005649 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5650 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005651 VLV_MEDIA_RC6_COUNT_EN |
5652 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005653
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005654 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005655 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005656
5657 intel_print_rc6_info(dev, rc6_mode);
5658
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005659 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005660
Deepak S3ef62342015-04-29 08:36:24 +05305661 /* Setting Fixed Bias */
5662 val = VLV_OVERRIDE_EN |
5663 VLV_SOC_TDP_EN |
5664 VLV_BIAS_CPU_125_SOC_875;
5665 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5666
Jani Nikula64936252013-05-22 15:36:20 +03005667 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005668
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005669 /* RPS code assumes GPLL is used */
5670 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5671
Jani Nikula742f4912015-09-03 11:16:09 +03005672 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005673 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5674
Ben Widawskyb39fb292014-03-19 18:31:11 -07005675 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005676 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005677 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005678 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005679
Ville Syrjälä73008b92013-06-25 19:21:01 +03005680 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005681 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005682 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005683
Ben Widawskyb39fb292014-03-19 18:31:11 -07005684 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005685
Mika Kuoppala59bad942015-01-16 11:34:40 +02005686 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005687}
5688
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005689static unsigned long intel_pxfreq(u32 vidfreq)
5690{
5691 unsigned long freq;
5692 int div = (vidfreq & 0x3f0000) >> 16;
5693 int post = (vidfreq & 0x3000) >> 12;
5694 int pre = (vidfreq & 0x7);
5695
5696 if (!pre)
5697 return 0;
5698
5699 freq = ((div * 133333) / ((1<<post) * pre));
5700
5701 return freq;
5702}
5703
Daniel Vettereb48eb02012-04-26 23:28:12 +02005704static const struct cparams {
5705 u16 i;
5706 u16 t;
5707 u16 m;
5708 u16 c;
5709} cparams[] = {
5710 { 1, 1333, 301, 28664 },
5711 { 1, 1066, 294, 24460 },
5712 { 1, 800, 294, 25192 },
5713 { 0, 1333, 276, 27605 },
5714 { 0, 1066, 276, 27605 },
5715 { 0, 800, 231, 23784 },
5716};
5717
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005718static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005719{
5720 u64 total_count, diff, ret;
5721 u32 count1, count2, count3, m = 0, c = 0;
5722 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5723 int i;
5724
Daniel Vetter02d71952012-08-09 16:44:54 +02005725 assert_spin_locked(&mchdev_lock);
5726
Daniel Vetter20e4d402012-08-08 23:35:39 +02005727 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005728
5729 /* Prevent division-by-zero if we are asking too fast.
5730 * Also, we don't get interesting results if we are polling
5731 * faster than once in 10ms, so just return the saved value
5732 * in such cases.
5733 */
5734 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005735 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005736
5737 count1 = I915_READ(DMIEC);
5738 count2 = I915_READ(DDREC);
5739 count3 = I915_READ(CSIEC);
5740
5741 total_count = count1 + count2 + count3;
5742
5743 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005744 if (total_count < dev_priv->ips.last_count1) {
5745 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005746 diff += total_count;
5747 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005748 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005749 }
5750
5751 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005752 if (cparams[i].i == dev_priv->ips.c_m &&
5753 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005754 m = cparams[i].m;
5755 c = cparams[i].c;
5756 break;
5757 }
5758 }
5759
5760 diff = div_u64(diff, diff1);
5761 ret = ((m * diff) + c);
5762 ret = div_u64(ret, 10);
5763
Daniel Vetter20e4d402012-08-08 23:35:39 +02005764 dev_priv->ips.last_count1 = total_count;
5765 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005766
Daniel Vetter20e4d402012-08-08 23:35:39 +02005767 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005768
5769 return ret;
5770}
5771
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005772unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5773{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005774 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005775 unsigned long val;
5776
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005777 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005778 return 0;
5779
5780 spin_lock_irq(&mchdev_lock);
5781
5782 val = __i915_chipset_val(dev_priv);
5783
5784 spin_unlock_irq(&mchdev_lock);
5785
5786 return val;
5787}
5788
Daniel Vettereb48eb02012-04-26 23:28:12 +02005789unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5790{
5791 unsigned long m, x, b;
5792 u32 tsfs;
5793
5794 tsfs = I915_READ(TSFS);
5795
5796 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5797 x = I915_READ8(TR1);
5798
5799 b = tsfs & TSFS_INTR_MASK;
5800
5801 return ((m * x) / 127) - b;
5802}
5803
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005804static int _pxvid_to_vd(u8 pxvid)
5805{
5806 if (pxvid == 0)
5807 return 0;
5808
5809 if (pxvid >= 8 && pxvid < 31)
5810 pxvid = 31;
5811
5812 return (pxvid + 2) * 125;
5813}
5814
5815static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005816{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005817 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005818 const int vd = _pxvid_to_vd(pxvid);
5819 const int vm = vd - 1125;
5820
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005821 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005822 return vm > 0 ? vm : 0;
5823
5824 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005825}
5826
Daniel Vetter02d71952012-08-09 16:44:54 +02005827static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005828{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005829 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005830 u32 count;
5831
Daniel Vetter02d71952012-08-09 16:44:54 +02005832 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005833
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005834 now = ktime_get_raw_ns();
5835 diffms = now - dev_priv->ips.last_time2;
5836 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005837
5838 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005839 if (!diffms)
5840 return;
5841
5842 count = I915_READ(GFXEC);
5843
Daniel Vetter20e4d402012-08-08 23:35:39 +02005844 if (count < dev_priv->ips.last_count2) {
5845 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005846 diff += count;
5847 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005848 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005849 }
5850
Daniel Vetter20e4d402012-08-08 23:35:39 +02005851 dev_priv->ips.last_count2 = count;
5852 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005853
5854 /* More magic constants... */
5855 diff = diff * 1181;
5856 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005857 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005858}
5859
Daniel Vetter02d71952012-08-09 16:44:54 +02005860void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5861{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005862 struct drm_device *dev = dev_priv->dev;
5863
5864 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005865 return;
5866
Daniel Vetter92703882012-08-09 16:46:01 +02005867 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005868
5869 __i915_update_gfx_val(dev_priv);
5870
Daniel Vetter92703882012-08-09 16:46:01 +02005871 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005872}
5873
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005874static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005875{
5876 unsigned long t, corr, state1, corr2, state2;
5877 u32 pxvid, ext_v;
5878
Daniel Vetter02d71952012-08-09 16:44:54 +02005879 assert_spin_locked(&mchdev_lock);
5880
Ville Syrjälä616847e2015-09-18 20:03:19 +03005881 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005882 pxvid = (pxvid >> 24) & 0x7f;
5883 ext_v = pvid_to_extvid(dev_priv, pxvid);
5884
5885 state1 = ext_v;
5886
5887 t = i915_mch_val(dev_priv);
5888
5889 /* Revel in the empirically derived constants */
5890
5891 /* Correction factor in 1/100000 units */
5892 if (t > 80)
5893 corr = ((t * 2349) + 135940);
5894 else if (t >= 50)
5895 corr = ((t * 964) + 29317);
5896 else /* < 50 */
5897 corr = ((t * 301) + 1004);
5898
5899 corr = corr * ((150142 * state1) / 10000 - 78642);
5900 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005901 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005902
5903 state2 = (corr2 * state1) / 10000;
5904 state2 /= 100; /* convert to mW */
5905
Daniel Vetter02d71952012-08-09 16:44:54 +02005906 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005907
Daniel Vetter20e4d402012-08-08 23:35:39 +02005908 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005909}
5910
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005911unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5912{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005913 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005914 unsigned long val;
5915
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005916 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005917 return 0;
5918
5919 spin_lock_irq(&mchdev_lock);
5920
5921 val = __i915_gfx_val(dev_priv);
5922
5923 spin_unlock_irq(&mchdev_lock);
5924
5925 return val;
5926}
5927
Daniel Vettereb48eb02012-04-26 23:28:12 +02005928/**
5929 * i915_read_mch_val - return value for IPS use
5930 *
5931 * Calculate and return a value for the IPS driver to use when deciding whether
5932 * we have thermal and power headroom to increase CPU or GPU power budget.
5933 */
5934unsigned long i915_read_mch_val(void)
5935{
5936 struct drm_i915_private *dev_priv;
5937 unsigned long chipset_val, graphics_val, ret = 0;
5938
Daniel Vetter92703882012-08-09 16:46:01 +02005939 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005940 if (!i915_mch_dev)
5941 goto out_unlock;
5942 dev_priv = i915_mch_dev;
5943
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005944 chipset_val = __i915_chipset_val(dev_priv);
5945 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005946
5947 ret = chipset_val + graphics_val;
5948
5949out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005950 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005951
5952 return ret;
5953}
5954EXPORT_SYMBOL_GPL(i915_read_mch_val);
5955
5956/**
5957 * i915_gpu_raise - raise GPU frequency limit
5958 *
5959 * Raise the limit; IPS indicates we have thermal headroom.
5960 */
5961bool i915_gpu_raise(void)
5962{
5963 struct drm_i915_private *dev_priv;
5964 bool ret = true;
5965
Daniel Vetter92703882012-08-09 16:46:01 +02005966 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005967 if (!i915_mch_dev) {
5968 ret = false;
5969 goto out_unlock;
5970 }
5971 dev_priv = i915_mch_dev;
5972
Daniel Vetter20e4d402012-08-08 23:35:39 +02005973 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5974 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005975
5976out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005977 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005978
5979 return ret;
5980}
5981EXPORT_SYMBOL_GPL(i915_gpu_raise);
5982
5983/**
5984 * i915_gpu_lower - lower GPU frequency limit
5985 *
5986 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5987 * frequency maximum.
5988 */
5989bool i915_gpu_lower(void)
5990{
5991 struct drm_i915_private *dev_priv;
5992 bool ret = true;
5993
Daniel Vetter92703882012-08-09 16:46:01 +02005994 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005995 if (!i915_mch_dev) {
5996 ret = false;
5997 goto out_unlock;
5998 }
5999 dev_priv = i915_mch_dev;
6000
Daniel Vetter20e4d402012-08-08 23:35:39 +02006001 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6002 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006003
6004out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006005 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006006
6007 return ret;
6008}
6009EXPORT_SYMBOL_GPL(i915_gpu_lower);
6010
6011/**
6012 * i915_gpu_busy - indicate GPU business to IPS
6013 *
6014 * Tell the IPS driver whether or not the GPU is busy.
6015 */
6016bool i915_gpu_busy(void)
6017{
6018 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01006019 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006020 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01006021 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006022
Daniel Vetter92703882012-08-09 16:46:01 +02006023 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006024 if (!i915_mch_dev)
6025 goto out_unlock;
6026 dev_priv = i915_mch_dev;
6027
Chris Wilsonf047e392012-07-21 12:31:41 +01006028 for_each_ring(ring, dev_priv, i)
6029 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006030
6031out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006032 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006033
6034 return ret;
6035}
6036EXPORT_SYMBOL_GPL(i915_gpu_busy);
6037
6038/**
6039 * i915_gpu_turbo_disable - disable graphics turbo
6040 *
6041 * Disable graphics turbo by resetting the max frequency and setting the
6042 * current frequency to the default.
6043 */
6044bool i915_gpu_turbo_disable(void)
6045{
6046 struct drm_i915_private *dev_priv;
6047 bool ret = true;
6048
Daniel Vetter92703882012-08-09 16:46:01 +02006049 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006050 if (!i915_mch_dev) {
6051 ret = false;
6052 goto out_unlock;
6053 }
6054 dev_priv = i915_mch_dev;
6055
Daniel Vetter20e4d402012-08-08 23:35:39 +02006056 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006057
Daniel Vetter20e4d402012-08-08 23:35:39 +02006058 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006059 ret = false;
6060
6061out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006062 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006063
6064 return ret;
6065}
6066EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6067
6068/**
6069 * Tells the intel_ips driver that the i915 driver is now loaded, if
6070 * IPS got loaded first.
6071 *
6072 * This awkward dance is so that neither module has to depend on the
6073 * other in order for IPS to do the appropriate communication of
6074 * GPU turbo limits to i915.
6075 */
6076static void
6077ips_ping_for_i915_load(void)
6078{
6079 void (*link)(void);
6080
6081 link = symbol_get(ips_link_to_i915_driver);
6082 if (link) {
6083 link();
6084 symbol_put(ips_link_to_i915_driver);
6085 }
6086}
6087
6088void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6089{
Daniel Vetter02d71952012-08-09 16:44:54 +02006090 /* We only register the i915 ips part with intel-ips once everything is
6091 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006092 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006093 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006094 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006095
6096 ips_ping_for_i915_load();
6097}
6098
6099void intel_gpu_ips_teardown(void)
6100{
Daniel Vetter92703882012-08-09 16:46:01 +02006101 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006102 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006103 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006104}
Deepak S76c3552f2014-01-30 23:08:16 +05306105
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006106static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006107{
6108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 u32 lcfuse;
6110 u8 pxw[16];
6111 int i;
6112
6113 /* Disable to program */
6114 I915_WRITE(ECR, 0);
6115 POSTING_READ(ECR);
6116
6117 /* Program energy weights for various events */
6118 I915_WRITE(SDEW, 0x15040d00);
6119 I915_WRITE(CSIEW0, 0x007f0000);
6120 I915_WRITE(CSIEW1, 0x1e220004);
6121 I915_WRITE(CSIEW2, 0x04000004);
6122
6123 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006124 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006125 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006126 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006127
6128 /* Program P-state weights to account for frequency power adjustment */
6129 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006130 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006131 unsigned long freq = intel_pxfreq(pxvidfreq);
6132 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6133 PXVFREQ_PX_SHIFT;
6134 unsigned long val;
6135
6136 val = vid * vid;
6137 val *= (freq / 1000);
6138 val *= 255;
6139 val /= (127*127*900);
6140 if (val > 0xff)
6141 DRM_ERROR("bad pxval: %ld\n", val);
6142 pxw[i] = val;
6143 }
6144 /* Render standby states get 0 weight */
6145 pxw[14] = 0;
6146 pxw[15] = 0;
6147
6148 for (i = 0; i < 4; i++) {
6149 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6150 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006151 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006152 }
6153
6154 /* Adjust magic regs to magic values (more experimental results) */
6155 I915_WRITE(OGW0, 0);
6156 I915_WRITE(OGW1, 0);
6157 I915_WRITE(EG0, 0x00007f00);
6158 I915_WRITE(EG1, 0x0000000e);
6159 I915_WRITE(EG2, 0x000e0000);
6160 I915_WRITE(EG3, 0x68000300);
6161 I915_WRITE(EG4, 0x42000000);
6162 I915_WRITE(EG5, 0x00140031);
6163 I915_WRITE(EG6, 0);
6164 I915_WRITE(EG7, 0);
6165
6166 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006167 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006168
6169 /* Enable PMON + select events */
6170 I915_WRITE(ECR, 0x80000019);
6171
6172 lcfuse = I915_READ(LCFUSE02);
6173
Daniel Vetter20e4d402012-08-08 23:35:39 +02006174 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006175}
6176
Imre Deakae484342014-03-31 15:10:44 +03006177void intel_init_gt_powersave(struct drm_device *dev)
6178{
Imre Deake6069ca2014-04-18 16:01:02 +03006179 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
6180
Deepak S38807742014-05-23 21:00:15 +05306181 if (IS_CHERRYVIEW(dev))
6182 cherryview_init_gt_powersave(dev);
6183 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006184 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006185}
6186
6187void intel_cleanup_gt_powersave(struct drm_device *dev)
6188{
Deepak S38807742014-05-23 21:00:15 +05306189 if (IS_CHERRYVIEW(dev))
6190 return;
6191 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006192 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006193}
6194
Imre Deakdbea3ce2014-12-15 18:59:28 +02006195static void gen6_suspend_rps(struct drm_device *dev)
6196{
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198
6199 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6200
Akash Goel4c2a8892015-03-06 11:07:24 +05306201 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006202}
6203
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006204/**
6205 * intel_suspend_gt_powersave - suspend PM work and helper threads
6206 * @dev: drm device
6207 *
6208 * We don't want to disable RC6 or other features here, we just want
6209 * to make sure any work we've queued has finished and won't bother
6210 * us while we're suspended.
6211 */
6212void intel_suspend_gt_powersave(struct drm_device *dev)
6213{
6214 struct drm_i915_private *dev_priv = dev->dev_private;
6215
Imre Deakd4d70aa2014-11-19 15:30:04 +02006216 if (INTEL_INFO(dev)->gen < 6)
6217 return;
6218
Imre Deakdbea3ce2014-12-15 18:59:28 +02006219 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306220
6221 /* Force GPU to min freq during suspend */
6222 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006223}
6224
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006225void intel_disable_gt_powersave(struct drm_device *dev)
6226{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006227 struct drm_i915_private *dev_priv = dev->dev_private;
6228
Daniel Vetter930ebb42012-06-29 23:32:16 +02006229 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006230 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306231 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006232 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006233
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006234 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006235 if (INTEL_INFO(dev)->gen >= 9)
6236 gen9_disable_rps(dev);
6237 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306238 cherryview_disable_rps(dev);
6239 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006240 valleyview_disable_rps(dev);
6241 else
6242 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006243
Chris Wilsonc0951f02013-10-10 21:58:50 +01006244 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006245 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006246 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006247}
6248
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006249static void intel_gen6_powersave_work(struct work_struct *work)
6250{
6251 struct drm_i915_private *dev_priv =
6252 container_of(work, struct drm_i915_private,
6253 rps.delayed_resume_work.work);
6254 struct drm_device *dev = dev_priv->dev;
6255
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006256 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006257
Akash Goel4c2a8892015-03-06 11:07:24 +05306258 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006259
Deepak S38807742014-05-23 21:00:15 +05306260 if (IS_CHERRYVIEW(dev)) {
6261 cherryview_enable_rps(dev);
6262 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006263 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006264 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006265 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006266 gen9_enable_rps(dev);
Akash Goelcc017fb42015-06-29 14:50:21 +05306267 if (IS_SKYLAKE(dev))
6268 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006269 } else if (IS_BROADWELL(dev)) {
6270 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006271 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006272 } else {
6273 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006274 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006275 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006276
6277 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6278 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6279
6280 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6281 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6282
Chris Wilsonc0951f02013-10-10 21:58:50 +01006283 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006284
Akash Goel4c2a8892015-03-06 11:07:24 +05306285 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006286
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006287 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006288
6289 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006290}
6291
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006292void intel_enable_gt_powersave(struct drm_device *dev)
6293{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006294 struct drm_i915_private *dev_priv = dev->dev_private;
6295
Yu Zhangf61018b2015-02-10 19:05:52 +08006296 /* Powersaving is controlled by the host when inside a VM */
6297 if (intel_vgpu_active(dev))
6298 return;
6299
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006300 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006301 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006302 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006303 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006304 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306305 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006306 /*
6307 * PCU communication is slow and this doesn't need to be
6308 * done at any specific time, so do this out of our fast path
6309 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006310 *
6311 * We depend on the HW RC6 power context save/restore
6312 * mechanism when entering D3 through runtime PM suspend. So
6313 * disable RPM until RPS/RC6 is properly setup. We can only
6314 * get here via the driver load/system resume/runtime resume
6315 * paths, so the _noresume version is enough (and in case of
6316 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006317 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006318 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6319 round_jiffies_up_relative(HZ)))
6320 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006321 }
6322}
6323
Imre Deakc6df39b2014-04-14 20:24:29 +03006324void intel_reset_gt_powersave(struct drm_device *dev)
6325{
6326 struct drm_i915_private *dev_priv = dev->dev_private;
6327
Imre Deakdbea3ce2014-12-15 18:59:28 +02006328 if (INTEL_INFO(dev)->gen < 6)
6329 return;
6330
6331 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006332 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006333}
6334
Daniel Vetter3107bd42012-10-31 22:52:31 +01006335static void ibx_init_clock_gating(struct drm_device *dev)
6336{
6337 struct drm_i915_private *dev_priv = dev->dev_private;
6338
6339 /*
6340 * On Ibex Peak and Cougar Point, we need to disable clock
6341 * gating for the panel power sequencer or it will fail to
6342 * start up when no ports are active.
6343 */
6344 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6345}
6346
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006347static void g4x_disable_trickle_feed(struct drm_device *dev)
6348{
6349 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006350 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006351
Damien Lespiau055e3932014-08-18 13:49:10 +01006352 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006353 I915_WRITE(DSPCNTR(pipe),
6354 I915_READ(DSPCNTR(pipe)) |
6355 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006356
6357 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6358 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006359 }
6360}
6361
Ville Syrjälä017636c2013-12-05 15:51:37 +02006362static void ilk_init_lp_watermarks(struct drm_device *dev)
6363{
6364 struct drm_i915_private *dev_priv = dev->dev_private;
6365
6366 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6367 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6368 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6369
6370 /*
6371 * Don't touch WM1S_LP_EN here.
6372 * Doing so could cause underruns.
6373 */
6374}
6375
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006376static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006377{
6378 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006379 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006380
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006381 /*
6382 * Required for FBC
6383 * WaFbcDisableDpfcClockGating:ilk
6384 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006385 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6386 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6387 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006388
6389 I915_WRITE(PCH_3DCGDIS0,
6390 MARIUNIT_CLOCK_GATE_DISABLE |
6391 SVSMUNIT_CLOCK_GATE_DISABLE);
6392 I915_WRITE(PCH_3DCGDIS1,
6393 VFMUNIT_CLOCK_GATE_DISABLE);
6394
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006395 /*
6396 * According to the spec the following bits should be set in
6397 * order to enable memory self-refresh
6398 * The bit 22/21 of 0x42004
6399 * The bit 5 of 0x42020
6400 * The bit 15 of 0x45000
6401 */
6402 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6403 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6404 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006405 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006406 I915_WRITE(DISP_ARB_CTL,
6407 (I915_READ(DISP_ARB_CTL) |
6408 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006409
6410 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006411
6412 /*
6413 * Based on the document from hardware guys the following bits
6414 * should be set unconditionally in order to enable FBC.
6415 * The bit 22 of 0x42000
6416 * The bit 22 of 0x42004
6417 * The bit 7,8,9 of 0x42020.
6418 */
6419 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006420 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006421 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6422 I915_READ(ILK_DISPLAY_CHICKEN1) |
6423 ILK_FBCQ_DIS);
6424 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6425 I915_READ(ILK_DISPLAY_CHICKEN2) |
6426 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006427 }
6428
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006429 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6430
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006431 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6432 I915_READ(ILK_DISPLAY_CHICKEN2) |
6433 ILK_ELPIN_409_SELECT);
6434 I915_WRITE(_3D_CHICKEN2,
6435 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6436 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006437
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006438 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006439 I915_WRITE(CACHE_MODE_0,
6440 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006441
Akash Goel4e046322014-04-04 17:14:38 +05306442 /* WaDisable_RenderCache_OperationalFlush:ilk */
6443 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6444
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006445 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006446
Daniel Vetter3107bd42012-10-31 22:52:31 +01006447 ibx_init_clock_gating(dev);
6448}
6449
6450static void cpt_init_clock_gating(struct drm_device *dev)
6451{
6452 struct drm_i915_private *dev_priv = dev->dev_private;
6453 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006454 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006455
6456 /*
6457 * On Ibex Peak and Cougar Point, we need to disable clock
6458 * gating for the panel power sequencer or it will fail to
6459 * start up when no ports are active.
6460 */
Jesse Barnescd664072013-10-02 10:34:19 -07006461 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6462 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6463 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006464 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6465 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006466 /* The below fixes the weird display corruption, a few pixels shifted
6467 * downward, on (only) LVDS of some HP laptops with IVY.
6468 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006469 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006470 val = I915_READ(TRANS_CHICKEN2(pipe));
6471 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6472 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006473 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006474 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006475 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6476 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6477 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006478 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6479 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006480 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006481 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006482 I915_WRITE(TRANS_CHICKEN1(pipe),
6483 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6484 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006485}
6486
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006487static void gen6_check_mch_setup(struct drm_device *dev)
6488{
6489 struct drm_i915_private *dev_priv = dev->dev_private;
6490 uint32_t tmp;
6491
6492 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006493 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6494 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6495 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006496}
6497
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006498static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006499{
6500 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006501 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006502
Damien Lespiau231e54f2012-10-19 17:55:41 +01006503 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006504
6505 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6506 I915_READ(ILK_DISPLAY_CHICKEN2) |
6507 ILK_ELPIN_409_SELECT);
6508
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006509 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006510 I915_WRITE(_3D_CHICKEN,
6511 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6512
Akash Goel4e046322014-04-04 17:14:38 +05306513 /* WaDisable_RenderCache_OperationalFlush:snb */
6514 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6515
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006516 /*
6517 * BSpec recoomends 8x4 when MSAA is used,
6518 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006519 *
6520 * Note that PS/WM thread counts depend on the WIZ hashing
6521 * disable bit, which we don't touch here, but it's good
6522 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006523 */
6524 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006525 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006526
Ville Syrjälä017636c2013-12-05 15:51:37 +02006527 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006528
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006529 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006530 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006531
6532 I915_WRITE(GEN6_UCGCTL1,
6533 I915_READ(GEN6_UCGCTL1) |
6534 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6535 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6536
6537 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6538 * gating disable must be set. Failure to set it results in
6539 * flickering pixels due to Z write ordering failures after
6540 * some amount of runtime in the Mesa "fire" demo, and Unigine
6541 * Sanctuary and Tropics, and apparently anything else with
6542 * alpha test or pixel discard.
6543 *
6544 * According to the spec, bit 11 (RCCUNIT) must also be set,
6545 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006546 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006547 * WaDisableRCCUnitClockGating:snb
6548 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006549 */
6550 I915_WRITE(GEN6_UCGCTL2,
6551 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6552 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6553
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006554 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006555 I915_WRITE(_3D_CHICKEN3,
6556 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006557
6558 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006559 * Bspec says:
6560 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6561 * 3DSTATE_SF number of SF output attributes is more than 16."
6562 */
6563 I915_WRITE(_3D_CHICKEN3,
6564 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6565
6566 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006567 * According to the spec the following bits should be
6568 * set in order to enable memory self-refresh and fbc:
6569 * The bit21 and bit22 of 0x42000
6570 * The bit21 and bit22 of 0x42004
6571 * The bit5 and bit7 of 0x42020
6572 * The bit14 of 0x70180
6573 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006574 *
6575 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006576 */
6577 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6578 I915_READ(ILK_DISPLAY_CHICKEN1) |
6579 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6580 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6581 I915_READ(ILK_DISPLAY_CHICKEN2) |
6582 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006583 I915_WRITE(ILK_DSPCLK_GATE_D,
6584 I915_READ(ILK_DSPCLK_GATE_D) |
6585 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6586 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006587
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006588 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006589
Daniel Vetter3107bd42012-10-31 22:52:31 +01006590 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006591
6592 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006593}
6594
6595static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6596{
6597 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6598
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006599 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006600 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006601 *
6602 * This actually overrides the dispatch
6603 * mode for all thread types.
6604 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006605 reg &= ~GEN7_FF_SCHED_MASK;
6606 reg |= GEN7_FF_TS_SCHED_HW;
6607 reg |= GEN7_FF_VS_SCHED_HW;
6608 reg |= GEN7_FF_DS_SCHED_HW;
6609
6610 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6611}
6612
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006613static void lpt_init_clock_gating(struct drm_device *dev)
6614{
6615 struct drm_i915_private *dev_priv = dev->dev_private;
6616
6617 /*
6618 * TODO: this bit should only be enabled when really needed, then
6619 * disabled when not needed anymore in order to save power.
6620 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006621 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006622 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6623 I915_READ(SOUTH_DSPCLK_GATE_D) |
6624 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006625
6626 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006627 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6628 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006629 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006630}
6631
Imre Deak7d708ee2013-04-17 14:04:50 +03006632static void lpt_suspend_hw(struct drm_device *dev)
6633{
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635
Ville Syrjäläc2699522015-08-27 23:55:59 +03006636 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006637 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6638
6639 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6640 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6641 }
6642}
6643
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006644static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006645{
6646 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006647 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006648 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006649
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006650 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006651
Ben Widawskyab57fff2013-12-12 15:28:04 -08006652 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006653 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006654
Ben Widawskyab57fff2013-12-12 15:28:04 -08006655 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006656 I915_WRITE(CHICKEN_PAR1_1,
6657 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6658
Ben Widawskyab57fff2013-12-12 15:28:04 -08006659 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006660 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006661 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006662 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006663 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006664 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006665
Ben Widawskyab57fff2013-12-12 15:28:04 -08006666 /* WaVSRefCountFullforceMissDisable:bdw */
6667 /* WaDSRefCountFullforceMissDisable:bdw */
6668 I915_WRITE(GEN7_FF_THREAD_MODE,
6669 I915_READ(GEN7_FF_THREAD_MODE) &
6670 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006671
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006672 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6673 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006674
6675 /* WaDisableSDEUnitClockGating:bdw */
6676 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6677 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006678
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006679 /*
6680 * WaProgramL3SqcReg1Default:bdw
6681 * WaTempDisableDOPClkGating:bdw
6682 */
6683 misccpctl = I915_READ(GEN7_MISCCPCTL);
6684 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6685 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6686 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6687
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006688 /*
6689 * WaGttCachingOffByDefault:bdw
6690 * GTT cache may not work with big pages, so if those
6691 * are ever enabled GTT cache may need to be disabled.
6692 */
6693 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6694
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006695 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006696}
6697
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006698static void haswell_init_clock_gating(struct drm_device *dev)
6699{
6700 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006701
Ville Syrjälä017636c2013-12-05 15:51:37 +02006702 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006703
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006704 /* L3 caching of data atomics doesn't work -- disable it. */
6705 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6706 I915_WRITE(HSW_ROW_CHICKEN3,
6707 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6708
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006709 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006710 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6711 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6712 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6713
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006714 /* WaVSRefCountFullforceMissDisable:hsw */
6715 I915_WRITE(GEN7_FF_THREAD_MODE,
6716 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006717
Akash Goel4e046322014-04-04 17:14:38 +05306718 /* WaDisable_RenderCache_OperationalFlush:hsw */
6719 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6720
Chia-I Wufe27c602014-01-28 13:29:33 +08006721 /* enable HiZ Raw Stall Optimization */
6722 I915_WRITE(CACHE_MODE_0_GEN7,
6723 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6724
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006725 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006726 I915_WRITE(CACHE_MODE_1,
6727 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006728
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006729 /*
6730 * BSpec recommends 8x4 when MSAA is used,
6731 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006732 *
6733 * Note that PS/WM thread counts depend on the WIZ hashing
6734 * disable bit, which we don't touch here, but it's good
6735 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006736 */
6737 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006738 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006739
Kenneth Graunke94411592014-12-31 16:23:00 -08006740 /* WaSampleCChickenBitEnable:hsw */
6741 I915_WRITE(HALF_SLICE_CHICKEN3,
6742 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6743
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006744 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006745 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6746
Paulo Zanoni90a88642013-05-03 17:23:45 -03006747 /* WaRsPkgCStateDisplayPMReq:hsw */
6748 I915_WRITE(CHICKEN_PAR1_1,
6749 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006750
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006751 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006752}
6753
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006754static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006755{
6756 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006757 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006758
Ville Syrjälä017636c2013-12-05 15:51:37 +02006759 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006760
Damien Lespiau231e54f2012-10-19 17:55:41 +01006761 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006762
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006763 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006764 I915_WRITE(_3D_CHICKEN3,
6765 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6766
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006767 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006768 I915_WRITE(IVB_CHICKEN3,
6769 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6770 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6771
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006772 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006773 if (IS_IVB_GT1(dev))
6774 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6775 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006776
Akash Goel4e046322014-04-04 17:14:38 +05306777 /* WaDisable_RenderCache_OperationalFlush:ivb */
6778 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6779
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006780 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006781 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6782 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6783
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006784 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006785 I915_WRITE(GEN7_L3CNTLREG1,
6786 GEN7_WA_FOR_GEN7_L3_CONTROL);
6787 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006788 GEN7_WA_L3_CHICKEN_MODE);
6789 if (IS_IVB_GT1(dev))
6790 I915_WRITE(GEN7_ROW_CHICKEN2,
6791 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006792 else {
6793 /* must write both registers */
6794 I915_WRITE(GEN7_ROW_CHICKEN2,
6795 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006796 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6797 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006798 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006799
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006800 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006801 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6802 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6803
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006804 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006805 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006806 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006807 */
6808 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006809 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006810
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006811 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006812 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6813 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6814 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6815
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006816 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006817
6818 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006819
Chris Wilson22721342014-03-04 09:41:43 +00006820 if (0) { /* causes HiZ corruption on ivb:gt1 */
6821 /* enable HiZ Raw Stall Optimization */
6822 I915_WRITE(CACHE_MODE_0_GEN7,
6823 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6824 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006825
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006826 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006827 I915_WRITE(CACHE_MODE_1,
6828 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006829
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006830 /*
6831 * BSpec recommends 8x4 when MSAA is used,
6832 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006833 *
6834 * Note that PS/WM thread counts depend on the WIZ hashing
6835 * disable bit, which we don't touch here, but it's good
6836 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006837 */
6838 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006839 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006840
Ben Widawsky20848222012-05-04 18:58:59 -07006841 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6842 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6843 snpcr |= GEN6_MBC_SNPCR_MED;
6844 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006845
Ben Widawskyab5c6082013-04-05 13:12:41 -07006846 if (!HAS_PCH_NOP(dev))
6847 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006848
6849 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006850}
6851
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006852static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6853{
6854 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6855
6856 /*
6857 * Disable trickle feed and enable pnd deadline calculation
6858 */
6859 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6860 I915_WRITE(CBR1_VLV, 0);
6861}
6862
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006863static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006864{
6865 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006866
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006867 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006868
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006869 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006870 I915_WRITE(_3D_CHICKEN3,
6871 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6872
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006873 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006874 I915_WRITE(IVB_CHICKEN3,
6875 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6876 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6877
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006878 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006879 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006880 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006881 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6882 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006883
Akash Goel4e046322014-04-04 17:14:38 +05306884 /* WaDisable_RenderCache_OperationalFlush:vlv */
6885 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6886
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006887 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006888 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6889 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6890
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006891 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006892 I915_WRITE(GEN7_ROW_CHICKEN2,
6893 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6894
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006895 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006896 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6897 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6898 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6899
Ville Syrjälä46680e02014-01-22 21:33:01 +02006900 gen7_setup_fixed_func_scheduler(dev_priv);
6901
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006902 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006903 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006904 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006905 */
6906 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006907 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006908
Akash Goelc98f5062014-03-24 23:00:07 +05306909 /* WaDisableL3Bank2xClockGate:vlv
6910 * Disabling L3 clock gating- MMIO 940c[25] = 1
6911 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6912 I915_WRITE(GEN7_UCGCTL4,
6913 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006914
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006915 /*
6916 * BSpec says this must be set, even though
6917 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6918 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006919 I915_WRITE(CACHE_MODE_1,
6920 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006921
6922 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006923 * BSpec recommends 8x4 when MSAA is used,
6924 * however in practice 16x4 seems fastest.
6925 *
6926 * Note that PS/WM thread counts depend on the WIZ hashing
6927 * disable bit, which we don't touch here, but it's good
6928 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6929 */
6930 I915_WRITE(GEN7_GT_MODE,
6931 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6932
6933 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006934 * WaIncreaseL3CreditsForVLVB0:vlv
6935 * This is the hardware default actually.
6936 */
6937 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6938
6939 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006940 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006941 * Disable clock gating on th GCFG unit to prevent a delay
6942 * in the reporting of vblank events.
6943 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006944 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006945}
6946
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006947static void cherryview_init_clock_gating(struct drm_device *dev)
6948{
6949 struct drm_i915_private *dev_priv = dev->dev_private;
6950
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006951 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006952
Ville Syrjälä232ce332014-04-09 13:28:35 +03006953 /* WaVSRefCountFullforceMissDisable:chv */
6954 /* WaDSRefCountFullforceMissDisable:chv */
6955 I915_WRITE(GEN7_FF_THREAD_MODE,
6956 I915_READ(GEN7_FF_THREAD_MODE) &
6957 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006958
6959 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6960 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6961 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006962
6963 /* WaDisableCSUnitClockGating:chv */
6964 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6965 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006966
6967 /* WaDisableSDEUnitClockGating:chv */
6968 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6969 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006970
6971 /*
6972 * GTT cache may not work with big pages, so if those
6973 * are ever enabled GTT cache may need to be disabled.
6974 */
6975 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006976}
6977
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006978static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006979{
6980 struct drm_i915_private *dev_priv = dev->dev_private;
6981 uint32_t dspclk_gate;
6982
6983 I915_WRITE(RENCLK_GATE_D1, 0);
6984 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6985 GS_UNIT_CLOCK_GATE_DISABLE |
6986 CL_UNIT_CLOCK_GATE_DISABLE);
6987 I915_WRITE(RAMCLK_GATE_D, 0);
6988 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6989 OVRUNIT_CLOCK_GATE_DISABLE |
6990 OVCUNIT_CLOCK_GATE_DISABLE;
6991 if (IS_GM45(dev))
6992 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6993 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006994
6995 /* WaDisableRenderCachePipelinedFlush */
6996 I915_WRITE(CACHE_MODE_0,
6997 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006998
Akash Goel4e046322014-04-04 17:14:38 +05306999 /* WaDisable_RenderCache_OperationalFlush:g4x */
7000 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7001
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007002 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007003}
7004
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007005static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007006{
7007 struct drm_i915_private *dev_priv = dev->dev_private;
7008
7009 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7010 I915_WRITE(RENCLK_GATE_D2, 0);
7011 I915_WRITE(DSPCLK_GATE_D, 0);
7012 I915_WRITE(RAMCLK_GATE_D, 0);
7013 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007014 I915_WRITE(MI_ARB_STATE,
7015 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307016
7017 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7018 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007019}
7020
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007021static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022{
7023 struct drm_i915_private *dev_priv = dev->dev_private;
7024
7025 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7026 I965_RCC_CLOCK_GATE_DISABLE |
7027 I965_RCPB_CLOCK_GATE_DISABLE |
7028 I965_ISC_CLOCK_GATE_DISABLE |
7029 I965_FBC_CLOCK_GATE_DISABLE);
7030 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007031 I915_WRITE(MI_ARB_STATE,
7032 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307033
7034 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7035 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007036}
7037
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007038static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007039{
7040 struct drm_i915_private *dev_priv = dev->dev_private;
7041 u32 dstate = I915_READ(D_STATE);
7042
7043 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7044 DSTATE_DOT_CLOCK_GATING;
7045 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007046
7047 if (IS_PINEVIEW(dev))
7048 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007049
7050 /* IIR "flip pending" means done if this bit is set */
7051 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007052
7053 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007054 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007055
7056 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7057 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007058
7059 I915_WRITE(MI_ARB_STATE,
7060 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061}
7062
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007063static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007064{
7065 struct drm_i915_private *dev_priv = dev->dev_private;
7066
7067 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007068
7069 /* interrupts should cause a wake up from C3 */
7070 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7071 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007072
7073 I915_WRITE(MEM_MODE,
7074 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007075}
7076
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007077static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007078{
7079 struct drm_i915_private *dev_priv = dev->dev_private;
7080
7081 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007082
7083 I915_WRITE(MEM_MODE,
7084 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7085 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086}
7087
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007088void intel_init_clock_gating(struct drm_device *dev)
7089{
7090 struct drm_i915_private *dev_priv = dev->dev_private;
7091
Damien Lespiauc57e3552015-02-09 19:33:05 +00007092 if (dev_priv->display.init_clock_gating)
7093 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007094}
7095
Imre Deak7d708ee2013-04-17 14:04:50 +03007096void intel_suspend_hw(struct drm_device *dev)
7097{
7098 if (HAS_PCH_LPT(dev))
7099 lpt_suspend_hw(dev);
7100}
7101
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007102/* Set up chip specific power management-related functions */
7103void intel_init_pm(struct drm_device *dev)
7104{
7105 struct drm_i915_private *dev_priv = dev->dev_private;
7106
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007107 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007108
Daniel Vetterc921aba2012-04-26 23:28:17 +02007109 /* For cxsr */
7110 if (IS_PINEVIEW(dev))
7111 i915_pineview_get_mem_freq(dev);
7112 else if (IS_GEN5(dev))
7113 i915_ironlake_get_mem_freq(dev);
7114
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007115 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007116 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007117 skl_setup_wm_latency(dev);
7118
Imre Deaka82abe42015-03-27 14:00:04 +02007119 if (IS_BROXTON(dev))
7120 dev_priv->display.init_clock_gating =
7121 bxt_init_clock_gating;
7122 else if (IS_SKYLAKE(dev))
7123 dev_priv->display.init_clock_gating =
7124 skl_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007125 dev_priv->display.update_wm = skl_update_wm;
7126 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307127 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007128 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007129
Ville Syrjäläbd602542014-01-07 16:14:10 +02007130 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7131 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7132 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7133 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7134 dev_priv->display.update_wm = ilk_update_wm;
7135 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7136 } else {
7137 DRM_DEBUG_KMS("Failed to read display plane latency. "
7138 "Disable CxSR\n");
7139 }
7140
7141 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007142 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007143 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007144 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007145 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007146 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007147 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007148 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007149 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007150 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007151 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007152 vlv_setup_wm_latency(dev);
7153
7154 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007155 dev_priv->display.init_clock_gating =
7156 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007157 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007158 vlv_setup_wm_latency(dev);
7159
7160 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007161 dev_priv->display.init_clock_gating =
7162 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007163 } else if (IS_PINEVIEW(dev)) {
7164 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7165 dev_priv->is_ddr3,
7166 dev_priv->fsb_freq,
7167 dev_priv->mem_freq)) {
7168 DRM_INFO("failed to find known CxSR latency "
7169 "(found ddr%s fsb freq %d, mem freq %d), "
7170 "disabling CxSR\n",
7171 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7172 dev_priv->fsb_freq, dev_priv->mem_freq);
7173 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007174 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007175 dev_priv->display.update_wm = NULL;
7176 } else
7177 dev_priv->display.update_wm = pineview_update_wm;
7178 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7179 } else if (IS_G4X(dev)) {
7180 dev_priv->display.update_wm = g4x_update_wm;
7181 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7182 } else if (IS_GEN4(dev)) {
7183 dev_priv->display.update_wm = i965_update_wm;
7184 if (IS_CRESTLINE(dev))
7185 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7186 else if (IS_BROADWATER(dev))
7187 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7188 } else if (IS_GEN3(dev)) {
7189 dev_priv->display.update_wm = i9xx_update_wm;
7190 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7191 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007192 } else if (IS_GEN2(dev)) {
7193 if (INTEL_INFO(dev)->num_pipes == 1) {
7194 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007195 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007196 } else {
7197 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007198 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007199 }
7200
7201 if (IS_I85X(dev) || IS_I865G(dev))
7202 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7203 else
7204 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7205 } else {
7206 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007207 }
7208}
7209
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007210int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007211{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007212 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007213
7214 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7215 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7216 return -EAGAIN;
7217 }
7218
7219 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007220 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007221 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7222
7223 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7224 500)) {
7225 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7226 return -ETIMEDOUT;
7227 }
7228
7229 *val = I915_READ(GEN6_PCODE_DATA);
7230 I915_WRITE(GEN6_PCODE_DATA, 0);
7231
7232 return 0;
7233}
7234
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007235int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007236{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007237 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007238
7239 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7240 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7241 return -EAGAIN;
7242 }
7243
7244 I915_WRITE(GEN6_PCODE_DATA, val);
7245 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7246
7247 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7248 500)) {
7249 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7250 return -ETIMEDOUT;
7251 }
7252
7253 I915_WRITE(GEN6_PCODE_DATA, 0);
7254
7255 return 0;
7256}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007257
Ville Syrjälädd06f882014-11-10 22:55:12 +02007258static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007259{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007260 switch (czclk_freq) {
7261 case 200:
7262 return 10;
7263 case 267:
7264 return 12;
7265 case 320:
7266 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007267 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007268 case 400:
7269 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007270 default:
7271 return -1;
7272 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007273}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007274
Ville Syrjälädd06f882014-11-10 22:55:12 +02007275static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7276{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007277 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007278
7279 div = vlv_gpu_freq_div(czclk_freq);
7280 if (div < 0)
7281 return div;
7282
7283 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007284}
7285
Fengguang Wub55dd642014-07-12 11:21:39 +02007286static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007287{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007288 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007289
Ville Syrjälädd06f882014-11-10 22:55:12 +02007290 mul = vlv_gpu_freq_div(czclk_freq);
7291 if (mul < 0)
7292 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007293
Ville Syrjälädd06f882014-11-10 22:55:12 +02007294 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007295}
7296
Fengguang Wub55dd642014-07-12 11:21:39 +02007297static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307298{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007299 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307300
Ville Syrjälädd06f882014-11-10 22:55:12 +02007301 div = vlv_gpu_freq_div(czclk_freq) / 2;
7302 if (div < 0)
7303 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307304
Ville Syrjälädd06f882014-11-10 22:55:12 +02007305 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307306}
7307
Fengguang Wub55dd642014-07-12 11:21:39 +02007308static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307309{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007310 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307311
Ville Syrjälädd06f882014-11-10 22:55:12 +02007312 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7313 if (mul < 0)
7314 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307315
Ville Syrjälä1c147622014-08-18 14:42:43 +03007316 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007317 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307318}
7319
Ville Syrjälä616bc822015-01-23 21:04:25 +02007320int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7321{
Akash Goel80b6dda2015-03-06 11:07:15 +05307322 if (IS_GEN9(dev_priv->dev))
7323 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
7324 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007325 return chv_gpu_freq(dev_priv, val);
7326 else if (IS_VALLEYVIEW(dev_priv->dev))
7327 return byt_gpu_freq(dev_priv, val);
7328 else
7329 return val * GT_FREQUENCY_MULTIPLIER;
7330}
7331
Ville Syrjälä616bc822015-01-23 21:04:25 +02007332int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7333{
Akash Goel80b6dda2015-03-06 11:07:15 +05307334 if (IS_GEN9(dev_priv->dev))
7335 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
7336 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007337 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307338 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007339 return byt_freq_opcode(dev_priv, val);
7340 else
7341 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05307342}
7343
Chris Wilson6ad790c2015-04-07 16:20:31 +01007344struct request_boost {
7345 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007346 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007347};
7348
7349static void __intel_rps_boost_work(struct work_struct *work)
7350{
7351 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007352 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007353
Chris Wilsone61b9952015-04-27 13:41:24 +01007354 if (!i915_gem_request_completed(req, true))
7355 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7356 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007357
Chris Wilsone61b9952015-04-27 13:41:24 +01007358 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007359 kfree(boost);
7360}
7361
7362void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007363 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007364{
7365 struct request_boost *boost;
7366
Daniel Vettereed29a52015-05-21 14:21:25 +02007367 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007368 return;
7369
Chris Wilsone61b9952015-04-27 13:41:24 +01007370 if (i915_gem_request_completed(req, true))
7371 return;
7372
Chris Wilson6ad790c2015-04-07 16:20:31 +01007373 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7374 if (boost == NULL)
7375 return;
7376
Daniel Vettereed29a52015-05-21 14:21:25 +02007377 i915_gem_request_reference(req);
7378 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007379
7380 INIT_WORK(&boost->work, __intel_rps_boost_work);
7381 queue_work(to_i915(dev)->wq, &boost->work);
7382}
7383
Daniel Vetterf742a552013-12-06 10:17:53 +01007384void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007385{
7386 struct drm_i915_private *dev_priv = dev->dev_private;
7387
Daniel Vetterf742a552013-12-06 10:17:53 +01007388 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007389 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007390
Chris Wilson907b28c2013-07-19 20:36:52 +01007391 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7392 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007393 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007394 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7395 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007396
Paulo Zanoni33688d92014-03-07 20:08:19 -03007397 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007398}