blob: 7a0b112f22079429284d342051cff809c872b9c5 [file] [log] [blame]
Rajendra Nayak972c5422009-12-08 18:46:28 -07001/*
2 * OMAP4 Clock data
3 *
Rajendra Nayak54776052010-02-22 22:09:39 -07004 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
Rajendra Nayak972c5422009-12-08 18:46:28 -07006 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
Rajendra Nayak76cf5292010-09-27 14:02:54 -060020 *
21 * XXX Some of the ES1 clocks have been removed/changed; once support
22 * is added for discriminating clocks by ES level, these should be added back
23 * in.
Rajendra Nayak972c5422009-12-08 18:46:28 -070024 */
25
26#include <linux/kernel.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070027#include <linux/list.h>
Rajendra Nayak972c5422009-12-08 18:46:28 -070028#include <linux/clk.h>
Rajendra Nayak972c5422009-12-08 18:46:28 -070029#include <plat/clkdev_omap.h>
30
31#include "clock.h"
32#include "clock44xx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070033#include "cm1_44xx.h"
34#include "cm2_44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070035#include "cm-regbits-44xx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070036#include "prm44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070037#include "prm-regbits-44xx.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060038#include "control.h"
Rajendra Nayake0cb70c2010-12-21 21:08:14 -070039#include "scrm44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070040
Paul Walmsley59fb6592010-12-21 15:30:55 -070041/* OMAP4 modulemode control */
42#define OMAP4430_MODULEMODE_HWCTRL 0
43#define OMAP4430_MODULEMODE_SWCTRL 1
44
Rajendra Nayak972c5422009-12-08 18:46:28 -070045/* Root clocks */
46
47static struct clk extalt_clkin_ck = {
48 .name = "extalt_clkin_ck",
49 .rate = 59000000,
50 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070051};
52
53static struct clk pad_clks_ck = {
54 .name = "pad_clks_ck",
55 .rate = 12000000,
Benoit Cousson7ecd4222011-07-09 19:14:45 -060056 .ops = &clkops_omap2_dflt,
57 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
58 .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -070059};
60
61static struct clk pad_slimbus_core_clks_ck = {
62 .name = "pad_slimbus_core_clks_ck",
63 .rate = 12000000,
64 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070065};
66
67static struct clk secure_32k_clk_src_ck = {
68 .name = "secure_32k_clk_src_ck",
69 .rate = 32768,
70 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070071};
72
73static struct clk slimbus_clk = {
74 .name = "slimbus_clk",
75 .rate = 12000000,
Benoit Cousson7ecd4222011-07-09 19:14:45 -060076 .ops = &clkops_omap2_dflt,
77 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
78 .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -070079};
80
81static struct clk sys_32k_ck = {
82 .name = "sys_32k_ck",
83 .rate = 32768,
84 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070085};
86
87static struct clk virt_12000000_ck = {
88 .name = "virt_12000000_ck",
89 .ops = &clkops_null,
90 .rate = 12000000,
91};
92
93static struct clk virt_13000000_ck = {
94 .name = "virt_13000000_ck",
95 .ops = &clkops_null,
96 .rate = 13000000,
97};
98
99static struct clk virt_16800000_ck = {
100 .name = "virt_16800000_ck",
101 .ops = &clkops_null,
102 .rate = 16800000,
103};
104
105static struct clk virt_19200000_ck = {
106 .name = "virt_19200000_ck",
107 .ops = &clkops_null,
108 .rate = 19200000,
109};
110
111static struct clk virt_26000000_ck = {
112 .name = "virt_26000000_ck",
113 .ops = &clkops_null,
114 .rate = 26000000,
115};
116
117static struct clk virt_27000000_ck = {
118 .name = "virt_27000000_ck",
119 .ops = &clkops_null,
120 .rate = 27000000,
121};
122
123static struct clk virt_38400000_ck = {
124 .name = "virt_38400000_ck",
125 .ops = &clkops_null,
126 .rate = 38400000,
127};
128
129static const struct clksel_rate div_1_0_rates[] = {
130 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
131 { .div = 0 },
132};
133
134static const struct clksel_rate div_1_1_rates[] = {
135 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
136 { .div = 0 },
137};
138
139static const struct clksel_rate div_1_2_rates[] = {
140 { .div = 1, .val = 2, .flags = RATE_IN_4430 },
141 { .div = 0 },
142};
143
144static const struct clksel_rate div_1_3_rates[] = {
145 { .div = 1, .val = 3, .flags = RATE_IN_4430 },
146 { .div = 0 },
147};
148
149static const struct clksel_rate div_1_4_rates[] = {
150 { .div = 1, .val = 4, .flags = RATE_IN_4430 },
151 { .div = 0 },
152};
153
154static const struct clksel_rate div_1_5_rates[] = {
155 { .div = 1, .val = 5, .flags = RATE_IN_4430 },
156 { .div = 0 },
157};
158
159static const struct clksel_rate div_1_6_rates[] = {
160 { .div = 1, .val = 6, .flags = RATE_IN_4430 },
161 { .div = 0 },
162};
163
164static const struct clksel_rate div_1_7_rates[] = {
165 { .div = 1, .val = 7, .flags = RATE_IN_4430 },
166 { .div = 0 },
167};
168
169static const struct clksel sys_clkin_sel[] = {
170 { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
171 { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
172 { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
173 { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
174 { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
175 { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
176 { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
177 { .parent = NULL },
178};
179
180static struct clk sys_clkin_ck = {
181 .name = "sys_clkin_ck",
182 .rate = 38400000,
183 .clksel = sys_clkin_sel,
184 .init = &omap2_init_clksel_parent,
185 .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
186 .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
187 .ops = &clkops_null,
188 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700189};
190
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600191static struct clk tie_low_clock_ck = {
192 .name = "tie_low_clock_ck",
193 .rate = 0,
194 .ops = &clkops_null,
195};
196
Rajendra Nayak972c5422009-12-08 18:46:28 -0700197static struct clk utmi_phy_clkout_ck = {
198 .name = "utmi_phy_clkout_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600199 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700200 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700201};
202
203static struct clk xclk60mhsp1_ck = {
204 .name = "xclk60mhsp1_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600205 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700206 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700207};
208
209static struct clk xclk60mhsp2_ck = {
210 .name = "xclk60mhsp2_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600211 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700212 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700213};
214
215static struct clk xclk60motg_ck = {
216 .name = "xclk60motg_ck",
217 .rate = 60000000,
218 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700219};
220
221/* Module clocks and DPLL outputs */
222
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600223static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
224 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700225 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
226 { .parent = NULL },
227};
228
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600229static struct clk abe_dpll_bypass_clk_mux_ck = {
230 .name = "abe_dpll_bypass_clk_mux_ck",
231 .parent = &sys_clkin_ck,
232 .ops = &clkops_null,
233 .recalc = &followparent_recalc,
234};
235
Rajendra Nayak972c5422009-12-08 18:46:28 -0700236static struct clk abe_dpll_refclk_mux_ck = {
237 .name = "abe_dpll_refclk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600238 .parent = &sys_clkin_ck,
239 .clksel = abe_dpll_bypass_clk_mux_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700240 .init = &omap2_init_clksel_parent,
241 .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
242 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
243 .ops = &clkops_null,
244 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700245};
246
247/* DPLL_ABE */
248static struct dpll_data dpll_abe_dd = {
249 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600250 .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700251 .clk_ref = &abe_dpll_refclk_mux_ck,
252 .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
253 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
254 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
255 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
256 .mult_mask = OMAP4430_DPLL_MULT_MASK,
257 .div1_mask = OMAP4430_DPLL_DIV_MASK,
258 .enable_mask = OMAP4430_DPLL_EN_MASK,
259 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
260 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600261 .max_multiplier = 2047,
262 .max_divider = 128,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700263 .min_divider = 1,
264};
265
266
267static struct clk dpll_abe_ck = {
268 .name = "dpll_abe_ck",
269 .parent = &abe_dpll_refclk_mux_ck,
270 .dpll_data = &dpll_abe_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700271 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700272 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700273 .recalc = &omap3_dpll_recalc,
274 .round_rate = &omap2_dpll_round_rate,
275 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700276};
277
Thara Gopinath032b5a72010-12-21 21:08:13 -0700278static struct clk dpll_abe_x2_ck = {
279 .name = "dpll_abe_x2_ck",
Rajendra Nayak972c5422009-12-08 18:46:28 -0700280 .parent = &dpll_abe_ck,
Benoit Cousson7ecd4222011-07-09 19:14:45 -0600281 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700282 .flags = CLOCK_CLKOUTX2,
283 .ops = &clkops_omap4_dpllmx_ops,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700284 .recalc = &omap3_clkoutx2_recalc,
285};
286
287static const struct clksel_rate div31_1to31_rates[] = {
288 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
289 { .div = 2, .val = 2, .flags = RATE_IN_4430 },
290 { .div = 3, .val = 3, .flags = RATE_IN_4430 },
291 { .div = 4, .val = 4, .flags = RATE_IN_4430 },
292 { .div = 5, .val = 5, .flags = RATE_IN_4430 },
293 { .div = 6, .val = 6, .flags = RATE_IN_4430 },
294 { .div = 7, .val = 7, .flags = RATE_IN_4430 },
295 { .div = 8, .val = 8, .flags = RATE_IN_4430 },
296 { .div = 9, .val = 9, .flags = RATE_IN_4430 },
297 { .div = 10, .val = 10, .flags = RATE_IN_4430 },
298 { .div = 11, .val = 11, .flags = RATE_IN_4430 },
299 { .div = 12, .val = 12, .flags = RATE_IN_4430 },
300 { .div = 13, .val = 13, .flags = RATE_IN_4430 },
301 { .div = 14, .val = 14, .flags = RATE_IN_4430 },
302 { .div = 15, .val = 15, .flags = RATE_IN_4430 },
303 { .div = 16, .val = 16, .flags = RATE_IN_4430 },
304 { .div = 17, .val = 17, .flags = RATE_IN_4430 },
305 { .div = 18, .val = 18, .flags = RATE_IN_4430 },
306 { .div = 19, .val = 19, .flags = RATE_IN_4430 },
307 { .div = 20, .val = 20, .flags = RATE_IN_4430 },
308 { .div = 21, .val = 21, .flags = RATE_IN_4430 },
309 { .div = 22, .val = 22, .flags = RATE_IN_4430 },
310 { .div = 23, .val = 23, .flags = RATE_IN_4430 },
311 { .div = 24, .val = 24, .flags = RATE_IN_4430 },
312 { .div = 25, .val = 25, .flags = RATE_IN_4430 },
313 { .div = 26, .val = 26, .flags = RATE_IN_4430 },
314 { .div = 27, .val = 27, .flags = RATE_IN_4430 },
315 { .div = 28, .val = 28, .flags = RATE_IN_4430 },
316 { .div = 29, .val = 29, .flags = RATE_IN_4430 },
317 { .div = 30, .val = 30, .flags = RATE_IN_4430 },
318 { .div = 31, .val = 31, .flags = RATE_IN_4430 },
319 { .div = 0 },
320};
321
322static const struct clksel dpll_abe_m2x2_div[] = {
323 { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
324 { .parent = NULL },
325};
326
327static struct clk dpll_abe_m2x2_ck = {
328 .name = "dpll_abe_m2x2_ck",
329 .parent = &dpll_abe_x2_ck,
330 .clksel = dpll_abe_m2x2_div,
331 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
332 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700333 .ops = &clkops_omap4_dpllmx_ops,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700334 .recalc = &omap2_clksel_recalc,
335 .round_rate = &omap2_clksel_round_rate,
336 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700337};
338
339static struct clk abe_24m_fclk = {
340 .name = "abe_24m_fclk",
341 .parent = &dpll_abe_m2x2_ck,
342 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +0100343 .fixed_div = 8,
344 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700345};
346
347static const struct clksel_rate div3_1to4_rates[] = {
348 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
349 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
350 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
351 { .div = 0 },
352};
353
354static const struct clksel abe_clk_div[] = {
355 { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
356 { .parent = NULL },
357};
358
359static struct clk abe_clk = {
360 .name = "abe_clk",
361 .parent = &dpll_abe_m2x2_ck,
362 .clksel = abe_clk_div,
363 .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
364 .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
365 .ops = &clkops_null,
366 .recalc = &omap2_clksel_recalc,
367 .round_rate = &omap2_clksel_round_rate,
368 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700369};
370
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600371static const struct clksel_rate div2_1to2_rates[] = {
372 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
373 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
374 { .div = 0 },
375};
376
Rajendra Nayak972c5422009-12-08 18:46:28 -0700377static const struct clksel aess_fclk_div[] = {
378 { .parent = &abe_clk, .rates = div2_1to2_rates },
379 { .parent = NULL },
380};
381
382static struct clk aess_fclk = {
383 .name = "aess_fclk",
384 .parent = &abe_clk,
385 .clksel = aess_fclk_div,
386 .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
387 .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
388 .ops = &clkops_null,
389 .recalc = &omap2_clksel_recalc,
390 .round_rate = &omap2_clksel_round_rate,
391 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700392};
393
Thara Gopinath032b5a72010-12-21 21:08:13 -0700394static struct clk dpll_abe_m3x2_ck = {
395 .name = "dpll_abe_m3x2_ck",
396 .parent = &dpll_abe_x2_ck,
397 .clksel = dpll_abe_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700398 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
399 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700400 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700401 .recalc = &omap2_clksel_recalc,
402 .round_rate = &omap2_clksel_round_rate,
403 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700404};
405
406static const struct clksel core_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600407 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -0700408 { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700409 { .parent = NULL },
410};
411
412static struct clk core_hsd_byp_clk_mux_ck = {
413 .name = "core_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600414 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700415 .clksel = core_hsd_byp_clk_mux_sel,
416 .init = &omap2_init_clksel_parent,
417 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
418 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
419 .ops = &clkops_null,
420 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700421};
422
423/* DPLL_CORE */
424static struct dpll_data dpll_core_dd = {
425 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
426 .clk_bypass = &core_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600427 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700428 .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
429 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
430 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
431 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
432 .mult_mask = OMAP4430_DPLL_MULT_MASK,
433 .div1_mask = OMAP4430_DPLL_DIV_MASK,
434 .enable_mask = OMAP4430_DPLL_EN_MASK,
435 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
436 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600437 .max_multiplier = 2047,
438 .max_divider = 128,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700439 .min_divider = 1,
440};
441
442
443static struct clk dpll_core_ck = {
444 .name = "dpll_core_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600445 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700446 .dpll_data = &dpll_core_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700447 .init = &omap2_init_dpll_parent,
Rajendra Nayak6c6f5a72011-02-25 15:49:00 -0700448 .ops = &clkops_omap3_core_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700449 .recalc = &omap3_dpll_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700450};
451
Thara Gopinath032b5a72010-12-21 21:08:13 -0700452static struct clk dpll_core_x2_ck = {
453 .name = "dpll_core_x2_ck",
454 .parent = &dpll_core_ck,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700455 .flags = CLOCK_CLKOUTX2,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700456 .ops = &clkops_null,
457 .recalc = &omap3_clkoutx2_recalc,
458};
459
460static const struct clksel dpll_core_m6x2_div[] = {
461 { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700462 { .parent = NULL },
463};
464
Thara Gopinath032b5a72010-12-21 21:08:13 -0700465static struct clk dpll_core_m6x2_ck = {
466 .name = "dpll_core_m6x2_ck",
467 .parent = &dpll_core_x2_ck,
468 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700469 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
470 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700471 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700472 .recalc = &omap2_clksel_recalc,
473 .round_rate = &omap2_clksel_round_rate,
474 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700475};
476
477static const struct clksel dbgclk_mux_sel[] = {
478 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -0700479 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700480 { .parent = NULL },
481};
482
483static struct clk dbgclk_mux_ck = {
484 .name = "dbgclk_mux_ck",
485 .parent = &sys_clkin_ck,
486 .ops = &clkops_null,
487 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700488};
489
Thara Gopinath032b5a72010-12-21 21:08:13 -0700490static const struct clksel dpll_core_m2_div[] = {
491 { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
492 { .parent = NULL },
493};
494
Rajendra Nayak972c5422009-12-08 18:46:28 -0700495static struct clk dpll_core_m2_ck = {
496 .name = "dpll_core_m2_ck",
497 .parent = &dpll_core_ck,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700498 .clksel = dpll_core_m2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700499 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
500 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700501 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700502 .recalc = &omap2_clksel_recalc,
503 .round_rate = &omap2_clksel_round_rate,
504 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700505};
506
507static struct clk ddrphy_ck = {
508 .name = "ddrphy_ck",
509 .parent = &dpll_core_m2_ck,
510 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +0100511 .fixed_div = 2,
512 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700513};
514
Thara Gopinath032b5a72010-12-21 21:08:13 -0700515static struct clk dpll_core_m5x2_ck = {
516 .name = "dpll_core_m5x2_ck",
517 .parent = &dpll_core_x2_ck,
518 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700519 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
520 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700521 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700522 .recalc = &omap2_clksel_recalc,
523 .round_rate = &omap2_clksel_round_rate,
524 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700525};
526
527static const struct clksel div_core_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -0700528 { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700529 { .parent = NULL },
530};
531
532static struct clk div_core_ck = {
533 .name = "div_core_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700534 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700535 .clksel = div_core_div,
536 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
537 .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
538 .ops = &clkops_null,
539 .recalc = &omap2_clksel_recalc,
540 .round_rate = &omap2_clksel_round_rate,
541 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700542};
543
544static const struct clksel_rate div4_1to8_rates[] = {
545 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
546 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
547 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
548 { .div = 8, .val = 3, .flags = RATE_IN_4430 },
549 { .div = 0 },
550};
551
552static const struct clksel div_iva_hs_clk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -0700553 { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700554 { .parent = NULL },
555};
556
557static struct clk div_iva_hs_clk = {
558 .name = "div_iva_hs_clk",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700559 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700560 .clksel = div_iva_hs_clk_div,
561 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
562 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
563 .ops = &clkops_null,
564 .recalc = &omap2_clksel_recalc,
565 .round_rate = &omap2_clksel_round_rate,
566 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700567};
568
569static struct clk div_mpu_hs_clk = {
570 .name = "div_mpu_hs_clk",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700571 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700572 .clksel = div_iva_hs_clk_div,
573 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
574 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
575 .ops = &clkops_null,
576 .recalc = &omap2_clksel_recalc,
577 .round_rate = &omap2_clksel_round_rate,
578 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700579};
580
Thara Gopinath032b5a72010-12-21 21:08:13 -0700581static struct clk dpll_core_m4x2_ck = {
582 .name = "dpll_core_m4x2_ck",
583 .parent = &dpll_core_x2_ck,
584 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700585 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
586 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700587 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700588 .recalc = &omap2_clksel_recalc,
589 .round_rate = &omap2_clksel_round_rate,
590 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700591};
592
593static struct clk dll_clk_div_ck = {
594 .name = "dll_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700595 .parent = &dpll_core_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700596 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +0100597 .fixed_div = 2,
598 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700599};
600
Thara Gopinath032b5a72010-12-21 21:08:13 -0700601static const struct clksel dpll_abe_m2_div[] = {
602 { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
603 { .parent = NULL },
604};
605
Rajendra Nayak972c5422009-12-08 18:46:28 -0700606static struct clk dpll_abe_m2_ck = {
607 .name = "dpll_abe_m2_ck",
608 .parent = &dpll_abe_ck,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700609 .clksel = dpll_abe_m2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700610 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
611 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700612 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700613 .recalc = &omap2_clksel_recalc,
614 .round_rate = &omap2_clksel_round_rate,
615 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700616};
617
Thara Gopinath032b5a72010-12-21 21:08:13 -0700618static struct clk dpll_core_m3x2_ck = {
619 .name = "dpll_core_m3x2_ck",
620 .parent = &dpll_core_x2_ck,
621 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700622 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
623 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
Rajendra Nayakcb134592010-12-21 21:08:14 -0700624 .ops = &clkops_omap2_dflt,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700625 .recalc = &omap2_clksel_recalc,
626 .round_rate = &omap2_clksel_round_rate,
627 .set_rate = &omap2_clksel_set_rate,
Benoit Cousson7ecd4222011-07-09 19:14:45 -0600628 .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
629 .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700630};
631
Thara Gopinath032b5a72010-12-21 21:08:13 -0700632static struct clk dpll_core_m7x2_ck = {
633 .name = "dpll_core_m7x2_ck",
634 .parent = &dpll_core_x2_ck,
635 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700636 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
637 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700638 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700639 .recalc = &omap2_clksel_recalc,
640 .round_rate = &omap2_clksel_round_rate,
641 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700642};
643
644static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600645 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700646 { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
647 { .parent = NULL },
648};
649
650static struct clk iva_hsd_byp_clk_mux_ck = {
651 .name = "iva_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600652 .parent = &sys_clkin_ck,
Jonathan Bergsagel768ab942010-12-21 21:08:13 -0700653 .clksel = iva_hsd_byp_clk_mux_sel,
654 .init = &omap2_init_clksel_parent,
655 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
656 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700657 .ops = &clkops_null,
Jonathan Bergsagel768ab942010-12-21 21:08:13 -0700658 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700659};
660
661/* DPLL_IVA */
662static struct dpll_data dpll_iva_dd = {
663 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
664 .clk_bypass = &iva_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600665 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700666 .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
667 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
668 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
669 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
670 .mult_mask = OMAP4430_DPLL_MULT_MASK,
671 .div1_mask = OMAP4430_DPLL_DIV_MASK,
672 .enable_mask = OMAP4430_DPLL_EN_MASK,
673 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
674 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600675 .max_multiplier = 2047,
676 .max_divider = 128,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700677 .min_divider = 1,
678};
679
680
681static struct clk dpll_iva_ck = {
682 .name = "dpll_iva_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600683 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700684 .dpll_data = &dpll_iva_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700685 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700686 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700687 .recalc = &omap3_dpll_recalc,
688 .round_rate = &omap2_dpll_round_rate,
689 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700690};
691
Thara Gopinath032b5a72010-12-21 21:08:13 -0700692static struct clk dpll_iva_x2_ck = {
693 .name = "dpll_iva_x2_ck",
694 .parent = &dpll_iva_ck,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700695 .flags = CLOCK_CLKOUTX2,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700696 .ops = &clkops_null,
697 .recalc = &omap3_clkoutx2_recalc,
698};
699
700static const struct clksel dpll_iva_m4x2_div[] = {
701 { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700702 { .parent = NULL },
703};
704
Thara Gopinath032b5a72010-12-21 21:08:13 -0700705static struct clk dpll_iva_m4x2_ck = {
706 .name = "dpll_iva_m4x2_ck",
707 .parent = &dpll_iva_x2_ck,
708 .clksel = dpll_iva_m4x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700709 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
710 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700711 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700712 .recalc = &omap2_clksel_recalc,
713 .round_rate = &omap2_clksel_round_rate,
714 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700715};
716
Thara Gopinath032b5a72010-12-21 21:08:13 -0700717static struct clk dpll_iva_m5x2_ck = {
718 .name = "dpll_iva_m5x2_ck",
719 .parent = &dpll_iva_x2_ck,
720 .clksel = dpll_iva_m4x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700721 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
722 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700723 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700724 .recalc = &omap2_clksel_recalc,
725 .round_rate = &omap2_clksel_round_rate,
726 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700727};
728
729/* DPLL_MPU */
730static struct dpll_data dpll_mpu_dd = {
731 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
732 .clk_bypass = &div_mpu_hs_clk,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600733 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700734 .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
735 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
736 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
737 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
738 .mult_mask = OMAP4430_DPLL_MULT_MASK,
739 .div1_mask = OMAP4430_DPLL_DIV_MASK,
740 .enable_mask = OMAP4430_DPLL_EN_MASK,
741 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
742 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600743 .max_multiplier = 2047,
744 .max_divider = 128,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700745 .min_divider = 1,
746};
747
748
749static struct clk dpll_mpu_ck = {
750 .name = "dpll_mpu_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600751 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700752 .dpll_data = &dpll_mpu_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700753 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700754 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700755 .recalc = &omap3_dpll_recalc,
756 .round_rate = &omap2_dpll_round_rate,
757 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700758};
759
760static const struct clksel dpll_mpu_m2_div[] = {
761 { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
762 { .parent = NULL },
763};
764
765static struct clk dpll_mpu_m2_ck = {
766 .name = "dpll_mpu_m2_ck",
767 .parent = &dpll_mpu_ck,
768 .clksel = dpll_mpu_m2_div,
769 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
770 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700771 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700772 .recalc = &omap2_clksel_recalc,
773 .round_rate = &omap2_clksel_round_rate,
774 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700775};
776
777static struct clk per_hs_clk_div_ck = {
778 .name = "per_hs_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700779 .parent = &dpll_abe_m3x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700780 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +0100781 .fixed_div = 2,
782 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700783};
784
785static const struct clksel per_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600786 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700787 { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
788 { .parent = NULL },
789};
790
791static struct clk per_hsd_byp_clk_mux_ck = {
792 .name = "per_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600793 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700794 .clksel = per_hsd_byp_clk_mux_sel,
795 .init = &omap2_init_clksel_parent,
796 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
797 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
798 .ops = &clkops_null,
799 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700800};
801
802/* DPLL_PER */
803static struct dpll_data dpll_per_dd = {
804 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
805 .clk_bypass = &per_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600806 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700807 .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
808 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
809 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
810 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
811 .mult_mask = OMAP4430_DPLL_MULT_MASK,
812 .div1_mask = OMAP4430_DPLL_DIV_MASK,
813 .enable_mask = OMAP4430_DPLL_EN_MASK,
814 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
815 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600816 .max_multiplier = 2047,
817 .max_divider = 128,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700818 .min_divider = 1,
819};
820
821
822static struct clk dpll_per_ck = {
823 .name = "dpll_per_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600824 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700825 .dpll_data = &dpll_per_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700826 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700827 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700828 .recalc = &omap3_dpll_recalc,
829 .round_rate = &omap2_dpll_round_rate,
830 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700831};
832
833static const struct clksel dpll_per_m2_div[] = {
834 { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
835 { .parent = NULL },
836};
837
838static struct clk dpll_per_m2_ck = {
839 .name = "dpll_per_m2_ck",
840 .parent = &dpll_per_ck,
841 .clksel = dpll_per_m2_div,
842 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
843 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700844 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700845 .recalc = &omap2_clksel_recalc,
846 .round_rate = &omap2_clksel_round_rate,
847 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700848};
849
Thara Gopinath032b5a72010-12-21 21:08:13 -0700850static struct clk dpll_per_x2_ck = {
851 .name = "dpll_per_x2_ck",
Rajendra Nayak972c5422009-12-08 18:46:28 -0700852 .parent = &dpll_per_ck,
Benoit Cousson7ecd4222011-07-09 19:14:45 -0600853 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700854 .flags = CLOCK_CLKOUTX2,
855 .ops = &clkops_omap4_dpllmx_ops,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700856 .recalc = &omap3_clkoutx2_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700857};
858
Thara Gopinath032b5a72010-12-21 21:08:13 -0700859static const struct clksel dpll_per_m2x2_div[] = {
860 { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
861 { .parent = NULL },
862};
863
864static struct clk dpll_per_m2x2_ck = {
865 .name = "dpll_per_m2x2_ck",
866 .parent = &dpll_per_x2_ck,
867 .clksel = dpll_per_m2x2_div,
868 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
869 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700870 .ops = &clkops_omap4_dpllmx_ops,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700871 .recalc = &omap2_clksel_recalc,
872 .round_rate = &omap2_clksel_round_rate,
873 .set_rate = &omap2_clksel_set_rate,
874};
875
876static struct clk dpll_per_m3x2_ck = {
877 .name = "dpll_per_m3x2_ck",
878 .parent = &dpll_per_x2_ck,
879 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700880 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
881 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
Rajendra Nayakcb134592010-12-21 21:08:14 -0700882 .ops = &clkops_omap2_dflt,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700883 .recalc = &omap2_clksel_recalc,
884 .round_rate = &omap2_clksel_round_rate,
885 .set_rate = &omap2_clksel_set_rate,
Benoit Cousson7ecd4222011-07-09 19:14:45 -0600886 .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
887 .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700888};
889
Thara Gopinath032b5a72010-12-21 21:08:13 -0700890static struct clk dpll_per_m4x2_ck = {
891 .name = "dpll_per_m4x2_ck",
892 .parent = &dpll_per_x2_ck,
893 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700894 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
895 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700896 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700897 .recalc = &omap2_clksel_recalc,
898 .round_rate = &omap2_clksel_round_rate,
899 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700900};
901
Thara Gopinath032b5a72010-12-21 21:08:13 -0700902static struct clk dpll_per_m5x2_ck = {
903 .name = "dpll_per_m5x2_ck",
904 .parent = &dpll_per_x2_ck,
905 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700906 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
907 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700908 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700909 .recalc = &omap2_clksel_recalc,
910 .round_rate = &omap2_clksel_round_rate,
911 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700912};
913
Thara Gopinath032b5a72010-12-21 21:08:13 -0700914static struct clk dpll_per_m6x2_ck = {
915 .name = "dpll_per_m6x2_ck",
916 .parent = &dpll_per_x2_ck,
917 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700918 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
919 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700920 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700921 .recalc = &omap2_clksel_recalc,
922 .round_rate = &omap2_clksel_round_rate,
923 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700924};
925
Thara Gopinath032b5a72010-12-21 21:08:13 -0700926static struct clk dpll_per_m7x2_ck = {
927 .name = "dpll_per_m7x2_ck",
928 .parent = &dpll_per_x2_ck,
929 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700930 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
931 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700932 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700933 .recalc = &omap2_clksel_recalc,
934 .round_rate = &omap2_clksel_round_rate,
935 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700936};
937
Rajendra Nayak972c5422009-12-08 18:46:28 -0700938static struct clk usb_hs_clk_div_ck = {
939 .name = "usb_hs_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700940 .parent = &dpll_abe_m3x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700941 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +0100942 .fixed_div = 3,
943 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700944};
945
946/* DPLL_USB */
947static struct dpll_data dpll_usb_dd = {
948 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
949 .clk_bypass = &usb_hs_clk_div_ck,
Jon Huntera36795c2010-12-21 21:31:43 -0700950 .flags = DPLL_J_TYPE,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600951 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700952 .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
953 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
954 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
955 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
956 .mult_mask = OMAP4430_DPLL_MULT_MASK,
957 .div1_mask = OMAP4430_DPLL_DIV_MASK,
958 .enable_mask = OMAP4430_DPLL_EN_MASK,
959 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
960 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Benoit Cousson962519e2011-07-09 19:14:45 -0600961 .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
Benoit Cousson628479a2011-07-09 19:14:46 -0600962 .max_multiplier = 4095,
963 .max_divider = 256,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700964 .min_divider = 1,
965};
966
967
968static struct clk dpll_usb_ck = {
969 .name = "dpll_usb_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600970 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700971 .dpll_data = &dpll_usb_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700972 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700973 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700974 .recalc = &omap3_dpll_recalc,
975 .round_rate = &omap2_dpll_round_rate,
976 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700977};
978
979static struct clk dpll_usb_clkdcoldo_ck = {
980 .name = "dpll_usb_clkdcoldo_ck",
981 .parent = &dpll_usb_ck,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700982 .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
Benoit Cousson7ecd4222011-07-09 19:14:45 -0600983 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700984 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700985};
986
987static const struct clksel dpll_usb_m2_div[] = {
988 { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
989 { .parent = NULL },
990};
991
992static struct clk dpll_usb_m2_ck = {
993 .name = "dpll_usb_m2_ck",
994 .parent = &dpll_usb_ck,
995 .clksel = dpll_usb_m2_div,
996 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
997 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700998 .ops = &clkops_omap4_dpllmx_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700999 .recalc = &omap2_clksel_recalc,
1000 .round_rate = &omap2_clksel_round_rate,
1001 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001002};
1003
1004static const struct clksel ducati_clk_mux_sel[] = {
1005 { .parent = &div_core_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -07001006 { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001007 { .parent = NULL },
1008};
1009
1010static struct clk ducati_clk_mux_ck = {
1011 .name = "ducati_clk_mux_ck",
1012 .parent = &div_core_ck,
1013 .clksel = ducati_clk_mux_sel,
1014 .init = &omap2_init_clksel_parent,
1015 .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
1016 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1017 .ops = &clkops_null,
1018 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001019};
1020
1021static struct clk func_12m_fclk = {
1022 .name = "func_12m_fclk",
1023 .parent = &dpll_per_m2x2_ck,
1024 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +01001025 .fixed_div = 16,
1026 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001027};
1028
1029static struct clk func_24m_clk = {
1030 .name = "func_24m_clk",
1031 .parent = &dpll_per_m2_ck,
1032 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +01001033 .fixed_div = 4,
1034 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001035};
1036
1037static struct clk func_24mc_fclk = {
1038 .name = "func_24mc_fclk",
1039 .parent = &dpll_per_m2x2_ck,
1040 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +01001041 .fixed_div = 8,
1042 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001043};
1044
1045static const struct clksel_rate div2_4to8_rates[] = {
1046 { .div = 4, .val = 0, .flags = RATE_IN_4430 },
1047 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1048 { .div = 0 },
1049};
1050
1051static const struct clksel func_48m_fclk_div[] = {
1052 { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
1053 { .parent = NULL },
1054};
1055
1056static struct clk func_48m_fclk = {
1057 .name = "func_48m_fclk",
1058 .parent = &dpll_per_m2x2_ck,
1059 .clksel = func_48m_fclk_div,
1060 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1061 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1062 .ops = &clkops_null,
1063 .recalc = &omap2_clksel_recalc,
1064 .round_rate = &omap2_clksel_round_rate,
1065 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001066};
1067
1068static struct clk func_48mc_fclk = {
1069 .name = "func_48mc_fclk",
1070 .parent = &dpll_per_m2x2_ck,
1071 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +01001072 .fixed_div = 4,
1073 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001074};
1075
1076static const struct clksel_rate div2_2to4_rates[] = {
1077 { .div = 2, .val = 0, .flags = RATE_IN_4430 },
1078 { .div = 4, .val = 1, .flags = RATE_IN_4430 },
1079 { .div = 0 },
1080};
1081
1082static const struct clksel func_64m_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001083 { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001084 { .parent = NULL },
1085};
1086
1087static struct clk func_64m_fclk = {
1088 .name = "func_64m_fclk",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001089 .parent = &dpll_per_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001090 .clksel = func_64m_fclk_div,
1091 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1092 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1093 .ops = &clkops_null,
1094 .recalc = &omap2_clksel_recalc,
1095 .round_rate = &omap2_clksel_round_rate,
1096 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001097};
1098
1099static const struct clksel func_96m_fclk_div[] = {
1100 { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
1101 { .parent = NULL },
1102};
1103
1104static struct clk func_96m_fclk = {
1105 .name = "func_96m_fclk",
1106 .parent = &dpll_per_m2x2_ck,
1107 .clksel = func_96m_fclk_div,
1108 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1109 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1110 .ops = &clkops_null,
1111 .recalc = &omap2_clksel_recalc,
1112 .round_rate = &omap2_clksel_round_rate,
1113 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001114};
1115
Rajendra Nayak972c5422009-12-08 18:46:28 -07001116static const struct clksel_rate div2_1to8_rates[] = {
1117 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
1118 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1119 { .div = 0 },
1120};
1121
1122static const struct clksel init_60m_fclk_div[] = {
1123 { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
1124 { .parent = NULL },
1125};
1126
1127static struct clk init_60m_fclk = {
1128 .name = "init_60m_fclk",
1129 .parent = &dpll_usb_m2_ck,
1130 .clksel = init_60m_fclk_div,
1131 .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
1132 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1133 .ops = &clkops_null,
1134 .recalc = &omap2_clksel_recalc,
1135 .round_rate = &omap2_clksel_round_rate,
1136 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001137};
1138
1139static const struct clksel l3_div_div[] = {
1140 { .parent = &div_core_ck, .rates = div2_1to2_rates },
1141 { .parent = NULL },
1142};
1143
1144static struct clk l3_div_ck = {
1145 .name = "l3_div_ck",
1146 .parent = &div_core_ck,
1147 .clksel = l3_div_div,
1148 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1149 .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
1150 .ops = &clkops_null,
1151 .recalc = &omap2_clksel_recalc,
1152 .round_rate = &omap2_clksel_round_rate,
1153 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001154};
1155
1156static const struct clksel l4_div_div[] = {
1157 { .parent = &l3_div_ck, .rates = div2_1to2_rates },
1158 { .parent = NULL },
1159};
1160
1161static struct clk l4_div_ck = {
1162 .name = "l4_div_ck",
1163 .parent = &l3_div_ck,
1164 .clksel = l4_div_div,
1165 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1166 .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
1167 .ops = &clkops_null,
1168 .recalc = &omap2_clksel_recalc,
1169 .round_rate = &omap2_clksel_round_rate,
1170 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001171};
1172
1173static struct clk lp_clk_div_ck = {
1174 .name = "lp_clk_div_ck",
1175 .parent = &dpll_abe_m2x2_ck,
1176 .ops = &clkops_null,
Jon Hunterf17f9722010-12-09 23:13:40 +01001177 .fixed_div = 16,
1178 .recalc = &omap_fixed_divisor_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001179};
1180
1181static const struct clksel l4_wkup_clk_mux_sel[] = {
1182 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
1183 { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
1184 { .parent = NULL },
1185};
1186
1187static struct clk l4_wkup_clk_mux_ck = {
1188 .name = "l4_wkup_clk_mux_ck",
1189 .parent = &sys_clkin_ck,
1190 .clksel = l4_wkup_clk_mux_sel,
1191 .init = &omap2_init_clksel_parent,
1192 .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
1193 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1194 .ops = &clkops_null,
1195 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001196};
1197
Jon Hunterde474532011-07-09 19:14:47 -06001198static struct clk ocp_abe_iclk = {
1199 .name = "ocp_abe_iclk",
1200 .parent = &aess_fclk,
1201 .ops = &clkops_null,
1202 .recalc = &followparent_recalc,
1203};
1204
1205static struct clk per_abe_24m_fclk = {
1206 .name = "per_abe_24m_fclk",
1207 .parent = &dpll_abe_m2_ck,
1208 .ops = &clkops_null,
1209 .fixed_div = 4,
1210 .recalc = &omap_fixed_divisor_recalc,
1211};
1212
Rajendra Nayak972c5422009-12-08 18:46:28 -07001213static const struct clksel per_abe_nc_fclk_div[] = {
1214 { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
1215 { .parent = NULL },
1216};
1217
1218static struct clk per_abe_nc_fclk = {
1219 .name = "per_abe_nc_fclk",
1220 .parent = &dpll_abe_m2_ck,
1221 .clksel = per_abe_nc_fclk_div,
1222 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1223 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1224 .ops = &clkops_null,
1225 .recalc = &omap2_clksel_recalc,
1226 .round_rate = &omap2_clksel_round_rate,
1227 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001228};
1229
Rajendra Nayak972c5422009-12-08 18:46:28 -07001230static const struct clksel pmd_stm_clock_mux_sel[] = {
1231 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -07001232 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001233 { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001234 { .parent = NULL },
1235};
1236
1237static struct clk pmd_stm_clock_mux_ck = {
1238 .name = "pmd_stm_clock_mux_ck",
1239 .parent = &sys_clkin_ck,
1240 .ops = &clkops_null,
1241 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001242};
1243
1244static struct clk pmd_trace_clk_mux_ck = {
1245 .name = "pmd_trace_clk_mux_ck",
1246 .parent = &sys_clkin_ck,
1247 .ops = &clkops_null,
1248 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001249};
1250
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001251static const struct clksel syc_clk_div_div[] = {
1252 { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
1253 { .parent = NULL },
1254};
1255
Rajendra Nayak972c5422009-12-08 18:46:28 -07001256static struct clk syc_clk_div_ck = {
1257 .name = "syc_clk_div_ck",
1258 .parent = &sys_clkin_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001259 .clksel = syc_clk_div_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001260 .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
1261 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1262 .ops = &clkops_null,
1263 .recalc = &omap2_clksel_recalc,
1264 .round_rate = &omap2_clksel_round_rate,
1265 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001266};
1267
1268/* Leaf clocks controlled by modules */
1269
Rajendra Nayak54776052010-02-22 22:09:39 -07001270static struct clk aes1_fck = {
1271 .name = "aes1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001272 .ops = &clkops_omap2_dflt,
1273 .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
1274 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1275 .clkdm_name = "l4_secure_clkdm",
1276 .parent = &l3_div_ck,
1277 .recalc = &followparent_recalc,
1278};
1279
Rajendra Nayak54776052010-02-22 22:09:39 -07001280static struct clk aes2_fck = {
1281 .name = "aes2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001282 .ops = &clkops_omap2_dflt,
1283 .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
1284 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1285 .clkdm_name = "l4_secure_clkdm",
1286 .parent = &l3_div_ck,
1287 .recalc = &followparent_recalc,
1288};
1289
Rajendra Nayak54776052010-02-22 22:09:39 -07001290static struct clk aess_fck = {
1291 .name = "aess_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001292 .ops = &clkops_omap2_dflt,
1293 .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
1294 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1295 .clkdm_name = "abe_clkdm",
1296 .parent = &aess_fclk,
1297 .recalc = &followparent_recalc,
1298};
1299
Benoit Cousson1c03f422010-09-27 14:02:55 -06001300static struct clk bandgap_fclk = {
1301 .name = "bandgap_fclk",
1302 .ops = &clkops_omap2_dflt,
1303 .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
1304 .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
1305 .clkdm_name = "l4_wkup_clkdm",
1306 .parent = &sys_32k_ck,
1307 .recalc = &followparent_recalc,
1308};
1309
Rajendra Nayak54776052010-02-22 22:09:39 -07001310static struct clk des3des_fck = {
1311 .name = "des3des_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001312 .ops = &clkops_omap2_dflt,
1313 .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
1314 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1315 .clkdm_name = "l4_secure_clkdm",
1316 .parent = &l4_div_ck,
1317 .recalc = &followparent_recalc,
1318};
1319
1320static const struct clksel dmic_sync_mux_sel[] = {
1321 { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
1322 { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
1323 { .parent = &func_24m_clk, .rates = div_1_2_rates },
1324 { .parent = NULL },
1325};
1326
1327static struct clk dmic_sync_mux_ck = {
1328 .name = "dmic_sync_mux_ck",
1329 .parent = &abe_24m_fclk,
1330 .clksel = dmic_sync_mux_sel,
1331 .init = &omap2_init_clksel_parent,
1332 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1333 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1334 .ops = &clkops_null,
1335 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001336};
1337
1338static const struct clksel func_dmic_abe_gfclk_sel[] = {
1339 { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
1340 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1341 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1342 { .parent = NULL },
1343};
1344
Rajendra Nayak54776052010-02-22 22:09:39 -07001345/* Merged func_dmic_abe_gfclk into dmic */
1346static struct clk dmic_fck = {
1347 .name = "dmic_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001348 .parent = &dmic_sync_mux_ck,
1349 .clksel = func_dmic_abe_gfclk_sel,
1350 .init = &omap2_init_clksel_parent,
1351 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1352 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1353 .ops = &clkops_omap2_dflt,
1354 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001355 .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1356 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1357 .clkdm_name = "abe_clkdm",
1358};
1359
Benoit Cousson0e433272010-09-27 14:02:54 -06001360static struct clk dsp_fck = {
1361 .name = "dsp_fck",
1362 .ops = &clkops_omap2_dflt,
1363 .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
1364 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1365 .clkdm_name = "tesla_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001366 .parent = &dpll_iva_m4x2_ck,
Benoit Cousson0e433272010-09-27 14:02:54 -06001367 .recalc = &followparent_recalc,
1368};
1369
Benoit Cousson1c03f422010-09-27 14:02:55 -06001370static struct clk dss_sys_clk = {
1371 .name = "dss_sys_clk",
1372 .ops = &clkops_omap2_dflt,
1373 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1374 .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
1375 .clkdm_name = "l3_dss_clkdm",
1376 .parent = &syc_clk_div_ck,
1377 .recalc = &followparent_recalc,
1378};
1379
1380static struct clk dss_tv_clk = {
1381 .name = "dss_tv_clk",
1382 .ops = &clkops_omap2_dflt,
1383 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1384 .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
1385 .clkdm_name = "l3_dss_clkdm",
1386 .parent = &extalt_clkin_ck,
1387 .recalc = &followparent_recalc,
1388};
1389
1390static struct clk dss_dss_clk = {
1391 .name = "dss_dss_clk",
1392 .ops = &clkops_omap2_dflt,
1393 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1394 .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
1395 .clkdm_name = "l3_dss_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001396 .parent = &dpll_per_m5x2_ck,
Benoit Cousson1c03f422010-09-27 14:02:55 -06001397 .recalc = &followparent_recalc,
1398};
1399
1400static struct clk dss_48mhz_clk = {
1401 .name = "dss_48mhz_clk",
1402 .ops = &clkops_omap2_dflt,
1403 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1404 .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
1405 .clkdm_name = "l3_dss_clkdm",
1406 .parent = &func_48mc_fclk,
1407 .recalc = &followparent_recalc,
1408};
1409
Rajendra Nayak54776052010-02-22 22:09:39 -07001410static struct clk dss_fck = {
1411 .name = "dss_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001412 .ops = &clkops_omap2_dflt,
1413 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1414 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1415 .clkdm_name = "l3_dss_clkdm",
1416 .parent = &l3_div_ck,
1417 .recalc = &followparent_recalc,
1418};
1419
Benoit Cousson0e433272010-09-27 14:02:54 -06001420static struct clk efuse_ctrl_cust_fck = {
1421 .name = "efuse_ctrl_cust_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001422 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06001423 .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
1424 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1425 .clkdm_name = "l4_cefuse_clkdm",
1426 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001427 .recalc = &followparent_recalc,
1428};
1429
Benoit Cousson0e433272010-09-27 14:02:54 -06001430static struct clk emif1_fck = {
1431 .name = "emif1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001432 .ops = &clkops_omap2_dflt,
1433 .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
1434 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar090830b2010-06-16 19:01:33 +03001435 .flags = ENABLE_ON_INIT,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001436 .clkdm_name = "l3_emif_clkdm",
1437 .parent = &ddrphy_ck,
1438 .recalc = &followparent_recalc,
1439};
1440
Benoit Cousson0e433272010-09-27 14:02:54 -06001441static struct clk emif2_fck = {
1442 .name = "emif2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001443 .ops = &clkops_omap2_dflt,
1444 .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
1445 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar090830b2010-06-16 19:01:33 +03001446 .flags = ENABLE_ON_INIT,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001447 .clkdm_name = "l3_emif_clkdm",
1448 .parent = &ddrphy_ck,
1449 .recalc = &followparent_recalc,
1450};
1451
1452static const struct clksel fdif_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001453 { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001454 { .parent = NULL },
1455};
1456
Rajendra Nayak54776052010-02-22 22:09:39 -07001457/* Merged fdif_fclk into fdif */
1458static struct clk fdif_fck = {
1459 .name = "fdif_fck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001460 .parent = &dpll_per_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001461 .clksel = fdif_fclk_div,
1462 .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1463 .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
1464 .ops = &clkops_omap2_dflt,
1465 .recalc = &omap2_clksel_recalc,
1466 .round_rate = &omap2_clksel_round_rate,
1467 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001468 .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1469 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1470 .clkdm_name = "iss_clkdm",
1471};
1472
Benoit Cousson0e433272010-09-27 14:02:54 -06001473static struct clk fpka_fck = {
1474 .name = "fpka_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001475 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06001476 .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001477 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
Benoit Cousson0e433272010-09-27 14:02:54 -06001478 .clkdm_name = "l4_secure_clkdm",
1479 .parent = &l4_div_ck,
1480 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001481};
1482
Benoit Cousson1c03f422010-09-27 14:02:55 -06001483static struct clk gpio1_dbclk = {
1484 .name = "gpio1_dbclk",
1485 .ops = &clkops_omap2_dflt,
1486 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1487 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1488 .clkdm_name = "l4_wkup_clkdm",
1489 .parent = &sys_32k_ck,
1490 .recalc = &followparent_recalc,
1491};
1492
Rajendra Nayak54776052010-02-22 22:09:39 -07001493static struct clk gpio1_ick = {
1494 .name = "gpio1_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001495 .ops = &clkops_omap2_dflt,
1496 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1497 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1498 .clkdm_name = "l4_wkup_clkdm",
1499 .parent = &l4_wkup_clk_mux_ck,
1500 .recalc = &followparent_recalc,
1501};
1502
Benoit Cousson1c03f422010-09-27 14:02:55 -06001503static struct clk gpio2_dbclk = {
1504 .name = "gpio2_dbclk",
1505 .ops = &clkops_omap2_dflt,
1506 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1507 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1508 .clkdm_name = "l4_per_clkdm",
1509 .parent = &sys_32k_ck,
1510 .recalc = &followparent_recalc,
1511};
1512
Rajendra Nayak54776052010-02-22 22:09:39 -07001513static struct clk gpio2_ick = {
1514 .name = "gpio2_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001515 .ops = &clkops_omap2_dflt,
1516 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1517 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1518 .clkdm_name = "l4_per_clkdm",
1519 .parent = &l4_div_ck,
1520 .recalc = &followparent_recalc,
1521};
1522
Benoit Cousson1c03f422010-09-27 14:02:55 -06001523static struct clk gpio3_dbclk = {
1524 .name = "gpio3_dbclk",
1525 .ops = &clkops_omap2_dflt,
1526 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1527 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1528 .clkdm_name = "l4_per_clkdm",
1529 .parent = &sys_32k_ck,
1530 .recalc = &followparent_recalc,
1531};
1532
Rajendra Nayak54776052010-02-22 22:09:39 -07001533static struct clk gpio3_ick = {
1534 .name = "gpio3_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001535 .ops = &clkops_omap2_dflt,
1536 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1537 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1538 .clkdm_name = "l4_per_clkdm",
1539 .parent = &l4_div_ck,
1540 .recalc = &followparent_recalc,
1541};
1542
Benoit Cousson1c03f422010-09-27 14:02:55 -06001543static struct clk gpio4_dbclk = {
1544 .name = "gpio4_dbclk",
1545 .ops = &clkops_omap2_dflt,
1546 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1547 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1548 .clkdm_name = "l4_per_clkdm",
1549 .parent = &sys_32k_ck,
1550 .recalc = &followparent_recalc,
1551};
1552
Rajendra Nayak54776052010-02-22 22:09:39 -07001553static struct clk gpio4_ick = {
1554 .name = "gpio4_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001555 .ops = &clkops_omap2_dflt,
1556 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1557 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1558 .clkdm_name = "l4_per_clkdm",
1559 .parent = &l4_div_ck,
1560 .recalc = &followparent_recalc,
1561};
1562
Benoit Cousson1c03f422010-09-27 14:02:55 -06001563static struct clk gpio5_dbclk = {
1564 .name = "gpio5_dbclk",
1565 .ops = &clkops_omap2_dflt,
1566 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1567 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1568 .clkdm_name = "l4_per_clkdm",
1569 .parent = &sys_32k_ck,
1570 .recalc = &followparent_recalc,
1571};
1572
Rajendra Nayak54776052010-02-22 22:09:39 -07001573static struct clk gpio5_ick = {
1574 .name = "gpio5_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001575 .ops = &clkops_omap2_dflt,
1576 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1577 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1578 .clkdm_name = "l4_per_clkdm",
1579 .parent = &l4_div_ck,
1580 .recalc = &followparent_recalc,
1581};
1582
Benoit Cousson1c03f422010-09-27 14:02:55 -06001583static struct clk gpio6_dbclk = {
1584 .name = "gpio6_dbclk",
1585 .ops = &clkops_omap2_dflt,
1586 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1587 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1588 .clkdm_name = "l4_per_clkdm",
1589 .parent = &sys_32k_ck,
1590 .recalc = &followparent_recalc,
1591};
1592
Rajendra Nayak54776052010-02-22 22:09:39 -07001593static struct clk gpio6_ick = {
1594 .name = "gpio6_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001595 .ops = &clkops_omap2_dflt,
1596 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1597 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1598 .clkdm_name = "l4_per_clkdm",
1599 .parent = &l4_div_ck,
1600 .recalc = &followparent_recalc,
1601};
1602
Rajendra Nayak54776052010-02-22 22:09:39 -07001603static struct clk gpmc_ick = {
1604 .name = "gpmc_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001605 .ops = &clkops_omap2_dflt,
1606 .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
1607 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1608 .clkdm_name = "l3_2_clkdm",
1609 .parent = &l3_div_ck,
1610 .recalc = &followparent_recalc,
1611};
1612
Benoit Cousson0e433272010-09-27 14:02:54 -06001613static const struct clksel sgx_clk_mux_sel[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001614 { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
1615 { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001616 { .parent = NULL },
1617};
1618
Benoit Cousson0e433272010-09-27 14:02:54 -06001619/* Merged sgx_clk_mux into gpu */
1620static struct clk gpu_fck = {
1621 .name = "gpu_fck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001622 .parent = &dpll_core_m7x2_ck,
Benoit Cousson0e433272010-09-27 14:02:54 -06001623 .clksel = sgx_clk_mux_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001624 .init = &omap2_init_clksel_parent,
Benoit Cousson0e433272010-09-27 14:02:54 -06001625 .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
1626 .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001627 .ops = &clkops_omap2_dflt,
1628 .recalc = &omap2_clksel_recalc,
Benoit Cousson0e433272010-09-27 14:02:54 -06001629 .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001630 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
Benoit Cousson0e433272010-09-27 14:02:54 -06001631 .clkdm_name = "l3_gfx_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001632};
1633
Rajendra Nayak54776052010-02-22 22:09:39 -07001634static struct clk hdq1w_fck = {
1635 .name = "hdq1w_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001636 .ops = &clkops_omap2_dflt,
1637 .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
1638 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1639 .clkdm_name = "l4_per_clkdm",
1640 .parent = &func_12m_fclk,
1641 .recalc = &followparent_recalc,
1642};
1643
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001644static const struct clksel hsi_fclk_div[] = {
1645 { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
1646 { .parent = NULL },
1647};
1648
Rajendra Nayak54776052010-02-22 22:09:39 -07001649/* Merged hsi_fclk into hsi */
Benoit Cousson0e433272010-09-27 14:02:54 -06001650static struct clk hsi_fck = {
1651 .name = "hsi_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001652 .parent = &dpll_per_m2x2_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001653 .clksel = hsi_fclk_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001654 .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1655 .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
1656 .ops = &clkops_omap2_dflt,
1657 .recalc = &omap2_clksel_recalc,
1658 .round_rate = &omap2_clksel_round_rate,
1659 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001660 .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1661 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1662 .clkdm_name = "l3_init_clkdm",
1663};
1664
Rajendra Nayak54776052010-02-22 22:09:39 -07001665static struct clk i2c1_fck = {
1666 .name = "i2c1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001667 .ops = &clkops_omap2_dflt,
1668 .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
1669 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1670 .clkdm_name = "l4_per_clkdm",
1671 .parent = &func_96m_fclk,
1672 .recalc = &followparent_recalc,
1673};
1674
Rajendra Nayak54776052010-02-22 22:09:39 -07001675static struct clk i2c2_fck = {
1676 .name = "i2c2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001677 .ops = &clkops_omap2_dflt,
1678 .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
1679 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1680 .clkdm_name = "l4_per_clkdm",
1681 .parent = &func_96m_fclk,
1682 .recalc = &followparent_recalc,
1683};
1684
Rajendra Nayak54776052010-02-22 22:09:39 -07001685static struct clk i2c3_fck = {
1686 .name = "i2c3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001687 .ops = &clkops_omap2_dflt,
1688 .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
1689 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1690 .clkdm_name = "l4_per_clkdm",
1691 .parent = &func_96m_fclk,
1692 .recalc = &followparent_recalc,
1693};
1694
Rajendra Nayak54776052010-02-22 22:09:39 -07001695static struct clk i2c4_fck = {
1696 .name = "i2c4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001697 .ops = &clkops_omap2_dflt,
1698 .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
1699 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1700 .clkdm_name = "l4_per_clkdm",
1701 .parent = &func_96m_fclk,
1702 .recalc = &followparent_recalc,
1703};
1704
Benoit Cousson0e433272010-09-27 14:02:54 -06001705static struct clk ipu_fck = {
1706 .name = "ipu_fck",
1707 .ops = &clkops_omap2_dflt,
1708 .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
1709 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1710 .clkdm_name = "ducati_clkdm",
1711 .parent = &ducati_clk_mux_ck,
1712 .recalc = &followparent_recalc,
1713};
1714
Benoit Cousson1c03f422010-09-27 14:02:55 -06001715static struct clk iss_ctrlclk = {
1716 .name = "iss_ctrlclk",
1717 .ops = &clkops_omap2_dflt,
1718 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1719 .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
1720 .clkdm_name = "iss_clkdm",
1721 .parent = &func_96m_fclk,
1722 .recalc = &followparent_recalc,
1723};
1724
Rajendra Nayak54776052010-02-22 22:09:39 -07001725static struct clk iss_fck = {
1726 .name = "iss_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001727 .ops = &clkops_omap2_dflt,
1728 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1729 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1730 .clkdm_name = "iss_clkdm",
1731 .parent = &ducati_clk_mux_ck,
1732 .recalc = &followparent_recalc,
1733};
1734
Benoit Cousson0e433272010-09-27 14:02:54 -06001735static struct clk iva_fck = {
1736 .name = "iva_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001737 .ops = &clkops_omap2_dflt,
1738 .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
1739 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1740 .clkdm_name = "ivahd_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001741 .parent = &dpll_iva_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001742 .recalc = &followparent_recalc,
1743};
1744
Benoit Cousson0e433272010-09-27 14:02:54 -06001745static struct clk kbd_fck = {
1746 .name = "kbd_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001747 .ops = &clkops_omap2_dflt,
1748 .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
1749 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1750 .clkdm_name = "l4_wkup_clkdm",
1751 .parent = &sys_32k_ck,
1752 .recalc = &followparent_recalc,
1753};
1754
Benoit Cousson0e433272010-09-27 14:02:54 -06001755static struct clk l3_instr_ick = {
1756 .name = "l3_instr_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001757 .ops = &clkops_omap2_dflt,
1758 .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
1759 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar60a0e5d2010-12-21 22:37:29 -07001760 .flags = ENABLE_ON_INIT,
Benoit Cousson7ecd4222011-07-09 19:14:45 -06001761 .clkdm_name = "l3_instr_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001762 .parent = &l3_div_ck,
1763 .recalc = &followparent_recalc,
1764};
1765
Benoit Cousson0e433272010-09-27 14:02:54 -06001766static struct clk l3_main_3_ick = {
1767 .name = "l3_main_3_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001768 .ops = &clkops_omap2_dflt,
1769 .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
1770 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar60a0e5d2010-12-21 22:37:29 -07001771 .flags = ENABLE_ON_INIT,
Benoit Cousson7ecd4222011-07-09 19:14:45 -06001772 .clkdm_name = "l3_instr_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001773 .parent = &l3_div_ck,
1774 .recalc = &followparent_recalc,
1775};
1776
1777static struct clk mcasp_sync_mux_ck = {
1778 .name = "mcasp_sync_mux_ck",
1779 .parent = &abe_24m_fclk,
1780 .clksel = dmic_sync_mux_sel,
1781 .init = &omap2_init_clksel_parent,
1782 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1783 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1784 .ops = &clkops_null,
1785 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001786};
1787
1788static const struct clksel func_mcasp_abe_gfclk_sel[] = {
1789 { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
1790 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1791 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1792 { .parent = NULL },
1793};
1794
Rajendra Nayak54776052010-02-22 22:09:39 -07001795/* Merged func_mcasp_abe_gfclk into mcasp */
1796static struct clk mcasp_fck = {
1797 .name = "mcasp_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001798 .parent = &mcasp_sync_mux_ck,
1799 .clksel = func_mcasp_abe_gfclk_sel,
1800 .init = &omap2_init_clksel_parent,
1801 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1802 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1803 .ops = &clkops_omap2_dflt,
1804 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001805 .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1806 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1807 .clkdm_name = "abe_clkdm",
1808};
1809
1810static struct clk mcbsp1_sync_mux_ck = {
1811 .name = "mcbsp1_sync_mux_ck",
1812 .parent = &abe_24m_fclk,
1813 .clksel = dmic_sync_mux_sel,
1814 .init = &omap2_init_clksel_parent,
1815 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1816 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1817 .ops = &clkops_null,
1818 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001819};
1820
1821static const struct clksel func_mcbsp1_gfclk_sel[] = {
1822 { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
1823 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1824 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1825 { .parent = NULL },
1826};
1827
Rajendra Nayak54776052010-02-22 22:09:39 -07001828/* Merged func_mcbsp1_gfclk into mcbsp1 */
1829static struct clk mcbsp1_fck = {
1830 .name = "mcbsp1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001831 .parent = &mcbsp1_sync_mux_ck,
1832 .clksel = func_mcbsp1_gfclk_sel,
1833 .init = &omap2_init_clksel_parent,
1834 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1835 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1836 .ops = &clkops_omap2_dflt,
1837 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001838 .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1839 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1840 .clkdm_name = "abe_clkdm",
1841};
1842
1843static struct clk mcbsp2_sync_mux_ck = {
1844 .name = "mcbsp2_sync_mux_ck",
1845 .parent = &abe_24m_fclk,
1846 .clksel = dmic_sync_mux_sel,
1847 .init = &omap2_init_clksel_parent,
1848 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1849 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1850 .ops = &clkops_null,
1851 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001852};
1853
1854static const struct clksel func_mcbsp2_gfclk_sel[] = {
1855 { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
1856 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1857 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1858 { .parent = NULL },
1859};
1860
Rajendra Nayak54776052010-02-22 22:09:39 -07001861/* Merged func_mcbsp2_gfclk into mcbsp2 */
1862static struct clk mcbsp2_fck = {
1863 .name = "mcbsp2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001864 .parent = &mcbsp2_sync_mux_ck,
1865 .clksel = func_mcbsp2_gfclk_sel,
1866 .init = &omap2_init_clksel_parent,
1867 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1868 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1869 .ops = &clkops_omap2_dflt,
1870 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001871 .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1872 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1873 .clkdm_name = "abe_clkdm",
1874};
1875
1876static struct clk mcbsp3_sync_mux_ck = {
1877 .name = "mcbsp3_sync_mux_ck",
1878 .parent = &abe_24m_fclk,
1879 .clksel = dmic_sync_mux_sel,
1880 .init = &omap2_init_clksel_parent,
1881 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1882 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1883 .ops = &clkops_null,
1884 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001885};
1886
1887static const struct clksel func_mcbsp3_gfclk_sel[] = {
1888 { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
1889 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1890 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1891 { .parent = NULL },
1892};
1893
Rajendra Nayak54776052010-02-22 22:09:39 -07001894/* Merged func_mcbsp3_gfclk into mcbsp3 */
1895static struct clk mcbsp3_fck = {
1896 .name = "mcbsp3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001897 .parent = &mcbsp3_sync_mux_ck,
1898 .clksel = func_mcbsp3_gfclk_sel,
1899 .init = &omap2_init_clksel_parent,
1900 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1901 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1902 .ops = &clkops_omap2_dflt,
1903 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001904 .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1905 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1906 .clkdm_name = "abe_clkdm",
1907};
1908
Jon Hunterde474532011-07-09 19:14:47 -06001909static const struct clksel mcbsp4_sync_mux_sel[] = {
1910 { .parent = &func_96m_fclk, .rates = div_1_0_rates },
1911 { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
1912 { .parent = NULL },
1913};
1914
Rajendra Nayak972c5422009-12-08 18:46:28 -07001915static struct clk mcbsp4_sync_mux_ck = {
1916 .name = "mcbsp4_sync_mux_ck",
1917 .parent = &func_96m_fclk,
Jon Hunterde474532011-07-09 19:14:47 -06001918 .clksel = mcbsp4_sync_mux_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001919 .init = &omap2_init_clksel_parent,
1920 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1921 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1922 .ops = &clkops_null,
1923 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001924};
1925
1926static const struct clksel per_mcbsp4_gfclk_sel[] = {
1927 { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
1928 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1929 { .parent = NULL },
1930};
1931
Rajendra Nayak54776052010-02-22 22:09:39 -07001932/* Merged per_mcbsp4_gfclk into mcbsp4 */
1933static struct clk mcbsp4_fck = {
1934 .name = "mcbsp4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001935 .parent = &mcbsp4_sync_mux_ck,
1936 .clksel = per_mcbsp4_gfclk_sel,
1937 .init = &omap2_init_clksel_parent,
1938 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1939 .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
1940 .ops = &clkops_omap2_dflt,
1941 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001942 .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1943 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1944 .clkdm_name = "l4_per_clkdm",
1945};
1946
Benoit Cousson0e433272010-09-27 14:02:54 -06001947static struct clk mcpdm_fck = {
1948 .name = "mcpdm_fck",
1949 .ops = &clkops_omap2_dflt,
1950 .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
1951 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1952 .clkdm_name = "abe_clkdm",
1953 .parent = &pad_clks_ck,
1954 .recalc = &followparent_recalc,
1955};
1956
Rajendra Nayak54776052010-02-22 22:09:39 -07001957static struct clk mcspi1_fck = {
1958 .name = "mcspi1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001959 .ops = &clkops_omap2_dflt,
1960 .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
1961 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1962 .clkdm_name = "l4_per_clkdm",
1963 .parent = &func_48m_fclk,
1964 .recalc = &followparent_recalc,
1965};
1966
Rajendra Nayak54776052010-02-22 22:09:39 -07001967static struct clk mcspi2_fck = {
1968 .name = "mcspi2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001969 .ops = &clkops_omap2_dflt,
1970 .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
1971 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1972 .clkdm_name = "l4_per_clkdm",
1973 .parent = &func_48m_fclk,
1974 .recalc = &followparent_recalc,
1975};
1976
Rajendra Nayak54776052010-02-22 22:09:39 -07001977static struct clk mcspi3_fck = {
1978 .name = "mcspi3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001979 .ops = &clkops_omap2_dflt,
1980 .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
1981 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1982 .clkdm_name = "l4_per_clkdm",
1983 .parent = &func_48m_fclk,
1984 .recalc = &followparent_recalc,
1985};
1986
Rajendra Nayak54776052010-02-22 22:09:39 -07001987static struct clk mcspi4_fck = {
1988 .name = "mcspi4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001989 .ops = &clkops_omap2_dflt,
1990 .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
1991 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1992 .clkdm_name = "l4_per_clkdm",
1993 .parent = &func_48m_fclk,
1994 .recalc = &followparent_recalc,
1995};
1996
Jon Hunterde474532011-07-09 19:14:47 -06001997static const struct clksel hsmmc1_fclk_sel[] = {
1998 { .parent = &func_64m_fclk, .rates = div_1_0_rates },
1999 { .parent = &func_96m_fclk, .rates = div_1_1_rates },
2000 { .parent = NULL },
2001};
2002
Rajendra Nayak54776052010-02-22 22:09:39 -07002003/* Merged hsmmc1_fclk into mmc1 */
2004static struct clk mmc1_fck = {
2005 .name = "mmc1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002006 .parent = &func_64m_fclk,
Jon Hunterde474532011-07-09 19:14:47 -06002007 .clksel = hsmmc1_fclk_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002008 .init = &omap2_init_clksel_parent,
2009 .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2010 .clksel_mask = OMAP4430_CLKSEL_MASK,
2011 .ops = &clkops_omap2_dflt,
2012 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002013 .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2014 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2015 .clkdm_name = "l3_init_clkdm",
2016};
2017
Rajendra Nayak54776052010-02-22 22:09:39 -07002018/* Merged hsmmc2_fclk into mmc2 */
2019static struct clk mmc2_fck = {
2020 .name = "mmc2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002021 .parent = &func_64m_fclk,
Jon Hunterde474532011-07-09 19:14:47 -06002022 .clksel = hsmmc1_fclk_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002023 .init = &omap2_init_clksel_parent,
2024 .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2025 .clksel_mask = OMAP4430_CLKSEL_MASK,
2026 .ops = &clkops_omap2_dflt,
2027 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002028 .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2029 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2030 .clkdm_name = "l3_init_clkdm",
2031};
2032
Rajendra Nayak54776052010-02-22 22:09:39 -07002033static struct clk mmc3_fck = {
2034 .name = "mmc3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002035 .ops = &clkops_omap2_dflt,
2036 .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
2037 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2038 .clkdm_name = "l4_per_clkdm",
2039 .parent = &func_48m_fclk,
2040 .recalc = &followparent_recalc,
2041};
2042
Rajendra Nayak54776052010-02-22 22:09:39 -07002043static struct clk mmc4_fck = {
2044 .name = "mmc4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002045 .ops = &clkops_omap2_dflt,
2046 .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
2047 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2048 .clkdm_name = "l4_per_clkdm",
2049 .parent = &func_48m_fclk,
2050 .recalc = &followparent_recalc,
2051};
2052
Rajendra Nayak54776052010-02-22 22:09:39 -07002053static struct clk mmc5_fck = {
2054 .name = "mmc5_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002055 .ops = &clkops_omap2_dflt,
2056 .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
2057 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2058 .clkdm_name = "l4_per_clkdm",
2059 .parent = &func_48m_fclk,
2060 .recalc = &followparent_recalc,
2061};
2062
Benoit Cousson1c03f422010-09-27 14:02:55 -06002063static struct clk ocp2scp_usb_phy_phy_48m = {
2064 .name = "ocp2scp_usb_phy_phy_48m",
2065 .ops = &clkops_omap2_dflt,
2066 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
2067 .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
2068 .clkdm_name = "l3_init_clkdm",
2069 .parent = &func_48m_fclk,
2070 .recalc = &followparent_recalc,
2071};
2072
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002073static struct clk ocp2scp_usb_phy_ick = {
2074 .name = "ocp2scp_usb_phy_ick",
2075 .ops = &clkops_omap2_dflt,
2076 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
2077 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2078 .clkdm_name = "l3_init_clkdm",
2079 .parent = &l4_div_ck,
2080 .recalc = &followparent_recalc,
2081};
2082
Benoit Cousson0e433272010-09-27 14:02:54 -06002083static struct clk ocp_wp_noc_ick = {
2084 .name = "ocp_wp_noc_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002085 .ops = &clkops_omap2_dflt,
2086 .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
2087 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar60a0e5d2010-12-21 22:37:29 -07002088 .flags = ENABLE_ON_INIT,
Benoit Cousson7ecd4222011-07-09 19:14:45 -06002089 .clkdm_name = "l3_instr_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002090 .parent = &l3_div_ck,
2091 .recalc = &followparent_recalc,
2092};
2093
Rajendra Nayak54776052010-02-22 22:09:39 -07002094static struct clk rng_ick = {
2095 .name = "rng_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002096 .ops = &clkops_omap2_dflt,
2097 .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
2098 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2099 .clkdm_name = "l4_secure_clkdm",
2100 .parent = &l4_div_ck,
2101 .recalc = &followparent_recalc,
2102};
2103
Benoit Cousson0e433272010-09-27 14:02:54 -06002104static struct clk sha2md5_fck = {
2105 .name = "sha2md5_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002106 .ops = &clkops_omap2_dflt,
2107 .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
2108 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2109 .clkdm_name = "l4_secure_clkdm",
2110 .parent = &l3_div_ck,
2111 .recalc = &followparent_recalc,
2112};
2113
Benoit Cousson0e433272010-09-27 14:02:54 -06002114static struct clk sl2if_ick = {
2115 .name = "sl2if_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002116 .ops = &clkops_omap2_dflt,
2117 .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
2118 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2119 .clkdm_name = "ivahd_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07002120 .parent = &dpll_iva_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002121 .recalc = &followparent_recalc,
2122};
2123
Benoit Cousson1c03f422010-09-27 14:02:55 -06002124static struct clk slimbus1_fclk_1 = {
2125 .name = "slimbus1_fclk_1",
2126 .ops = &clkops_omap2_dflt,
2127 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2128 .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
2129 .clkdm_name = "abe_clkdm",
2130 .parent = &func_24m_clk,
2131 .recalc = &followparent_recalc,
2132};
2133
2134static struct clk slimbus1_fclk_0 = {
2135 .name = "slimbus1_fclk_0",
2136 .ops = &clkops_omap2_dflt,
2137 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2138 .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
2139 .clkdm_name = "abe_clkdm",
2140 .parent = &abe_24m_fclk,
2141 .recalc = &followparent_recalc,
2142};
2143
2144static struct clk slimbus1_fclk_2 = {
2145 .name = "slimbus1_fclk_2",
2146 .ops = &clkops_omap2_dflt,
2147 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2148 .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
2149 .clkdm_name = "abe_clkdm",
2150 .parent = &pad_clks_ck,
2151 .recalc = &followparent_recalc,
2152};
2153
2154static struct clk slimbus1_slimbus_clk = {
2155 .name = "slimbus1_slimbus_clk",
2156 .ops = &clkops_omap2_dflt,
2157 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2158 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
2159 .clkdm_name = "abe_clkdm",
2160 .parent = &slimbus_clk,
2161 .recalc = &followparent_recalc,
2162};
2163
Rajendra Nayak54776052010-02-22 22:09:39 -07002164static struct clk slimbus1_fck = {
2165 .name = "slimbus1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002166 .ops = &clkops_omap2_dflt,
2167 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2168 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2169 .clkdm_name = "abe_clkdm",
2170 .parent = &ocp_abe_iclk,
2171 .recalc = &followparent_recalc,
2172};
2173
Benoit Cousson1c03f422010-09-27 14:02:55 -06002174static struct clk slimbus2_fclk_1 = {
2175 .name = "slimbus2_fclk_1",
2176 .ops = &clkops_omap2_dflt,
2177 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2178 .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
2179 .clkdm_name = "l4_per_clkdm",
2180 .parent = &per_abe_24m_fclk,
2181 .recalc = &followparent_recalc,
2182};
2183
2184static struct clk slimbus2_fclk_0 = {
2185 .name = "slimbus2_fclk_0",
2186 .ops = &clkops_omap2_dflt,
2187 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2188 .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
2189 .clkdm_name = "l4_per_clkdm",
2190 .parent = &func_24mc_fclk,
2191 .recalc = &followparent_recalc,
2192};
2193
2194static struct clk slimbus2_slimbus_clk = {
2195 .name = "slimbus2_slimbus_clk",
2196 .ops = &clkops_omap2_dflt,
2197 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2198 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
2199 .clkdm_name = "l4_per_clkdm",
2200 .parent = &pad_slimbus_core_clks_ck,
2201 .recalc = &followparent_recalc,
2202};
2203
Rajendra Nayak54776052010-02-22 22:09:39 -07002204static struct clk slimbus2_fck = {
2205 .name = "slimbus2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002206 .ops = &clkops_omap2_dflt,
2207 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2208 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2209 .clkdm_name = "l4_per_clkdm",
2210 .parent = &l4_div_ck,
2211 .recalc = &followparent_recalc,
2212};
2213
Benoit Cousson0e433272010-09-27 14:02:54 -06002214static struct clk smartreflex_core_fck = {
2215 .name = "smartreflex_core_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002216 .ops = &clkops_omap2_dflt,
2217 .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
2218 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2219 .clkdm_name = "l4_ao_clkdm",
2220 .parent = &l4_wkup_clk_mux_ck,
2221 .recalc = &followparent_recalc,
2222};
2223
Benoit Cousson0e433272010-09-27 14:02:54 -06002224static struct clk smartreflex_iva_fck = {
2225 .name = "smartreflex_iva_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002226 .ops = &clkops_omap2_dflt,
2227 .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
2228 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2229 .clkdm_name = "l4_ao_clkdm",
2230 .parent = &l4_wkup_clk_mux_ck,
2231 .recalc = &followparent_recalc,
2232};
2233
Benoit Cousson0e433272010-09-27 14:02:54 -06002234static struct clk smartreflex_mpu_fck = {
2235 .name = "smartreflex_mpu_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002236 .ops = &clkops_omap2_dflt,
2237 .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
2238 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2239 .clkdm_name = "l4_ao_clkdm",
2240 .parent = &l4_wkup_clk_mux_ck,
2241 .recalc = &followparent_recalc,
2242};
2243
Benoit Cousson0e433272010-09-27 14:02:54 -06002244/* Merged dmt1_clk_mux into timer1 */
2245static struct clk timer1_fck = {
2246 .name = "timer1_fck",
2247 .parent = &sys_clkin_ck,
2248 .clksel = abe_dpll_bypass_clk_mux_sel,
2249 .init = &omap2_init_clksel_parent,
2250 .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2251 .clksel_mask = OMAP4430_CLKSEL_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002252 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06002253 .recalc = &omap2_clksel_recalc,
2254 .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2255 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2256 .clkdm_name = "l4_wkup_clkdm",
2257};
2258
2259/* Merged cm2_dm10_mux into timer10 */
2260static struct clk timer10_fck = {
2261 .name = "timer10_fck",
2262 .parent = &sys_clkin_ck,
2263 .clksel = abe_dpll_bypass_clk_mux_sel,
2264 .init = &omap2_init_clksel_parent,
2265 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2266 .clksel_mask = OMAP4430_CLKSEL_MASK,
2267 .ops = &clkops_omap2_dflt,
2268 .recalc = &omap2_clksel_recalc,
2269 .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2270 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2271 .clkdm_name = "l4_per_clkdm",
2272};
2273
2274/* Merged cm2_dm11_mux into timer11 */
2275static struct clk timer11_fck = {
2276 .name = "timer11_fck",
2277 .parent = &sys_clkin_ck,
2278 .clksel = abe_dpll_bypass_clk_mux_sel,
2279 .init = &omap2_init_clksel_parent,
2280 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2281 .clksel_mask = OMAP4430_CLKSEL_MASK,
2282 .ops = &clkops_omap2_dflt,
2283 .recalc = &omap2_clksel_recalc,
2284 .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2285 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2286 .clkdm_name = "l4_per_clkdm",
2287};
2288
2289/* Merged cm2_dm2_mux into timer2 */
2290static struct clk timer2_fck = {
2291 .name = "timer2_fck",
2292 .parent = &sys_clkin_ck,
2293 .clksel = abe_dpll_bypass_clk_mux_sel,
2294 .init = &omap2_init_clksel_parent,
2295 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2296 .clksel_mask = OMAP4430_CLKSEL_MASK,
2297 .ops = &clkops_omap2_dflt,
2298 .recalc = &omap2_clksel_recalc,
2299 .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2300 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2301 .clkdm_name = "l4_per_clkdm",
2302};
2303
2304/* Merged cm2_dm3_mux into timer3 */
2305static struct clk timer3_fck = {
2306 .name = "timer3_fck",
2307 .parent = &sys_clkin_ck,
2308 .clksel = abe_dpll_bypass_clk_mux_sel,
2309 .init = &omap2_init_clksel_parent,
2310 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2311 .clksel_mask = OMAP4430_CLKSEL_MASK,
2312 .ops = &clkops_omap2_dflt,
2313 .recalc = &omap2_clksel_recalc,
2314 .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2315 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2316 .clkdm_name = "l4_per_clkdm",
2317};
2318
2319/* Merged cm2_dm4_mux into timer4 */
2320static struct clk timer4_fck = {
2321 .name = "timer4_fck",
2322 .parent = &sys_clkin_ck,
2323 .clksel = abe_dpll_bypass_clk_mux_sel,
2324 .init = &omap2_init_clksel_parent,
2325 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2326 .clksel_mask = OMAP4430_CLKSEL_MASK,
2327 .ops = &clkops_omap2_dflt,
2328 .recalc = &omap2_clksel_recalc,
2329 .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2330 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2331 .clkdm_name = "l4_per_clkdm",
2332};
2333
2334static const struct clksel timer5_sync_mux_sel[] = {
2335 { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
2336 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
2337 { .parent = NULL },
2338};
2339
2340/* Merged timer5_sync_mux into timer5 */
2341static struct clk timer5_fck = {
2342 .name = "timer5_fck",
2343 .parent = &syc_clk_div_ck,
2344 .clksel = timer5_sync_mux_sel,
2345 .init = &omap2_init_clksel_parent,
2346 .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2347 .clksel_mask = OMAP4430_CLKSEL_MASK,
2348 .ops = &clkops_omap2_dflt,
2349 .recalc = &omap2_clksel_recalc,
2350 .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2351 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2352 .clkdm_name = "abe_clkdm",
2353};
2354
2355/* Merged timer6_sync_mux into timer6 */
2356static struct clk timer6_fck = {
2357 .name = "timer6_fck",
2358 .parent = &syc_clk_div_ck,
2359 .clksel = timer5_sync_mux_sel,
2360 .init = &omap2_init_clksel_parent,
2361 .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2362 .clksel_mask = OMAP4430_CLKSEL_MASK,
2363 .ops = &clkops_omap2_dflt,
2364 .recalc = &omap2_clksel_recalc,
2365 .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2366 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2367 .clkdm_name = "abe_clkdm",
2368};
2369
2370/* Merged timer7_sync_mux into timer7 */
2371static struct clk timer7_fck = {
2372 .name = "timer7_fck",
2373 .parent = &syc_clk_div_ck,
2374 .clksel = timer5_sync_mux_sel,
2375 .init = &omap2_init_clksel_parent,
2376 .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2377 .clksel_mask = OMAP4430_CLKSEL_MASK,
2378 .ops = &clkops_omap2_dflt,
2379 .recalc = &omap2_clksel_recalc,
2380 .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2381 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2382 .clkdm_name = "abe_clkdm",
2383};
2384
2385/* Merged timer8_sync_mux into timer8 */
2386static struct clk timer8_fck = {
2387 .name = "timer8_fck",
2388 .parent = &syc_clk_div_ck,
2389 .clksel = timer5_sync_mux_sel,
2390 .init = &omap2_init_clksel_parent,
2391 .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2392 .clksel_mask = OMAP4430_CLKSEL_MASK,
2393 .ops = &clkops_omap2_dflt,
2394 .recalc = &omap2_clksel_recalc,
2395 .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2396 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2397 .clkdm_name = "abe_clkdm",
2398};
2399
2400/* Merged cm2_dm9_mux into timer9 */
2401static struct clk timer9_fck = {
2402 .name = "timer9_fck",
2403 .parent = &sys_clkin_ck,
2404 .clksel = abe_dpll_bypass_clk_mux_sel,
2405 .init = &omap2_init_clksel_parent,
2406 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2407 .clksel_mask = OMAP4430_CLKSEL_MASK,
2408 .ops = &clkops_omap2_dflt,
2409 .recalc = &omap2_clksel_recalc,
2410 .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2411 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2412 .clkdm_name = "l4_per_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002413};
2414
Rajendra Nayak54776052010-02-22 22:09:39 -07002415static struct clk uart1_fck = {
2416 .name = "uart1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002417 .ops = &clkops_omap2_dflt,
2418 .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
2419 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2420 .clkdm_name = "l4_per_clkdm",
2421 .parent = &func_48m_fclk,
2422 .recalc = &followparent_recalc,
2423};
2424
Rajendra Nayak54776052010-02-22 22:09:39 -07002425static struct clk uart2_fck = {
2426 .name = "uart2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002427 .ops = &clkops_omap2_dflt,
2428 .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
2429 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2430 .clkdm_name = "l4_per_clkdm",
2431 .parent = &func_48m_fclk,
2432 .recalc = &followparent_recalc,
2433};
2434
Rajendra Nayak54776052010-02-22 22:09:39 -07002435static struct clk uart3_fck = {
2436 .name = "uart3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002437 .ops = &clkops_omap2_dflt,
2438 .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
2439 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2440 .clkdm_name = "l4_per_clkdm",
2441 .parent = &func_48m_fclk,
2442 .recalc = &followparent_recalc,
2443};
2444
Rajendra Nayak54776052010-02-22 22:09:39 -07002445static struct clk uart4_fck = {
2446 .name = "uart4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002447 .ops = &clkops_omap2_dflt,
2448 .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
2449 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2450 .clkdm_name = "l4_per_clkdm",
2451 .parent = &func_48m_fclk,
2452 .recalc = &followparent_recalc,
2453};
2454
Rajendra Nayak54776052010-02-22 22:09:39 -07002455static struct clk usb_host_fs_fck = {
2456 .name = "usb_host_fs_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002457 .ops = &clkops_omap2_dflt,
2458 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
2459 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2460 .clkdm_name = "l3_init_clkdm",
2461 .parent = &func_48mc_fclk,
2462 .recalc = &followparent_recalc,
2463};
2464
Benoit Cousson1c03f422010-09-27 14:02:55 -06002465static const struct clksel utmi_p1_gfclk_sel[] = {
2466 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2467 { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
2468 { .parent = NULL },
2469};
2470
2471static struct clk utmi_p1_gfclk = {
2472 .name = "utmi_p1_gfclk",
2473 .parent = &init_60m_fclk,
2474 .clksel = utmi_p1_gfclk_sel,
2475 .init = &omap2_init_clksel_parent,
2476 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2477 .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
2478 .ops = &clkops_null,
2479 .recalc = &omap2_clksel_recalc,
2480};
2481
2482static struct clk usb_host_hs_utmi_p1_clk = {
2483 .name = "usb_host_hs_utmi_p1_clk",
2484 .ops = &clkops_omap2_dflt,
2485 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2486 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
2487 .clkdm_name = "l3_init_clkdm",
2488 .parent = &utmi_p1_gfclk,
2489 .recalc = &followparent_recalc,
2490};
2491
2492static const struct clksel utmi_p2_gfclk_sel[] = {
2493 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2494 { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
2495 { .parent = NULL },
2496};
2497
2498static struct clk utmi_p2_gfclk = {
2499 .name = "utmi_p2_gfclk",
2500 .parent = &init_60m_fclk,
2501 .clksel = utmi_p2_gfclk_sel,
2502 .init = &omap2_init_clksel_parent,
2503 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2504 .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
2505 .ops = &clkops_null,
2506 .recalc = &omap2_clksel_recalc,
2507};
2508
2509static struct clk usb_host_hs_utmi_p2_clk = {
2510 .name = "usb_host_hs_utmi_p2_clk",
2511 .ops = &clkops_omap2_dflt,
2512 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2513 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
2514 .clkdm_name = "l3_init_clkdm",
2515 .parent = &utmi_p2_gfclk,
2516 .recalc = &followparent_recalc,
2517};
2518
Thara Gopinath032b5a72010-12-21 21:08:13 -07002519static struct clk usb_host_hs_utmi_p3_clk = {
2520 .name = "usb_host_hs_utmi_p3_clk",
2521 .ops = &clkops_omap2_dflt,
2522 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2523 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
2524 .clkdm_name = "l3_init_clkdm",
2525 .parent = &init_60m_fclk,
2526 .recalc = &followparent_recalc,
2527};
2528
Benoit Cousson1c03f422010-09-27 14:02:55 -06002529static struct clk usb_host_hs_hsic480m_p1_clk = {
2530 .name = "usb_host_hs_hsic480m_p1_clk",
2531 .ops = &clkops_omap2_dflt,
2532 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2533 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
2534 .clkdm_name = "l3_init_clkdm",
2535 .parent = &dpll_usb_m2_ck,
2536 .recalc = &followparent_recalc,
2537};
2538
Thara Gopinath032b5a72010-12-21 21:08:13 -07002539static struct clk usb_host_hs_hsic60m_p1_clk = {
2540 .name = "usb_host_hs_hsic60m_p1_clk",
2541 .ops = &clkops_omap2_dflt,
2542 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2543 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
2544 .clkdm_name = "l3_init_clkdm",
2545 .parent = &init_60m_fclk,
2546 .recalc = &followparent_recalc,
2547};
2548
2549static struct clk usb_host_hs_hsic60m_p2_clk = {
2550 .name = "usb_host_hs_hsic60m_p2_clk",
2551 .ops = &clkops_omap2_dflt,
2552 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2553 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
2554 .clkdm_name = "l3_init_clkdm",
2555 .parent = &init_60m_fclk,
2556 .recalc = &followparent_recalc,
2557};
2558
Benoit Cousson1c03f422010-09-27 14:02:55 -06002559static struct clk usb_host_hs_hsic480m_p2_clk = {
2560 .name = "usb_host_hs_hsic480m_p2_clk",
2561 .ops = &clkops_omap2_dflt,
2562 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2563 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
2564 .clkdm_name = "l3_init_clkdm",
2565 .parent = &dpll_usb_m2_ck,
2566 .recalc = &followparent_recalc,
2567};
2568
2569static struct clk usb_host_hs_func48mclk = {
2570 .name = "usb_host_hs_func48mclk",
2571 .ops = &clkops_omap2_dflt,
2572 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2573 .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
2574 .clkdm_name = "l3_init_clkdm",
2575 .parent = &func_48mc_fclk,
2576 .recalc = &followparent_recalc,
2577};
2578
Benoit Cousson0e433272010-09-27 14:02:54 -06002579static struct clk usb_host_hs_fck = {
2580 .name = "usb_host_hs_fck",
2581 .ops = &clkops_omap2_dflt,
2582 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2583 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2584 .clkdm_name = "l3_init_clkdm",
2585 .parent = &init_60m_fclk,
2586 .recalc = &followparent_recalc,
2587};
2588
Benoit Cousson1c03f422010-09-27 14:02:55 -06002589static const struct clksel otg_60m_gfclk_sel[] = {
2590 { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
2591 { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
2592 { .parent = NULL },
2593};
2594
2595static struct clk otg_60m_gfclk = {
2596 .name = "otg_60m_gfclk",
2597 .parent = &utmi_phy_clkout_ck,
2598 .clksel = otg_60m_gfclk_sel,
2599 .init = &omap2_init_clksel_parent,
2600 .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2601 .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
2602 .ops = &clkops_null,
2603 .recalc = &omap2_clksel_recalc,
2604};
2605
2606static struct clk usb_otg_hs_xclk = {
2607 .name = "usb_otg_hs_xclk",
2608 .ops = &clkops_omap2_dflt,
2609 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2610 .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
2611 .clkdm_name = "l3_init_clkdm",
2612 .parent = &otg_60m_gfclk,
2613 .recalc = &followparent_recalc,
2614};
2615
Benoit Cousson0e433272010-09-27 14:02:54 -06002616static struct clk usb_otg_hs_ick = {
2617 .name = "usb_otg_hs_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002618 .ops = &clkops_omap2_dflt,
2619 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2620 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2621 .clkdm_name = "l3_init_clkdm",
2622 .parent = &l3_div_ck,
2623 .recalc = &followparent_recalc,
2624};
2625
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002626static struct clk usb_phy_cm_clk32k = {
2627 .name = "usb_phy_cm_clk32k",
2628 .ops = &clkops_omap2_dflt,
2629 .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
2630 .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
2631 .clkdm_name = "l4_ao_clkdm",
2632 .parent = &sys_32k_ck,
2633 .recalc = &followparent_recalc,
2634};
2635
Benoit Cousson1c03f422010-09-27 14:02:55 -06002636static struct clk usb_tll_hs_usb_ch2_clk = {
2637 .name = "usb_tll_hs_usb_ch2_clk",
2638 .ops = &clkops_omap2_dflt,
2639 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2640 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
2641 .clkdm_name = "l3_init_clkdm",
2642 .parent = &init_60m_fclk,
2643 .recalc = &followparent_recalc,
2644};
2645
2646static struct clk usb_tll_hs_usb_ch0_clk = {
2647 .name = "usb_tll_hs_usb_ch0_clk",
2648 .ops = &clkops_omap2_dflt,
2649 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2650 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
2651 .clkdm_name = "l3_init_clkdm",
2652 .parent = &init_60m_fclk,
2653 .recalc = &followparent_recalc,
2654};
2655
2656static struct clk usb_tll_hs_usb_ch1_clk = {
2657 .name = "usb_tll_hs_usb_ch1_clk",
2658 .ops = &clkops_omap2_dflt,
2659 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2660 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
2661 .clkdm_name = "l3_init_clkdm",
2662 .parent = &init_60m_fclk,
2663 .recalc = &followparent_recalc,
2664};
2665
Benoit Cousson0e433272010-09-27 14:02:54 -06002666static struct clk usb_tll_hs_ick = {
2667 .name = "usb_tll_hs_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002668 .ops = &clkops_omap2_dflt,
2669 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2670 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2671 .clkdm_name = "l3_init_clkdm",
2672 .parent = &l4_div_ck,
2673 .recalc = &followparent_recalc,
2674};
2675
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002676static const struct clksel_rate div2_14to18_rates[] = {
2677 { .div = 14, .val = 0, .flags = RATE_IN_4430 },
2678 { .div = 18, .val = 1, .flags = RATE_IN_4430 },
2679 { .div = 0 },
2680};
2681
2682static const struct clksel usim_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07002683 { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002684 { .parent = NULL },
2685};
2686
2687static struct clk usim_ck = {
2688 .name = "usim_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07002689 .parent = &dpll_per_m4x2_ck,
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002690 .clksel = usim_fclk_div,
2691 .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2692 .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
2693 .ops = &clkops_null,
2694 .recalc = &omap2_clksel_recalc,
2695 .round_rate = &omap2_clksel_round_rate,
2696 .set_rate = &omap2_clksel_set_rate,
2697};
2698
2699static struct clk usim_fclk = {
2700 .name = "usim_fclk",
2701 .ops = &clkops_omap2_dflt,
2702 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2703 .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
2704 .clkdm_name = "l4_wkup_clkdm",
2705 .parent = &usim_ck,
2706 .recalc = &followparent_recalc,
2707};
2708
Benoit Cousson0e433272010-09-27 14:02:54 -06002709static struct clk usim_fck = {
2710 .name = "usim_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002711 .ops = &clkops_omap2_dflt,
2712 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06002713 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002714 .clkdm_name = "l4_wkup_clkdm",
2715 .parent = &sys_32k_ck,
2716 .recalc = &followparent_recalc,
2717};
2718
Benoit Cousson0e433272010-09-27 14:02:54 -06002719static struct clk wd_timer2_fck = {
2720 .name = "wd_timer2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002721 .ops = &clkops_omap2_dflt,
2722 .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
2723 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2724 .clkdm_name = "l4_wkup_clkdm",
2725 .parent = &sys_32k_ck,
2726 .recalc = &followparent_recalc,
2727};
2728
Benoit Cousson0e433272010-09-27 14:02:54 -06002729static struct clk wd_timer3_fck = {
2730 .name = "wd_timer3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002731 .ops = &clkops_omap2_dflt,
2732 .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
2733 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2734 .clkdm_name = "abe_clkdm",
2735 .parent = &sys_32k_ck,
2736 .recalc = &followparent_recalc,
2737};
2738
2739/* Remaining optional clocks */
Rajendra Nayak972c5422009-12-08 18:46:28 -07002740static const struct clksel stm_clk_div_div[] = {
2741 { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
2742 { .parent = NULL },
2743};
2744
2745static struct clk stm_clk_div_ck = {
2746 .name = "stm_clk_div_ck",
2747 .parent = &pmd_stm_clock_mux_ck,
2748 .clksel = stm_clk_div_div,
2749 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2750 .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
2751 .ops = &clkops_null,
2752 .recalc = &omap2_clksel_recalc,
2753 .round_rate = &omap2_clksel_round_rate,
2754 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002755};
2756
2757static const struct clksel trace_clk_div_div[] = {
2758 { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
2759 { .parent = NULL },
2760};
2761
2762static struct clk trace_clk_div_ck = {
2763 .name = "trace_clk_div_ck",
2764 .parent = &pmd_trace_clk_mux_ck,
2765 .clksel = trace_clk_div_div,
2766 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2767 .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
2768 .ops = &clkops_null,
2769 .recalc = &omap2_clksel_recalc,
2770 .round_rate = &omap2_clksel_round_rate,
2771 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002772};
2773
Rajendra Nayake0cb70c2010-12-21 21:08:14 -07002774/* SCRM aux clk nodes */
2775
2776static const struct clksel auxclk_sel[] = {
2777 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
2778 { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
2779 { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
2780 { .parent = NULL },
2781};
2782
2783static struct clk auxclk0_ck = {
2784 .name = "auxclk0_ck",
2785 .parent = &sys_clkin_ck,
2786 .init = &omap2_init_clksel_parent,
2787 .ops = &clkops_omap2_dflt,
2788 .clksel = auxclk_sel,
2789 .clksel_reg = OMAP4_SCRM_AUXCLK0,
2790 .clksel_mask = OMAP4_SRCSELECT_MASK,
2791 .recalc = &omap2_clksel_recalc,
2792 .enable_reg = OMAP4_SCRM_AUXCLK0,
2793 .enable_bit = OMAP4_ENABLE_SHIFT,
2794};
2795
2796static struct clk auxclk1_ck = {
2797 .name = "auxclk1_ck",
2798 .parent = &sys_clkin_ck,
2799 .init = &omap2_init_clksel_parent,
2800 .ops = &clkops_omap2_dflt,
2801 .clksel = auxclk_sel,
2802 .clksel_reg = OMAP4_SCRM_AUXCLK1,
2803 .clksel_mask = OMAP4_SRCSELECT_MASK,
2804 .recalc = &omap2_clksel_recalc,
2805 .enable_reg = OMAP4_SCRM_AUXCLK1,
2806 .enable_bit = OMAP4_ENABLE_SHIFT,
2807};
2808
2809static struct clk auxclk2_ck = {
2810 .name = "auxclk2_ck",
2811 .parent = &sys_clkin_ck,
2812 .init = &omap2_init_clksel_parent,
2813 .ops = &clkops_omap2_dflt,
2814 .clksel = auxclk_sel,
2815 .clksel_reg = OMAP4_SCRM_AUXCLK2,
2816 .clksel_mask = OMAP4_SRCSELECT_MASK,
2817 .recalc = &omap2_clksel_recalc,
2818 .enable_reg = OMAP4_SCRM_AUXCLK2,
2819 .enable_bit = OMAP4_ENABLE_SHIFT,
2820};
Benoit Cousson7ecd4222011-07-09 19:14:45 -06002821
Rajendra Nayake0cb70c2010-12-21 21:08:14 -07002822static struct clk auxclk3_ck = {
2823 .name = "auxclk3_ck",
2824 .parent = &sys_clkin_ck,
2825 .init = &omap2_init_clksel_parent,
2826 .ops = &clkops_omap2_dflt,
2827 .clksel = auxclk_sel,
2828 .clksel_reg = OMAP4_SCRM_AUXCLK3,
2829 .clksel_mask = OMAP4_SRCSELECT_MASK,
2830 .recalc = &omap2_clksel_recalc,
2831 .enable_reg = OMAP4_SCRM_AUXCLK3,
2832 .enable_bit = OMAP4_ENABLE_SHIFT,
2833};
2834
2835static struct clk auxclk4_ck = {
2836 .name = "auxclk4_ck",
2837 .parent = &sys_clkin_ck,
2838 .init = &omap2_init_clksel_parent,
2839 .ops = &clkops_omap2_dflt,
2840 .clksel = auxclk_sel,
2841 .clksel_reg = OMAP4_SCRM_AUXCLK4,
2842 .clksel_mask = OMAP4_SRCSELECT_MASK,
2843 .recalc = &omap2_clksel_recalc,
2844 .enable_reg = OMAP4_SCRM_AUXCLK4,
2845 .enable_bit = OMAP4_ENABLE_SHIFT,
2846};
2847
2848static struct clk auxclk5_ck = {
2849 .name = "auxclk5_ck",
2850 .parent = &sys_clkin_ck,
2851 .init = &omap2_init_clksel_parent,
2852 .ops = &clkops_omap2_dflt,
2853 .clksel = auxclk_sel,
2854 .clksel_reg = OMAP4_SCRM_AUXCLK5,
2855 .clksel_mask = OMAP4_SRCSELECT_MASK,
2856 .recalc = &omap2_clksel_recalc,
2857 .enable_reg = OMAP4_SCRM_AUXCLK5,
2858 .enable_bit = OMAP4_ENABLE_SHIFT,
2859};
2860
2861static const struct clksel auxclkreq_sel[] = {
2862 { .parent = &auxclk0_ck, .rates = div_1_0_rates },
2863 { .parent = &auxclk1_ck, .rates = div_1_1_rates },
2864 { .parent = &auxclk2_ck, .rates = div_1_2_rates },
2865 { .parent = &auxclk3_ck, .rates = div_1_3_rates },
2866 { .parent = &auxclk4_ck, .rates = div_1_4_rates },
2867 { .parent = &auxclk5_ck, .rates = div_1_5_rates },
2868 { .parent = NULL },
2869};
2870
2871static struct clk auxclkreq0_ck = {
2872 .name = "auxclkreq0_ck",
2873 .parent = &auxclk0_ck,
2874 .init = &omap2_init_clksel_parent,
2875 .ops = &clkops_null,
2876 .clksel = auxclkreq_sel,
2877 .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
2878 .clksel_mask = OMAP4_MAPPING_MASK,
2879 .recalc = &omap2_clksel_recalc,
2880};
2881
2882static struct clk auxclkreq1_ck = {
2883 .name = "auxclkreq1_ck",
2884 .parent = &auxclk1_ck,
2885 .init = &omap2_init_clksel_parent,
2886 .ops = &clkops_null,
2887 .clksel = auxclkreq_sel,
2888 .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
2889 .clksel_mask = OMAP4_MAPPING_MASK,
2890 .recalc = &omap2_clksel_recalc,
2891};
2892
2893static struct clk auxclkreq2_ck = {
2894 .name = "auxclkreq2_ck",
2895 .parent = &auxclk2_ck,
2896 .init = &omap2_init_clksel_parent,
2897 .ops = &clkops_null,
2898 .clksel = auxclkreq_sel,
2899 .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
2900 .clksel_mask = OMAP4_MAPPING_MASK,
2901 .recalc = &omap2_clksel_recalc,
2902};
2903
2904static struct clk auxclkreq3_ck = {
2905 .name = "auxclkreq3_ck",
2906 .parent = &auxclk3_ck,
2907 .init = &omap2_init_clksel_parent,
2908 .ops = &clkops_null,
2909 .clksel = auxclkreq_sel,
2910 .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
2911 .clksel_mask = OMAP4_MAPPING_MASK,
2912 .recalc = &omap2_clksel_recalc,
2913};
2914
2915static struct clk auxclkreq4_ck = {
2916 .name = "auxclkreq4_ck",
2917 .parent = &auxclk4_ck,
2918 .init = &omap2_init_clksel_parent,
2919 .ops = &clkops_null,
2920 .clksel = auxclkreq_sel,
2921 .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
2922 .clksel_mask = OMAP4_MAPPING_MASK,
2923 .recalc = &omap2_clksel_recalc,
2924};
2925
2926static struct clk auxclkreq5_ck = {
2927 .name = "auxclkreq5_ck",
2928 .parent = &auxclk5_ck,
2929 .init = &omap2_init_clksel_parent,
2930 .ops = &clkops_null,
2931 .clksel = auxclkreq_sel,
2932 .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
2933 .clksel_mask = OMAP4_MAPPING_MASK,
2934 .recalc = &omap2_clksel_recalc,
2935};
2936
Rajendra Nayak972c5422009-12-08 18:46:28 -07002937/*
2938 * clkdev
2939 */
2940
2941static struct omap_clk omap44xx_clks[] = {
2942 CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
2943 CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
2944 CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
2945 CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
2946 CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
2947 CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
2948 CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
2949 CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
2950 CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
2951 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
2952 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
2953 CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
2954 CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
2955 CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
Rajendra Nayak76cf5292010-09-27 14:02:54 -06002956 CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002957 CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
2958 CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
2959 CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
2960 CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
Rajendra Nayak76cf5292010-09-27 14:02:54 -06002961 CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002962 CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
2963 CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002964 CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002965 CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
2966 CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
2967 CLK(NULL, "abe_clk", &abe_clk, CK_443X),
2968 CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002969 CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002970 CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
2971 CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002972 CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
2973 CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002974 CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
2975 CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
2976 CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002977 CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002978 CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
2979 CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
2980 CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002981 CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002982 CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
2983 CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002984 CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
2985 CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002986 CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
2987 CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002988 CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
2989 CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
2990 CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002991 CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
2992 CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
2993 CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
2994 CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
2995 CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
2996 CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002997 CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07002998 CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07002999 CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
3000 CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
3001 CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
3002 CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
3003 CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003004 CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
3005 CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
3006 CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
3007 CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
3008 CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
3009 CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
3010 CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
3011 CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
3012 CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
3013 CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
3014 CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
3015 CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003016 CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
3017 CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
3018 CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
3019 CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
3020 CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003021 CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
3022 CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
Jon Hunterde474532011-07-09 19:14:47 -06003023 CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003024 CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
3025 CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
3026 CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003027 CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
3028 CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
3029 CLK(NULL, "aess_fck", &aess_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003030 CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003031 CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003032 CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003033 CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003034 CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -06003035 CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
3036 CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
3037 CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
3038 CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
Tomi Valkeinen2df122f2011-04-04 09:26:19 +03003039 CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003040 CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
3041 CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
3042 CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003043 CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003044 CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003045 CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003046 CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003047 CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003048 CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003049 CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003050 CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003051 CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003052 CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003053 CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003054 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
Benoit Coussonb399bca2010-12-21 21:08:34 -07003055 CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003056 CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
3057 CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003058 CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003059 CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003060 CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00003061 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
3062 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
3063 CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
3064 CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003065 CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003066 CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003067 CLK(NULL, "iss_fck", &iss_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003068 CLK(NULL, "iva_fck", &iva_fck, CK_443X),
3069 CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
3070 CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
3071 CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003072 CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003073 CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003074 CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003075 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003076 CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003077 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003078 CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003079 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003080 CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003081 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003082 CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003083 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
3084 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
3085 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
3086 CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05303087 CLK("omap_hsmmc.0", "fck", &mmc1_fck, CK_443X),
3088 CLK("omap_hsmmc.1", "fck", &mmc2_fck, CK_443X),
3089 CLK("omap_hsmmc.2", "fck", &mmc3_fck, CK_443X),
3090 CLK("omap_hsmmc.3", "fck", &mmc4_fck, CK_443X),
3091 CLK("omap_hsmmc.4", "fck", &mmc5_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003092 CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003093 CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003094 CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003095 CLK("omap_rng", "ick", &rng_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003096 CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
3097 CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003098 CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
3099 CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
3100 CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
3101 CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003102 CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003103 CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
3104 CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
3105 CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003106 CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003107 CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
3108 CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
3109 CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
3110 CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
3111 CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
3112 CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
3113 CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
3114 CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
3115 CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
3116 CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
3117 CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
3118 CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
3119 CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
3120 CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003121 CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
3122 CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
3123 CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
3124 CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
Keshava Munegowda53689ac2011-03-01 20:08:22 +05303125 CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003126 CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
3127 CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
3128 CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
3129 CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003130 CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003131 CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003132 CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
3133 CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003134 CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
3135 CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
Keshava Munegowda53689ac2011-03-01 20:08:22 +05303136 CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003137 CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
3138 CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
Felipe Balbi03491762010-12-02 09:57:08 +02003139 CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003140 CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003141 CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
3142 CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
3143 CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
Keshava Munegowda53689ac2011-03-01 20:08:22 +05303144 CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003145 CLK(NULL, "usim_ck", &usim_ck, CK_443X),
3146 CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003147 CLK(NULL, "usim_fck", &usim_fck, CK_443X),
3148 CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
3149 CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003150 CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
3151 CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
Benoit Cousson7ecd4222011-07-09 19:14:45 -06003152 CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
3153 CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
3154 CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
3155 CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
3156 CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
3157 CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
3158 CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
3159 CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
3160 CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
3161 CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
3162 CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
3163 CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003164 CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
3165 CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
3166 CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
3167 CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
3168 CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
3169 CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
3170 CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
3171 CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
3172 CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
3173 CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
3174 CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
3175 CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00003176 CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
3177 CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
3178 CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
3179 CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
Benoit Cousson7ecd4222011-07-09 19:14:45 -06003180 CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
Kishore Kadiyala0005ae72011-02-28 20:48:05 +05303181 CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
3182 CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
3183 CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
3184 CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
3185 CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003186 CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
3187 CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
3188 CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
3189 CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003190 CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
3191 CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
3192 CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
3193 CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003194 CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
3195 CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
3196 CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
3197 CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
Benoit Cousson7ecd4222011-07-09 19:14:45 -06003198 CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
3199 CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003200 CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003201};
3202
Paul Walmsleye80a9722010-01-26 20:13:12 -07003203int __init omap4xxx_clk_init(void)
Rajendra Nayak972c5422009-12-08 18:46:28 -07003204{
Rajendra Nayak972c5422009-12-08 18:46:28 -07003205 struct omap_clk *c;
Rajendra Nayak972c5422009-12-08 18:46:28 -07003206 u32 cpu_clkflg;
3207
3208 if (cpu_is_omap44xx()) {
3209 cpu_mask = RATE_IN_4430;
3210 cpu_clkflg = CK_443X;
3211 }
3212
3213 clk_init(&omap2_clk_functions);
3214
3215 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3216 c++)
3217 clk_preinit(c->lk.clk);
3218
3219 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3220 c++)
3221 if (c->cpu & cpu_clkflg) {
3222 clkdev_add(&c->lk);
3223 clk_register(c->lk.clk);
Rajendra Nayak972c5422009-12-08 18:46:28 -07003224 omap2_init_clk_clkdm(c->lk.clk);
Rajendra Nayak972c5422009-12-08 18:46:28 -07003225 }
3226
Paul Walmsleyc6461f52011-02-25 15:49:53 -07003227 /* Disable autoidle on all clocks; let the PM code enable it later */
3228 omap_clk_disable_autoidle_all();
3229
Rajendra Nayak972c5422009-12-08 18:46:28 -07003230 recalculate_root_clocks();
3231
3232 /*
3233 * Only enable those clocks we will need, let the drivers
3234 * enable other clocks as necessary
3235 */
3236 clk_enable_init_clocks();
3237
3238 return 0;
3239}