blob: 367006dcc70d0273f90707a7973b1430c9854e2d [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
107 dmadesc_set_length_status(priv, d, val);
108 dmadesc_set_addr(priv, d, addr);
109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800208};
209
210static const u8 bcmgenet_dma_regs_v3plus[] = {
211 [DMA_RING_CFG] = 0x00,
212 [DMA_CTRL] = 0x04,
213 [DMA_STATUS] = 0x08,
214 [DMA_SCB_BURST_SIZE] = 0x0C,
215 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700216 [DMA_PRIORITY_0] = 0x30,
217 [DMA_PRIORITY_1] = 0x34,
218 [DMA_PRIORITY_2] = 0x38,
Petri Gynther0034de42015-03-13 14:45:00 -0700219 [DMA_INDEX2RING_0] = 0x70,
220 [DMA_INDEX2RING_1] = 0x74,
221 [DMA_INDEX2RING_2] = 0x78,
222 [DMA_INDEX2RING_3] = 0x7C,
223 [DMA_INDEX2RING_4] = 0x80,
224 [DMA_INDEX2RING_5] = 0x84,
225 [DMA_INDEX2RING_6] = 0x88,
226 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800227};
228
229static const u8 bcmgenet_dma_regs_v2[] = {
230 [DMA_RING_CFG] = 0x00,
231 [DMA_CTRL] = 0x04,
232 [DMA_STATUS] = 0x08,
233 [DMA_SCB_BURST_SIZE] = 0x0C,
234 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700235 [DMA_PRIORITY_0] = 0x34,
236 [DMA_PRIORITY_1] = 0x38,
237 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800238};
239
240static const u8 bcmgenet_dma_regs_v1[] = {
241 [DMA_CTRL] = 0x00,
242 [DMA_STATUS] = 0x04,
243 [DMA_SCB_BURST_SIZE] = 0x0C,
244 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700245 [DMA_PRIORITY_0] = 0x34,
246 [DMA_PRIORITY_1] = 0x38,
247 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800248};
249
250/* Set at runtime once bcmgenet version is known */
251static const u8 *bcmgenet_dma_regs;
252
253static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
254{
255 return netdev_priv(dev_get_drvdata(dev));
256}
257
258static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700259 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800260{
261 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
262 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
263}
264
265static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
266 u32 val, enum dma_reg r)
267{
268 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
269 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
270}
271
272static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700273 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800274{
275 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
276 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
277}
278
279static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
280 u32 val, enum dma_reg r)
281{
282 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
283 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
284}
285
286/* RDMA/TDMA ring registers and accessors
287 * we merge the common fields and just prefix with T/D the registers
288 * having different meaning depending on the direction
289 */
290enum dma_ring_reg {
291 TDMA_READ_PTR = 0,
292 RDMA_WRITE_PTR = TDMA_READ_PTR,
293 TDMA_READ_PTR_HI,
294 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
295 TDMA_CONS_INDEX,
296 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
297 TDMA_PROD_INDEX,
298 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
299 DMA_RING_BUF_SIZE,
300 DMA_START_ADDR,
301 DMA_START_ADDR_HI,
302 DMA_END_ADDR,
303 DMA_END_ADDR_HI,
304 DMA_MBUF_DONE_THRESH,
305 TDMA_FLOW_PERIOD,
306 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
307 TDMA_WRITE_PTR,
308 RDMA_READ_PTR = TDMA_WRITE_PTR,
309 TDMA_WRITE_PTR_HI,
310 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
311};
312
313/* GENET v4 supports 40-bits pointer addressing
314 * for obvious reasons the LO and HI word parts
315 * are contiguous, but this offsets the other
316 * registers.
317 */
318static const u8 genet_dma_ring_regs_v4[] = {
319 [TDMA_READ_PTR] = 0x00,
320 [TDMA_READ_PTR_HI] = 0x04,
321 [TDMA_CONS_INDEX] = 0x08,
322 [TDMA_PROD_INDEX] = 0x0C,
323 [DMA_RING_BUF_SIZE] = 0x10,
324 [DMA_START_ADDR] = 0x14,
325 [DMA_START_ADDR_HI] = 0x18,
326 [DMA_END_ADDR] = 0x1C,
327 [DMA_END_ADDR_HI] = 0x20,
328 [DMA_MBUF_DONE_THRESH] = 0x24,
329 [TDMA_FLOW_PERIOD] = 0x28,
330 [TDMA_WRITE_PTR] = 0x2C,
331 [TDMA_WRITE_PTR_HI] = 0x30,
332};
333
334static const u8 genet_dma_ring_regs_v123[] = {
335 [TDMA_READ_PTR] = 0x00,
336 [TDMA_CONS_INDEX] = 0x04,
337 [TDMA_PROD_INDEX] = 0x08,
338 [DMA_RING_BUF_SIZE] = 0x0C,
339 [DMA_START_ADDR] = 0x10,
340 [DMA_END_ADDR] = 0x14,
341 [DMA_MBUF_DONE_THRESH] = 0x18,
342 [TDMA_FLOW_PERIOD] = 0x1C,
343 [TDMA_WRITE_PTR] = 0x20,
344};
345
346/* Set at runtime once GENET version is known */
347static const u8 *genet_dma_ring_regs;
348
349static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700350 unsigned int ring,
351 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800352{
353 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
354 (DMA_RING_SIZE * ring) +
355 genet_dma_ring_regs[r]);
356}
357
358static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700359 unsigned int ring, u32 val,
360 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800361{
362 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
363 (DMA_RING_SIZE * ring) +
364 genet_dma_ring_regs[r]);
365}
366
367static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700368 unsigned int ring,
369 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800370{
371 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
372 (DMA_RING_SIZE * ring) +
373 genet_dma_ring_regs[r]);
374}
375
376static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700377 unsigned int ring, u32 val,
378 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800379{
380 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
381 (DMA_RING_SIZE * ring) +
382 genet_dma_ring_regs[r]);
383}
384
385static int bcmgenet_get_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700386 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800387{
388 struct bcmgenet_priv *priv = netdev_priv(dev);
389
390 if (!netif_running(dev))
391 return -EINVAL;
392
393 if (!priv->phydev)
394 return -ENODEV;
395
396 return phy_ethtool_gset(priv->phydev, cmd);
397}
398
399static int bcmgenet_set_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700400 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800401{
402 struct bcmgenet_priv *priv = netdev_priv(dev);
403
404 if (!netif_running(dev))
405 return -EINVAL;
406
407 if (!priv->phydev)
408 return -ENODEV;
409
410 return phy_ethtool_sset(priv->phydev, cmd);
411}
412
413static int bcmgenet_set_rx_csum(struct net_device *dev,
414 netdev_features_t wanted)
415{
416 struct bcmgenet_priv *priv = netdev_priv(dev);
417 u32 rbuf_chk_ctrl;
418 bool rx_csum_en;
419
420 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
421
422 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
423
424 /* enable rx checksumming */
425 if (rx_csum_en)
426 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
427 else
428 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
429 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700430
431 /* If UniMAC forwards CRC, we need to skip over it to get
432 * a valid CHK bit to be set in the per-packet status word
433 */
434 if (rx_csum_en && priv->crc_fwd_en)
435 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
436 else
437 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
438
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800439 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
440
441 return 0;
442}
443
444static int bcmgenet_set_tx_csum(struct net_device *dev,
445 netdev_features_t wanted)
446{
447 struct bcmgenet_priv *priv = netdev_priv(dev);
448 bool desc_64b_en;
449 u32 tbuf_ctrl, rbuf_ctrl;
450
451 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
452 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
453
454 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
455
456 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
457 if (desc_64b_en) {
458 tbuf_ctrl |= RBUF_64B_EN;
459 rbuf_ctrl |= RBUF_64B_EN;
460 } else {
461 tbuf_ctrl &= ~RBUF_64B_EN;
462 rbuf_ctrl &= ~RBUF_64B_EN;
463 }
464 priv->desc_64b_en = desc_64b_en;
465
466 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
467 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
468
469 return 0;
470}
471
472static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700473 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800474{
475 netdev_features_t changed = features ^ dev->features;
476 netdev_features_t wanted = dev->wanted_features;
477 int ret = 0;
478
479 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
480 ret = bcmgenet_set_tx_csum(dev, wanted);
481 if (changed & (NETIF_F_RXCSUM))
482 ret = bcmgenet_set_rx_csum(dev, wanted);
483
484 return ret;
485}
486
487static u32 bcmgenet_get_msglevel(struct net_device *dev)
488{
489 struct bcmgenet_priv *priv = netdev_priv(dev);
490
491 return priv->msg_enable;
492}
493
494static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
495{
496 struct bcmgenet_priv *priv = netdev_priv(dev);
497
498 priv->msg_enable = level;
499}
500
501/* standard ethtool support functions. */
502enum bcmgenet_stat_type {
503 BCMGENET_STAT_NETDEV = -1,
504 BCMGENET_STAT_MIB_RX,
505 BCMGENET_STAT_MIB_TX,
506 BCMGENET_STAT_RUNT,
507 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800508 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800509};
510
511struct bcmgenet_stats {
512 char stat_string[ETH_GSTRING_LEN];
513 int stat_sizeof;
514 int stat_offset;
515 enum bcmgenet_stat_type type;
516 /* reg offset from UMAC base for misc counters */
517 u16 reg_offset;
518};
519
520#define STAT_NETDEV(m) { \
521 .stat_string = __stringify(m), \
522 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
523 .stat_offset = offsetof(struct net_device_stats, m), \
524 .type = BCMGENET_STAT_NETDEV, \
525}
526
527#define STAT_GENET_MIB(str, m, _type) { \
528 .stat_string = str, \
529 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
530 .stat_offset = offsetof(struct bcmgenet_priv, m), \
531 .type = _type, \
532}
533
534#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
535#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
536#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800537#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800538
539#define STAT_GENET_MISC(str, m, offset) { \
540 .stat_string = str, \
541 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
542 .stat_offset = offsetof(struct bcmgenet_priv, m), \
543 .type = BCMGENET_STAT_MISC, \
544 .reg_offset = offset, \
545}
546
547
548/* There is a 0xC gap between the end of RX and beginning of TX stats and then
549 * between the end of TX stats and the beginning of the RX RUNT
550 */
551#define BCMGENET_STAT_OFFSET 0xc
552
553/* Hardware counters must be kept in sync because the order/offset
554 * is important here (order in structure declaration = order in hardware)
555 */
556static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
557 /* general stats */
558 STAT_NETDEV(rx_packets),
559 STAT_NETDEV(tx_packets),
560 STAT_NETDEV(rx_bytes),
561 STAT_NETDEV(tx_bytes),
562 STAT_NETDEV(rx_errors),
563 STAT_NETDEV(tx_errors),
564 STAT_NETDEV(rx_dropped),
565 STAT_NETDEV(tx_dropped),
566 STAT_NETDEV(multicast),
567 /* UniMAC RSV counters */
568 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
569 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
570 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
571 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
572 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
573 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
574 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
575 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
576 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
577 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
578 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
579 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
580 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
581 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
582 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
583 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
584 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
585 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
586 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
587 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
588 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
589 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
590 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
591 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
592 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
593 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
594 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
595 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
596 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
597 /* UniMAC TSV counters */
598 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
599 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
600 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
601 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
602 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
603 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
604 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
605 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
606 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
607 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
608 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
609 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
610 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
611 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
612 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
613 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
614 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
615 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
616 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
617 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
618 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
619 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
620 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
621 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
622 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
623 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
624 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
625 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
626 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
627 /* UniMAC RUNT counters */
628 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
629 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
630 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
631 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
632 /* Misc UniMAC counters */
633 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
634 UMAC_RBUF_OVFL_CNT),
635 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
636 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800637 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
638 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
639 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800640};
641
642#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
643
644static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700645 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800646{
647 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
648 strlcpy(info->version, "v2.0", sizeof(info->version));
649 info->n_stats = BCMGENET_STATS_LEN;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800650}
651
652static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
653{
654 switch (string_set) {
655 case ETH_SS_STATS:
656 return BCMGENET_STATS_LEN;
657 default:
658 return -EOPNOTSUPP;
659 }
660}
661
Florian Fainellic91b7f62014-07-23 10:42:12 -0700662static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
663 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800664{
665 int i;
666
667 switch (stringset) {
668 case ETH_SS_STATS:
669 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
670 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700671 bcmgenet_gstrings_stats[i].stat_string,
672 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800673 }
674 break;
675 }
676}
677
678static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
679{
680 int i, j = 0;
681
682 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
683 const struct bcmgenet_stats *s;
684 u8 offset = 0;
685 u32 val = 0;
686 char *p;
687
688 s = &bcmgenet_gstrings_stats[i];
689 switch (s->type) {
690 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800691 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800692 continue;
693 case BCMGENET_STAT_MIB_RX:
694 case BCMGENET_STAT_MIB_TX:
695 case BCMGENET_STAT_RUNT:
696 if (s->type != BCMGENET_STAT_MIB_RX)
697 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700698 val = bcmgenet_umac_readl(priv,
699 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800700 break;
701 case BCMGENET_STAT_MISC:
702 val = bcmgenet_umac_readl(priv, s->reg_offset);
703 /* clear if overflowed */
704 if (val == ~0)
705 bcmgenet_umac_writel(priv, 0, s->reg_offset);
706 break;
707 }
708
709 j += s->stat_sizeof;
710 p = (char *)priv + s->stat_offset;
711 *(u32 *)p = val;
712 }
713}
714
715static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700716 struct ethtool_stats *stats,
717 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800718{
719 struct bcmgenet_priv *priv = netdev_priv(dev);
720 int i;
721
722 if (netif_running(dev))
723 bcmgenet_update_mib_counters(priv);
724
725 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
726 const struct bcmgenet_stats *s;
727 char *p;
728
729 s = &bcmgenet_gstrings_stats[i];
730 if (s->type == BCMGENET_STAT_NETDEV)
731 p = (char *)&dev->stats;
732 else
733 p = (char *)priv;
734 p += s->stat_offset;
735 data[i] = *(u32 *)p;
736 }
737}
738
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800739static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
740{
741 struct bcmgenet_priv *priv = netdev_priv(dev);
742 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
743 u32 reg;
744
745 if (enable && !priv->clk_eee_enabled) {
746 clk_prepare_enable(priv->clk_eee);
747 priv->clk_eee_enabled = true;
748 }
749
750 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
751 if (enable)
752 reg |= EEE_EN;
753 else
754 reg &= ~EEE_EN;
755 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
756
757 /* Enable EEE and switch to a 27Mhz clock automatically */
758 reg = __raw_readl(priv->base + off);
759 if (enable)
760 reg |= TBUF_EEE_EN | TBUF_PM_EN;
761 else
762 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
763 __raw_writel(reg, priv->base + off);
764
765 /* Do the same for thing for RBUF */
766 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
767 if (enable)
768 reg |= RBUF_EEE_EN | RBUF_PM_EN;
769 else
770 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
771 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
772
773 if (!enable && priv->clk_eee_enabled) {
774 clk_disable_unprepare(priv->clk_eee);
775 priv->clk_eee_enabled = false;
776 }
777
778 priv->eee.eee_enabled = enable;
779 priv->eee.eee_active = enable;
780}
781
782static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
783{
784 struct bcmgenet_priv *priv = netdev_priv(dev);
785 struct ethtool_eee *p = &priv->eee;
786
787 if (GENET_IS_V1(priv))
788 return -EOPNOTSUPP;
789
790 e->eee_enabled = p->eee_enabled;
791 e->eee_active = p->eee_active;
792 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
793
794 return phy_ethtool_get_eee(priv->phydev, e);
795}
796
797static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
798{
799 struct bcmgenet_priv *priv = netdev_priv(dev);
800 struct ethtool_eee *p = &priv->eee;
801 int ret = 0;
802
803 if (GENET_IS_V1(priv))
804 return -EOPNOTSUPP;
805
806 p->eee_enabled = e->eee_enabled;
807
808 if (!p->eee_enabled) {
809 bcmgenet_eee_enable_set(dev, false);
810 } else {
811 ret = phy_init_eee(priv->phydev, 0);
812 if (ret) {
813 netif_err(priv, hw, dev, "EEE initialization failed\n");
814 return ret;
815 }
816
817 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
818 bcmgenet_eee_enable_set(dev, true);
819 }
820
821 return phy_ethtool_set_eee(priv->phydev, e);
822}
823
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800824static int bcmgenet_nway_reset(struct net_device *dev)
825{
826 struct bcmgenet_priv *priv = netdev_priv(dev);
827
828 return genphy_restart_aneg(priv->phydev);
829}
830
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800831/* standard ethtool support functions. */
832static struct ethtool_ops bcmgenet_ethtool_ops = {
833 .get_strings = bcmgenet_get_strings,
834 .get_sset_count = bcmgenet_get_sset_count,
835 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
836 .get_settings = bcmgenet_get_settings,
837 .set_settings = bcmgenet_set_settings,
838 .get_drvinfo = bcmgenet_get_drvinfo,
839 .get_link = ethtool_op_get_link,
840 .get_msglevel = bcmgenet_get_msglevel,
841 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700842 .get_wol = bcmgenet_get_wol,
843 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800844 .get_eee = bcmgenet_get_eee,
845 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800846 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800847};
848
849/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -0700850static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800851 enum bcmgenet_power_mode mode)
852{
Florian Fainellica8cf342015-03-23 15:09:51 -0700853 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800854 u32 reg;
855
856 switch (mode) {
857 case GENET_POWER_CABLE_SENSE:
Florian Fainelli80d8e962014-02-24 16:56:11 -0800858 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800859 break;
860
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700861 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -0700862 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700863 break;
864
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800865 case GENET_POWER_PASSIVE:
866 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800867 if (priv->hw_params->flags & GENET_HAS_EXT) {
868 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
869 reg |= (EXT_PWR_DOWN_PHY |
870 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
871 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -0700872
873 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800874 }
875 break;
876 default:
877 break;
878 }
Florian Fainellica8cf342015-03-23 15:09:51 -0700879
880 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800881}
882
883static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700884 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800885{
886 u32 reg;
887
888 if (!(priv->hw_params->flags & GENET_HAS_EXT))
889 return;
890
891 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
892
893 switch (mode) {
894 case GENET_POWER_PASSIVE:
895 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
896 EXT_PWR_DOWN_BIAS);
897 /* fallthrough */
898 case GENET_POWER_CABLE_SENSE:
899 /* enable APD */
900 reg |= EXT_PWR_DN_EN_LD;
901 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700902 case GENET_POWER_WOL_MAGIC:
903 bcmgenet_wol_power_up_cfg(priv, mode);
904 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800905 default:
906 break;
907 }
908
909 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellicc013fb2014-08-11 14:50:43 -0700910
911 if (mode == GENET_POWER_PASSIVE)
912 bcmgenet_mii_reset(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800913}
914
915/* ioctl handle special commands that are not present in ethtool. */
916static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
917{
918 struct bcmgenet_priv *priv = netdev_priv(dev);
919 int val = 0;
920
921 if (!netif_running(dev))
922 return -EINVAL;
923
924 switch (cmd) {
925 case SIOCGMIIPHY:
926 case SIOCGMIIREG:
927 case SIOCSMIIREG:
928 if (!priv->phydev)
929 val = -ENODEV;
930 else
931 val = phy_mii_ioctl(priv->phydev, rq, cmd);
932 break;
933
934 default:
935 val = -EINVAL;
936 break;
937 }
938
939 return val;
940}
941
942static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
943 struct bcmgenet_tx_ring *ring)
944{
945 struct enet_cb *tx_cb_ptr;
946
947 tx_cb_ptr = ring->cbs;
948 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -0800949
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800950 /* Advancing local write pointer */
951 if (ring->write_ptr == ring->end_ptr)
952 ring->write_ptr = ring->cb_ptr;
953 else
954 ring->write_ptr++;
955
956 return tx_cb_ptr;
957}
958
959/* Simple helper to free a control block's resources */
960static void bcmgenet_free_cb(struct enet_cb *cb)
961{
962 dev_kfree_skb_any(cb->skb);
963 cb->skb = NULL;
964 dma_unmap_addr_set(cb, dma_addr, 0);
965}
966
Petri Gynther9dbac282015-03-25 12:35:10 -0700967static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800968{
Petri Gynther9dbac282015-03-25 12:35:10 -0700969 bcmgenet_intrl2_0_writel(ring->priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700970 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
971 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800972}
973
Petri Gynther9dbac282015-03-25 12:35:10 -0700974static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800975{
Petri Gynther9dbac282015-03-25 12:35:10 -0700976 bcmgenet_intrl2_0_writel(ring->priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700977 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
978 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800979}
980
Petri Gynther9dbac282015-03-25 12:35:10 -0700981static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800982{
Petri Gynther9dbac282015-03-25 12:35:10 -0700983 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700984 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800985}
986
Petri Gynther9dbac282015-03-25 12:35:10 -0700987static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800988{
Petri Gynther9dbac282015-03-25 12:35:10 -0700989 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700990 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800991}
992
993/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900994static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
995 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800996{
997 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800998 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -0700999 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001000 unsigned int pkts_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001001 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001002 unsigned int txbds_ready;
1003 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001004
Brian Norris7fc527f2014-07-29 14:34:14 -07001005 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001006 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -08001007 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001008
Petri Gynther66d06752015-03-04 14:30:01 -08001009 if (likely(c_index >= ring->c_index))
1010 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001011 else
Petri Gynther66d06752015-03-04 14:30:01 -08001012 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001013
1014 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001015 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1016 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001017
1018 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001019 while (txbds_processed < txbds_ready) {
1020 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001021 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001022 pkts_compl++;
Petri Gynther66d06752015-03-04 14:30:01 -08001023 dev->stats.tx_packets++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001024 dev->stats.tx_bytes += tx_cb_ptr->skb->len;
1025 dma_unmap_single(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001026 dma_unmap_addr(tx_cb_ptr, dma_addr),
1027 tx_cb_ptr->skb->len,
1028 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001029 bcmgenet_free_cb(tx_cb_ptr);
1030 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
1031 dev->stats.tx_bytes +=
1032 dma_unmap_len(tx_cb_ptr, dma_len);
1033 dma_unmap_page(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001034 dma_unmap_addr(tx_cb_ptr, dma_addr),
1035 dma_unmap_len(tx_cb_ptr, dma_len),
1036 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001037 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1038 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001039
Petri Gynther66d06752015-03-04 14:30:01 -08001040 txbds_processed++;
1041 if (likely(ring->clean_ptr < ring->end_ptr))
1042 ring->clean_ptr++;
1043 else
1044 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001045 }
1046
Petri Gynther66d06752015-03-04 14:30:01 -08001047 ring->free_bds += txbds_processed;
1048 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1049
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001050 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
Petri Gynther66d06752015-03-04 14:30:01 -08001051 txq = netdev_get_tx_queue(dev, ring->queue);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001052 if (netif_tx_queue_stopped(txq))
1053 netif_tx_wake_queue(txq);
1054 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001055
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001056 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001057}
1058
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001059static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001060 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001061{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001062 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001063 unsigned long flags;
1064
1065 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001066 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001067 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001068
1069 return released;
1070}
1071
1072static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1073{
1074 struct bcmgenet_tx_ring *ring =
1075 container_of(napi, struct bcmgenet_tx_ring, napi);
1076 unsigned int work_done = 0;
1077
1078 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1079
1080 if (work_done == 0) {
1081 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001082 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001083
1084 return 0;
1085 }
1086
1087 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001088}
1089
1090static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1091{
1092 struct bcmgenet_priv *priv = netdev_priv(dev);
1093 int i;
1094
1095 if (netif_is_multiqueue(dev)) {
1096 for (i = 0; i < priv->hw_params->tx_queues; i++)
1097 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1098 }
1099
1100 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1101}
1102
1103/* Transmits a single SKB (either head of a fragment or a single SKB)
1104 * caller must hold priv->lock
1105 */
1106static int bcmgenet_xmit_single(struct net_device *dev,
1107 struct sk_buff *skb,
1108 u16 dma_desc_flags,
1109 struct bcmgenet_tx_ring *ring)
1110{
1111 struct bcmgenet_priv *priv = netdev_priv(dev);
1112 struct device *kdev = &priv->pdev->dev;
1113 struct enet_cb *tx_cb_ptr;
1114 unsigned int skb_len;
1115 dma_addr_t mapping;
1116 u32 length_status;
1117 int ret;
1118
1119 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1120
1121 if (unlikely(!tx_cb_ptr))
1122 BUG();
1123
1124 tx_cb_ptr->skb = skb;
1125
1126 skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
1127
1128 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1129 ret = dma_mapping_error(kdev, mapping);
1130 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001131 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001132 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1133 dev_kfree_skb(skb);
1134 return ret;
1135 }
1136
1137 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1138 dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
1139 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1140 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1141 DMA_TX_APPEND_CRC;
1142
1143 if (skb->ip_summed == CHECKSUM_PARTIAL)
1144 length_status |= DMA_TX_DO_CSUM;
1145
1146 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1147
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001148 return 0;
1149}
1150
Brian Norris7fc527f2014-07-29 14:34:14 -07001151/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001153 skb_frag_t *frag,
1154 u16 dma_desc_flags,
1155 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001156{
1157 struct bcmgenet_priv *priv = netdev_priv(dev);
1158 struct device *kdev = &priv->pdev->dev;
1159 struct enet_cb *tx_cb_ptr;
1160 dma_addr_t mapping;
1161 int ret;
1162
1163 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1164
1165 if (unlikely(!tx_cb_ptr))
1166 BUG();
1167 tx_cb_ptr->skb = NULL;
1168
1169 mapping = skb_frag_dma_map(kdev, frag, 0,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001170 skb_frag_size(frag), DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001171 ret = dma_mapping_error(kdev, mapping);
1172 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001173 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001174 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001175 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001176 return ret;
1177 }
1178
1179 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1180 dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
1181
1182 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001183 (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1184 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001185
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001186 return 0;
1187}
1188
1189/* Reallocate the SKB to put enough headroom in front of it and insert
1190 * the transmit checksum offsets in the descriptors
1191 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001192static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1193 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001194{
1195 struct status_64 *status = NULL;
1196 struct sk_buff *new_skb;
1197 u16 offset;
1198 u8 ip_proto;
1199 u16 ip_ver;
1200 u32 tx_csum_info;
1201
1202 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1203 /* If 64 byte status block enabled, must make sure skb has
1204 * enough headroom for us to insert 64B status block.
1205 */
1206 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1207 dev_kfree_skb(skb);
1208 if (!new_skb) {
1209 dev->stats.tx_errors++;
1210 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001211 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001212 }
1213 skb = new_skb;
1214 }
1215
1216 skb_push(skb, sizeof(*status));
1217 status = (struct status_64 *)skb->data;
1218
1219 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1220 ip_ver = htons(skb->protocol);
1221 switch (ip_ver) {
1222 case ETH_P_IP:
1223 ip_proto = ip_hdr(skb)->protocol;
1224 break;
1225 case ETH_P_IPV6:
1226 ip_proto = ipv6_hdr(skb)->nexthdr;
1227 break;
1228 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001229 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001230 }
1231
1232 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1233 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1234 (offset + skb->csum_offset);
1235
1236 /* Set the length valid bit for TCP and UDP and just set
1237 * the special UDP flag for IPv4, else just set to 0.
1238 */
1239 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1240 tx_csum_info |= STATUS_TX_CSUM_LV;
1241 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1242 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001243 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001244 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001245 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001246
1247 status->tx_csum_info = tx_csum_info;
1248 }
1249
Petri Gyntherbc233332014-10-01 11:30:01 -07001250 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001251}
1252
1253static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1254{
1255 struct bcmgenet_priv *priv = netdev_priv(dev);
1256 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001257 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001258 unsigned long flags = 0;
1259 int nr_frags, index;
1260 u16 dma_desc_flags;
1261 int ret;
1262 int i;
1263
1264 index = skb_get_queue_mapping(skb);
1265 /* Mapping strategy:
1266 * queue_mapping = 0, unclassified, packet xmited through ring16
1267 * queue_mapping = 1, goes to ring 0. (highest priority queue
1268 * queue_mapping = 2, goes to ring 1.
1269 * queue_mapping = 3, goes to ring 2.
1270 * queue_mapping = 4, goes to ring 3.
1271 */
1272 if (index == 0)
1273 index = DESC_INDEX;
1274 else
1275 index -= 1;
1276
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001277 nr_frags = skb_shinfo(skb)->nr_frags;
1278 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001279 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001280
1281 spin_lock_irqsave(&ring->lock, flags);
1282 if (ring->free_bds <= nr_frags + 1) {
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001283 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001284 netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001285 __func__, index, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001286 ret = NETDEV_TX_BUSY;
1287 goto out;
1288 }
1289
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001290 if (skb_padto(skb, ETH_ZLEN)) {
1291 ret = NETDEV_TX_OK;
1292 goto out;
1293 }
1294
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001295 /* set the SKB transmit checksum */
1296 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001297 skb = bcmgenet_put_tx_csum(dev, skb);
1298 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001299 ret = NETDEV_TX_OK;
1300 goto out;
1301 }
1302 }
1303
1304 dma_desc_flags = DMA_SOP;
1305 if (nr_frags == 0)
1306 dma_desc_flags |= DMA_EOP;
1307
1308 /* Transmit single SKB or head of fragment list */
1309 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1310 if (ret) {
1311 ret = NETDEV_TX_OK;
1312 goto out;
1313 }
1314
1315 /* xmit fragment */
1316 for (i = 0; i < nr_frags; i++) {
1317 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001318 &skb_shinfo(skb)->frags[i],
1319 (i == nr_frags - 1) ? DMA_EOP : 0,
1320 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001321 if (ret) {
1322 ret = NETDEV_TX_OK;
1323 goto out;
1324 }
1325 }
1326
Florian Fainellid03825f2014-03-20 10:53:21 -07001327 skb_tx_timestamp(skb);
1328
Florian Fainelliae67bf02015-03-13 12:11:06 -07001329 /* Decrement total BD count and advance our write pointer */
1330 ring->free_bds -= nr_frags + 1;
1331 ring->prod_index += nr_frags + 1;
1332 ring->prod_index &= DMA_P_INDEX_MASK;
1333
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001334 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001335 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001336
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001337 if (!skb->xmit_more || netif_xmit_stopped(txq))
1338 /* Packets are ready, update producer index */
1339 bcmgenet_tdma_ring_writel(priv, ring->index,
1340 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001341out:
1342 spin_unlock_irqrestore(&ring->lock, flags);
1343
1344 return ret;
1345}
1346
Petri Gyntherd6707be2015-03-12 15:48:00 -07001347static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1348 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001349{
1350 struct device *kdev = &priv->pdev->dev;
1351 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001352 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001353 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001354
Petri Gyntherd6707be2015-03-12 15:48:00 -07001355 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001356 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001357 if (!skb) {
1358 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001359 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001360 "%s: Rx skb allocation failed\n", __func__);
1361 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001362 }
1363
Petri Gyntherd6707be2015-03-12 15:48:00 -07001364 /* DMA-map the new Rx skb */
1365 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1366 DMA_FROM_DEVICE);
1367 if (dma_mapping_error(kdev, mapping)) {
1368 priv->mib.rx_dma_failed++;
1369 dev_kfree_skb_any(skb);
1370 netif_err(priv, rx_err, priv->dev,
1371 "%s: Rx skb DMA mapping failed\n", __func__);
1372 return NULL;
1373 }
1374
1375 /* Grab the current Rx skb from the ring and DMA-unmap it */
1376 rx_skb = cb->skb;
1377 if (likely(rx_skb))
1378 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1379 priv->rx_buf_len, DMA_FROM_DEVICE);
1380
1381 /* Put the new Rx skb on the ring */
1382 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001383 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001384 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001385
Petri Gyntherd6707be2015-03-12 15:48:00 -07001386 /* Return the current Rx skb to caller */
1387 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001388}
1389
1390/* bcmgenet_desc_rx - descriptor based rx process.
1391 * this could be called from bottom half, or from NAPI polling method.
1392 */
1393static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001394 unsigned int index,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001395 unsigned int budget)
1396{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001397 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001398 struct net_device *dev = priv->dev;
1399 struct enet_cb *cb;
1400 struct sk_buff *skb;
1401 u32 dma_length_status;
1402 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001403 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001404 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1405 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001406 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001407 unsigned int chksum_ok = 0;
1408
Petri Gynther8ac467e2015-03-09 13:40:00 -07001409 p_index = bcmgenet_rdma_ring_readl(priv, index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001410
1411 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1412 DMA_P_INDEX_DISCARD_CNT_MASK;
1413 if (discards > ring->old_discards) {
1414 discards = discards - ring->old_discards;
1415 dev->stats.rx_missed_errors += discards;
1416 dev->stats.rx_errors += discards;
1417 ring->old_discards += discards;
1418
1419 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1420 if (ring->old_discards >= 0xC000) {
1421 ring->old_discards = 0;
1422 bcmgenet_rdma_ring_writel(priv, index, 0,
1423 RDMA_PROD_INDEX);
1424 }
1425 }
1426
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001427 p_index &= DMA_P_INDEX_MASK;
1428
Petri Gynther8ac467e2015-03-09 13:40:00 -07001429 if (likely(p_index >= ring->c_index))
1430 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001431 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001432 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1433 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001434
1435 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001436 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001437
1438 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001439 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001440 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001441 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001442
Florian Fainellib629be52014-09-08 11:37:52 -07001443 if (unlikely(!skb)) {
1444 dev->stats.rx_dropped++;
1445 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001446 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001447 }
1448
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001449 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001450 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001451 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001452 } else {
1453 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001454
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001455 status = (struct status_64 *)skb->data;
1456 dma_length_status = status->length_status;
1457 }
1458
1459 /* DMA flags and length are still valid no matter how
1460 * we got the Receive Status Vector (64B RSB or register)
1461 */
1462 dma_flag = dma_length_status & 0xffff;
1463 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1464
1465 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001466 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001467 __func__, p_index, ring->c_index,
1468 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001469
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001470 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1471 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001472 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001473 dev->stats.rx_dropped++;
1474 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001475 dev_kfree_skb_any(skb);
1476 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001477 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001478
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001479 /* report errors */
1480 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1481 DMA_RX_OV |
1482 DMA_RX_NO |
1483 DMA_RX_LG |
1484 DMA_RX_RXER))) {
1485 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001486 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001487 if (dma_flag & DMA_RX_CRC_ERROR)
1488 dev->stats.rx_crc_errors++;
1489 if (dma_flag & DMA_RX_OV)
1490 dev->stats.rx_over_errors++;
1491 if (dma_flag & DMA_RX_NO)
1492 dev->stats.rx_frame_errors++;
1493 if (dma_flag & DMA_RX_LG)
1494 dev->stats.rx_length_errors++;
1495 dev->stats.rx_dropped++;
1496 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001497 dev_kfree_skb_any(skb);
1498 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001499 } /* error packet */
1500
1501 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001502 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001503
1504 skb_put(skb, len);
1505 if (priv->desc_64b_en) {
1506 skb_pull(skb, 64);
1507 len -= 64;
1508 }
1509
1510 if (likely(chksum_ok))
1511 skb->ip_summed = CHECKSUM_UNNECESSARY;
1512
1513 /* remove hardware 2bytes added for IP alignment */
1514 skb_pull(skb, 2);
1515 len -= 2;
1516
1517 if (priv->crc_fwd_en) {
1518 skb_trim(skb, len - ETH_FCS_LEN);
1519 len -= ETH_FCS_LEN;
1520 }
1521
1522 /*Finish setting up the received SKB and send it to the kernel*/
1523 skb->protocol = eth_type_trans(skb, priv->dev);
1524 dev->stats.rx_packets++;
1525 dev->stats.rx_bytes += len;
1526 if (dma_flag & DMA_RX_MULT)
1527 dev->stats.multicast++;
1528
1529 /* Notify kernel */
1530 napi_gro_receive(&priv->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001531 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1532
Petri Gyntherd6707be2015-03-12 15:48:00 -07001533next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001534 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001535 if (likely(ring->read_ptr < ring->end_ptr))
1536 ring->read_ptr++;
1537 else
1538 ring->read_ptr = ring->cb_ptr;
1539
1540 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
1541 bcmgenet_rdma_ring_writel(priv, index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001542 }
1543
1544 return rxpktprocessed;
1545}
1546
1547/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001548static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1549 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001550{
1551 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001552 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001553 int i;
1554
Petri Gynther8ac467e2015-03-09 13:40:00 -07001555 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001556
1557 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001558 for (i = 0; i < ring->size; i++) {
1559 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001560 skb = bcmgenet_rx_refill(priv, cb);
1561 if (skb)
1562 dev_kfree_skb_any(skb);
1563 if (!cb->skb)
1564 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001565 }
1566
Petri Gyntherd6707be2015-03-12 15:48:00 -07001567 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001568}
1569
1570static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1571{
1572 struct enet_cb *cb;
1573 int i;
1574
1575 for (i = 0; i < priv->num_rx_bds; i++) {
1576 cb = &priv->rx_cbs[i];
1577
1578 if (dma_unmap_addr(cb, dma_addr)) {
1579 dma_unmap_single(&priv->dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001580 dma_unmap_addr(cb, dma_addr),
1581 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001582 dma_unmap_addr_set(cb, dma_addr, 0);
1583 }
1584
1585 if (cb->skb)
1586 bcmgenet_free_cb(cb);
1587 }
1588}
1589
Florian Fainellic91b7f62014-07-23 10:42:12 -07001590static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001591{
1592 u32 reg;
1593
1594 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1595 if (enable)
1596 reg |= mask;
1597 else
1598 reg &= ~mask;
1599 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1600
1601 /* UniMAC stops on a packet boundary, wait for a full-size packet
1602 * to be processed
1603 */
1604 if (enable == 0)
1605 usleep_range(1000, 2000);
1606}
1607
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001608static int reset_umac(struct bcmgenet_priv *priv)
1609{
1610 struct device *kdev = &priv->pdev->dev;
1611 unsigned int timeout = 0;
1612 u32 reg;
1613
1614 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1615 bcmgenet_rbuf_ctrl_set(priv, 0);
1616 udelay(10);
1617
1618 /* disable MAC while updating its registers */
1619 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1620
1621 /* issue soft reset, wait for it to complete */
1622 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1623 while (timeout++ < 1000) {
1624 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1625 if (!(reg & CMD_SW_RESET))
1626 return 0;
1627
1628 udelay(1);
1629 }
1630
1631 if (timeout == 1000) {
1632 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001633 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001634 return -ETIMEDOUT;
1635 }
1636
1637 return 0;
1638}
1639
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001640static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1641{
1642 /* Mask all interrupts.*/
1643 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1644 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1645 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1646 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1647 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1648 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1649}
1650
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001651static int init_umac(struct bcmgenet_priv *priv)
1652{
1653 struct device *kdev = &priv->pdev->dev;
1654 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001655 u32 reg;
1656 u32 int0_enable = 0;
1657 u32 int1_enable = 0;
1658 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001659
1660 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1661
1662 ret = reset_umac(priv);
1663 if (ret)
1664 return ret;
1665
1666 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1667 /* clear tx/rx counter */
1668 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001669 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1670 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001671 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1672
1673 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1674
1675 /* init rx registers, enable ip header optimization */
1676 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1677 reg |= RBUF_ALIGN_2B;
1678 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1679
1680 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1681 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1682
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001683 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001684
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001685 /* Enable Rx default queue 16 interrupts */
1686 int0_enable |= (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001687
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001688 /* Enable Tx default queue 16 interrupts */
1689 int0_enable |= (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690
Brian Norris7fc527f2014-07-29 14:34:14 -07001691 /* Monitor cable plug/unplugged event for internal PHY */
Florian Fainelli8900ea572014-07-23 10:42:14 -07001692 if (phy_is_internal(priv->phydev)) {
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001693 int0_enable |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea572014-07-23 10:42:14 -07001694 } else if (priv->ext_phy) {
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001695 int0_enable |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea572014-07-23 10:42:14 -07001696 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001697 reg = bcmgenet_bp_mc_get(priv);
1698 reg |= BIT(priv->hw_params->bp_in_en_shift);
1699
1700 /* bp_mask: back pressure mask */
1701 if (netif_is_multiqueue(priv->dev))
1702 reg |= priv->hw_params->bp_in_mask;
1703 else
1704 reg &= ~priv->hw_params->bp_in_mask;
1705 bcmgenet_bp_mc_set(priv, reg);
1706 }
1707
1708 /* Enable MDIO interrupts on GENET v3+ */
1709 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001710 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001711
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001712 /* Enable Tx priority queue interrupts */
1713 for (i = 0; i < priv->hw_params->tx_queues; ++i)
1714 int1_enable |= (1 << i);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001715
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001716 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1717 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001718
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001719 /* Enable rx/tx engine.*/
1720 dev_dbg(kdev, "done init umac\n");
1721
1722 return 0;
1723}
1724
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001725/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001726static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1727 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001728 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001729{
1730 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1731 u32 words_per_bd = WORDS_PER_BD(priv);
1732 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001733
1734 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001735 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001736 ring->index = index;
1737 if (index == DESC_INDEX) {
1738 ring->queue = 0;
1739 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1740 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1741 } else {
1742 ring->queue = index + 1;
1743 ring->int_enable = bcmgenet_tx_ring_int_enable;
1744 ring->int_disable = bcmgenet_tx_ring_int_disable;
1745 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001746 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001747 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001748 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001749 ring->c_index = 0;
1750 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001751 ring->write_ptr = start_ptr;
1752 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001753 ring->end_ptr = end_ptr - 1;
1754 ring->prod_index = 0;
1755
1756 /* Set flow period for ring != 16 */
1757 if (index != DESC_INDEX)
1758 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1759
1760 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1761 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1762 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1763 /* Disable rate control for now */
1764 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001765 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001766 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001767 ((size << DMA_RING_SIZE_SHIFT) |
1768 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001769
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001770 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001771 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001772 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001773 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001774 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001775 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001776 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001777 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001778 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001779}
1780
1781/* Initialize a RDMA ring */
1782static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001783 unsigned int index, unsigned int size,
1784 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001785{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001786 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001787 u32 words_per_bd = WORDS_PER_BD(priv);
1788 int ret;
1789
Petri Gynther8ac467e2015-03-09 13:40:00 -07001790 ring->index = index;
1791 ring->cbs = priv->rx_cbs + start_ptr;
1792 ring->size = size;
1793 ring->c_index = 0;
1794 ring->read_ptr = start_ptr;
1795 ring->cb_ptr = start_ptr;
1796 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001797
Petri Gynther8ac467e2015-03-09 13:40:00 -07001798 ret = bcmgenet_alloc_rx_buffers(priv, ring);
1799 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001800 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001801
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001802 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
1803 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001804 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001805 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001806 ((size << DMA_RING_SIZE_SHIFT) |
1807 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001808 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001809 (DMA_FC_THRESH_LO <<
1810 DMA_XOFF_THRESHOLD_SHIFT) |
1811 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001812
1813 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001814 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1815 DMA_START_ADDR);
1816 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1817 RDMA_READ_PTR);
1818 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1819 RDMA_WRITE_PTR);
1820 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08001821 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001822
1823 return ret;
1824}
1825
Petri Gynthere2aadb42015-03-25 12:35:14 -07001826static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
1827{
1828 unsigned int i;
1829 struct bcmgenet_tx_ring *ring;
1830
1831 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
1832 ring = &priv->tx_rings[i];
1833 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
1834 }
1835
1836 ring = &priv->tx_rings[DESC_INDEX];
1837 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
1838}
1839
1840static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
1841{
1842 unsigned int i;
1843 struct bcmgenet_tx_ring *ring;
1844
1845 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
1846 ring = &priv->tx_rings[i];
1847 napi_enable(&ring->napi);
1848 }
1849
1850 ring = &priv->tx_rings[DESC_INDEX];
1851 napi_enable(&ring->napi);
1852}
1853
1854static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
1855{
1856 unsigned int i;
1857 struct bcmgenet_tx_ring *ring;
1858
1859 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
1860 ring = &priv->tx_rings[i];
1861 napi_disable(&ring->napi);
1862 }
1863
1864 ring = &priv->tx_rings[DESC_INDEX];
1865 napi_disable(&ring->napi);
1866}
1867
1868static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
1869{
1870 unsigned int i;
1871 struct bcmgenet_tx_ring *ring;
1872
1873 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
1874 ring = &priv->tx_rings[i];
1875 netif_napi_del(&ring->napi);
1876 }
1877
1878 ring = &priv->tx_rings[DESC_INDEX];
1879 netif_napi_del(&ring->napi);
1880}
1881
Petri Gynther16c6d662015-02-23 11:00:45 -08001882/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001883 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001884 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001885 * with queue 0 being the highest priority queue.
1886 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001887 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08001888 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001889 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001890 * The transmit control block pool is then partitioned as follows:
1891 * - Tx queue 0 uses tx_cbs[0..31]
1892 * - Tx queue 1 uses tx_cbs[32..63]
1893 * - Tx queue 2 uses tx_cbs[64..95]
1894 * - Tx queue 3 uses tx_cbs[96..127]
1895 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001896 */
Petri Gynther16c6d662015-02-23 11:00:45 -08001897static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001898{
1899 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08001900 u32 i, dma_enable;
1901 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07001902 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001903
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001904 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
1905 dma_enable = dma_ctrl & DMA_EN;
1906 dma_ctrl &= ~DMA_EN;
1907 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
1908
Petri Gynther16c6d662015-02-23 11:00:45 -08001909 dma_ctrl = 0;
1910 ring_cfg = 0;
1911
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001912 /* Enable strict priority arbiter mode */
1913 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
1914
Petri Gynther16c6d662015-02-23 11:00:45 -08001915 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001916 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08001917 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
1918 i * priv->hw_params->tx_bds_per_q,
1919 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08001920 ring_cfg |= (1 << i);
1921 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001922 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
1923 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001924 }
1925
Petri Gynther16c6d662015-02-23 11:00:45 -08001926 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08001927 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08001928 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08001929 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08001930 TOTAL_DESC);
1931 ring_cfg |= (1 << DESC_INDEX);
1932 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001933 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
1934 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
1935 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08001936
1937 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07001938 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
1939 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
1940 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
1941
Petri Gynthere2aadb42015-03-25 12:35:14 -07001942 /* Initialize Tx NAPI */
1943 bcmgenet_init_tx_napi(priv);
1944
Petri Gynther16c6d662015-02-23 11:00:45 -08001945 /* Enable Tx queues */
1946 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001947
Petri Gynther16c6d662015-02-23 11:00:45 -08001948 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001949 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08001950 dma_ctrl |= DMA_EN;
1951 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001952}
1953
Petri Gynther8ac467e2015-03-09 13:40:00 -07001954/* Initialize Rx queues
1955 *
1956 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
1957 * used to direct traffic to these queues.
1958 *
1959 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
1960 */
1961static int bcmgenet_init_rx_queues(struct net_device *dev)
1962{
1963 struct bcmgenet_priv *priv = netdev_priv(dev);
1964 u32 i;
1965 u32 dma_enable;
1966 u32 dma_ctrl;
1967 u32 ring_cfg;
1968 int ret;
1969
1970 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
1971 dma_enable = dma_ctrl & DMA_EN;
1972 dma_ctrl &= ~DMA_EN;
1973 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
1974
1975 dma_ctrl = 0;
1976 ring_cfg = 0;
1977
1978 /* Initialize Rx priority queues */
1979 for (i = 0; i < priv->hw_params->rx_queues; i++) {
1980 ret = bcmgenet_init_rx_ring(priv, i,
1981 priv->hw_params->rx_bds_per_q,
1982 i * priv->hw_params->rx_bds_per_q,
1983 (i + 1) *
1984 priv->hw_params->rx_bds_per_q);
1985 if (ret)
1986 return ret;
1987
1988 ring_cfg |= (1 << i);
1989 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
1990 }
1991
1992 /* Initialize Rx default queue 16 */
1993 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
1994 priv->hw_params->rx_queues *
1995 priv->hw_params->rx_bds_per_q,
1996 TOTAL_DESC);
1997 if (ret)
1998 return ret;
1999
2000 ring_cfg |= (1 << DESC_INDEX);
2001 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2002
2003 /* Enable rings */
2004 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2005
2006 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2007 if (dma_enable)
2008 dma_ctrl |= DMA_EN;
2009 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2010
2011 return 0;
2012}
2013
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002014static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2015{
2016 int ret = 0;
2017 int timeout = 0;
2018 u32 reg;
2019
2020 /* Disable TDMA to stop add more frames in TX DMA */
2021 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2022 reg &= ~DMA_EN;
2023 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2024
2025 /* Check TDMA status register to confirm TDMA is disabled */
2026 while (timeout++ < DMA_TIMEOUT_VAL) {
2027 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2028 if (reg & DMA_DISABLED)
2029 break;
2030
2031 udelay(1);
2032 }
2033
2034 if (timeout == DMA_TIMEOUT_VAL) {
2035 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2036 ret = -ETIMEDOUT;
2037 }
2038
2039 /* Wait 10ms for packet drain in both tx and rx dma */
2040 usleep_range(10000, 20000);
2041
2042 /* Disable RDMA */
2043 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2044 reg &= ~DMA_EN;
2045 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2046
2047 timeout = 0;
2048 /* Check RDMA status register to confirm RDMA is disabled */
2049 while (timeout++ < DMA_TIMEOUT_VAL) {
2050 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2051 if (reg & DMA_DISABLED)
2052 break;
2053
2054 udelay(1);
2055 }
2056
2057 if (timeout == DMA_TIMEOUT_VAL) {
2058 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2059 ret = -ETIMEDOUT;
2060 }
2061
2062 return ret;
2063}
2064
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002065static void __bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002066{
2067 int i;
2068
2069 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002070 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002071
2072 for (i = 0; i < priv->num_tx_bds; i++) {
2073 if (priv->tx_cbs[i].skb != NULL) {
2074 dev_kfree_skb(priv->tx_cbs[i].skb);
2075 priv->tx_cbs[i].skb = NULL;
2076 }
2077 }
2078
2079 bcmgenet_free_rx_buffers(priv);
2080 kfree(priv->rx_cbs);
2081 kfree(priv->tx_cbs);
2082}
2083
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002084static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
2085{
Petri Gynthere2aadb42015-03-25 12:35:14 -07002086 bcmgenet_fini_tx_napi(priv);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002087
2088 __bcmgenet_fini_dma(priv);
2089}
2090
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002091/* init_edma: Initialize DMA control register */
2092static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2093{
2094 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002095 unsigned int i;
2096 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002097
Petri Gynther6f5a2722015-03-06 13:45:00 -08002098 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002099
Petri Gynther6f5a2722015-03-06 13:45:00 -08002100 /* Initialize common Rx ring structures */
2101 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2102 priv->num_rx_bds = TOTAL_DESC;
2103 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2104 GFP_KERNEL);
2105 if (!priv->rx_cbs)
2106 return -ENOMEM;
2107
2108 for (i = 0; i < priv->num_rx_bds; i++) {
2109 cb = priv->rx_cbs + i;
2110 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2111 }
2112
Brian Norris7fc527f2014-07-29 14:34:14 -07002113 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002114 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2115 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002116 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002117 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002118 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002119 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002120 return -ENOMEM;
2121 }
2122
Petri Gynther014012a2015-02-23 11:00:45 -08002123 for (i = 0; i < priv->num_tx_bds; i++) {
2124 cb = priv->tx_cbs + i;
2125 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2126 }
2127
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002128 /* Init rDma */
2129 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2130
2131 /* Initialize Rx queues */
2132 ret = bcmgenet_init_rx_queues(priv->dev);
2133 if (ret) {
2134 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2135 bcmgenet_free_rx_buffers(priv);
2136 kfree(priv->rx_cbs);
2137 kfree(priv->tx_cbs);
2138 return ret;
2139 }
2140
2141 /* Init tDma */
2142 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2143
Petri Gynther16c6d662015-02-23 11:00:45 -08002144 /* Initialize Tx queues */
2145 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002146
2147 return 0;
2148}
2149
2150/* NAPI polling method*/
2151static int bcmgenet_poll(struct napi_struct *napi, int budget)
2152{
2153 struct bcmgenet_priv *priv = container_of(napi,
2154 struct bcmgenet_priv, napi);
2155 unsigned int work_done;
2156
Petri Gynther8ac467e2015-03-09 13:40:00 -07002157 work_done = bcmgenet_desc_rx(priv, DESC_INDEX, budget);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002158
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002159 if (work_done < budget) {
2160 napi_complete(napi);
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002161 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE |
2162 UMAC_IRQ_RXDMA_PDONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002163 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002164 }
2165
2166 return work_done;
2167}
2168
2169/* Interrupt bottom half */
2170static void bcmgenet_irq_task(struct work_struct *work)
2171{
2172 struct bcmgenet_priv *priv = container_of(
2173 work, struct bcmgenet_priv, bcmgenet_irq_work);
2174
2175 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2176
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002177 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2178 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2179 netif_dbg(priv, wol, priv->dev,
2180 "magic packet detected, waking up\n");
2181 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2182 }
2183
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002184 /* Link UP/DOWN event */
2185 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002186 (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
Florian Fainelli80d8e962014-02-24 16:56:11 -08002187 phy_mac_interrupt(priv->phydev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002188 priv->irq0_stat & UMAC_IRQ_LINK_UP);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002189 priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
2190 }
2191}
2192
2193/* bcmgenet_isr1: interrupt handler for ring buffer. */
2194static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2195{
2196 struct bcmgenet_priv *priv = dev_id;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002197 struct bcmgenet_tx_ring *ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002198 unsigned int index;
2199
2200 /* Save irq status for bottom-half processing. */
2201 priv->irq1_stat =
2202 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002203 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002204 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002205 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2206
2207 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002208 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002209
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002210 /* Check the MBDONE interrupts.
2211 * packet is done, reclaim descriptors
2212 */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002213 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2214 if (!(priv->irq1_stat & BIT(index)))
2215 continue;
2216
2217 ring = &priv->tx_rings[index];
2218
2219 if (likely(napi_schedule_prep(&ring->napi))) {
Petri Gynther9dbac282015-03-25 12:35:10 -07002220 ring->int_disable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002221 __napi_schedule(&ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002222 }
2223 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002224
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002225 return IRQ_HANDLED;
2226}
2227
2228/* bcmgenet_isr0: Handle various interrupts. */
2229static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2230{
2231 struct bcmgenet_priv *priv = dev_id;
2232
2233 /* Save irq status for bottom-half processing. */
2234 priv->irq0_stat =
2235 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2236 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002237 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002238 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2239
2240 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002241 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002242
2243 if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
2244 /* We use NAPI(software interrupt throttling, if
2245 * Rx Descriptor throttling is not used.
2246 * Disable interrupt, will be enabled in the poll method.
2247 */
2248 if (likely(napi_schedule_prep(&priv->napi))) {
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002249 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE |
2250 UMAC_IRQ_RXDMA_PDONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002251 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002252 __napi_schedule(&priv->napi);
2253 }
2254 }
2255 if (priv->irq0_stat &
2256 (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002257 struct bcmgenet_tx_ring *ring = &priv->tx_rings[DESC_INDEX];
2258
2259 if (likely(napi_schedule_prep(&ring->napi))) {
Petri Gynther9dbac282015-03-25 12:35:10 -07002260 ring->int_disable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002261 __napi_schedule(&ring->napi);
2262 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002263 }
2264 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2265 UMAC_IRQ_PHY_DET_F |
2266 UMAC_IRQ_LINK_UP |
2267 UMAC_IRQ_LINK_DOWN |
2268 UMAC_IRQ_HFB_SM |
2269 UMAC_IRQ_HFB_MM |
2270 UMAC_IRQ_MPD_R)) {
2271 /* all other interested interrupts handled in bottom half */
2272 schedule_work(&priv->bcmgenet_irq_work);
2273 }
2274
2275 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002276 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002277 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2278 wake_up(&priv->wq);
2279 }
2280
2281 return IRQ_HANDLED;
2282}
2283
Florian Fainelli85620562014-07-21 15:29:23 -07002284static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2285{
2286 struct bcmgenet_priv *priv = dev_id;
2287
2288 pm_wakeup_event(&priv->pdev->dev, 0);
2289
2290 return IRQ_HANDLED;
2291}
2292
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002293static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2294{
2295 u32 reg;
2296
2297 reg = bcmgenet_rbuf_ctrl_get(priv);
2298 reg |= BIT(1);
2299 bcmgenet_rbuf_ctrl_set(priv, reg);
2300 udelay(10);
2301
2302 reg &= ~BIT(1);
2303 bcmgenet_rbuf_ctrl_set(priv, reg);
2304 udelay(10);
2305}
2306
2307static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002308 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002309{
2310 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2311 (addr[2] << 8) | addr[3], UMAC_MAC0);
2312 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2313}
2314
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002315/* Returns a reusable dma control register value */
2316static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2317{
2318 u32 reg;
2319 u32 dma_ctrl;
2320
2321 /* disable DMA */
2322 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2323 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2324 reg &= ~dma_ctrl;
2325 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2326
2327 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2328 reg &= ~dma_ctrl;
2329 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2330
2331 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2332 udelay(10);
2333 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2334
2335 return dma_ctrl;
2336}
2337
2338static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2339{
2340 u32 reg;
2341
2342 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2343 reg |= dma_ctrl;
2344 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2345
2346 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2347 reg |= dma_ctrl;
2348 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2349}
2350
Petri Gynther0034de42015-03-13 14:45:00 -07002351static bool bcmgenet_hfb_is_filter_enabled(struct bcmgenet_priv *priv,
2352 u32 f_index)
2353{
2354 u32 offset;
2355 u32 reg;
2356
2357 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2358 reg = bcmgenet_hfb_reg_readl(priv, offset);
2359 return !!(reg & (1 << (f_index % 32)));
2360}
2361
2362static void bcmgenet_hfb_enable_filter(struct bcmgenet_priv *priv, u32 f_index)
2363{
2364 u32 offset;
2365 u32 reg;
2366
2367 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2368 reg = bcmgenet_hfb_reg_readl(priv, offset);
2369 reg |= (1 << (f_index % 32));
2370 bcmgenet_hfb_reg_writel(priv, reg, offset);
2371}
2372
2373static void bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv *priv,
2374 u32 f_index, u32 rx_queue)
2375{
2376 u32 offset;
2377 u32 reg;
2378
2379 offset = f_index / 8;
2380 reg = bcmgenet_rdma_readl(priv, DMA_INDEX2RING_0 + offset);
2381 reg &= ~(0xF << (4 * (f_index % 8)));
2382 reg |= ((rx_queue & 0xF) << (4 * (f_index % 8)));
2383 bcmgenet_rdma_writel(priv, reg, DMA_INDEX2RING_0 + offset);
2384}
2385
2386static void bcmgenet_hfb_set_filter_length(struct bcmgenet_priv *priv,
2387 u32 f_index, u32 f_length)
2388{
2389 u32 offset;
2390 u32 reg;
2391
2392 offset = HFB_FLT_LEN_V3PLUS +
2393 ((priv->hw_params->hfb_filter_cnt - 1 - f_index) / 4) *
2394 sizeof(u32);
2395 reg = bcmgenet_hfb_reg_readl(priv, offset);
2396 reg &= ~(0xFF << (8 * (f_index % 4)));
2397 reg |= ((f_length & 0xFF) << (8 * (f_index % 4)));
2398 bcmgenet_hfb_reg_writel(priv, reg, offset);
2399}
2400
2401static int bcmgenet_hfb_find_unused_filter(struct bcmgenet_priv *priv)
2402{
2403 u32 f_index;
2404
2405 for (f_index = 0; f_index < priv->hw_params->hfb_filter_cnt; f_index++)
2406 if (!bcmgenet_hfb_is_filter_enabled(priv, f_index))
2407 return f_index;
2408
2409 return -ENOMEM;
2410}
2411
2412/* bcmgenet_hfb_add_filter
2413 *
2414 * Add new filter to Hardware Filter Block to match and direct Rx traffic to
2415 * desired Rx queue.
2416 *
2417 * f_data is an array of unsigned 32-bit integers where each 32-bit integer
2418 * provides filter data for 2 bytes (4 nibbles) of Rx frame:
2419 *
2420 * bits 31:20 - unused
2421 * bit 19 - nibble 0 match enable
2422 * bit 18 - nibble 1 match enable
2423 * bit 17 - nibble 2 match enable
2424 * bit 16 - nibble 3 match enable
2425 * bits 15:12 - nibble 0 data
2426 * bits 11:8 - nibble 1 data
2427 * bits 7:4 - nibble 2 data
2428 * bits 3:0 - nibble 3 data
2429 *
2430 * Example:
2431 * In order to match:
2432 * - Ethernet frame type = 0x0800 (IP)
2433 * - IP version field = 4
2434 * - IP protocol field = 0x11 (UDP)
2435 *
2436 * The following filter is needed:
2437 * u32 hfb_filter_ipv4_udp[] = {
2438 * Rx frame offset 0x00: 0x00000000, 0x00000000, 0x00000000, 0x00000000,
2439 * Rx frame offset 0x08: 0x00000000, 0x00000000, 0x000F0800, 0x00084000,
2440 * Rx frame offset 0x10: 0x00000000, 0x00000000, 0x00000000, 0x00030011,
2441 * };
2442 *
2443 * To add the filter to HFB and direct the traffic to Rx queue 0, call:
2444 * bcmgenet_hfb_add_filter(priv, hfb_filter_ipv4_udp,
2445 * ARRAY_SIZE(hfb_filter_ipv4_udp), 0);
2446 */
2447int bcmgenet_hfb_add_filter(struct bcmgenet_priv *priv, u32 *f_data,
2448 u32 f_length, u32 rx_queue)
2449{
2450 int f_index;
2451 u32 i;
2452
2453 f_index = bcmgenet_hfb_find_unused_filter(priv);
2454 if (f_index < 0)
2455 return -ENOMEM;
2456
2457 if (f_length > priv->hw_params->hfb_filter_size)
2458 return -EINVAL;
2459
2460 for (i = 0; i < f_length; i++)
2461 bcmgenet_hfb_writel(priv, f_data[i],
2462 (f_index * priv->hw_params->hfb_filter_size + i) *
2463 sizeof(u32));
2464
2465 bcmgenet_hfb_set_filter_length(priv, f_index, 2 * f_length);
2466 bcmgenet_hfb_set_filter_rx_queue_mapping(priv, f_index, rx_queue);
2467 bcmgenet_hfb_enable_filter(priv, f_index);
2468 bcmgenet_hfb_reg_writel(priv, 0x1, HFB_CTRL);
2469
2470 return 0;
2471}
2472
2473/* bcmgenet_hfb_clear
2474 *
2475 * Clear Hardware Filter Block and disable all filtering.
2476 */
2477static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2478{
2479 u32 i;
2480
2481 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2482 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2483 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2484
2485 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2486 bcmgenet_rdma_writel(priv, 0x0, i);
2487
2488 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2489 bcmgenet_hfb_reg_writel(priv, 0x0,
2490 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2491
2492 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2493 priv->hw_params->hfb_filter_size; i++)
2494 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2495}
2496
2497static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2498{
2499 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2500 return;
2501
2502 bcmgenet_hfb_clear(priv);
2503}
2504
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002505static void bcmgenet_netif_start(struct net_device *dev)
2506{
2507 struct bcmgenet_priv *priv = netdev_priv(dev);
2508
2509 /* Start the network engine */
2510 napi_enable(&priv->napi);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002511 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002512
2513 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2514
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002515 netif_tx_start_all_queues(dev);
2516
2517 phy_start(priv->phydev);
2518}
2519
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002520static int bcmgenet_open(struct net_device *dev)
2521{
2522 struct bcmgenet_priv *priv = netdev_priv(dev);
2523 unsigned long dma_ctrl;
2524 u32 reg;
2525 int ret;
2526
2527 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2528
2529 /* Turn on the clock */
2530 if (!IS_ERR(priv->clk))
2531 clk_prepare_enable(priv->clk);
2532
Florian Fainellia642c4f2015-03-23 15:09:56 -07002533 /* If this is an internal GPHY, power it back on now, before UniMAC is
2534 * brought out of reset as absolutely no UniMAC activity is allowed
2535 */
2536 if (phy_is_internal(priv->phydev))
2537 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2538
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002539 /* take MAC out of reset */
2540 bcmgenet_umac_reset(priv);
2541
2542 ret = init_umac(priv);
2543 if (ret)
2544 goto err_clk_disable;
2545
2546 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002547 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002548
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002549 /* Make sure we reflect the value of CRC_CMD_FWD */
2550 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2551 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2552
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002553 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2554
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002555 if (phy_is_internal(priv->phydev)) {
2556 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2557 reg |= EXT_ENERGY_DET_MASK;
2558 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2559 }
2560
2561 /* Disable RX/TX DMA and flush TX queues */
2562 dma_ctrl = bcmgenet_dma_disable(priv);
2563
2564 /* Reinitialize TDMA and RDMA and SW housekeeping */
2565 ret = bcmgenet_init_dma(priv);
2566 if (ret) {
2567 netdev_err(dev, "failed to initialize DMA\n");
2568 goto err_fini_dma;
2569 }
2570
2571 /* Always enable ring 16 - descriptor ring */
2572 bcmgenet_enable_dma(priv, dma_ctrl);
2573
Petri Gynther0034de42015-03-13 14:45:00 -07002574 /* HFB init */
2575 bcmgenet_hfb_init(priv);
2576
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002577 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002578 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002579 if (ret < 0) {
2580 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2581 goto err_fini_dma;
2582 }
2583
2584 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002585 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002586 if (ret < 0) {
2587 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2588 goto err_irq0;
2589 }
2590
Florian Fainellidbd479d2014-11-10 18:06:21 -08002591 /* Re-configure the port multiplexer towards the PHY device */
2592 bcmgenet_mii_config(priv->dev, false);
2593
Florian Fainellic96e7312014-11-10 18:06:20 -08002594 phy_connect_direct(dev, priv->phydev, bcmgenet_mii_setup,
2595 priv->phy_interface);
2596
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002597 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002598
2599 return 0;
2600
2601err_irq0:
2602 free_irq(priv->irq0, dev);
2603err_fini_dma:
2604 bcmgenet_fini_dma(priv);
2605err_clk_disable:
2606 if (!IS_ERR(priv->clk))
2607 clk_disable_unprepare(priv->clk);
2608 return ret;
2609}
2610
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002611static void bcmgenet_netif_stop(struct net_device *dev)
2612{
2613 struct bcmgenet_priv *priv = netdev_priv(dev);
2614
2615 netif_tx_stop_all_queues(dev);
2616 napi_disable(&priv->napi);
2617 phy_stop(priv->phydev);
2618
2619 bcmgenet_intr_disable(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002620 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002621
2622 /* Wait for pending work items to complete. Since interrupts are
2623 * disabled no new work will be scheduled.
2624 */
2625 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002626
Florian Fainellicc013fb2014-08-11 14:50:43 -07002627 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002628 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002629 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002630 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002631}
2632
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002633static int bcmgenet_close(struct net_device *dev)
2634{
2635 struct bcmgenet_priv *priv = netdev_priv(dev);
2636 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002637
2638 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2639
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002640 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002641
Florian Fainellic96e7312014-11-10 18:06:20 -08002642 /* Really kill the PHY state machine and disconnect from it */
2643 phy_disconnect(priv->phydev);
2644
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002645 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002646 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002647
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002648 ret = bcmgenet_dma_teardown(priv);
2649 if (ret)
2650 return ret;
2651
2652 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002653 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002654
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002655 /* tx reclaim */
2656 bcmgenet_tx_reclaim_all(dev);
2657 bcmgenet_fini_dma(priv);
2658
2659 free_irq(priv->irq0, priv);
2660 free_irq(priv->irq1, priv);
2661
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002662 if (phy_is_internal(priv->phydev))
Florian Fainellica8cf342015-03-23 15:09:51 -07002663 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002664
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002665 if (!IS_ERR(priv->clk))
2666 clk_disable_unprepare(priv->clk);
2667
Florian Fainellica8cf342015-03-23 15:09:51 -07002668 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002669}
2670
2671static void bcmgenet_timeout(struct net_device *dev)
2672{
2673 struct bcmgenet_priv *priv = netdev_priv(dev);
2674
2675 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2676
2677 dev->trans_start = jiffies;
2678
2679 dev->stats.tx_errors++;
2680
2681 netif_tx_wake_all_queues(dev);
2682}
2683
2684#define MAX_MC_COUNT 16
2685
2686static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2687 unsigned char *addr,
2688 int *i,
2689 int *mc)
2690{
2691 u32 reg;
2692
Florian Fainellic91b7f62014-07-23 10:42:12 -07002693 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
2694 UMAC_MDF_ADDR + (*i * 4));
2695 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
2696 addr[4] << 8 | addr[5],
2697 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002698 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
2699 reg |= (1 << (MAX_MC_COUNT - *mc));
2700 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
2701 *i += 2;
2702 (*mc)++;
2703}
2704
2705static void bcmgenet_set_rx_mode(struct net_device *dev)
2706{
2707 struct bcmgenet_priv *priv = netdev_priv(dev);
2708 struct netdev_hw_addr *ha;
2709 int i, mc;
2710 u32 reg;
2711
2712 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
2713
Brian Norris7fc527f2014-07-29 14:34:14 -07002714 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002715 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2716 if (dev->flags & IFF_PROMISC) {
2717 reg |= CMD_PROMISC;
2718 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2719 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
2720 return;
2721 } else {
2722 reg &= ~CMD_PROMISC;
2723 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2724 }
2725
2726 /* UniMac doesn't support ALLMULTI */
2727 if (dev->flags & IFF_ALLMULTI) {
2728 netdev_warn(dev, "ALLMULTI is not supported\n");
2729 return;
2730 }
2731
2732 /* update MDF filter */
2733 i = 0;
2734 mc = 0;
2735 /* Broadcast */
2736 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
2737 /* my own address.*/
2738 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
2739 /* Unicast list*/
2740 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
2741 return;
2742
2743 if (!netdev_uc_empty(dev))
2744 netdev_for_each_uc_addr(ha, dev)
2745 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2746 /* Multicast */
2747 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
2748 return;
2749
2750 netdev_for_each_mc_addr(ha, dev)
2751 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2752}
2753
2754/* Set the hardware MAC address. */
2755static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
2756{
2757 struct sockaddr *addr = p;
2758
2759 /* Setting the MAC address at the hardware level is not possible
2760 * without disabling the UniMAC RX/TX enable bits.
2761 */
2762 if (netif_running(dev))
2763 return -EBUSY;
2764
2765 ether_addr_copy(dev->dev_addr, addr->sa_data);
2766
2767 return 0;
2768}
2769
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002770static const struct net_device_ops bcmgenet_netdev_ops = {
2771 .ndo_open = bcmgenet_open,
2772 .ndo_stop = bcmgenet_close,
2773 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002774 .ndo_tx_timeout = bcmgenet_timeout,
2775 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
2776 .ndo_set_mac_address = bcmgenet_set_mac_addr,
2777 .ndo_do_ioctl = bcmgenet_ioctl,
2778 .ndo_set_features = bcmgenet_set_features,
2779};
2780
2781/* Array of GENET hardware parameters/characteristics */
2782static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
2783 [GENET_V1] = {
2784 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08002785 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002786 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002787 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002788 .bp_in_en_shift = 16,
2789 .bp_in_mask = 0xffff,
2790 .hfb_filter_cnt = 16,
2791 .qtag_mask = 0x1F,
2792 .hfb_offset = 0x1000,
2793 .rdma_offset = 0x2000,
2794 .tdma_offset = 0x3000,
2795 .words_per_bd = 2,
2796 },
2797 [GENET_V2] = {
2798 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002799 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002800 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002801 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002802 .bp_in_en_shift = 16,
2803 .bp_in_mask = 0xffff,
2804 .hfb_filter_cnt = 16,
2805 .qtag_mask = 0x1F,
2806 .tbuf_offset = 0x0600,
2807 .hfb_offset = 0x1000,
2808 .hfb_reg_offset = 0x2000,
2809 .rdma_offset = 0x3000,
2810 .tdma_offset = 0x4000,
2811 .words_per_bd = 2,
2812 .flags = GENET_HAS_EXT,
2813 },
2814 [GENET_V3] = {
2815 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002816 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002817 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002818 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002819 .bp_in_en_shift = 17,
2820 .bp_in_mask = 0x1ffff,
2821 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07002822 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002823 .qtag_mask = 0x3F,
2824 .tbuf_offset = 0x0600,
2825 .hfb_offset = 0x8000,
2826 .hfb_reg_offset = 0xfc00,
2827 .rdma_offset = 0x10000,
2828 .tdma_offset = 0x11000,
2829 .words_per_bd = 2,
2830 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2831 },
2832 [GENET_V4] = {
2833 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002834 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002835 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002836 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002837 .bp_in_en_shift = 17,
2838 .bp_in_mask = 0x1ffff,
2839 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07002840 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002841 .qtag_mask = 0x3F,
2842 .tbuf_offset = 0x0600,
2843 .hfb_offset = 0x8000,
2844 .hfb_reg_offset = 0xfc00,
2845 .rdma_offset = 0x2000,
2846 .tdma_offset = 0x4000,
2847 .words_per_bd = 3,
2848 .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2849 },
2850};
2851
2852/* Infer hardware parameters from the detected GENET version */
2853static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
2854{
2855 struct bcmgenet_hw_params *params;
2856 u32 reg;
2857 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08002858 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002859
2860 if (GENET_IS_V4(priv)) {
2861 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2862 genet_dma_ring_regs = genet_dma_ring_regs_v4;
2863 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2864 priv->version = GENET_V4;
2865 } else if (GENET_IS_V3(priv)) {
2866 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2867 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2868 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2869 priv->version = GENET_V3;
2870 } else if (GENET_IS_V2(priv)) {
2871 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
2872 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2873 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2874 priv->version = GENET_V2;
2875 } else if (GENET_IS_V1(priv)) {
2876 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
2877 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2878 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2879 priv->version = GENET_V1;
2880 }
2881
2882 /* enum genet_version starts at 1 */
2883 priv->hw_params = &bcmgenet_hw_params[priv->version];
2884 params = priv->hw_params;
2885
2886 /* Read GENET HW version */
2887 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
2888 major = (reg >> 24 & 0x0f);
2889 if (major == 5)
2890 major = 4;
2891 else if (major == 0)
2892 major = 1;
2893 if (major != priv->version) {
2894 dev_err(&priv->pdev->dev,
2895 "GENET version mismatch, got: %d, configured for: %d\n",
2896 major, priv->version);
2897 }
2898
2899 /* Print the GENET core version */
2900 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002901 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002902
Florian Fainelli487320c2014-09-19 13:07:53 -07002903 /* Store the integrated PHY revision for the MDIO probing function
2904 * to pass this information to the PHY driver. The PHY driver expects
2905 * to find the PHY major revision in bits 15:8 while the GENET register
2906 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08002907 *
2908 * On newer chips, starting with PHY revision G0, a new scheme is
2909 * deployed similar to the Starfighter 2 switch with GPHY major
2910 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
2911 * is reserved as well as special value 0x01ff, we have a small
2912 * heuristic to check for the new GPHY revision and re-arrange things
2913 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07002914 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08002915 gphy_rev = reg & 0xffff;
2916
2917 /* This is the good old scheme, just GPHY major, no minor nor patch */
2918 if ((gphy_rev & 0xf0) != 0)
2919 priv->gphy_rev = gphy_rev << 8;
2920
2921 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
2922 else if ((gphy_rev & 0xff00) != 0)
2923 priv->gphy_rev = gphy_rev;
2924
2925 /* This is reserved so should require special treatment */
2926 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
2927 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
2928 return;
2929 }
Florian Fainelli487320c2014-09-19 13:07:53 -07002930
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002931#ifdef CONFIG_PHYS_ADDR_T_64BIT
2932 if (!(params->flags & GENET_HAS_40BITS))
2933 pr_warn("GENET does not support 40-bits PA\n");
2934#endif
2935
2936 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08002937 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002938 "BP << en: %2d, BP msk: 0x%05x\n"
2939 "HFB count: %2d, QTAQ msk: 0x%05x\n"
2940 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
2941 "RDMA: 0x%05x, TDMA: 0x%05x\n"
2942 "Words/BD: %d\n",
2943 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08002944 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08002945 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002946 params->bp_in_en_shift, params->bp_in_mask,
2947 params->hfb_filter_cnt, params->qtag_mask,
2948 params->tbuf_offset, params->hfb_offset,
2949 params->hfb_reg_offset,
2950 params->rdma_offset, params->tdma_offset,
2951 params->words_per_bd);
2952}
2953
2954static const struct of_device_id bcmgenet_match[] = {
2955 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
2956 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
2957 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
2958 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
2959 { },
2960};
2961
2962static int bcmgenet_probe(struct platform_device *pdev)
2963{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002964 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002965 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002966 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002967 struct bcmgenet_priv *priv;
2968 struct net_device *dev;
2969 const void *macaddr;
2970 struct resource *r;
2971 int err = -EIO;
2972
Petri Gynther3feafee2015-03-05 17:40:12 -08002973 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
2974 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
2975 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002976 if (!dev) {
2977 dev_err(&pdev->dev, "can't allocate net device\n");
2978 return -ENOMEM;
2979 }
2980
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002981 if (dn) {
2982 of_id = of_match_node(bcmgenet_match, dn);
2983 if (!of_id)
2984 return -EINVAL;
2985 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002986
2987 priv = netdev_priv(dev);
2988 priv->irq0 = platform_get_irq(pdev, 0);
2989 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07002990 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002991 if (!priv->irq0 || !priv->irq1) {
2992 dev_err(&pdev->dev, "can't find IRQs\n");
2993 err = -EINVAL;
2994 goto err;
2995 }
2996
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002997 if (dn) {
2998 macaddr = of_get_mac_address(dn);
2999 if (!macaddr) {
3000 dev_err(&pdev->dev, "can't find MAC address\n");
3001 err = -EINVAL;
3002 goto err;
3003 }
3004 } else {
3005 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003006 }
3007
3008 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003009 priv->base = devm_ioremap_resource(&pdev->dev, r);
3010 if (IS_ERR(priv->base)) {
3011 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003012 goto err;
3013 }
3014
3015 SET_NETDEV_DEV(dev, &pdev->dev);
3016 dev_set_drvdata(&pdev->dev, dev);
3017 ether_addr_copy(dev->dev_addr, macaddr);
3018 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003019 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003020 dev->netdev_ops = &bcmgenet_netdev_ops;
3021 netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
3022
3023 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3024
3025 /* Set hardware features */
3026 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3027 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3028
Florian Fainelli85620562014-07-21 15:29:23 -07003029 /* Request the WOL interrupt and advertise suspend if available */
3030 priv->wol_irq_disabled = true;
3031 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3032 dev->name, priv);
3033 if (!err)
3034 device_set_wakeup_capable(&pdev->dev, 1);
3035
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003036 /* Set the needed headroom to account for any possible
3037 * features enabling/disabling at runtime
3038 */
3039 dev->needed_headroom += 64;
3040
3041 netdev_boot_setup_check(dev);
3042
3043 priv->dev = dev;
3044 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003045 if (of_id)
3046 priv->version = (enum bcmgenet_version)of_id->data;
3047 else
3048 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003049
Florian Fainellie4a60a92014-08-11 14:50:42 -07003050 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
3051 if (IS_ERR(priv->clk))
3052 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
3053
3054 if (!IS_ERR(priv->clk))
3055 clk_prepare_enable(priv->clk);
3056
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003057 bcmgenet_set_hw_params(priv);
3058
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003059 /* Mii wait queue */
3060 init_waitqueue_head(&priv->wq);
3061 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3062 priv->rx_buf_len = RX_BUF_LENGTH;
3063 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3064
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003065 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
3066 if (IS_ERR(priv->clk_wol))
3067 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
3068
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003069 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3070 if (IS_ERR(priv->clk_eee)) {
3071 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3072 priv->clk_eee = NULL;
3073 }
3074
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003075 err = reset_umac(priv);
3076 if (err)
3077 goto err_clk_disable;
3078
3079 err = bcmgenet_mii_init(dev);
3080 if (err)
3081 goto err_clk_disable;
3082
3083 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3084 * just the ring 16 descriptor based TX
3085 */
3086 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3087 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3088
Florian Fainelli219575e2014-06-26 10:26:21 -07003089 /* libphy will determine the link state */
3090 netif_carrier_off(dev);
3091
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003092 /* Turn off the main clock, WOL clock is handled separately */
3093 if (!IS_ERR(priv->clk))
3094 clk_disable_unprepare(priv->clk);
3095
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003096 err = register_netdev(dev);
3097 if (err)
3098 goto err;
3099
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003100 return err;
3101
3102err_clk_disable:
3103 if (!IS_ERR(priv->clk))
3104 clk_disable_unprepare(priv->clk);
3105err:
3106 free_netdev(dev);
3107 return err;
3108}
3109
3110static int bcmgenet_remove(struct platform_device *pdev)
3111{
3112 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3113
3114 dev_set_drvdata(&pdev->dev, NULL);
3115 unregister_netdev(priv->dev);
3116 bcmgenet_mii_exit(priv->dev);
3117 free_netdev(priv->dev);
3118
3119 return 0;
3120}
3121
Florian Fainellib6e978e2014-07-21 15:29:22 -07003122#ifdef CONFIG_PM_SLEEP
3123static int bcmgenet_suspend(struct device *d)
3124{
3125 struct net_device *dev = dev_get_drvdata(d);
3126 struct bcmgenet_priv *priv = netdev_priv(dev);
3127 int ret;
3128
3129 if (!netif_running(dev))
3130 return 0;
3131
3132 bcmgenet_netif_stop(dev);
3133
Florian Fainellicc013fb2014-08-11 14:50:43 -07003134 phy_suspend(priv->phydev);
3135
Florian Fainellib6e978e2014-07-21 15:29:22 -07003136 netif_device_detach(dev);
3137
3138 /* Disable MAC receive */
3139 umac_enable_set(priv, CMD_RX_EN, false);
3140
3141 ret = bcmgenet_dma_teardown(priv);
3142 if (ret)
3143 return ret;
3144
3145 /* Disable MAC transmit. TX DMA disabled have to done before this */
3146 umac_enable_set(priv, CMD_TX_EN, false);
3147
3148 /* tx reclaim */
3149 bcmgenet_tx_reclaim_all(dev);
3150 bcmgenet_fini_dma(priv);
3151
Florian Fainelli8c90db72014-07-21 15:29:28 -07003152 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3153 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003154 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003155 clk_prepare_enable(priv->clk_wol);
Florian Fainellia6f31f52015-03-23 15:09:57 -07003156 } else if (phy_is_internal(priv->phydev)) {
3157 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003158 }
3159
Florian Fainellib6e978e2014-07-21 15:29:22 -07003160 /* Turn off the clocks */
3161 clk_disable_unprepare(priv->clk);
3162
Florian Fainellica8cf342015-03-23 15:09:51 -07003163 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003164}
3165
3166static int bcmgenet_resume(struct device *d)
3167{
3168 struct net_device *dev = dev_get_drvdata(d);
3169 struct bcmgenet_priv *priv = netdev_priv(dev);
3170 unsigned long dma_ctrl;
3171 int ret;
3172 u32 reg;
3173
3174 if (!netif_running(dev))
3175 return 0;
3176
3177 /* Turn on the clock */
3178 ret = clk_prepare_enable(priv->clk);
3179 if (ret)
3180 return ret;
3181
Florian Fainellia6f31f52015-03-23 15:09:57 -07003182 /* If this is an internal GPHY, power it back on now, before UniMAC is
3183 * brought out of reset as absolutely no UniMAC activity is allowed
3184 */
3185 if (phy_is_internal(priv->phydev))
3186 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3187
Florian Fainellib6e978e2014-07-21 15:29:22 -07003188 bcmgenet_umac_reset(priv);
3189
3190 ret = init_umac(priv);
3191 if (ret)
3192 goto out_clk_disable;
3193
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003194 /* From WOL-enabled suspend, switch to regular clock */
3195 if (priv->wolopts)
3196 clk_disable_unprepare(priv->clk_wol);
3197
3198 phy_init_hw(priv->phydev);
3199 /* Speed settings must be restored */
Florian Fainellidbd479d2014-11-10 18:06:21 -08003200 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003201
Florian Fainellib6e978e2014-07-21 15:29:22 -07003202 /* disable ethernet MAC while updating its registers */
3203 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3204
3205 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3206
3207 if (phy_is_internal(priv->phydev)) {
3208 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3209 reg |= EXT_ENERGY_DET_MASK;
3210 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3211 }
3212
Florian Fainelli98bb7392014-08-11 14:50:45 -07003213 if (priv->wolopts)
3214 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3215
Florian Fainellib6e978e2014-07-21 15:29:22 -07003216 /* Disable RX/TX DMA and flush TX queues */
3217 dma_ctrl = bcmgenet_dma_disable(priv);
3218
3219 /* Reinitialize TDMA and RDMA and SW housekeeping */
3220 ret = bcmgenet_init_dma(priv);
3221 if (ret) {
3222 netdev_err(dev, "failed to initialize DMA\n");
3223 goto out_clk_disable;
3224 }
3225
3226 /* Always enable ring 16 - descriptor ring */
3227 bcmgenet_enable_dma(priv, dma_ctrl);
3228
3229 netif_device_attach(dev);
3230
Florian Fainellicc013fb2014-08-11 14:50:43 -07003231 phy_resume(priv->phydev);
3232
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003233 if (priv->eee.eee_enabled)
3234 bcmgenet_eee_enable_set(dev, true);
3235
Florian Fainellib6e978e2014-07-21 15:29:22 -07003236 bcmgenet_netif_start(dev);
3237
3238 return 0;
3239
3240out_clk_disable:
3241 clk_disable_unprepare(priv->clk);
3242 return ret;
3243}
3244#endif /* CONFIG_PM_SLEEP */
3245
3246static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3247
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003248static struct platform_driver bcmgenet_driver = {
3249 .probe = bcmgenet_probe,
3250 .remove = bcmgenet_remove,
3251 .driver = {
3252 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003253 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003254 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003255 },
3256};
3257module_platform_driver(bcmgenet_driver);
3258
3259MODULE_AUTHOR("Broadcom Corporation");
3260MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3261MODULE_ALIAS("platform:bcmgenet");
3262MODULE_LICENSE("GPL");