blob: baebd5926895a9ef933a0935b87cebec90d3ff9c [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/stddef.h>
34#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/slab.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020037#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/dma-mapping.h>
40#include <linux/string.h>
41#include <linux/module.h>
42#include <linux/interrupt.h>
43#include <linux/workqueue.h>
44#include <linux/ethtool.h>
45#include <linux/etherdevice.h>
46#include <linux/vmalloc.h>
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030047#include <linux/crash_dump.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020048#include <linux/qed/qed_if.h>
Yuval Mintz0a7fb112016-10-01 21:59:55 +030049#include <linux/qed/qed_ll2_if.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050
51#include "qed.h"
Yuval Mintz37bff2b2016-05-11 16:36:13 +030052#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_sp.h"
54#include "qed_dev_api.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030055#include "qed_ll2.h"
Arun Easi1e128c82017-02-15 06:28:22 -080056#include "qed_fcoe.h"
Mintz, Yuval2f2b2612017-04-06 15:58:34 +030057#include "qed_iscsi.h"
58
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
60#include "qed_hw.h"
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -040061#include "qed_selftest.h"
Arun Easi1e128c82017-02-15 06:28:22 -080062#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020063
Ram Amrani51ff1722016-10-01 21:59:57 +030064#define QED_ROCE_QPS (8192)
65#define QED_ROCE_DPIS (8)
Ram Amrani51ff1722016-10-01 21:59:57 +030066
Yuval Mintz5abd7e922016-02-24 16:52:50 +020067static char version[] =
68 "QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020069
Yuval Mintz5abd7e922016-02-24 16:52:50 +020070MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020071MODULE_LICENSE("GPL");
72MODULE_VERSION(DRV_MODULE_VERSION);
73
74#define FW_FILE_VERSION \
75 __stringify(FW_MAJOR_VERSION) "." \
76 __stringify(FW_MINOR_VERSION) "." \
77 __stringify(FW_REVISION_VERSION) "." \
78 __stringify(FW_ENGINEERING_VERSION)
79
80#define QED_FW_FILE_NAME \
81 "qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
82
Yuval Mintzd43d3f02016-02-24 16:52:48 +020083MODULE_FIRMWARE(QED_FW_FILE_NAME);
84
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020085static int __init qed_init(void)
86{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020087 pr_info("%s", version);
88
89 return 0;
90}
91
92static void __exit qed_cleanup(void)
93{
94 pr_notice("qed_cleanup called\n");
95}
96
97module_init(qed_init);
98module_exit(qed_cleanup);
99
100/* Check if the DMA controller on the machine can properly handle the DMA
101 * addressing required by the device.
102*/
103static int qed_set_coherency_mask(struct qed_dev *cdev)
104{
105 struct device *dev = &cdev->pdev->dev;
106
107 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
108 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
109 DP_NOTICE(cdev,
110 "Can't request 64-bit consistent allocations\n");
111 return -EIO;
112 }
113 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
114 DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
115 return -EIO;
116 }
117
118 return 0;
119}
120
121static void qed_free_pci(struct qed_dev *cdev)
122{
123 struct pci_dev *pdev = cdev->pdev;
124
125 if (cdev->doorbells)
126 iounmap(cdev->doorbells);
127 if (cdev->regview)
128 iounmap(cdev->regview);
129 if (atomic_read(&pdev->enable_cnt) == 1)
130 pci_release_regions(pdev);
131
132 pci_disable_device(pdev);
133}
134
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200135#define PCI_REVISION_ID_ERROR_VAL 0xff
136
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200137/* Performs PCI initializations as well as initializing PCI-related parameters
138 * in the device structrue. Returns 0 in case of success.
139 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300140static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200141{
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200142 u8 rev_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200143 int rc;
144
145 cdev->pdev = pdev;
146
147 rc = pci_enable_device(pdev);
148 if (rc) {
149 DP_NOTICE(cdev, "Cannot enable PCI device\n");
150 goto err0;
151 }
152
153 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
154 DP_NOTICE(cdev, "No memory region found in bar #0\n");
155 rc = -EIO;
156 goto err1;
157 }
158
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300159 if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200160 DP_NOTICE(cdev, "No memory region found in bar #2\n");
161 rc = -EIO;
162 goto err1;
163 }
164
165 if (atomic_read(&pdev->enable_cnt) == 1) {
166 rc = pci_request_regions(pdev, "qed");
167 if (rc) {
168 DP_NOTICE(cdev,
169 "Failed to request PCI memory resources\n");
170 goto err1;
171 }
172 pci_set_master(pdev);
173 pci_save_state(pdev);
174 }
175
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200176 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
177 if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
178 DP_NOTICE(cdev,
179 "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
180 rev_id);
181 rc = -ENODEV;
182 goto err2;
183 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 if (!pci_is_pcie(pdev)) {
185 DP_NOTICE(cdev, "The bus is not PCI Express\n");
186 rc = -EIO;
187 goto err2;
188 }
189
190 cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
Yuval Mintz416cdf02016-05-15 14:48:09 +0300191 if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 DP_NOTICE(cdev, "Cannot find power management capability\n");
193
194 rc = qed_set_coherency_mask(cdev);
195 if (rc)
196 goto err2;
197
198 cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
199 cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
200 cdev->pci_params.irq = pdev->irq;
201
202 cdev->regview = pci_ioremap_bar(pdev, 0);
203 if (!cdev->regview) {
204 DP_NOTICE(cdev, "Cannot map register space, aborting\n");
205 rc = -ENOMEM;
206 goto err2;
207 }
208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300209 if (IS_PF(cdev)) {
Dan Carpenterf82731b2016-05-17 11:09:20 +0300210 cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300211 cdev->db_size = pci_resource_len(cdev->pdev, 2);
212 cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
213 if (!cdev->doorbells) {
214 DP_NOTICE(cdev, "Cannot map doorbell space\n");
215 return -ENOMEM;
216 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200217 }
218
219 return 0;
220
221err2:
222 pci_release_regions(pdev);
223err1:
224 pci_disable_device(pdev);
225err0:
226 return rc;
227}
228
229int qed_fill_dev_info(struct qed_dev *cdev,
230 struct qed_dev_info *dev_info)
231{
Chopra, Manish19489c72017-04-24 10:00:45 -0700232 struct qed_tunnel_info *tun = &cdev->tunnel;
Manish Chopracee4d262015-10-26 11:02:28 +0200233 struct qed_ptt *ptt;
234
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200235 memset(dev_info, 0, sizeof(struct qed_dev_info));
236
Chopra, Manish19489c72017-04-24 10:00:45 -0700237 if (tun->vxlan.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
238 tun->vxlan.b_mode_enabled)
239 dev_info->vxlan_enable = true;
240
241 if (tun->l2_gre.b_mode_enabled && tun->ip_gre.b_mode_enabled &&
242 tun->l2_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
243 tun->ip_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
244 dev_info->gre_enable = true;
245
246 if (tun->l2_geneve.b_mode_enabled && tun->ip_geneve.b_mode_enabled &&
247 tun->l2_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
248 tun->ip_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
249 dev_info->geneve_enable = true;
250
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251 dev_info->num_hwfns = cdev->num_hwfns;
252 dev_info->pci_mem_start = cdev->pci_params.mem_start;
253 dev_info->pci_mem_end = cdev->pci_params.mem_end;
254 dev_info->pci_irq = cdev->pci_params.irq;
Ram Amrani51ff1722016-10-01 21:59:57 +0300255 dev_info->rdma_supported = (cdev->hwfns[0].hw_info.personality ==
256 QED_PCI_ETH_ROCE);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500257 dev_info->is_mf_default = IS_MF_DEFAULT(&cdev->hwfns[0]);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200258 dev_info->dev_type = cdev->type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200259 ether_addr_copy(dev_info->hw_mac, cdev->hwfns[0].hw_info.hw_mac_addr);
260
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300261 if (IS_PF(cdev)) {
262 dev_info->fw_major = FW_MAJOR_VERSION;
263 dev_info->fw_minor = FW_MINOR_VERSION;
264 dev_info->fw_rev = FW_REVISION_VERSION;
265 dev_info->fw_eng = FW_ENGINEERING_VERSION;
266 dev_info->mf_mode = cdev->mf_mode;
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300267 dev_info->tx_switching = true;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200268
269 if (QED_LEADING_HWFN(cdev)->hw_info.b_wol_support ==
270 QED_WOL_SUPPORT_PME)
271 dev_info->wol_support = true;
Mintz, Yuval3c5da942017-06-02 08:58:31 +0300272
273 dev_info->abs_pf_id = QED_LEADING_HWFN(cdev)->abs_pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300274 } else {
275 qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
276 &dev_info->fw_minor, &dev_info->fw_rev,
277 &dev_info->fw_eng);
278 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200279
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300280 if (IS_PF(cdev)) {
281 ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
282 if (ptt) {
283 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
284 &dev_info->mfw_rev, NULL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200285
Tomer Tayarae336662017-05-23 09:41:26 +0300286 qed_mcp_get_mbi_ver(QED_LEADING_HWFN(cdev), ptt,
287 &dev_info->mbi_version);
288
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300289 qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
290 &dev_info->flash_size);
Manish Chopracee4d262015-10-26 11:02:28 +0200291
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300292 qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
293 }
294 } else {
295 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
296 &dev_info->mfw_rev, NULL);
Manish Chopracee4d262015-10-26 11:02:28 +0200297 }
298
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200299 dev_info->mtu = QED_LEADING_HWFN(cdev)->hw_info.mtu;
300
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200301 return 0;
302}
303
304static void qed_free_cdev(struct qed_dev *cdev)
305{
306 kfree((void *)cdev);
307}
308
309static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
310{
311 struct qed_dev *cdev;
312
313 cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
314 if (!cdev)
315 return cdev;
316
317 qed_init_struct(cdev);
318
319 return cdev;
320}
321
322/* Sets the requested power state */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300323static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200324{
325 if (!cdev)
326 return -ENODEV;
327
328 DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
329 return 0;
330}
331
332/* probing */
333static struct qed_dev *qed_probe(struct pci_dev *pdev,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300334 struct qed_probe_params *params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200335{
336 struct qed_dev *cdev;
337 int rc;
338
339 cdev = qed_alloc_cdev(pdev);
340 if (!cdev)
341 goto err0;
342
Mintz, Yuval712c3cb2017-05-23 09:41:28 +0300343 cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300344 cdev->protocol = params->protocol;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200345
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300346 if (params->is_vf)
347 cdev->b_is_vf = true;
348
349 qed_init_dp(cdev, params->dp_module, params->dp_level);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200350
351 rc = qed_init_pci(cdev, pdev);
352 if (rc) {
353 DP_ERR(cdev, "init pci failed\n");
354 goto err1;
355 }
356 DP_INFO(cdev, "PCI init completed successfully\n");
357
358 rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
359 if (rc) {
360 DP_ERR(cdev, "hw prepare failed\n");
361 goto err2;
362 }
363
364 DP_INFO(cdev, "qed_probe completed successffuly\n");
365
366 return cdev;
367
368err2:
369 qed_free_pci(cdev);
370err1:
371 qed_free_cdev(cdev);
372err0:
373 return NULL;
374}
375
376static void qed_remove(struct qed_dev *cdev)
377{
378 if (!cdev)
379 return;
380
381 qed_hw_remove(cdev);
382
383 qed_free_pci(cdev);
384
385 qed_set_power_state(cdev, PCI_D3hot);
386
387 qed_free_cdev(cdev);
388}
389
390static void qed_disable_msix(struct qed_dev *cdev)
391{
392 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
393 pci_disable_msix(cdev->pdev);
394 kfree(cdev->int_params.msix_table);
395 } else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
396 pci_disable_msi(cdev->pdev);
397 }
398
399 memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
400}
401
402static int qed_enable_msix(struct qed_dev *cdev,
403 struct qed_int_params *int_params)
404{
405 int i, rc, cnt;
406
407 cnt = int_params->in.num_vectors;
408
409 for (i = 0; i < cnt; i++)
410 int_params->msix_table[i].entry = i;
411
412 rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
413 int_params->in.min_msix_cnt, cnt);
414 if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
415 (rc % cdev->num_hwfns)) {
416 pci_disable_msix(cdev->pdev);
417
418 /* If fastpath is initialized, we need at least one interrupt
419 * per hwfn [and the slow path interrupts]. New requested number
420 * should be a multiple of the number of hwfns.
421 */
422 cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
423 DP_NOTICE(cdev,
424 "Trying to enable MSI-X with less vectors (%d out of %d)\n",
425 cnt, int_params->in.num_vectors);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300426 rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
427 cnt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200428 if (!rc)
429 rc = cnt;
430 }
431
432 if (rc > 0) {
433 /* MSI-x configuration was achieved */
434 int_params->out.int_mode = QED_INT_MODE_MSIX;
435 int_params->out.num_vectors = rc;
436 rc = 0;
437 } else {
438 DP_NOTICE(cdev,
439 "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
440 cnt, rc);
441 }
442
443 return rc;
444}
445
446/* This function outputs the int mode and the number of enabled msix vector */
447static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
448{
449 struct qed_int_params *int_params = &cdev->int_params;
450 struct msix_entry *tbl;
451 int rc = 0, cnt;
452
453 switch (int_params->in.int_mode) {
454 case QED_INT_MODE_MSIX:
455 /* Allocate MSIX table */
456 cnt = int_params->in.num_vectors;
457 int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
458 if (!int_params->msix_table) {
459 rc = -ENOMEM;
460 goto out;
461 }
462
463 /* Enable MSIX */
464 rc = qed_enable_msix(cdev, int_params);
465 if (!rc)
466 goto out;
467
468 DP_NOTICE(cdev, "Failed to enable MSI-X\n");
469 kfree(int_params->msix_table);
470 if (force_mode)
471 goto out;
472 /* Fallthrough */
473
474 case QED_INT_MODE_MSI:
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300475 if (cdev->num_hwfns == 1) {
476 rc = pci_enable_msi(cdev->pdev);
477 if (!rc) {
478 int_params->out.int_mode = QED_INT_MODE_MSI;
479 goto out;
480 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200481
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300482 DP_NOTICE(cdev, "Failed to enable MSI\n");
483 if (force_mode)
484 goto out;
485 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200486 /* Fallthrough */
487
488 case QED_INT_MODE_INTA:
489 int_params->out.int_mode = QED_INT_MODE_INTA;
490 rc = 0;
491 goto out;
492 default:
493 DP_NOTICE(cdev, "Unknown int_mode value %d\n",
494 int_params->in.int_mode);
495 rc = -EINVAL;
496 }
497
498out:
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300499 if (!rc)
500 DP_INFO(cdev, "Using %s interrupts\n",
501 int_params->out.int_mode == QED_INT_MODE_INTA ?
502 "INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
503 "MSI" : "MSIX");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200504 cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
505
506 return rc;
507}
508
509static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
510 int index, void(*handler)(void *))
511{
512 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
513 int relative_idx = index / cdev->num_hwfns;
514
515 hwfn->simd_proto_handler[relative_idx].func = handler;
516 hwfn->simd_proto_handler[relative_idx].token = token;
517}
518
519static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
520{
521 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
522 int relative_idx = index / cdev->num_hwfns;
523
524 memset(&hwfn->simd_proto_handler[relative_idx], 0,
525 sizeof(struct qed_simd_fp_handler));
526}
527
528static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
529{
530 tasklet_schedule((struct tasklet_struct *)tasklet);
531 return IRQ_HANDLED;
532}
533
534static irqreturn_t qed_single_int(int irq, void *dev_instance)
535{
536 struct qed_dev *cdev = (struct qed_dev *)dev_instance;
537 struct qed_hwfn *hwfn;
538 irqreturn_t rc = IRQ_NONE;
539 u64 status;
540 int i, j;
541
542 for (i = 0; i < cdev->num_hwfns; i++) {
543 status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
544
545 if (!status)
546 continue;
547
548 hwfn = &cdev->hwfns[i];
549
550 /* Slowpath interrupt */
551 if (unlikely(status & 0x1)) {
552 tasklet_schedule(hwfn->sp_dpc);
553 status &= ~0x1;
554 rc = IRQ_HANDLED;
555 }
556
557 /* Fastpath interrupts */
558 for (j = 0; j < 64; j++) {
559 if ((0x2ULL << j) & status) {
560 hwfn->simd_proto_handler[j].func(
561 hwfn->simd_proto_handler[j].token);
562 status &= ~(0x2ULL << j);
563 rc = IRQ_HANDLED;
564 }
565 }
566
567 if (unlikely(status))
568 DP_VERBOSE(hwfn, NETIF_MSG_INTR,
569 "got an unknown interrupt status 0x%llx\n",
570 status);
571 }
572
573 return rc;
574}
575
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500576int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200577{
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500578 struct qed_dev *cdev = hwfn->cdev;
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300579 u32 int_mode;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500580 int rc = 0;
581 u8 id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200582
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300583 int_mode = cdev->int_params.out.int_mode;
584 if (int_mode == QED_INT_MODE_MSIX) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500585 id = hwfn->my_id;
586 snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
587 id, cdev->pdev->bus->number,
588 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
589 rc = request_irq(cdev->int_params.msix_table[id].vector,
590 qed_msix_sp_int, 0, hwfn->name, hwfn->sp_dpc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200591 } else {
592 unsigned long flags = 0;
593
594 snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
595 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
596 PCI_FUNC(cdev->pdev->devfn));
597
598 if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
599 flags |= IRQF_SHARED;
600
601 rc = request_irq(cdev->pdev->irq, qed_single_int,
602 flags, cdev->name, cdev);
603 }
604
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300605 if (rc)
606 DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
607 else
608 DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
609 "Requested slowpath %s\n",
610 (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
611
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200612 return rc;
613}
614
Tomer Tayar06892f22017-05-23 09:41:24 +0300615static void qed_slowpath_tasklet_flush(struct qed_hwfn *p_hwfn)
616{
617 /* Calling the disable function will make sure that any
618 * currently-running function is completed. The following call to the
619 * enable function makes this sequence a flush-like operation.
620 */
621 if (p_hwfn->b_sp_dpc_enabled) {
622 tasklet_disable(p_hwfn->sp_dpc);
623 tasklet_enable(p_hwfn->sp_dpc);
624 }
625}
626
Tomer Tayar12263372017-03-28 15:12:50 +0300627void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn)
628{
629 struct qed_dev *cdev = p_hwfn->cdev;
630 u8 id = p_hwfn->my_id;
631 u32 int_mode;
632
633 int_mode = cdev->int_params.out.int_mode;
634 if (int_mode == QED_INT_MODE_MSIX)
635 synchronize_irq(cdev->int_params.msix_table[id].vector);
636 else
637 synchronize_irq(cdev->pdev->irq);
Tomer Tayar06892f22017-05-23 09:41:24 +0300638
639 qed_slowpath_tasklet_flush(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +0300640}
641
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200642static void qed_slowpath_irq_free(struct qed_dev *cdev)
643{
644 int i;
645
646 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
647 for_each_hwfn(cdev, i) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500648 if (!cdev->hwfns[i].b_int_requested)
649 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200650 synchronize_irq(cdev->int_params.msix_table[i].vector);
651 free_irq(cdev->int_params.msix_table[i].vector,
652 cdev->hwfns[i].sp_dpc);
653 }
654 } else {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500655 if (QED_LEADING_HWFN(cdev)->b_int_requested)
656 free_irq(cdev->pdev->irq, cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200657 }
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500658 qed_int_disable_post_isr_release(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200659}
660
661static int qed_nic_stop(struct qed_dev *cdev)
662{
663 int i, rc;
664
665 rc = qed_hw_stop(cdev);
666
667 for (i = 0; i < cdev->num_hwfns; i++) {
668 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
669
670 if (p_hwfn->b_sp_dpc_enabled) {
671 tasklet_disable(p_hwfn->sp_dpc);
672 p_hwfn->b_sp_dpc_enabled = false;
673 DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
674 "Disabled sp taskelt [hwfn %d] at %p\n",
675 i, p_hwfn->sp_dpc);
676 }
677 }
678
Tomer Tayarc965db42016-09-07 16:36:24 +0300679 qed_dbg_pf_exit(cdev);
680
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200681 return rc;
682}
683
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200684static int qed_nic_setup(struct qed_dev *cdev)
685{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300686 int rc, i;
687
688 /* Determine if interface is going to require LL2 */
689 if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
690 for (i = 0; i < cdev->num_hwfns; i++) {
691 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
692
693 p_hwfn->using_ll2 = true;
694 }
695 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200696
697 rc = qed_resc_alloc(cdev);
698 if (rc)
699 return rc;
700
701 DP_INFO(cdev, "Allocated qed resources\n");
702
703 qed_resc_setup(cdev);
704
705 return rc;
706}
707
708static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
709{
710 int limit = 0;
711
712 /* Mark the fastpath as free/used */
713 cdev->int_params.fp_initialized = cnt ? true : false;
714
715 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
716 limit = cdev->num_hwfns * 63;
717 else if (cdev->int_params.fp_msix_cnt)
718 limit = cdev->int_params.fp_msix_cnt;
719
720 if (!limit)
721 return -ENOMEM;
722
723 return min_t(int, cnt, limit);
724}
725
726static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
727{
728 memset(info, 0, sizeof(struct qed_int_info));
729
730 if (!cdev->int_params.fp_initialized) {
731 DP_INFO(cdev,
732 "Protocol driver requested interrupt information, but its support is not yet configured\n");
733 return -EINVAL;
734 }
735
736 /* Need to expose only MSI-X information; Single IRQ is handled solely
737 * by qed.
738 */
739 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
740 int msix_base = cdev->int_params.fp_msix_base;
741
742 info->msix_cnt = cdev->int_params.fp_msix_cnt;
743 info->msix = &cdev->int_params.msix_table[msix_base];
744 }
745
746 return 0;
747}
748
749static int qed_slowpath_setup_int(struct qed_dev *cdev,
750 enum qed_int_mode int_mode)
751{
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200752 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz0189efb2016-10-13 22:57:02 +0300753 int num_l2_queues = 0;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200754 int rc;
755 int i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200756
Sudarsana Reddy Kalluru1d2c2022016-08-01 09:08:13 -0400757 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
758 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
759 return -EINVAL;
760 }
761
762 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200763 cdev->int_params.in.int_mode = int_mode;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200764 for_each_hwfn(cdev, i) {
765 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
766 qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
Mintz, Yuval726fdbe2017-06-01 15:29:06 +0300767 cdev->int_params.in.num_vectors += sb_cnt_info.cnt;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200768 cdev->int_params.in.num_vectors++; /* slowpath */
769 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200770
771 /* We want a minimum of one slowpath and one fastpath vector per hwfn */
772 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
773
774 rc = qed_set_int_mode(cdev, false);
775 if (rc) {
776 DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
777 return rc;
778 }
779
780 cdev->int_params.fp_msix_base = cdev->num_hwfns;
781 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
782 cdev->num_hwfns;
783
Mintz, Yuval2f782272017-04-05 21:20:11 +0300784 if (!IS_ENABLED(CONFIG_QED_RDMA) ||
785 QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH_ROCE)
Yuval Mintz0189efb2016-10-13 22:57:02 +0300786 return 0;
787
Ram Amrani51ff1722016-10-01 21:59:57 +0300788 for_each_hwfn(cdev, i)
789 num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
790
791 DP_VERBOSE(cdev, QED_MSG_RDMA,
792 "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
793 cdev->int_params.fp_msix_cnt, num_l2_queues);
794
795 if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
796 cdev->int_params.rdma_msix_cnt =
797 (cdev->int_params.fp_msix_cnt - num_l2_queues)
798 / cdev->num_hwfns;
799 cdev->int_params.rdma_msix_base =
800 cdev->int_params.fp_msix_base + num_l2_queues;
801 cdev->int_params.fp_msix_cnt = num_l2_queues;
802 } else {
803 cdev->int_params.rdma_msix_cnt = 0;
804 }
805
806 DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
807 cdev->int_params.rdma_msix_cnt,
808 cdev->int_params.rdma_msix_base);
Ram Amrani51ff1722016-10-01 21:59:57 +0300809
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200810 return 0;
811}
812
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300813static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
814{
815 int rc;
816
817 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
818 cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
819
820 qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
821 &cdev->int_params.in.num_vectors);
822 if (cdev->num_hwfns > 1) {
823 u8 vectors = 0;
824
825 qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
826 cdev->int_params.in.num_vectors += vectors;
827 }
828
829 /* We want a minimum of one fastpath vector per vf hwfn */
830 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
831
832 rc = qed_set_int_mode(cdev, true);
833 if (rc)
834 return rc;
835
836 cdev->int_params.fp_msix_base = 0;
837 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
838
839 return 0;
840}
841
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200842u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
843 u8 *input_buf, u32 max_size, u8 *unzip_buf)
844{
845 int rc;
846
847 p_hwfn->stream->next_in = input_buf;
848 p_hwfn->stream->avail_in = input_len;
849 p_hwfn->stream->next_out = unzip_buf;
850 p_hwfn->stream->avail_out = max_size;
851
852 rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
853
854 if (rc != Z_OK) {
855 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
856 rc);
857 return 0;
858 }
859
860 rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
861 zlib_inflateEnd(p_hwfn->stream);
862
863 if (rc != Z_OK && rc != Z_STREAM_END) {
864 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
865 p_hwfn->stream->msg, rc);
866 return 0;
867 }
868
869 return p_hwfn->stream->total_out / 4;
870}
871
872static int qed_alloc_stream_mem(struct qed_dev *cdev)
873{
874 int i;
875 void *workspace;
876
877 for_each_hwfn(cdev, i) {
878 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
879
880 p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
881 if (!p_hwfn->stream)
882 return -ENOMEM;
883
884 workspace = vzalloc(zlib_inflate_workspacesize());
885 if (!workspace)
886 return -ENOMEM;
887 p_hwfn->stream->workspace = workspace;
888 }
889
890 return 0;
891}
892
893static void qed_free_stream_mem(struct qed_dev *cdev)
894{
895 int i;
896
897 for_each_hwfn(cdev, i) {
898 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
899
900 if (!p_hwfn->stream)
901 return;
902
903 vfree(p_hwfn->stream->workspace);
904 kfree(p_hwfn->stream);
905 }
906}
907
908static void qed_update_pf_params(struct qed_dev *cdev,
909 struct qed_pf_params *params)
910{
911 int i;
912
Ram Amrani5c5f2602016-11-09 22:48:44 +0200913 if (IS_ENABLED(CONFIG_QED_RDMA)) {
914 params->rdma_pf_params.num_qps = QED_ROCE_QPS;
915 params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
916 /* divide by 3 the MRs to avoid MF ILT overflow */
Ram Amrani5c5f2602016-11-09 22:48:44 +0200917 params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
918 }
919
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700920 if (cdev->num_hwfns > 1 || IS_VF(cdev))
921 params->eth_pf_params.num_arfs_filters = 0;
922
Mintz, Yuvale1d32ac2017-01-01 13:57:03 +0200923 /* In case we might support RDMA, don't allow qede to be greedy
924 * with the L2 contexts. Allow for 64 queues [rx, tx, xdp] per hwfn.
925 */
926 if (QED_LEADING_HWFN(cdev)->hw_info.personality ==
927 QED_PCI_ETH_ROCE) {
928 u16 *num_cons;
929
930 num_cons = &params->eth_pf_params.num_cons;
931 *num_cons = min_t(u16, *num_cons, 192);
932 }
933
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200934 for (i = 0; i < cdev->num_hwfns; i++) {
935 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
936
937 p_hwfn->pf_params = *params;
938 }
939}
940
941static int qed_slowpath_start(struct qed_dev *cdev,
942 struct qed_slowpath_params *params)
943{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300944 struct qed_drv_load_params drv_load_params;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300945 struct qed_hw_init_params hw_init_params;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200946 struct qed_mcp_drv_version drv_version;
Chopra, Manish199684302017-04-24 10:00:44 -0700947 struct qed_tunnel_info tunn_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200948 const u8 *data = NULL;
949 struct qed_hwfn *hwfn;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300950#ifdef CONFIG_RFS_ACCEL
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200951 struct qed_ptt *p_ptt;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300952#endif
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300953 int rc = -EINVAL;
954
955 if (qed_iov_wq_start(cdev))
956 goto err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200957
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300958 if (IS_PF(cdev)) {
959 rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
960 &cdev->pdev->dev);
961 if (rc) {
962 DP_NOTICE(cdev,
963 "Failed to find fw file - /lib/firmware/%s\n",
964 QED_FW_FILE_NAME);
965 goto err;
966 }
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200967
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700968#ifdef CONFIG_RFS_ACCEL
969 if (cdev->num_hwfns == 1) {
970 p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
971 if (p_ptt) {
972 QED_LEADING_HWFN(cdev)->p_arfs_ptt = p_ptt;
973 } else {
974 DP_NOTICE(cdev,
975 "Failed to acquire PTT for aRFS\n");
976 goto err;
977 }
978 }
979#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200980 }
981
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400982 cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200983 rc = qed_nic_setup(cdev);
984 if (rc)
985 goto err;
986
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300987 if (IS_PF(cdev))
988 rc = qed_slowpath_setup_int(cdev, params->int_mode);
989 else
990 rc = qed_slowpath_vf_setup_int(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200991 if (rc)
992 goto err1;
993
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300994 if (IS_PF(cdev)) {
995 /* Allocate stream for unzipping */
996 rc = qed_alloc_stream_mem(cdev);
Joe Perches2591c282016-09-04 14:24:03 -0700997 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300998 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200999
Joe Perches8ac1ed72017-05-08 15:57:56 -07001000 /* First Dword used to differentiate between various sources */
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001001 data = cdev->firmware->data + sizeof(u32);
Tomer Tayarc965db42016-09-07 16:36:24 +03001002
1003 qed_dbg_pf_init(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001004 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001005
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001006 /* Start the slowpath */
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001007 memset(&hw_init_params, 0, sizeof(hw_init_params));
Chopra, Manish199684302017-04-24 10:00:44 -07001008 memset(&tunn_info, 0, sizeof(tunn_info));
1009 tunn_info.vxlan.b_mode_enabled = true;
1010 tunn_info.l2_gre.b_mode_enabled = true;
1011 tunn_info.ip_gre.b_mode_enabled = true;
1012 tunn_info.l2_geneve.b_mode_enabled = true;
1013 tunn_info.ip_geneve.b_mode_enabled = true;
1014 tunn_info.vxlan.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1015 tunn_info.l2_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1016 tunn_info.ip_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1017 tunn_info.l2_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1018 tunn_info.ip_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001019 hw_init_params.p_tunn = &tunn_info;
1020 hw_init_params.b_hw_start = true;
1021 hw_init_params.int_mode = cdev->int_params.out.int_mode;
1022 hw_init_params.allow_npar_tx_switch = true;
1023 hw_init_params.bin_fw_data = data;
1024
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001025 memset(&drv_load_params, 0, sizeof(drv_load_params));
1026 drv_load_params.is_crash_kernel = is_kdump_kernel();
1027 drv_load_params.mfw_timeout_val = QED_LOAD_REQ_LOCK_TO_DEFAULT;
1028 drv_load_params.avoid_eng_reset = false;
1029 drv_load_params.override_force_load = QED_OVERRIDE_FORCE_LOAD_NONE;
1030 hw_init_params.p_drv_load_params = &drv_load_params;
1031
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001032 rc = qed_hw_init(cdev, &hw_init_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001033 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001034 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001035
1036 DP_INFO(cdev,
1037 "HW initialization and function start completed successfully\n");
1038
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001039 if (IS_PF(cdev)) {
1040 cdev->tunn_feature_mask = (BIT(QED_MODE_VXLAN_TUNN) |
1041 BIT(QED_MODE_L2GENEVE_TUNN) |
1042 BIT(QED_MODE_IPGENEVE_TUNN) |
1043 BIT(QED_MODE_L2GRE_TUNN) |
1044 BIT(QED_MODE_IPGRE_TUNN));
1045 }
1046
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001047 /* Allocate LL2 interface if needed */
1048 if (QED_LEADING_HWFN(cdev)->using_ll2) {
1049 rc = qed_ll2_alloc_if(cdev);
1050 if (rc)
1051 goto err3;
1052 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001053 if (IS_PF(cdev)) {
1054 hwfn = QED_LEADING_HWFN(cdev);
1055 drv_version.version = (params->drv_major << 24) |
1056 (params->drv_minor << 16) |
1057 (params->drv_rev << 8) |
1058 (params->drv_eng);
1059 strlcpy(drv_version.name, params->name,
1060 MCP_DRV_VER_STR_SIZE - 4);
1061 rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
1062 &drv_version);
1063 if (rc) {
1064 DP_NOTICE(cdev, "Failed sending drv version command\n");
1065 return rc;
1066 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001067 }
1068
Yuval Mintz8c925c42016-03-02 20:26:03 +02001069 qed_reset_vport_stats(cdev);
1070
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001071 return 0;
1072
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001073err3:
1074 qed_hw_stop(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001075err2:
Yuval Mintz8c925c42016-03-02 20:26:03 +02001076 qed_hw_timers_stop_all(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001077 if (IS_PF(cdev))
1078 qed_slowpath_irq_free(cdev);
Yuval Mintz8c925c42016-03-02 20:26:03 +02001079 qed_free_stream_mem(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001080 qed_disable_msix(cdev);
1081err1:
1082 qed_resc_free(cdev);
1083err:
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001084 if (IS_PF(cdev))
1085 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001086
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001087#ifdef CONFIG_RFS_ACCEL
1088 if (IS_PF(cdev) && (cdev->num_hwfns == 1) &&
1089 QED_LEADING_HWFN(cdev)->p_arfs_ptt)
1090 qed_ptt_release(QED_LEADING_HWFN(cdev),
1091 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1092#endif
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +02001093
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001094 qed_iov_wq_stop(cdev, false);
1095
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001096 return rc;
1097}
1098
1099static int qed_slowpath_stop(struct qed_dev *cdev)
1100{
1101 if (!cdev)
1102 return -ENODEV;
1103
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001104 qed_ll2_dealloc_if(cdev);
1105
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001106 if (IS_PF(cdev)) {
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001107#ifdef CONFIG_RFS_ACCEL
1108 if (cdev->num_hwfns == 1)
1109 qed_ptt_release(QED_LEADING_HWFN(cdev),
1110 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1111#endif
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001112 qed_free_stream_mem(cdev);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001113 if (IS_QED_ETH_IF(cdev))
1114 qed_sriov_disable(cdev, true);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001115 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001116
Mintz, Yuval5f027d72017-05-09 15:07:48 +03001117 qed_nic_stop(cdev);
1118
1119 if (IS_PF(cdev))
1120 qed_slowpath_irq_free(cdev);
1121
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001122 qed_disable_msix(cdev);
Tomer Tayar12263372017-03-28 15:12:50 +03001123
1124 qed_resc_free(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001125
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001126 qed_iov_wq_stop(cdev, true);
1127
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001128 if (IS_PF(cdev))
1129 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001130
1131 return 0;
1132}
1133
Mintz, Yuval712c3cb2017-05-23 09:41:28 +03001134static void qed_set_name(struct qed_dev *cdev, char name[NAME_SIZE])
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001135{
1136 int i;
1137
1138 memcpy(cdev->name, name, NAME_SIZE);
1139 for_each_hwfn(cdev, i)
1140 snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001141}
1142
1143static u32 qed_sb_init(struct qed_dev *cdev,
1144 struct qed_sb_info *sb_info,
1145 void *sb_virt_addr,
1146 dma_addr_t sb_phy_addr, u16 sb_id,
1147 enum qed_sb_type type)
1148{
1149 struct qed_hwfn *p_hwfn;
Mintz, Yuval85750d72017-02-20 22:43:38 +02001150 struct qed_ptt *p_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001151 int hwfn_index;
1152 u16 rel_sb_id;
1153 u8 n_hwfns;
1154 u32 rc;
1155
1156 /* RoCE uses single engine and CMT uses two engines. When using both
1157 * we force only a single engine. Storage uses only engine 0 too.
1158 */
1159 if (type == QED_SB_TYPE_L2_QUEUE)
1160 n_hwfns = cdev->num_hwfns;
1161 else
1162 n_hwfns = 1;
1163
1164 hwfn_index = sb_id % n_hwfns;
1165 p_hwfn = &cdev->hwfns[hwfn_index];
1166 rel_sb_id = sb_id / n_hwfns;
1167
1168 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1169 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1170 hwfn_index, rel_sb_id, sb_id);
1171
Mintz, Yuval85750d72017-02-20 22:43:38 +02001172 if (IS_PF(p_hwfn->cdev)) {
1173 p_ptt = qed_ptt_acquire(p_hwfn);
1174 if (!p_ptt)
1175 return -EBUSY;
1176
1177 rc = qed_int_sb_init(p_hwfn, p_ptt, sb_info, sb_virt_addr,
1178 sb_phy_addr, rel_sb_id);
1179 qed_ptt_release(p_hwfn, p_ptt);
1180 } else {
1181 rc = qed_int_sb_init(p_hwfn, NULL, sb_info, sb_virt_addr,
1182 sb_phy_addr, rel_sb_id);
1183 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001184
1185 return rc;
1186}
1187
1188static u32 qed_sb_release(struct qed_dev *cdev,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001189 struct qed_sb_info *sb_info, u16 sb_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001190{
1191 struct qed_hwfn *p_hwfn;
1192 int hwfn_index;
1193 u16 rel_sb_id;
1194 u32 rc;
1195
1196 hwfn_index = sb_id % cdev->num_hwfns;
1197 p_hwfn = &cdev->hwfns[hwfn_index];
1198 rel_sb_id = sb_id / cdev->num_hwfns;
1199
1200 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1201 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1202 hwfn_index, rel_sb_id, sb_id);
1203
1204 rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1205
1206 return rc;
1207}
1208
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001209static bool qed_can_link_change(struct qed_dev *cdev)
1210{
1211 return true;
1212}
1213
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001214static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001215{
1216 struct qed_hwfn *hwfn;
1217 struct qed_mcp_link_params *link_params;
1218 struct qed_ptt *ptt;
1219 int rc;
1220
1221 if (!cdev)
1222 return -ENODEV;
1223
1224 /* The link should be set only once per PF */
1225 hwfn = &cdev->hwfns[0];
1226
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001227 /* When VF wants to set link, force it to read the bulletin instead.
1228 * This mimics the PF behavior, where a noitification [both immediate
1229 * and possible later] would be generated when changing properties.
1230 */
1231 if (IS_VF(cdev)) {
1232 qed_schedule_iov(hwfn, QED_IOV_WQ_VF_FORCE_LINK_QUERY_FLAG);
1233 return 0;
1234 }
1235
Yuval Mintzcc875c22015-10-26 11:02:31 +02001236 ptt = qed_ptt_acquire(hwfn);
1237 if (!ptt)
1238 return -EBUSY;
1239
1240 link_params = qed_mcp_get_link_params(hwfn);
1241 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1242 link_params->speed.autoneg = params->autoneg;
1243 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1244 link_params->speed.advertised_speeds = 0;
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001245 if ((params->adv_speeds & QED_LM_1000baseT_Half_BIT) ||
1246 (params->adv_speeds & QED_LM_1000baseT_Full_BIT))
Yuval Mintzcc875c22015-10-26 11:02:31 +02001247 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001248 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
1249 if (params->adv_speeds & QED_LM_10000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001250 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001251 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
1252 if (params->adv_speeds & QED_LM_25000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001253 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001254 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
1255 if (params->adv_speeds & QED_LM_40000baseLR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001256 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001257 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
1258 if (params->adv_speeds & QED_LM_50000baseKR2_Full_BIT)
1259 link_params->speed.advertised_speeds |=
1260 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
1261 if (params->adv_speeds & QED_LM_100000baseKR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001262 link_params->speed.advertised_speeds |=
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001263 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001264 }
1265 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1266 link_params->speed.forced_speed = params->forced_speed;
Sudarsana Reddy Kallurua43f2352016-04-22 08:41:04 +03001267 if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1268 if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1269 link_params->pause.autoneg = true;
1270 else
1271 link_params->pause.autoneg = false;
1272 if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1273 link_params->pause.forced_rx = true;
1274 else
1275 link_params->pause.forced_rx = false;
1276 if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1277 link_params->pause.forced_tx = true;
1278 else
1279 link_params->pause.forced_tx = false;
1280 }
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001281 if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1282 switch (params->loopback_mode) {
1283 case QED_LINK_LOOPBACK_INT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001284 link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001285 break;
1286 case QED_LINK_LOOPBACK_EXT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001287 link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001288 break;
1289 case QED_LINK_LOOPBACK_EXT:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001290 link_params->loopback_mode = ETH_LOOPBACK_EXT;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001291 break;
1292 case QED_LINK_LOOPBACK_MAC:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001293 link_params->loopback_mode = ETH_LOOPBACK_MAC;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001294 break;
1295 default:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001296 link_params->loopback_mode = ETH_LOOPBACK_NONE;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001297 break;
1298 }
1299 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001300
1301 rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1302
1303 qed_ptt_release(hwfn, ptt);
1304
1305 return rc;
1306}
1307
1308static int qed_get_port_type(u32 media_type)
1309{
1310 int port_type;
1311
1312 switch (media_type) {
1313 case MEDIA_SFPP_10G_FIBER:
1314 case MEDIA_SFP_1G_FIBER:
1315 case MEDIA_XFP_FIBER:
Yuval Mintzb639f192016-06-19 15:18:15 +03001316 case MEDIA_MODULE_FIBER:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001317 case MEDIA_KR:
1318 port_type = PORT_FIBRE;
1319 break;
1320 case MEDIA_DA_TWINAX:
1321 port_type = PORT_DA;
1322 break;
1323 case MEDIA_BASE_T:
1324 port_type = PORT_TP;
1325 break;
1326 case MEDIA_NOT_PRESENT:
1327 port_type = PORT_NONE;
1328 break;
1329 case MEDIA_UNSPECIFIED:
1330 default:
1331 port_type = PORT_OTHER;
1332 break;
1333 }
1334 return port_type;
1335}
1336
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001337static int qed_get_link_data(struct qed_hwfn *hwfn,
1338 struct qed_mcp_link_params *params,
1339 struct qed_mcp_link_state *link,
1340 struct qed_mcp_link_capabilities *link_caps)
1341{
1342 void *p;
1343
1344 if (!IS_PF(hwfn->cdev)) {
1345 qed_vf_get_link_params(hwfn, params);
1346 qed_vf_get_link_state(hwfn, link);
1347 qed_vf_get_link_caps(hwfn, link_caps);
1348
1349 return 0;
1350 }
1351
1352 p = qed_mcp_get_link_params(hwfn);
1353 if (!p)
1354 return -ENXIO;
1355 memcpy(params, p, sizeof(*params));
1356
1357 p = qed_mcp_get_link_state(hwfn);
1358 if (!p)
1359 return -ENXIO;
1360 memcpy(link, p, sizeof(*link));
1361
1362 p = qed_mcp_get_link_capabilities(hwfn);
1363 if (!p)
1364 return -ENXIO;
1365 memcpy(link_caps, p, sizeof(*link_caps));
1366
1367 return 0;
1368}
1369
Yuval Mintzcc875c22015-10-26 11:02:31 +02001370static void qed_fill_link(struct qed_hwfn *hwfn,
1371 struct qed_link_output *if_link)
1372{
1373 struct qed_mcp_link_params params;
1374 struct qed_mcp_link_state link;
1375 struct qed_mcp_link_capabilities link_caps;
1376 u32 media_type;
1377
1378 memset(if_link, 0, sizeof(*if_link));
1379
1380 /* Prepare source inputs */
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001381 if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
1382 dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
1383 return;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001384 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001385
1386 /* Set the link parameters to pass to protocol driver */
1387 if (link.link_up)
1388 if_link->link_up = true;
1389
1390 /* TODO - at the moment assume supported and advertised speed equal */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001391 if_link->supported_caps = QED_LM_FIBRE_BIT;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001392 if (link_caps.default_speed_autoneg)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001393 if_link->supported_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001394 if (params.pause.autoneg ||
1395 (params.pause.forced_rx && params.pause.forced_tx))
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001396 if_link->supported_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001397 if (params.pause.autoneg || params.pause.forced_rx ||
1398 params.pause.forced_tx)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001399 if_link->supported_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001400
1401 if_link->advertised_caps = if_link->supported_caps;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001402 if (params.speed.autoneg)
1403 if_link->advertised_caps |= QED_LM_Autoneg_BIT;
1404 else
1405 if_link->advertised_caps &= ~QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001406 if (params.speed.advertised_speeds &
1407 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001408 if_link->advertised_caps |= QED_LM_1000baseT_Half_BIT |
1409 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001410 if (params.speed.advertised_speeds &
1411 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001412 if_link->advertised_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001413 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001414 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1415 if_link->advertised_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001416 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001417 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1418 if_link->advertised_caps |= QED_LM_40000baseLR4_Full_BIT;
1419 if (params.speed.advertised_speeds &
1420 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1421 if_link->advertised_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001422 if (params.speed.advertised_speeds &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001423 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001424 if_link->advertised_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001425
1426 if (link_caps.speed_capabilities &
1427 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001428 if_link->supported_caps |= QED_LM_1000baseT_Half_BIT |
1429 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001430 if (link_caps.speed_capabilities &
1431 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001432 if_link->supported_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001433 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001434 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1435 if_link->supported_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001436 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001437 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1438 if_link->supported_caps |= QED_LM_40000baseLR4_Full_BIT;
1439 if (link_caps.speed_capabilities &
1440 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1441 if_link->supported_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001442 if (link_caps.speed_capabilities &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001443 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001444 if_link->supported_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001445
1446 if (link.link_up)
1447 if_link->speed = link.speed;
1448
1449 /* TODO - fill duplex properly */
1450 if_link->duplex = DUPLEX_FULL;
1451 qed_mcp_get_media_type(hwfn->cdev, &media_type);
1452 if_link->port = qed_get_port_type(media_type);
1453
1454 if_link->autoneg = params.speed.autoneg;
1455
1456 if (params.pause.autoneg)
1457 if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1458 if (params.pause.forced_rx)
1459 if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1460 if (params.pause.forced_tx)
1461 if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1462
1463 /* Link partner capabilities */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001464 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_HD)
1465 if_link->lp_caps |= QED_LM_1000baseT_Half_BIT;
1466 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_FD)
1467 if_link->lp_caps |= QED_LM_1000baseT_Full_BIT;
1468 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_10G)
1469 if_link->lp_caps |= QED_LM_10000baseKR_Full_BIT;
1470 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_25G)
1471 if_link->lp_caps |= QED_LM_25000baseKR_Full_BIT;
1472 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_40G)
1473 if_link->lp_caps |= QED_LM_40000baseLR4_Full_BIT;
1474 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_50G)
1475 if_link->lp_caps |= QED_LM_50000baseKR2_Full_BIT;
1476 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_100G)
1477 if_link->lp_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001478
1479 if (link.an_complete)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001480 if_link->lp_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001481
1482 if (link.partner_adv_pause)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001483 if_link->lp_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001484 if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
1485 link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001486 if_link->lp_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001487}
1488
1489static void qed_get_current_link(struct qed_dev *cdev,
1490 struct qed_link_output *if_link)
1491{
Yuval Mintz36558c32016-05-11 16:36:17 +03001492 int i;
1493
Yuval Mintzcc875c22015-10-26 11:02:31 +02001494 qed_fill_link(&cdev->hwfns[0], if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001495
1496 for_each_hwfn(cdev, i)
1497 qed_inform_vf_link_state(&cdev->hwfns[i]);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001498}
1499
1500void qed_link_update(struct qed_hwfn *hwfn)
1501{
1502 void *cookie = hwfn->cdev->ops_cookie;
1503 struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
1504 struct qed_link_output if_link;
1505
1506 qed_fill_link(hwfn, &if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001507 qed_inform_vf_link_state(hwfn);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001508
1509 if (IS_LEAD_HWFN(hwfn) && cookie)
1510 op->link_update(cookie, &if_link);
1511}
1512
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001513static int qed_drain(struct qed_dev *cdev)
1514{
1515 struct qed_hwfn *hwfn;
1516 struct qed_ptt *ptt;
1517 int i, rc;
1518
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001519 if (IS_VF(cdev))
1520 return 0;
1521
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001522 for_each_hwfn(cdev, i) {
1523 hwfn = &cdev->hwfns[i];
1524 ptt = qed_ptt_acquire(hwfn);
1525 if (!ptt) {
1526 DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
1527 return -EBUSY;
1528 }
1529 rc = qed_mcp_drain(hwfn, ptt);
1530 if (rc)
1531 return rc;
1532 qed_ptt_release(hwfn, ptt);
1533 }
1534
1535 return 0;
1536}
1537
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001538static void qed_get_coalesce(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal)
1539{
1540 *rx_coal = cdev->rx_coalesce_usecs;
1541 *tx_coal = cdev->tx_coalesce_usecs;
1542}
1543
1544static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07001545 u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001546{
1547 struct qed_hwfn *hwfn;
1548 struct qed_ptt *ptt;
1549 int hwfn_index;
1550 int status = 0;
1551
1552 hwfn_index = qid % cdev->num_hwfns;
1553 hwfn = &cdev->hwfns[hwfn_index];
1554 ptt = qed_ptt_acquire(hwfn);
1555 if (!ptt)
1556 return -EAGAIN;
1557
1558 status = qed_set_rxq_coalesce(hwfn, ptt, rx_coal,
1559 qid / cdev->num_hwfns, sb_id);
1560 if (status)
1561 goto out;
1562 status = qed_set_txq_coalesce(hwfn, ptt, tx_coal,
1563 qid / cdev->num_hwfns, sb_id);
1564out:
1565 qed_ptt_release(hwfn, ptt);
1566
1567 return status;
1568}
1569
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001570static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
1571{
1572 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1573 struct qed_ptt *ptt;
1574 int status = 0;
1575
1576 ptt = qed_ptt_acquire(hwfn);
1577 if (!ptt)
1578 return -EAGAIN;
1579
1580 status = qed_mcp_set_led(hwfn, ptt, mode);
1581
1582 qed_ptt_release(hwfn, ptt);
1583
1584 return status;
1585}
1586
Mintz, Yuval14d39642016-10-31 07:14:23 +02001587static int qed_update_wol(struct qed_dev *cdev, bool enabled)
1588{
1589 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1590 struct qed_ptt *ptt;
1591 int rc = 0;
1592
1593 if (IS_VF(cdev))
1594 return 0;
1595
1596 ptt = qed_ptt_acquire(hwfn);
1597 if (!ptt)
1598 return -EAGAIN;
1599
1600 rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
1601 : QED_OV_WOL_DISABLED);
1602 if (rc)
1603 goto out;
1604 rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1605
1606out:
1607 qed_ptt_release(hwfn, ptt);
1608 return rc;
1609}
1610
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001611static int qed_update_drv_state(struct qed_dev *cdev, bool active)
1612{
1613 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1614 struct qed_ptt *ptt;
1615 int status = 0;
1616
1617 if (IS_VF(cdev))
1618 return 0;
1619
1620 ptt = qed_ptt_acquire(hwfn);
1621 if (!ptt)
1622 return -EAGAIN;
1623
1624 status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
1625 QED_OV_DRIVER_STATE_ACTIVE :
1626 QED_OV_DRIVER_STATE_DISABLED);
1627
1628 qed_ptt_release(hwfn, ptt);
1629
1630 return status;
1631}
1632
1633static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
1634{
1635 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1636 struct qed_ptt *ptt;
1637 int status = 0;
1638
1639 if (IS_VF(cdev))
1640 return 0;
1641
1642 ptt = qed_ptt_acquire(hwfn);
1643 if (!ptt)
1644 return -EAGAIN;
1645
1646 status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
1647 if (status)
1648 goto out;
1649
1650 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1651
1652out:
1653 qed_ptt_release(hwfn, ptt);
1654 return status;
1655}
1656
1657static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
1658{
1659 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1660 struct qed_ptt *ptt;
1661 int status = 0;
1662
1663 if (IS_VF(cdev))
1664 return 0;
1665
1666 ptt = qed_ptt_acquire(hwfn);
1667 if (!ptt)
1668 return -EAGAIN;
1669
1670 status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
1671 if (status)
1672 goto out;
1673
1674 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1675
1676out:
1677 qed_ptt_release(hwfn, ptt);
1678 return status;
1679}
1680
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001681static struct qed_selftest_ops qed_selftest_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001682 .selftest_memory = &qed_selftest_memory,
1683 .selftest_interrupt = &qed_selftest_interrupt,
1684 .selftest_register = &qed_selftest_register,
1685 .selftest_clock = &qed_selftest_clock,
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001686 .selftest_nvram = &qed_selftest_nvram,
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001687};
1688
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001689const struct qed_common_ops qed_common_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001690 .selftest = &qed_selftest_ops_pass,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001691 .probe = &qed_probe,
1692 .remove = &qed_remove,
1693 .set_power_state = &qed_set_power_state,
Mintz, Yuval712c3cb2017-05-23 09:41:28 +03001694 .set_name = &qed_set_name,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001695 .update_pf_params = &qed_update_pf_params,
1696 .slowpath_start = &qed_slowpath_start,
1697 .slowpath_stop = &qed_slowpath_stop,
1698 .set_fp_int = &qed_set_int_fp,
1699 .get_fp_int = &qed_get_int_fp,
1700 .sb_init = &qed_sb_init,
1701 .sb_release = &qed_sb_release,
1702 .simd_handler_config = &qed_simd_handler_config,
1703 .simd_handler_clean = &qed_simd_handler_clean,
Arun Easi1e128c82017-02-15 06:28:22 -08001704 .dbg_grc = &qed_dbg_grc,
1705 .dbg_grc_size = &qed_dbg_grc_size,
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001706 .can_link_change = &qed_can_link_change,
Yuval Mintzcc875c22015-10-26 11:02:31 +02001707 .set_link = &qed_set_link,
1708 .get_link = &qed_get_current_link,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001709 .drain = &qed_drain,
1710 .update_msglvl = &qed_init_dp,
Tomer Tayare0971c82016-09-07 16:36:25 +03001711 .dbg_all_data = &qed_dbg_all_data,
1712 .dbg_all_data_size = &qed_dbg_all_data_size,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001713 .chain_alloc = &qed_chain_alloc,
1714 .chain_free = &qed_chain_free,
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001715 .get_coalesce = &qed_get_coalesce,
1716 .set_coalesce = &qed_set_coalesce,
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001717 .set_led = &qed_set_led,
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001718 .update_drv_state = &qed_update_drv_state,
1719 .update_mac = &qed_update_mac,
1720 .update_mtu = &qed_update_mtu,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001721 .update_wol = &qed_update_wol,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001722};
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001723
1724void qed_get_protocol_stats(struct qed_dev *cdev,
1725 enum qed_mcp_protocol_type type,
1726 union qed_mcp_protocol_stats *stats)
1727{
1728 struct qed_eth_stats eth_stats;
1729
1730 memset(stats, 0, sizeof(*stats));
1731
1732 switch (type) {
1733 case QED_MCP_LAN_STATS:
1734 qed_get_vport_stats(cdev, &eth_stats);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001735 stats->lan_stats.ucast_rx_pkts =
1736 eth_stats.common.rx_ucast_pkts;
1737 stats->lan_stats.ucast_tx_pkts =
1738 eth_stats.common.tx_ucast_pkts;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001739 stats->lan_stats.fcs_err = -1;
1740 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001741 case QED_MCP_FCOE_STATS:
1742 qed_get_protocol_stats_fcoe(cdev, &stats->fcoe_stats);
1743 break;
Mintz, Yuval2f2b2612017-04-06 15:58:34 +03001744 case QED_MCP_ISCSI_STATS:
1745 qed_get_protocol_stats_iscsi(cdev, &stats->iscsi_stats);
1746 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001747 default:
1748 DP_ERR(cdev, "Invalid protocol type = %d\n", type);
1749 return;
1750 }
1751}