blob: b5313c561fa2582f858a590c01412f89077fb377 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/stddef.h>
34#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/slab.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020037#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/dma-mapping.h>
40#include <linux/string.h>
41#include <linux/module.h>
42#include <linux/interrupt.h>
43#include <linux/workqueue.h>
44#include <linux/ethtool.h>
45#include <linux/etherdevice.h>
46#include <linux/vmalloc.h>
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030047#include <linux/crash_dump.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020048#include <linux/qed/qed_if.h>
Yuval Mintz0a7fb112016-10-01 21:59:55 +030049#include <linux/qed/qed_ll2_if.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050
51#include "qed.h"
Yuval Mintz37bff2b2016-05-11 16:36:13 +030052#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_sp.h"
54#include "qed_dev_api.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030055#include "qed_ll2.h"
Arun Easi1e128c82017-02-15 06:28:22 -080056#include "qed_fcoe.h"
Mintz, Yuval2f2b2612017-04-06 15:58:34 +030057#include "qed_iscsi.h"
58
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
60#include "qed_hw.h"
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -040061#include "qed_selftest.h"
Arun Easi1e128c82017-02-15 06:28:22 -080062#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020063
Ram Amrani51ff1722016-10-01 21:59:57 +030064#define QED_ROCE_QPS (8192)
65#define QED_ROCE_DPIS (8)
Ram Amrani51ff1722016-10-01 21:59:57 +030066
Yuval Mintz5abd7e922016-02-24 16:52:50 +020067static char version[] =
68 "QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020069
Yuval Mintz5abd7e922016-02-24 16:52:50 +020070MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020071MODULE_LICENSE("GPL");
72MODULE_VERSION(DRV_MODULE_VERSION);
73
74#define FW_FILE_VERSION \
75 __stringify(FW_MAJOR_VERSION) "." \
76 __stringify(FW_MINOR_VERSION) "." \
77 __stringify(FW_REVISION_VERSION) "." \
78 __stringify(FW_ENGINEERING_VERSION)
79
80#define QED_FW_FILE_NAME \
81 "qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
82
Yuval Mintzd43d3f02016-02-24 16:52:48 +020083MODULE_FIRMWARE(QED_FW_FILE_NAME);
84
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020085static int __init qed_init(void)
86{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020087 pr_info("%s", version);
88
89 return 0;
90}
91
92static void __exit qed_cleanup(void)
93{
94 pr_notice("qed_cleanup called\n");
95}
96
97module_init(qed_init);
98module_exit(qed_cleanup);
99
100/* Check if the DMA controller on the machine can properly handle the DMA
101 * addressing required by the device.
102*/
103static int qed_set_coherency_mask(struct qed_dev *cdev)
104{
105 struct device *dev = &cdev->pdev->dev;
106
107 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
108 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
109 DP_NOTICE(cdev,
110 "Can't request 64-bit consistent allocations\n");
111 return -EIO;
112 }
113 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
114 DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
115 return -EIO;
116 }
117
118 return 0;
119}
120
121static void qed_free_pci(struct qed_dev *cdev)
122{
123 struct pci_dev *pdev = cdev->pdev;
124
125 if (cdev->doorbells)
126 iounmap(cdev->doorbells);
127 if (cdev->regview)
128 iounmap(cdev->regview);
129 if (atomic_read(&pdev->enable_cnt) == 1)
130 pci_release_regions(pdev);
131
132 pci_disable_device(pdev);
133}
134
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200135#define PCI_REVISION_ID_ERROR_VAL 0xff
136
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200137/* Performs PCI initializations as well as initializing PCI-related parameters
138 * in the device structrue. Returns 0 in case of success.
139 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300140static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200141{
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200142 u8 rev_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200143 int rc;
144
145 cdev->pdev = pdev;
146
147 rc = pci_enable_device(pdev);
148 if (rc) {
149 DP_NOTICE(cdev, "Cannot enable PCI device\n");
150 goto err0;
151 }
152
153 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
154 DP_NOTICE(cdev, "No memory region found in bar #0\n");
155 rc = -EIO;
156 goto err1;
157 }
158
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300159 if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200160 DP_NOTICE(cdev, "No memory region found in bar #2\n");
161 rc = -EIO;
162 goto err1;
163 }
164
165 if (atomic_read(&pdev->enable_cnt) == 1) {
166 rc = pci_request_regions(pdev, "qed");
167 if (rc) {
168 DP_NOTICE(cdev,
169 "Failed to request PCI memory resources\n");
170 goto err1;
171 }
172 pci_set_master(pdev);
173 pci_save_state(pdev);
174 }
175
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200176 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
177 if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
178 DP_NOTICE(cdev,
179 "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
180 rev_id);
181 rc = -ENODEV;
182 goto err2;
183 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 if (!pci_is_pcie(pdev)) {
185 DP_NOTICE(cdev, "The bus is not PCI Express\n");
186 rc = -EIO;
187 goto err2;
188 }
189
190 cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
Yuval Mintz416cdf02016-05-15 14:48:09 +0300191 if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 DP_NOTICE(cdev, "Cannot find power management capability\n");
193
194 rc = qed_set_coherency_mask(cdev);
195 if (rc)
196 goto err2;
197
198 cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
199 cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
200 cdev->pci_params.irq = pdev->irq;
201
202 cdev->regview = pci_ioremap_bar(pdev, 0);
203 if (!cdev->regview) {
204 DP_NOTICE(cdev, "Cannot map register space, aborting\n");
205 rc = -ENOMEM;
206 goto err2;
207 }
208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300209 if (IS_PF(cdev)) {
Dan Carpenterf82731b2016-05-17 11:09:20 +0300210 cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300211 cdev->db_size = pci_resource_len(cdev->pdev, 2);
212 cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
213 if (!cdev->doorbells) {
214 DP_NOTICE(cdev, "Cannot map doorbell space\n");
215 return -ENOMEM;
216 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200217 }
218
219 return 0;
220
221err2:
222 pci_release_regions(pdev);
223err1:
224 pci_disable_device(pdev);
225err0:
226 return rc;
227}
228
229int qed_fill_dev_info(struct qed_dev *cdev,
230 struct qed_dev_info *dev_info)
231{
Chopra, Manish19489c72017-04-24 10:00:45 -0700232 struct qed_tunnel_info *tun = &cdev->tunnel;
Manish Chopracee4d262015-10-26 11:02:28 +0200233 struct qed_ptt *ptt;
234
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200235 memset(dev_info, 0, sizeof(struct qed_dev_info));
236
Chopra, Manish19489c72017-04-24 10:00:45 -0700237 if (tun->vxlan.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
238 tun->vxlan.b_mode_enabled)
239 dev_info->vxlan_enable = true;
240
241 if (tun->l2_gre.b_mode_enabled && tun->ip_gre.b_mode_enabled &&
242 tun->l2_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
243 tun->ip_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
244 dev_info->gre_enable = true;
245
246 if (tun->l2_geneve.b_mode_enabled && tun->ip_geneve.b_mode_enabled &&
247 tun->l2_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
248 tun->ip_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
249 dev_info->geneve_enable = true;
250
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251 dev_info->num_hwfns = cdev->num_hwfns;
252 dev_info->pci_mem_start = cdev->pci_params.mem_start;
253 dev_info->pci_mem_end = cdev->pci_params.mem_end;
254 dev_info->pci_irq = cdev->pci_params.irq;
Ram Amrani51ff1722016-10-01 21:59:57 +0300255 dev_info->rdma_supported = (cdev->hwfns[0].hw_info.personality ==
256 QED_PCI_ETH_ROCE);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500257 dev_info->is_mf_default = IS_MF_DEFAULT(&cdev->hwfns[0]);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200258 dev_info->dev_type = cdev->type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200259 ether_addr_copy(dev_info->hw_mac, cdev->hwfns[0].hw_info.hw_mac_addr);
260
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300261 if (IS_PF(cdev)) {
262 dev_info->fw_major = FW_MAJOR_VERSION;
263 dev_info->fw_minor = FW_MINOR_VERSION;
264 dev_info->fw_rev = FW_REVISION_VERSION;
265 dev_info->fw_eng = FW_ENGINEERING_VERSION;
266 dev_info->mf_mode = cdev->mf_mode;
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300267 dev_info->tx_switching = true;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200268
269 if (QED_LEADING_HWFN(cdev)->hw_info.b_wol_support ==
270 QED_WOL_SUPPORT_PME)
271 dev_info->wol_support = true;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300272 } else {
273 qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
274 &dev_info->fw_minor, &dev_info->fw_rev,
275 &dev_info->fw_eng);
276 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200277
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300278 if (IS_PF(cdev)) {
279 ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
280 if (ptt) {
281 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
282 &dev_info->mfw_rev, NULL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200283
Tomer Tayarae336662017-05-23 09:41:26 +0300284 qed_mcp_get_mbi_ver(QED_LEADING_HWFN(cdev), ptt,
285 &dev_info->mbi_version);
286
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300287 qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
288 &dev_info->flash_size);
Manish Chopracee4d262015-10-26 11:02:28 +0200289
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300290 qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
291 }
292 } else {
293 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
294 &dev_info->mfw_rev, NULL);
Manish Chopracee4d262015-10-26 11:02:28 +0200295 }
296
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200297 dev_info->mtu = QED_LEADING_HWFN(cdev)->hw_info.mtu;
298
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200299 return 0;
300}
301
302static void qed_free_cdev(struct qed_dev *cdev)
303{
304 kfree((void *)cdev);
305}
306
307static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
308{
309 struct qed_dev *cdev;
310
311 cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
312 if (!cdev)
313 return cdev;
314
315 qed_init_struct(cdev);
316
317 return cdev;
318}
319
320/* Sets the requested power state */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300321static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200322{
323 if (!cdev)
324 return -ENODEV;
325
326 DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
327 return 0;
328}
329
330/* probing */
331static struct qed_dev *qed_probe(struct pci_dev *pdev,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300332 struct qed_probe_params *params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200333{
334 struct qed_dev *cdev;
335 int rc;
336
337 cdev = qed_alloc_cdev(pdev);
338 if (!cdev)
339 goto err0;
340
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300341 cdev->protocol = params->protocol;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200342
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300343 if (params->is_vf)
344 cdev->b_is_vf = true;
345
346 qed_init_dp(cdev, params->dp_module, params->dp_level);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347
348 rc = qed_init_pci(cdev, pdev);
349 if (rc) {
350 DP_ERR(cdev, "init pci failed\n");
351 goto err1;
352 }
353 DP_INFO(cdev, "PCI init completed successfully\n");
354
355 rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
356 if (rc) {
357 DP_ERR(cdev, "hw prepare failed\n");
358 goto err2;
359 }
360
361 DP_INFO(cdev, "qed_probe completed successffuly\n");
362
363 return cdev;
364
365err2:
366 qed_free_pci(cdev);
367err1:
368 qed_free_cdev(cdev);
369err0:
370 return NULL;
371}
372
373static void qed_remove(struct qed_dev *cdev)
374{
375 if (!cdev)
376 return;
377
378 qed_hw_remove(cdev);
379
380 qed_free_pci(cdev);
381
382 qed_set_power_state(cdev, PCI_D3hot);
383
384 qed_free_cdev(cdev);
385}
386
387static void qed_disable_msix(struct qed_dev *cdev)
388{
389 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
390 pci_disable_msix(cdev->pdev);
391 kfree(cdev->int_params.msix_table);
392 } else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
393 pci_disable_msi(cdev->pdev);
394 }
395
396 memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
397}
398
399static int qed_enable_msix(struct qed_dev *cdev,
400 struct qed_int_params *int_params)
401{
402 int i, rc, cnt;
403
404 cnt = int_params->in.num_vectors;
405
406 for (i = 0; i < cnt; i++)
407 int_params->msix_table[i].entry = i;
408
409 rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
410 int_params->in.min_msix_cnt, cnt);
411 if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
412 (rc % cdev->num_hwfns)) {
413 pci_disable_msix(cdev->pdev);
414
415 /* If fastpath is initialized, we need at least one interrupt
416 * per hwfn [and the slow path interrupts]. New requested number
417 * should be a multiple of the number of hwfns.
418 */
419 cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
420 DP_NOTICE(cdev,
421 "Trying to enable MSI-X with less vectors (%d out of %d)\n",
422 cnt, int_params->in.num_vectors);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300423 rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
424 cnt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200425 if (!rc)
426 rc = cnt;
427 }
428
429 if (rc > 0) {
430 /* MSI-x configuration was achieved */
431 int_params->out.int_mode = QED_INT_MODE_MSIX;
432 int_params->out.num_vectors = rc;
433 rc = 0;
434 } else {
435 DP_NOTICE(cdev,
436 "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
437 cnt, rc);
438 }
439
440 return rc;
441}
442
443/* This function outputs the int mode and the number of enabled msix vector */
444static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
445{
446 struct qed_int_params *int_params = &cdev->int_params;
447 struct msix_entry *tbl;
448 int rc = 0, cnt;
449
450 switch (int_params->in.int_mode) {
451 case QED_INT_MODE_MSIX:
452 /* Allocate MSIX table */
453 cnt = int_params->in.num_vectors;
454 int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
455 if (!int_params->msix_table) {
456 rc = -ENOMEM;
457 goto out;
458 }
459
460 /* Enable MSIX */
461 rc = qed_enable_msix(cdev, int_params);
462 if (!rc)
463 goto out;
464
465 DP_NOTICE(cdev, "Failed to enable MSI-X\n");
466 kfree(int_params->msix_table);
467 if (force_mode)
468 goto out;
469 /* Fallthrough */
470
471 case QED_INT_MODE_MSI:
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300472 if (cdev->num_hwfns == 1) {
473 rc = pci_enable_msi(cdev->pdev);
474 if (!rc) {
475 int_params->out.int_mode = QED_INT_MODE_MSI;
476 goto out;
477 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200478
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300479 DP_NOTICE(cdev, "Failed to enable MSI\n");
480 if (force_mode)
481 goto out;
482 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200483 /* Fallthrough */
484
485 case QED_INT_MODE_INTA:
486 int_params->out.int_mode = QED_INT_MODE_INTA;
487 rc = 0;
488 goto out;
489 default:
490 DP_NOTICE(cdev, "Unknown int_mode value %d\n",
491 int_params->in.int_mode);
492 rc = -EINVAL;
493 }
494
495out:
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300496 if (!rc)
497 DP_INFO(cdev, "Using %s interrupts\n",
498 int_params->out.int_mode == QED_INT_MODE_INTA ?
499 "INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
500 "MSI" : "MSIX");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200501 cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
502
503 return rc;
504}
505
506static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
507 int index, void(*handler)(void *))
508{
509 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
510 int relative_idx = index / cdev->num_hwfns;
511
512 hwfn->simd_proto_handler[relative_idx].func = handler;
513 hwfn->simd_proto_handler[relative_idx].token = token;
514}
515
516static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
517{
518 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
519 int relative_idx = index / cdev->num_hwfns;
520
521 memset(&hwfn->simd_proto_handler[relative_idx], 0,
522 sizeof(struct qed_simd_fp_handler));
523}
524
525static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
526{
527 tasklet_schedule((struct tasklet_struct *)tasklet);
528 return IRQ_HANDLED;
529}
530
531static irqreturn_t qed_single_int(int irq, void *dev_instance)
532{
533 struct qed_dev *cdev = (struct qed_dev *)dev_instance;
534 struct qed_hwfn *hwfn;
535 irqreturn_t rc = IRQ_NONE;
536 u64 status;
537 int i, j;
538
539 for (i = 0; i < cdev->num_hwfns; i++) {
540 status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
541
542 if (!status)
543 continue;
544
545 hwfn = &cdev->hwfns[i];
546
547 /* Slowpath interrupt */
548 if (unlikely(status & 0x1)) {
549 tasklet_schedule(hwfn->sp_dpc);
550 status &= ~0x1;
551 rc = IRQ_HANDLED;
552 }
553
554 /* Fastpath interrupts */
555 for (j = 0; j < 64; j++) {
556 if ((0x2ULL << j) & status) {
557 hwfn->simd_proto_handler[j].func(
558 hwfn->simd_proto_handler[j].token);
559 status &= ~(0x2ULL << j);
560 rc = IRQ_HANDLED;
561 }
562 }
563
564 if (unlikely(status))
565 DP_VERBOSE(hwfn, NETIF_MSG_INTR,
566 "got an unknown interrupt status 0x%llx\n",
567 status);
568 }
569
570 return rc;
571}
572
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500573int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200574{
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500575 struct qed_dev *cdev = hwfn->cdev;
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300576 u32 int_mode;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500577 int rc = 0;
578 u8 id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200579
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300580 int_mode = cdev->int_params.out.int_mode;
581 if (int_mode == QED_INT_MODE_MSIX) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500582 id = hwfn->my_id;
583 snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
584 id, cdev->pdev->bus->number,
585 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
586 rc = request_irq(cdev->int_params.msix_table[id].vector,
587 qed_msix_sp_int, 0, hwfn->name, hwfn->sp_dpc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200588 } else {
589 unsigned long flags = 0;
590
591 snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
592 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
593 PCI_FUNC(cdev->pdev->devfn));
594
595 if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
596 flags |= IRQF_SHARED;
597
598 rc = request_irq(cdev->pdev->irq, qed_single_int,
599 flags, cdev->name, cdev);
600 }
601
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300602 if (rc)
603 DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
604 else
605 DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
606 "Requested slowpath %s\n",
607 (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
608
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200609 return rc;
610}
611
Tomer Tayar06892f22017-05-23 09:41:24 +0300612static void qed_slowpath_tasklet_flush(struct qed_hwfn *p_hwfn)
613{
614 /* Calling the disable function will make sure that any
615 * currently-running function is completed. The following call to the
616 * enable function makes this sequence a flush-like operation.
617 */
618 if (p_hwfn->b_sp_dpc_enabled) {
619 tasklet_disable(p_hwfn->sp_dpc);
620 tasklet_enable(p_hwfn->sp_dpc);
621 }
622}
623
Tomer Tayar12263372017-03-28 15:12:50 +0300624void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn)
625{
626 struct qed_dev *cdev = p_hwfn->cdev;
627 u8 id = p_hwfn->my_id;
628 u32 int_mode;
629
630 int_mode = cdev->int_params.out.int_mode;
631 if (int_mode == QED_INT_MODE_MSIX)
632 synchronize_irq(cdev->int_params.msix_table[id].vector);
633 else
634 synchronize_irq(cdev->pdev->irq);
Tomer Tayar06892f22017-05-23 09:41:24 +0300635
636 qed_slowpath_tasklet_flush(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +0300637}
638
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200639static void qed_slowpath_irq_free(struct qed_dev *cdev)
640{
641 int i;
642
643 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
644 for_each_hwfn(cdev, i) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500645 if (!cdev->hwfns[i].b_int_requested)
646 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200647 synchronize_irq(cdev->int_params.msix_table[i].vector);
648 free_irq(cdev->int_params.msix_table[i].vector,
649 cdev->hwfns[i].sp_dpc);
650 }
651 } else {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500652 if (QED_LEADING_HWFN(cdev)->b_int_requested)
653 free_irq(cdev->pdev->irq, cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200654 }
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500655 qed_int_disable_post_isr_release(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200656}
657
658static int qed_nic_stop(struct qed_dev *cdev)
659{
660 int i, rc;
661
662 rc = qed_hw_stop(cdev);
663
664 for (i = 0; i < cdev->num_hwfns; i++) {
665 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
666
667 if (p_hwfn->b_sp_dpc_enabled) {
668 tasklet_disable(p_hwfn->sp_dpc);
669 p_hwfn->b_sp_dpc_enabled = false;
670 DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
671 "Disabled sp taskelt [hwfn %d] at %p\n",
672 i, p_hwfn->sp_dpc);
673 }
674 }
675
Tomer Tayarc965db42016-09-07 16:36:24 +0300676 qed_dbg_pf_exit(cdev);
677
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200678 return rc;
679}
680
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200681static int qed_nic_setup(struct qed_dev *cdev)
682{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300683 int rc, i;
684
685 /* Determine if interface is going to require LL2 */
686 if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
687 for (i = 0; i < cdev->num_hwfns; i++) {
688 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
689
690 p_hwfn->using_ll2 = true;
691 }
692 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200693
694 rc = qed_resc_alloc(cdev);
695 if (rc)
696 return rc;
697
698 DP_INFO(cdev, "Allocated qed resources\n");
699
700 qed_resc_setup(cdev);
701
702 return rc;
703}
704
705static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
706{
707 int limit = 0;
708
709 /* Mark the fastpath as free/used */
710 cdev->int_params.fp_initialized = cnt ? true : false;
711
712 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
713 limit = cdev->num_hwfns * 63;
714 else if (cdev->int_params.fp_msix_cnt)
715 limit = cdev->int_params.fp_msix_cnt;
716
717 if (!limit)
718 return -ENOMEM;
719
720 return min_t(int, cnt, limit);
721}
722
723static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
724{
725 memset(info, 0, sizeof(struct qed_int_info));
726
727 if (!cdev->int_params.fp_initialized) {
728 DP_INFO(cdev,
729 "Protocol driver requested interrupt information, but its support is not yet configured\n");
730 return -EINVAL;
731 }
732
733 /* Need to expose only MSI-X information; Single IRQ is handled solely
734 * by qed.
735 */
736 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
737 int msix_base = cdev->int_params.fp_msix_base;
738
739 info->msix_cnt = cdev->int_params.fp_msix_cnt;
740 info->msix = &cdev->int_params.msix_table[msix_base];
741 }
742
743 return 0;
744}
745
746static int qed_slowpath_setup_int(struct qed_dev *cdev,
747 enum qed_int_mode int_mode)
748{
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200749 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz0189efb2016-10-13 22:57:02 +0300750 int num_l2_queues = 0;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200751 int rc;
752 int i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200753
Sudarsana Reddy Kalluru1d2c2022016-08-01 09:08:13 -0400754 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
755 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
756 return -EINVAL;
757 }
758
759 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200760 cdev->int_params.in.int_mode = int_mode;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200761 for_each_hwfn(cdev, i) {
762 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
763 qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
764 cdev->int_params.in.num_vectors += sb_cnt_info.sb_cnt;
765 cdev->int_params.in.num_vectors++; /* slowpath */
766 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200767
768 /* We want a minimum of one slowpath and one fastpath vector per hwfn */
769 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
770
771 rc = qed_set_int_mode(cdev, false);
772 if (rc) {
773 DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
774 return rc;
775 }
776
777 cdev->int_params.fp_msix_base = cdev->num_hwfns;
778 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
779 cdev->num_hwfns;
780
Mintz, Yuval2f782272017-04-05 21:20:11 +0300781 if (!IS_ENABLED(CONFIG_QED_RDMA) ||
782 QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH_ROCE)
Yuval Mintz0189efb2016-10-13 22:57:02 +0300783 return 0;
784
Ram Amrani51ff1722016-10-01 21:59:57 +0300785 for_each_hwfn(cdev, i)
786 num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
787
788 DP_VERBOSE(cdev, QED_MSG_RDMA,
789 "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
790 cdev->int_params.fp_msix_cnt, num_l2_queues);
791
792 if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
793 cdev->int_params.rdma_msix_cnt =
794 (cdev->int_params.fp_msix_cnt - num_l2_queues)
795 / cdev->num_hwfns;
796 cdev->int_params.rdma_msix_base =
797 cdev->int_params.fp_msix_base + num_l2_queues;
798 cdev->int_params.fp_msix_cnt = num_l2_queues;
799 } else {
800 cdev->int_params.rdma_msix_cnt = 0;
801 }
802
803 DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
804 cdev->int_params.rdma_msix_cnt,
805 cdev->int_params.rdma_msix_base);
Ram Amrani51ff1722016-10-01 21:59:57 +0300806
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200807 return 0;
808}
809
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300810static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
811{
812 int rc;
813
814 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
815 cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
816
817 qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
818 &cdev->int_params.in.num_vectors);
819 if (cdev->num_hwfns > 1) {
820 u8 vectors = 0;
821
822 qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
823 cdev->int_params.in.num_vectors += vectors;
824 }
825
826 /* We want a minimum of one fastpath vector per vf hwfn */
827 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
828
829 rc = qed_set_int_mode(cdev, true);
830 if (rc)
831 return rc;
832
833 cdev->int_params.fp_msix_base = 0;
834 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
835
836 return 0;
837}
838
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200839u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
840 u8 *input_buf, u32 max_size, u8 *unzip_buf)
841{
842 int rc;
843
844 p_hwfn->stream->next_in = input_buf;
845 p_hwfn->stream->avail_in = input_len;
846 p_hwfn->stream->next_out = unzip_buf;
847 p_hwfn->stream->avail_out = max_size;
848
849 rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
850
851 if (rc != Z_OK) {
852 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
853 rc);
854 return 0;
855 }
856
857 rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
858 zlib_inflateEnd(p_hwfn->stream);
859
860 if (rc != Z_OK && rc != Z_STREAM_END) {
861 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
862 p_hwfn->stream->msg, rc);
863 return 0;
864 }
865
866 return p_hwfn->stream->total_out / 4;
867}
868
869static int qed_alloc_stream_mem(struct qed_dev *cdev)
870{
871 int i;
872 void *workspace;
873
874 for_each_hwfn(cdev, i) {
875 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
876
877 p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
878 if (!p_hwfn->stream)
879 return -ENOMEM;
880
881 workspace = vzalloc(zlib_inflate_workspacesize());
882 if (!workspace)
883 return -ENOMEM;
884 p_hwfn->stream->workspace = workspace;
885 }
886
887 return 0;
888}
889
890static void qed_free_stream_mem(struct qed_dev *cdev)
891{
892 int i;
893
894 for_each_hwfn(cdev, i) {
895 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
896
897 if (!p_hwfn->stream)
898 return;
899
900 vfree(p_hwfn->stream->workspace);
901 kfree(p_hwfn->stream);
902 }
903}
904
905static void qed_update_pf_params(struct qed_dev *cdev,
906 struct qed_pf_params *params)
907{
908 int i;
909
Ram Amrani5c5f2602016-11-09 22:48:44 +0200910 if (IS_ENABLED(CONFIG_QED_RDMA)) {
911 params->rdma_pf_params.num_qps = QED_ROCE_QPS;
912 params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
913 /* divide by 3 the MRs to avoid MF ILT overflow */
Ram Amrani5c5f2602016-11-09 22:48:44 +0200914 params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
915 }
916
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700917 if (cdev->num_hwfns > 1 || IS_VF(cdev))
918 params->eth_pf_params.num_arfs_filters = 0;
919
Mintz, Yuvale1d32ac2017-01-01 13:57:03 +0200920 /* In case we might support RDMA, don't allow qede to be greedy
921 * with the L2 contexts. Allow for 64 queues [rx, tx, xdp] per hwfn.
922 */
923 if (QED_LEADING_HWFN(cdev)->hw_info.personality ==
924 QED_PCI_ETH_ROCE) {
925 u16 *num_cons;
926
927 num_cons = &params->eth_pf_params.num_cons;
928 *num_cons = min_t(u16, *num_cons, 192);
929 }
930
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200931 for (i = 0; i < cdev->num_hwfns; i++) {
932 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
933
934 p_hwfn->pf_params = *params;
935 }
936}
937
938static int qed_slowpath_start(struct qed_dev *cdev,
939 struct qed_slowpath_params *params)
940{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300941 struct qed_drv_load_params drv_load_params;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300942 struct qed_hw_init_params hw_init_params;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200943 struct qed_mcp_drv_version drv_version;
Chopra, Manish199684302017-04-24 10:00:44 -0700944 struct qed_tunnel_info tunn_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200945 const u8 *data = NULL;
946 struct qed_hwfn *hwfn;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300947#ifdef CONFIG_RFS_ACCEL
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200948 struct qed_ptt *p_ptt;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300949#endif
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300950 int rc = -EINVAL;
951
952 if (qed_iov_wq_start(cdev))
953 goto err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200954
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300955 if (IS_PF(cdev)) {
956 rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
957 &cdev->pdev->dev);
958 if (rc) {
959 DP_NOTICE(cdev,
960 "Failed to find fw file - /lib/firmware/%s\n",
961 QED_FW_FILE_NAME);
962 goto err;
963 }
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200964
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700965#ifdef CONFIG_RFS_ACCEL
966 if (cdev->num_hwfns == 1) {
967 p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
968 if (p_ptt) {
969 QED_LEADING_HWFN(cdev)->p_arfs_ptt = p_ptt;
970 } else {
971 DP_NOTICE(cdev,
972 "Failed to acquire PTT for aRFS\n");
973 goto err;
974 }
975 }
976#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977 }
978
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400979 cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200980 rc = qed_nic_setup(cdev);
981 if (rc)
982 goto err;
983
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300984 if (IS_PF(cdev))
985 rc = qed_slowpath_setup_int(cdev, params->int_mode);
986 else
987 rc = qed_slowpath_vf_setup_int(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200988 if (rc)
989 goto err1;
990
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300991 if (IS_PF(cdev)) {
992 /* Allocate stream for unzipping */
993 rc = qed_alloc_stream_mem(cdev);
Joe Perches2591c282016-09-04 14:24:03 -0700994 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300995 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200996
Joe Perches8ac1ed72017-05-08 15:57:56 -0700997 /* First Dword used to differentiate between various sources */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300998 data = cdev->firmware->data + sizeof(u32);
Tomer Tayarc965db42016-09-07 16:36:24 +0300999
1000 qed_dbg_pf_init(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001001 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001002
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001003 /* Start the slowpath */
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001004 memset(&hw_init_params, 0, sizeof(hw_init_params));
Chopra, Manish199684302017-04-24 10:00:44 -07001005 memset(&tunn_info, 0, sizeof(tunn_info));
1006 tunn_info.vxlan.b_mode_enabled = true;
1007 tunn_info.l2_gre.b_mode_enabled = true;
1008 tunn_info.ip_gre.b_mode_enabled = true;
1009 tunn_info.l2_geneve.b_mode_enabled = true;
1010 tunn_info.ip_geneve.b_mode_enabled = true;
1011 tunn_info.vxlan.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1012 tunn_info.l2_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1013 tunn_info.ip_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1014 tunn_info.l2_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1015 tunn_info.ip_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001016 hw_init_params.p_tunn = &tunn_info;
1017 hw_init_params.b_hw_start = true;
1018 hw_init_params.int_mode = cdev->int_params.out.int_mode;
1019 hw_init_params.allow_npar_tx_switch = true;
1020 hw_init_params.bin_fw_data = data;
1021
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001022 memset(&drv_load_params, 0, sizeof(drv_load_params));
1023 drv_load_params.is_crash_kernel = is_kdump_kernel();
1024 drv_load_params.mfw_timeout_val = QED_LOAD_REQ_LOCK_TO_DEFAULT;
1025 drv_load_params.avoid_eng_reset = false;
1026 drv_load_params.override_force_load = QED_OVERRIDE_FORCE_LOAD_NONE;
1027 hw_init_params.p_drv_load_params = &drv_load_params;
1028
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001029 rc = qed_hw_init(cdev, &hw_init_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001030 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001031 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001032
1033 DP_INFO(cdev,
1034 "HW initialization and function start completed successfully\n");
1035
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001036 if (IS_PF(cdev)) {
1037 cdev->tunn_feature_mask = (BIT(QED_MODE_VXLAN_TUNN) |
1038 BIT(QED_MODE_L2GENEVE_TUNN) |
1039 BIT(QED_MODE_IPGENEVE_TUNN) |
1040 BIT(QED_MODE_L2GRE_TUNN) |
1041 BIT(QED_MODE_IPGRE_TUNN));
1042 }
1043
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001044 /* Allocate LL2 interface if needed */
1045 if (QED_LEADING_HWFN(cdev)->using_ll2) {
1046 rc = qed_ll2_alloc_if(cdev);
1047 if (rc)
1048 goto err3;
1049 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001050 if (IS_PF(cdev)) {
1051 hwfn = QED_LEADING_HWFN(cdev);
1052 drv_version.version = (params->drv_major << 24) |
1053 (params->drv_minor << 16) |
1054 (params->drv_rev << 8) |
1055 (params->drv_eng);
1056 strlcpy(drv_version.name, params->name,
1057 MCP_DRV_VER_STR_SIZE - 4);
1058 rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
1059 &drv_version);
1060 if (rc) {
1061 DP_NOTICE(cdev, "Failed sending drv version command\n");
1062 return rc;
1063 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001064 }
1065
Yuval Mintz8c925c42016-03-02 20:26:03 +02001066 qed_reset_vport_stats(cdev);
1067
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001068 return 0;
1069
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001070err3:
1071 qed_hw_stop(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001072err2:
Yuval Mintz8c925c42016-03-02 20:26:03 +02001073 qed_hw_timers_stop_all(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001074 if (IS_PF(cdev))
1075 qed_slowpath_irq_free(cdev);
Yuval Mintz8c925c42016-03-02 20:26:03 +02001076 qed_free_stream_mem(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001077 qed_disable_msix(cdev);
1078err1:
1079 qed_resc_free(cdev);
1080err:
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001081 if (IS_PF(cdev))
1082 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001083
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001084#ifdef CONFIG_RFS_ACCEL
1085 if (IS_PF(cdev) && (cdev->num_hwfns == 1) &&
1086 QED_LEADING_HWFN(cdev)->p_arfs_ptt)
1087 qed_ptt_release(QED_LEADING_HWFN(cdev),
1088 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1089#endif
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +02001090
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001091 qed_iov_wq_stop(cdev, false);
1092
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001093 return rc;
1094}
1095
1096static int qed_slowpath_stop(struct qed_dev *cdev)
1097{
1098 if (!cdev)
1099 return -ENODEV;
1100
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001101 qed_ll2_dealloc_if(cdev);
1102
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001103 if (IS_PF(cdev)) {
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001104#ifdef CONFIG_RFS_ACCEL
1105 if (cdev->num_hwfns == 1)
1106 qed_ptt_release(QED_LEADING_HWFN(cdev),
1107 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1108#endif
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001109 qed_free_stream_mem(cdev);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001110 if (IS_QED_ETH_IF(cdev))
1111 qed_sriov_disable(cdev, true);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001112 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001113
Mintz, Yuval5f027d72017-05-09 15:07:48 +03001114 qed_nic_stop(cdev);
1115
1116 if (IS_PF(cdev))
1117 qed_slowpath_irq_free(cdev);
1118
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001119 qed_disable_msix(cdev);
Tomer Tayar12263372017-03-28 15:12:50 +03001120
1121 qed_resc_free(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001122
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001123 qed_iov_wq_stop(cdev, true);
1124
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001125 if (IS_PF(cdev))
1126 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001127
1128 return 0;
1129}
1130
1131static void qed_set_id(struct qed_dev *cdev, char name[NAME_SIZE],
1132 char ver_str[VER_SIZE])
1133{
1134 int i;
1135
1136 memcpy(cdev->name, name, NAME_SIZE);
1137 for_each_hwfn(cdev, i)
1138 snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
1139
1140 memcpy(cdev->ver_str, ver_str, VER_SIZE);
1141 cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
1142}
1143
1144static u32 qed_sb_init(struct qed_dev *cdev,
1145 struct qed_sb_info *sb_info,
1146 void *sb_virt_addr,
1147 dma_addr_t sb_phy_addr, u16 sb_id,
1148 enum qed_sb_type type)
1149{
1150 struct qed_hwfn *p_hwfn;
Mintz, Yuval85750d72017-02-20 22:43:38 +02001151 struct qed_ptt *p_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001152 int hwfn_index;
1153 u16 rel_sb_id;
1154 u8 n_hwfns;
1155 u32 rc;
1156
1157 /* RoCE uses single engine and CMT uses two engines. When using both
1158 * we force only a single engine. Storage uses only engine 0 too.
1159 */
1160 if (type == QED_SB_TYPE_L2_QUEUE)
1161 n_hwfns = cdev->num_hwfns;
1162 else
1163 n_hwfns = 1;
1164
1165 hwfn_index = sb_id % n_hwfns;
1166 p_hwfn = &cdev->hwfns[hwfn_index];
1167 rel_sb_id = sb_id / n_hwfns;
1168
1169 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1170 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1171 hwfn_index, rel_sb_id, sb_id);
1172
Mintz, Yuval85750d72017-02-20 22:43:38 +02001173 if (IS_PF(p_hwfn->cdev)) {
1174 p_ptt = qed_ptt_acquire(p_hwfn);
1175 if (!p_ptt)
1176 return -EBUSY;
1177
1178 rc = qed_int_sb_init(p_hwfn, p_ptt, sb_info, sb_virt_addr,
1179 sb_phy_addr, rel_sb_id);
1180 qed_ptt_release(p_hwfn, p_ptt);
1181 } else {
1182 rc = qed_int_sb_init(p_hwfn, NULL, sb_info, sb_virt_addr,
1183 sb_phy_addr, rel_sb_id);
1184 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001185
1186 return rc;
1187}
1188
1189static u32 qed_sb_release(struct qed_dev *cdev,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001190 struct qed_sb_info *sb_info, u16 sb_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001191{
1192 struct qed_hwfn *p_hwfn;
1193 int hwfn_index;
1194 u16 rel_sb_id;
1195 u32 rc;
1196
1197 hwfn_index = sb_id % cdev->num_hwfns;
1198 p_hwfn = &cdev->hwfns[hwfn_index];
1199 rel_sb_id = sb_id / cdev->num_hwfns;
1200
1201 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1202 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1203 hwfn_index, rel_sb_id, sb_id);
1204
1205 rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1206
1207 return rc;
1208}
1209
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001210static bool qed_can_link_change(struct qed_dev *cdev)
1211{
1212 return true;
1213}
1214
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001215static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001216{
1217 struct qed_hwfn *hwfn;
1218 struct qed_mcp_link_params *link_params;
1219 struct qed_ptt *ptt;
1220 int rc;
1221
1222 if (!cdev)
1223 return -ENODEV;
1224
1225 /* The link should be set only once per PF */
1226 hwfn = &cdev->hwfns[0];
1227
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001228 /* When VF wants to set link, force it to read the bulletin instead.
1229 * This mimics the PF behavior, where a noitification [both immediate
1230 * and possible later] would be generated when changing properties.
1231 */
1232 if (IS_VF(cdev)) {
1233 qed_schedule_iov(hwfn, QED_IOV_WQ_VF_FORCE_LINK_QUERY_FLAG);
1234 return 0;
1235 }
1236
Yuval Mintzcc875c22015-10-26 11:02:31 +02001237 ptt = qed_ptt_acquire(hwfn);
1238 if (!ptt)
1239 return -EBUSY;
1240
1241 link_params = qed_mcp_get_link_params(hwfn);
1242 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1243 link_params->speed.autoneg = params->autoneg;
1244 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1245 link_params->speed.advertised_speeds = 0;
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001246 if ((params->adv_speeds & QED_LM_1000baseT_Half_BIT) ||
1247 (params->adv_speeds & QED_LM_1000baseT_Full_BIT))
Yuval Mintzcc875c22015-10-26 11:02:31 +02001248 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001249 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
1250 if (params->adv_speeds & QED_LM_10000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001251 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001252 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
1253 if (params->adv_speeds & QED_LM_25000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001254 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001255 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
1256 if (params->adv_speeds & QED_LM_40000baseLR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001257 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001258 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
1259 if (params->adv_speeds & QED_LM_50000baseKR2_Full_BIT)
1260 link_params->speed.advertised_speeds |=
1261 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
1262 if (params->adv_speeds & QED_LM_100000baseKR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001263 link_params->speed.advertised_speeds |=
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001264 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001265 }
1266 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1267 link_params->speed.forced_speed = params->forced_speed;
Sudarsana Reddy Kallurua43f2352016-04-22 08:41:04 +03001268 if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1269 if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1270 link_params->pause.autoneg = true;
1271 else
1272 link_params->pause.autoneg = false;
1273 if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1274 link_params->pause.forced_rx = true;
1275 else
1276 link_params->pause.forced_rx = false;
1277 if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1278 link_params->pause.forced_tx = true;
1279 else
1280 link_params->pause.forced_tx = false;
1281 }
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001282 if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1283 switch (params->loopback_mode) {
1284 case QED_LINK_LOOPBACK_INT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001285 link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001286 break;
1287 case QED_LINK_LOOPBACK_EXT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001288 link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001289 break;
1290 case QED_LINK_LOOPBACK_EXT:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001291 link_params->loopback_mode = ETH_LOOPBACK_EXT;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001292 break;
1293 case QED_LINK_LOOPBACK_MAC:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001294 link_params->loopback_mode = ETH_LOOPBACK_MAC;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001295 break;
1296 default:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001297 link_params->loopback_mode = ETH_LOOPBACK_NONE;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001298 break;
1299 }
1300 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001301
1302 rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1303
1304 qed_ptt_release(hwfn, ptt);
1305
1306 return rc;
1307}
1308
1309static int qed_get_port_type(u32 media_type)
1310{
1311 int port_type;
1312
1313 switch (media_type) {
1314 case MEDIA_SFPP_10G_FIBER:
1315 case MEDIA_SFP_1G_FIBER:
1316 case MEDIA_XFP_FIBER:
Yuval Mintzb639f192016-06-19 15:18:15 +03001317 case MEDIA_MODULE_FIBER:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001318 case MEDIA_KR:
1319 port_type = PORT_FIBRE;
1320 break;
1321 case MEDIA_DA_TWINAX:
1322 port_type = PORT_DA;
1323 break;
1324 case MEDIA_BASE_T:
1325 port_type = PORT_TP;
1326 break;
1327 case MEDIA_NOT_PRESENT:
1328 port_type = PORT_NONE;
1329 break;
1330 case MEDIA_UNSPECIFIED:
1331 default:
1332 port_type = PORT_OTHER;
1333 break;
1334 }
1335 return port_type;
1336}
1337
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001338static int qed_get_link_data(struct qed_hwfn *hwfn,
1339 struct qed_mcp_link_params *params,
1340 struct qed_mcp_link_state *link,
1341 struct qed_mcp_link_capabilities *link_caps)
1342{
1343 void *p;
1344
1345 if (!IS_PF(hwfn->cdev)) {
1346 qed_vf_get_link_params(hwfn, params);
1347 qed_vf_get_link_state(hwfn, link);
1348 qed_vf_get_link_caps(hwfn, link_caps);
1349
1350 return 0;
1351 }
1352
1353 p = qed_mcp_get_link_params(hwfn);
1354 if (!p)
1355 return -ENXIO;
1356 memcpy(params, p, sizeof(*params));
1357
1358 p = qed_mcp_get_link_state(hwfn);
1359 if (!p)
1360 return -ENXIO;
1361 memcpy(link, p, sizeof(*link));
1362
1363 p = qed_mcp_get_link_capabilities(hwfn);
1364 if (!p)
1365 return -ENXIO;
1366 memcpy(link_caps, p, sizeof(*link_caps));
1367
1368 return 0;
1369}
1370
Yuval Mintzcc875c22015-10-26 11:02:31 +02001371static void qed_fill_link(struct qed_hwfn *hwfn,
1372 struct qed_link_output *if_link)
1373{
1374 struct qed_mcp_link_params params;
1375 struct qed_mcp_link_state link;
1376 struct qed_mcp_link_capabilities link_caps;
1377 u32 media_type;
1378
1379 memset(if_link, 0, sizeof(*if_link));
1380
1381 /* Prepare source inputs */
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001382 if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
1383 dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
1384 return;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001385 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001386
1387 /* Set the link parameters to pass to protocol driver */
1388 if (link.link_up)
1389 if_link->link_up = true;
1390
1391 /* TODO - at the moment assume supported and advertised speed equal */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001392 if_link->supported_caps = QED_LM_FIBRE_BIT;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001393 if (link_caps.default_speed_autoneg)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001394 if_link->supported_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001395 if (params.pause.autoneg ||
1396 (params.pause.forced_rx && params.pause.forced_tx))
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001397 if_link->supported_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001398 if (params.pause.autoneg || params.pause.forced_rx ||
1399 params.pause.forced_tx)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001400 if_link->supported_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001401
1402 if_link->advertised_caps = if_link->supported_caps;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001403 if (params.speed.autoneg)
1404 if_link->advertised_caps |= QED_LM_Autoneg_BIT;
1405 else
1406 if_link->advertised_caps &= ~QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001407 if (params.speed.advertised_speeds &
1408 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001409 if_link->advertised_caps |= QED_LM_1000baseT_Half_BIT |
1410 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001411 if (params.speed.advertised_speeds &
1412 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001413 if_link->advertised_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001414 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001415 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1416 if_link->advertised_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001417 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001418 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1419 if_link->advertised_caps |= QED_LM_40000baseLR4_Full_BIT;
1420 if (params.speed.advertised_speeds &
1421 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1422 if_link->advertised_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001423 if (params.speed.advertised_speeds &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001424 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001425 if_link->advertised_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001426
1427 if (link_caps.speed_capabilities &
1428 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001429 if_link->supported_caps |= QED_LM_1000baseT_Half_BIT |
1430 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001431 if (link_caps.speed_capabilities &
1432 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001433 if_link->supported_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001434 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001435 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1436 if_link->supported_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001437 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001438 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1439 if_link->supported_caps |= QED_LM_40000baseLR4_Full_BIT;
1440 if (link_caps.speed_capabilities &
1441 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1442 if_link->supported_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001443 if (link_caps.speed_capabilities &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001444 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001445 if_link->supported_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001446
1447 if (link.link_up)
1448 if_link->speed = link.speed;
1449
1450 /* TODO - fill duplex properly */
1451 if_link->duplex = DUPLEX_FULL;
1452 qed_mcp_get_media_type(hwfn->cdev, &media_type);
1453 if_link->port = qed_get_port_type(media_type);
1454
1455 if_link->autoneg = params.speed.autoneg;
1456
1457 if (params.pause.autoneg)
1458 if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1459 if (params.pause.forced_rx)
1460 if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1461 if (params.pause.forced_tx)
1462 if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1463
1464 /* Link partner capabilities */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001465 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_HD)
1466 if_link->lp_caps |= QED_LM_1000baseT_Half_BIT;
1467 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_FD)
1468 if_link->lp_caps |= QED_LM_1000baseT_Full_BIT;
1469 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_10G)
1470 if_link->lp_caps |= QED_LM_10000baseKR_Full_BIT;
1471 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_25G)
1472 if_link->lp_caps |= QED_LM_25000baseKR_Full_BIT;
1473 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_40G)
1474 if_link->lp_caps |= QED_LM_40000baseLR4_Full_BIT;
1475 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_50G)
1476 if_link->lp_caps |= QED_LM_50000baseKR2_Full_BIT;
1477 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_100G)
1478 if_link->lp_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001479
1480 if (link.an_complete)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001481 if_link->lp_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001482
1483 if (link.partner_adv_pause)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001484 if_link->lp_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001485 if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
1486 link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001487 if_link->lp_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001488}
1489
1490static void qed_get_current_link(struct qed_dev *cdev,
1491 struct qed_link_output *if_link)
1492{
Yuval Mintz36558c32016-05-11 16:36:17 +03001493 int i;
1494
Yuval Mintzcc875c22015-10-26 11:02:31 +02001495 qed_fill_link(&cdev->hwfns[0], if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001496
1497 for_each_hwfn(cdev, i)
1498 qed_inform_vf_link_state(&cdev->hwfns[i]);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001499}
1500
1501void qed_link_update(struct qed_hwfn *hwfn)
1502{
1503 void *cookie = hwfn->cdev->ops_cookie;
1504 struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
1505 struct qed_link_output if_link;
1506
1507 qed_fill_link(hwfn, &if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001508 qed_inform_vf_link_state(hwfn);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001509
1510 if (IS_LEAD_HWFN(hwfn) && cookie)
1511 op->link_update(cookie, &if_link);
1512}
1513
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001514static int qed_drain(struct qed_dev *cdev)
1515{
1516 struct qed_hwfn *hwfn;
1517 struct qed_ptt *ptt;
1518 int i, rc;
1519
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001520 if (IS_VF(cdev))
1521 return 0;
1522
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001523 for_each_hwfn(cdev, i) {
1524 hwfn = &cdev->hwfns[i];
1525 ptt = qed_ptt_acquire(hwfn);
1526 if (!ptt) {
1527 DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
1528 return -EBUSY;
1529 }
1530 rc = qed_mcp_drain(hwfn, ptt);
1531 if (rc)
1532 return rc;
1533 qed_ptt_release(hwfn, ptt);
1534 }
1535
1536 return 0;
1537}
1538
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001539static void qed_get_coalesce(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal)
1540{
1541 *rx_coal = cdev->rx_coalesce_usecs;
1542 *tx_coal = cdev->tx_coalesce_usecs;
1543}
1544
1545static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07001546 u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001547{
1548 struct qed_hwfn *hwfn;
1549 struct qed_ptt *ptt;
1550 int hwfn_index;
1551 int status = 0;
1552
1553 hwfn_index = qid % cdev->num_hwfns;
1554 hwfn = &cdev->hwfns[hwfn_index];
1555 ptt = qed_ptt_acquire(hwfn);
1556 if (!ptt)
1557 return -EAGAIN;
1558
1559 status = qed_set_rxq_coalesce(hwfn, ptt, rx_coal,
1560 qid / cdev->num_hwfns, sb_id);
1561 if (status)
1562 goto out;
1563 status = qed_set_txq_coalesce(hwfn, ptt, tx_coal,
1564 qid / cdev->num_hwfns, sb_id);
1565out:
1566 qed_ptt_release(hwfn, ptt);
1567
1568 return status;
1569}
1570
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001571static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
1572{
1573 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1574 struct qed_ptt *ptt;
1575 int status = 0;
1576
1577 ptt = qed_ptt_acquire(hwfn);
1578 if (!ptt)
1579 return -EAGAIN;
1580
1581 status = qed_mcp_set_led(hwfn, ptt, mode);
1582
1583 qed_ptt_release(hwfn, ptt);
1584
1585 return status;
1586}
1587
Mintz, Yuval14d39642016-10-31 07:14:23 +02001588static int qed_update_wol(struct qed_dev *cdev, bool enabled)
1589{
1590 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1591 struct qed_ptt *ptt;
1592 int rc = 0;
1593
1594 if (IS_VF(cdev))
1595 return 0;
1596
1597 ptt = qed_ptt_acquire(hwfn);
1598 if (!ptt)
1599 return -EAGAIN;
1600
1601 rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
1602 : QED_OV_WOL_DISABLED);
1603 if (rc)
1604 goto out;
1605 rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1606
1607out:
1608 qed_ptt_release(hwfn, ptt);
1609 return rc;
1610}
1611
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001612static int qed_update_drv_state(struct qed_dev *cdev, bool active)
1613{
1614 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1615 struct qed_ptt *ptt;
1616 int status = 0;
1617
1618 if (IS_VF(cdev))
1619 return 0;
1620
1621 ptt = qed_ptt_acquire(hwfn);
1622 if (!ptt)
1623 return -EAGAIN;
1624
1625 status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
1626 QED_OV_DRIVER_STATE_ACTIVE :
1627 QED_OV_DRIVER_STATE_DISABLED);
1628
1629 qed_ptt_release(hwfn, ptt);
1630
1631 return status;
1632}
1633
1634static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
1635{
1636 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1637 struct qed_ptt *ptt;
1638 int status = 0;
1639
1640 if (IS_VF(cdev))
1641 return 0;
1642
1643 ptt = qed_ptt_acquire(hwfn);
1644 if (!ptt)
1645 return -EAGAIN;
1646
1647 status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
1648 if (status)
1649 goto out;
1650
1651 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1652
1653out:
1654 qed_ptt_release(hwfn, ptt);
1655 return status;
1656}
1657
1658static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
1659{
1660 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1661 struct qed_ptt *ptt;
1662 int status = 0;
1663
1664 if (IS_VF(cdev))
1665 return 0;
1666
1667 ptt = qed_ptt_acquire(hwfn);
1668 if (!ptt)
1669 return -EAGAIN;
1670
1671 status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
1672 if (status)
1673 goto out;
1674
1675 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1676
1677out:
1678 qed_ptt_release(hwfn, ptt);
1679 return status;
1680}
1681
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001682static struct qed_selftest_ops qed_selftest_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001683 .selftest_memory = &qed_selftest_memory,
1684 .selftest_interrupt = &qed_selftest_interrupt,
1685 .selftest_register = &qed_selftest_register,
1686 .selftest_clock = &qed_selftest_clock,
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001687 .selftest_nvram = &qed_selftest_nvram,
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001688};
1689
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001690const struct qed_common_ops qed_common_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001691 .selftest = &qed_selftest_ops_pass,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001692 .probe = &qed_probe,
1693 .remove = &qed_remove,
1694 .set_power_state = &qed_set_power_state,
1695 .set_id = &qed_set_id,
1696 .update_pf_params = &qed_update_pf_params,
1697 .slowpath_start = &qed_slowpath_start,
1698 .slowpath_stop = &qed_slowpath_stop,
1699 .set_fp_int = &qed_set_int_fp,
1700 .get_fp_int = &qed_get_int_fp,
1701 .sb_init = &qed_sb_init,
1702 .sb_release = &qed_sb_release,
1703 .simd_handler_config = &qed_simd_handler_config,
1704 .simd_handler_clean = &qed_simd_handler_clean,
Arun Easi1e128c82017-02-15 06:28:22 -08001705 .dbg_grc = &qed_dbg_grc,
1706 .dbg_grc_size = &qed_dbg_grc_size,
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001707 .can_link_change = &qed_can_link_change,
Yuval Mintzcc875c22015-10-26 11:02:31 +02001708 .set_link = &qed_set_link,
1709 .get_link = &qed_get_current_link,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001710 .drain = &qed_drain,
1711 .update_msglvl = &qed_init_dp,
Tomer Tayare0971c82016-09-07 16:36:25 +03001712 .dbg_all_data = &qed_dbg_all_data,
1713 .dbg_all_data_size = &qed_dbg_all_data_size,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001714 .chain_alloc = &qed_chain_alloc,
1715 .chain_free = &qed_chain_free,
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001716 .get_coalesce = &qed_get_coalesce,
1717 .set_coalesce = &qed_set_coalesce,
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001718 .set_led = &qed_set_led,
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001719 .update_drv_state = &qed_update_drv_state,
1720 .update_mac = &qed_update_mac,
1721 .update_mtu = &qed_update_mtu,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001722 .update_wol = &qed_update_wol,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001723};
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001724
1725void qed_get_protocol_stats(struct qed_dev *cdev,
1726 enum qed_mcp_protocol_type type,
1727 union qed_mcp_protocol_stats *stats)
1728{
1729 struct qed_eth_stats eth_stats;
1730
1731 memset(stats, 0, sizeof(*stats));
1732
1733 switch (type) {
1734 case QED_MCP_LAN_STATS:
1735 qed_get_vport_stats(cdev, &eth_stats);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001736 stats->lan_stats.ucast_rx_pkts =
1737 eth_stats.common.rx_ucast_pkts;
1738 stats->lan_stats.ucast_tx_pkts =
1739 eth_stats.common.tx_ucast_pkts;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001740 stats->lan_stats.fcs_err = -1;
1741 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001742 case QED_MCP_FCOE_STATS:
1743 qed_get_protocol_stats_fcoe(cdev, &stats->fcoe_stats);
1744 break;
Mintz, Yuval2f2b2612017-04-06 15:58:34 +03001745 case QED_MCP_ISCSI_STATS:
1746 qed_get_protocol_stats_iscsi(cdev, &stats->iscsi_stats);
1747 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001748 default:
1749 DP_ERR(cdev, "Invalid protocol type = %d\n", type);
1750 return;
1751 }
1752}