blob: 9a75410cd576769bfaaec77adf61f8c02de765d9 [file] [log] [blame]
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25
26#include <linux/firmware.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090027#include <drm/drmP.h>
Huang Rui0e5ca0d2017-03-03 18:37:23 -050028#include "amdgpu.h"
29#include "amdgpu_psp.h"
30#include "amdgpu_ucode.h"
31#include "soc15_common.h"
32#include "psp_v3_1.h"
Huang Ruic1798b52016-12-16 10:08:48 +080033#include "psp_v10_0.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050034
35static void psp_set_funcs(struct amdgpu_device *adev);
36
37static int psp_early_init(void *handle)
38{
39 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
40
41 psp_set_funcs(adev);
42
43 return 0;
44}
45
46static int psp_sw_init(void *handle)
47{
48 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
49 struct psp_context *psp = &adev->psp;
50 int ret;
51
52 switch (adev->asic_type) {
53 case CHIP_VEGA10:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050054 psp_v3_1_set_psp_funcs(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -050055 break;
Huang Ruic1798b52016-12-16 10:08:48 +080056 case CHIP_RAVEN:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050057 psp_v10_0_set_psp_funcs(psp);
Huang Ruic1798b52016-12-16 10:08:48 +080058 break;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050059 default:
60 return -EINVAL;
61 }
62
63 psp->adev = adev;
64
Alex Deuchera9f36362018-03-08 15:47:04 -050065 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
66 return 0;
67
Huang Rui0e5ca0d2017-03-03 18:37:23 -050068 ret = psp_init_microcode(psp);
69 if (ret) {
70 DRM_ERROR("Failed to load psp firmware!\n");
71 return ret;
72 }
73
74 return 0;
75}
76
77static int psp_sw_fini(void *handle)
78{
Monk Liuc833d8aa2017-09-19 16:09:53 +080079 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
80
Alex Deuchera9f36362018-03-08 15:47:04 -050081 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
82 return 0;
83
Monk Liuc833d8aa2017-09-19 16:09:53 +080084 release_firmware(adev->psp.sos_fw);
85 adev->psp.sos_fw = NULL;
86 release_firmware(adev->psp.asd_fw);
87 adev->psp.asd_fw = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050088 return 0;
89}
90
91int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
92 uint32_t reg_val, uint32_t mask, bool check_changed)
93{
94 uint32_t val;
95 int i;
96 struct amdgpu_device *adev = psp->adev;
97
Huang Rui0e5ca0d2017-03-03 18:37:23 -050098 for (i = 0; i < adev->usec_timeout; i++) {
Zhang, Jerry2890dec2017-07-14 18:20:17 +080099 val = RREG32(reg_index);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500100 if (check_changed) {
101 if (val != reg_val)
102 return 0;
103 } else {
104 if ((val & mask) == reg_val)
105 return 0;
106 }
107 udelay(1);
108 }
109
110 return -ETIME;
111}
112
113static int
114psp_cmd_submit_buf(struct psp_context *psp,
115 struct amdgpu_firmware_info *ucode,
116 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
117 int index)
118{
119 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500120
Huang Ruia1952da2017-06-11 18:57:08 +0800121 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500122
Huang Ruia1952da2017-06-11 18:57:08 +0800123 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500124
Huang Ruia1952da2017-06-11 18:57:08 +0800125 ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500126 fence_mc_addr, index);
127
128 while (*((unsigned int *)psp->fence_buf) != index) {
129 msleep(1);
kbuild test robotca7f65c2017-03-31 18:15:10 +0800130 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500131
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500132 return ret;
133}
134
135static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
136 uint64_t tmr_mc, uint32_t size)
137{
138 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
Alex Deucherf03defe2017-06-22 18:26:33 -0400139 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
140 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500141 cmd->cmd.cmd_setup_tmr.buf_size = size;
142}
143
144/* Set up Trusted Memory Region */
145static int psp_tmr_init(struct psp_context *psp)
146{
147 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500148
149 /*
150 * Allocate 3M memory aligned to 1M from Frame Buffer (local
151 * physical).
152 *
153 * Note: this memory need be reserved till the driver
154 * uninitializes.
155 */
156 ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
157 AMDGPU_GEM_DOMAIN_VRAM,
158 &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800159
160 return ret;
161}
162
163static int psp_tmr_load(struct psp_context *psp)
164{
165 int ret;
166 struct psp_gfx_cmd_resp *cmd;
167
168 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
169 if (!cmd)
170 return -ENOMEM;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500171
172 psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
173
174 ret = psp_cmd_submit_buf(psp, NULL, cmd,
175 psp->fence_buf_mc_addr, 1);
176 if (ret)
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800177 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500178
179 kfree(cmd);
180
181 return 0;
182
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500183failed:
184 kfree(cmd);
185 return ret;
186}
187
188static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
189 uint64_t asd_mc, uint64_t asd_mc_shared,
190 uint32_t size, uint32_t shared_size)
191{
192 cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
193 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
194 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
195 cmd->cmd.cmd_load_ta.app_len = size;
196
197 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
198 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
199 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
200}
201
Huang Ruif5cfef92017-03-21 18:02:04 +0800202static int psp_asd_init(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500203{
204 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500205
206 /*
207 * Allocate 16k memory aligned to 4k from Frame Buffer (local
208 * physical) for shared ASD <-> Driver
209 */
Huang Ruif5cfef92017-03-21 18:02:04 +0800210 ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
211 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
212 &psp->asd_shared_bo,
213 &psp->asd_shared_mc_addr,
214 &psp->asd_shared_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500215
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500216 return ret;
217}
218
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500219static int psp_asd_load(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500220{
221 int ret;
222 struct psp_gfx_cmd_resp *cmd;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500223
Xiangliang Yu943cafb2017-05-04 11:05:13 +0800224 /* If PSP version doesn't match ASD version, asd loading will be failed.
225 * add workaround to bypass it for sriov now.
226 * TODO: add version check to make it common
227 */
228 if (amdgpu_sriov_vf(psp->adev))
229 return 0;
230
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500231 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
232 if (!cmd)
233 return -ENOMEM;
234
Huang Rui2b0c3ae2017-03-22 10:16:05 +0800235 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
236 memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500237
Huang Ruif5cfef92017-03-21 18:02:04 +0800238 psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500239 psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
240
241 ret = psp_cmd_submit_buf(psp, NULL, cmd,
242 psp->fence_buf_mc_addr, 2);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500243
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500244 kfree(cmd);
245
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500246 return ret;
247}
248
Huang Ruibe70bbd2017-03-21 18:36:57 +0800249static int psp_hw_start(struct psp_context *psp)
250{
Monk Liu55981bd2017-09-15 18:42:12 +0800251 struct amdgpu_device *adev = psp->adev;
Huang Ruibe70bbd2017-03-21 18:36:57 +0800252 int ret;
253
Monk Liu13a752e2017-10-17 15:11:12 +0800254 if (!amdgpu_sriov_vf(adev) || !adev->in_gpu_reset) {
Monk Liu55981bd2017-09-15 18:42:12 +0800255 ret = psp_bootloader_load_sysdrv(psp);
256 if (ret)
257 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500258
Monk Liu55981bd2017-09-15 18:42:12 +0800259 ret = psp_bootloader_load_sos(psp);
260 if (ret)
261 return ret;
262 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500263
Huang Ruibe70bbd2017-03-21 18:36:57 +0800264 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500265 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800266 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500267
Huang Ruibe70bbd2017-03-21 18:36:57 +0800268 ret = psp_tmr_load(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500269 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800270 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500271
272 ret = psp_asd_load(psp);
273 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800274 return ret;
275
276 return 0;
277}
278
279static int psp_np_fw_load(struct psp_context *psp)
280{
281 int i, ret;
282 struct amdgpu_firmware_info *ucode;
283 struct amdgpu_device* adev = psp->adev;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500284
285 for (i = 0; i < adev->firmware.max_ucodes; i++) {
286 ucode = &adev->firmware.ucode[i];
287 if (!ucode->fw)
288 continue;
289
290 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
291 psp_smu_reload_quirk(psp))
292 continue;
Daniel Wange993ca42017-04-20 11:45:09 +0800293 if (amdgpu_sriov_vf(adev) &&
294 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
295 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
296 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
297 /*skip ucode loading in SRIOV VF */
298 continue;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500299
Huang Ruibe70bbd2017-03-21 18:36:57 +0800300 ret = psp_prep_cmd_buf(ucode, psp->cmd);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500301 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800302 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500303
Huang Ruibe70bbd2017-03-21 18:36:57 +0800304 ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500305 psp->fence_buf_mc_addr, i + 3);
306 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800307 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500308
309#if 0
310 /* check if firmware loaded sucessfully */
311 if (!amdgpu_psp_check_fw_loading_status(adev, i))
312 return -EINVAL;
313#endif
314 }
315
Huang Ruibe70bbd2017-03-21 18:36:57 +0800316 return 0;
317}
318
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500319static int psp_load_fw(struct amdgpu_device *adev)
320{
321 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500322 struct psp_context *psp = &adev->psp;
323
Monk Liu77a3c962017-09-19 15:40:56 +0800324 if (amdgpu_sriov_vf(adev) && adev->in_gpu_reset != 0)
325 goto skip_memalloc;
326
Huang Rui67bef0f2017-06-29 14:21:49 +0800327 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
328 if (!psp->cmd)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500329 return -ENOMEM;
330
Huang Rui53a5cf52017-03-21 16:51:00 +0800331 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
Monk Liu77a3c962017-09-19 15:40:56 +0800332 AMDGPU_GEM_DOMAIN_GTT,
333 &psp->fw_pri_bo,
334 &psp->fw_pri_mc_addr,
335 &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500336 if (ret)
337 goto failed;
338
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500339 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
Monk Liu77a3c962017-09-19 15:40:56 +0800340 AMDGPU_GEM_DOMAIN_VRAM,
341 &psp->fence_buf_bo,
342 &psp->fence_buf_mc_addr,
343 &psp->fence_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500344 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800345 goto failed_mem2;
346
347 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
348 AMDGPU_GEM_DOMAIN_VRAM,
349 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
350 (void **)&psp->cmd_buf_mem);
351 if (ret)
Huang Rui53a5cf52017-03-21 16:51:00 +0800352 goto failed_mem1;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500353
354 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
355
Huang Ruibe70bbd2017-03-21 18:36:57 +0800356 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500357 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800358 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500359
Huang Ruibe70bbd2017-03-21 18:36:57 +0800360 ret = psp_tmr_init(psp);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800361 if (ret)
362 goto failed_mem;
363
Huang Ruif5cfef92017-03-21 18:02:04 +0800364 ret = psp_asd_init(psp);
365 if (ret)
366 goto failed_mem;
367
Monk Liu77a3c962017-09-19 15:40:56 +0800368skip_memalloc:
Huang Ruibe70bbd2017-03-21 18:36:57 +0800369 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500370 if (ret)
371 goto failed_mem;
372
Huang Ruibe70bbd2017-03-21 18:36:57 +0800373 ret = psp_np_fw_load(psp);
374 if (ret)
375 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500376
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500377 return 0;
378
379failed_mem:
Huang Ruia1952da2017-06-11 18:57:08 +0800380 amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
381 &psp->cmd_buf_mc_addr,
382 (void **)&psp->cmd_buf_mem);
383failed_mem1:
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500384 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
385 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800386failed_mem2:
Huang Rui53a5cf52017-03-21 16:51:00 +0800387 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
388 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500389failed:
Huang Rui67bef0f2017-06-29 14:21:49 +0800390 kfree(psp->cmd);
391 psp->cmd = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500392 return ret;
393}
394
395static int psp_hw_init(void *handle)
396{
397 int ret;
398 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
399
400
401 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
402 return 0;
403
404 mutex_lock(&adev->firmware.mutex);
Rex Zhu6e13bdf2017-10-18 17:19:42 +0800405 /*
406 * This sequence is just used on hw_init only once, no need on
407 * resume.
408 */
409 ret = amdgpu_ucode_init_bo(adev);
410 if (ret)
411 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500412
413 ret = psp_load_fw(adev);
414 if (ret) {
415 DRM_ERROR("PSP firmware loading failed\n");
416 goto failed;
417 }
418
419 mutex_unlock(&adev->firmware.mutex);
420 return 0;
421
422failed:
423 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
424 mutex_unlock(&adev->firmware.mutex);
425 return -EINVAL;
426}
427
428static int psp_hw_fini(void *handle)
429{
430 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
431 struct psp_context *psp = &adev->psp;
432
Trigger Huange3c5e982017-04-17 08:50:18 -0400433 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
434 return 0;
435
Alex Deucherb693fc12017-11-27 17:46:50 -0500436 amdgpu_ucode_fini_bo(adev);
437
Trigger Huange3c5e982017-04-17 08:50:18 -0400438 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500439
Huang Ruiedc4d3db2017-06-02 10:42:28 +0800440 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
441 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
442 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
443 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
444 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Rui311146c2017-06-11 18:28:00 +0800445 amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
446 &psp->asd_shared_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800447 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
448 (void **)&psp->cmd_buf_mem);
Huang Ruib4de2c52017-04-10 15:29:42 +0800449
Huang Rui67bef0f2017-06-29 14:21:49 +0800450 kfree(psp->cmd);
451 psp->cmd = NULL;
452
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500453 return 0;
454}
455
456static int psp_suspend(void *handle)
457{
Evan Quanbcd6eab2017-09-08 13:09:50 +0800458 int ret;
459 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
460 struct psp_context *psp = &adev->psp;
461
Alex Deuchera9f36362018-03-08 15:47:04 -0500462 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
463 return 0;
464
Evan Quanbcd6eab2017-09-08 13:09:50 +0800465 ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
466 if (ret) {
467 DRM_ERROR("PSP ring stop failed\n");
468 return ret;
469 }
470
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500471 return 0;
472}
473
474static int psp_resume(void *handle)
475{
476 int ret;
477 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Huang Rui93ea9b92017-03-23 11:20:25 +0800478 struct psp_context *psp = &adev->psp;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500479
480 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
481 return 0;
482
Huang Rui93ea9b92017-03-23 11:20:25 +0800483 DRM_INFO("PSP is resuming...\n");
484
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500485 mutex_lock(&adev->firmware.mutex);
486
Huang Rui93ea9b92017-03-23 11:20:25 +0800487 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500488 if (ret)
Huang Rui93ea9b92017-03-23 11:20:25 +0800489 goto failed;
490
491 ret = psp_np_fw_load(psp);
492 if (ret)
493 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500494
495 mutex_unlock(&adev->firmware.mutex);
496
Huang Rui93ea9b92017-03-23 11:20:25 +0800497 return 0;
498
499failed:
500 DRM_ERROR("PSP resume failed\n");
501 mutex_unlock(&adev->firmware.mutex);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500502 return ret;
503}
504
Alex Deucherf75a9a52018-01-23 16:27:31 -0500505int psp_gpu_reset(struct amdgpu_device *adev)
Ken Wang98512bb2017-09-14 16:25:19 +0800506{
Ken Wang98512bb2017-09-14 16:25:19 +0800507 return psp_mode1_reset(&adev->psp);
508}
509
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500510static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
511 enum AMDGPU_UCODE_ID ucode_type)
512{
513 struct amdgpu_firmware_info *ucode = NULL;
514
515 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
516 DRM_INFO("firmware is not loaded by PSP\n");
517 return true;
518 }
519
520 if (!adev->firmware.fw_size)
521 return false;
522
523 ucode = &adev->firmware.ucode[ucode_type];
524 if (!ucode->fw || !ucode->ucode_size)
525 return false;
526
527 return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
528}
529
530static int psp_set_clockgating_state(void *handle,
531 enum amd_clockgating_state state)
532{
533 return 0;
534}
535
536static int psp_set_powergating_state(void *handle,
537 enum amd_powergating_state state)
538{
539 return 0;
540}
541
542const struct amd_ip_funcs psp_ip_funcs = {
543 .name = "psp",
544 .early_init = psp_early_init,
545 .late_init = NULL,
546 .sw_init = psp_sw_init,
547 .sw_fini = psp_sw_fini,
548 .hw_init = psp_hw_init,
549 .hw_fini = psp_hw_fini,
550 .suspend = psp_suspend,
551 .resume = psp_resume,
552 .is_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500553 .check_soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500554 .wait_for_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500555 .soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500556 .set_clockgating_state = psp_set_clockgating_state,
557 .set_powergating_state = psp_set_powergating_state,
558};
559
560static const struct amdgpu_psp_funcs psp_funcs = {
561 .check_fw_loading_status = psp_check_fw_loading_status,
562};
563
564static void psp_set_funcs(struct amdgpu_device *adev)
565{
566 if (NULL == adev->firmware.funcs)
567 adev->firmware.funcs = &psp_funcs;
568}
569
570const struct amdgpu_ip_block_version psp_v3_1_ip_block =
571{
572 .type = AMD_IP_BLOCK_TYPE_PSP,
573 .major = 3,
574 .minor = 1,
575 .rev = 0,
576 .funcs = &psp_ip_funcs,
577};
Huang Ruidfbd6432016-12-16 10:01:55 +0800578
579const struct amdgpu_ip_block_version psp_v10_0_ip_block =
580{
581 .type = AMD_IP_BLOCK_TYPE_PSP,
582 .major = 10,
583 .minor = 0,
584 .rev = 0,
585 .funcs = &psp_ip_funcs,
586};