blob: 86c9e78ec39ee72a2974acab4177a4376fa4ad01 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
33#include "netxen_nic_phan_reg.h"
34
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
36
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070037#define MASK(n) ((1ULL<<(n))-1)
38#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
39#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
40#define MS_WIN(addr) (addr & 0x0ffc0000)
41
42#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
43
44#define CRB_BLK(off) ((off >> 20) & 0x3f)
45#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
46#define CRB_WINDOW_2M (0x130060)
47#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
48#define CRB_INDIRECT_2M (0x1e0000UL)
49
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000050#ifndef readq
51static inline u64 readq(void __iomem *addr)
52{
53 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
54}
55#endif
56
57#ifndef writeq
58static inline void writeq(u64 val, void __iomem *addr)
59{
60 writel(((u32) (val)), (addr));
61 writel(((u32) (val >> 32)), (addr + 4));
62}
63#endif
64
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000065#define ADDR_IN_RANGE(addr, low, high) \
66 (((addr) < (high)) && ((addr) >= (low)))
67
68#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
69 ((adapter)->ahw.pci_base0 + (off))
70#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
71 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
72#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
73 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
74
75static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
76 unsigned long off)
77{
78 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
79 return PCI_OFFSET_FIRST_RANGE(adapter, off);
80
81 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
82 return PCI_OFFSET_SECOND_RANGE(adapter, off);
83
84 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
85 return PCI_OFFSET_THIRD_RANGE(adapter, off);
86
87 return NULL;
88}
89
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070090#define CRB_WIN_LOCK_TIMEOUT 100000000
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000091static crb_128M_2M_block_map_t
92crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070093 {{{0, 0, 0, 0} } }, /* 0: PCI */
94 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
95 {1, 0x0110000, 0x0120000, 0x130000},
96 {1, 0x0120000, 0x0122000, 0x124000},
97 {1, 0x0130000, 0x0132000, 0x126000},
98 {1, 0x0140000, 0x0142000, 0x128000},
99 {1, 0x0150000, 0x0152000, 0x12a000},
100 {1, 0x0160000, 0x0170000, 0x110000},
101 {1, 0x0170000, 0x0172000, 0x12e000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {1, 0x01e0000, 0x01e0800, 0x122000},
109 {0, 0x0000000, 0x0000000, 0x000000} } },
110 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
111 {{{0, 0, 0, 0} } }, /* 3: */
112 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
113 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
114 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
115 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
116 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {1, 0x08f0000, 0x08f2000, 0x172000} } },
132 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {1, 0x09f0000, 0x09f2000, 0x176000} } },
148 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
164 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
180 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
181 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
182 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
183 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
184 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
185 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
186 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
187 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
188 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
189 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
190 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
191 {{{0, 0, 0, 0} } }, /* 23: */
192 {{{0, 0, 0, 0} } }, /* 24: */
193 {{{0, 0, 0, 0} } }, /* 25: */
194 {{{0, 0, 0, 0} } }, /* 26: */
195 {{{0, 0, 0, 0} } }, /* 27: */
196 {{{0, 0, 0, 0} } }, /* 28: */
197 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
198 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
199 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
200 {{{0} } }, /* 32: PCI */
201 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
202 {1, 0x2110000, 0x2120000, 0x130000},
203 {1, 0x2120000, 0x2122000, 0x124000},
204 {1, 0x2130000, 0x2132000, 0x126000},
205 {1, 0x2140000, 0x2142000, 0x128000},
206 {1, 0x2150000, 0x2152000, 0x12a000},
207 {1, 0x2160000, 0x2170000, 0x110000},
208 {1, 0x2170000, 0x2172000, 0x12e000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000},
216 {0, 0x0000000, 0x0000000, 0x000000} } },
217 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
218 {{{0} } }, /* 35: */
219 {{{0} } }, /* 36: */
220 {{{0} } }, /* 37: */
221 {{{0} } }, /* 38: */
222 {{{0} } }, /* 39: */
223 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
224 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
225 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
226 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
227 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
228 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
229 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
230 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
231 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
232 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
233 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
234 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{0} } }, /* 52: */
236 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
237 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
238 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
239 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
240 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
241 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
242 {{{0} } }, /* 59: I2C0 */
243 {{{0} } }, /* 60: I2C1 */
244 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
245 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
246 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
247};
248
249/*
250 * top 12 bits of crb internal address (hub, agent)
251 */
252static unsigned crb_hub_agt[64] =
253{
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
257 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
260 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
261 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
265 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
266 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
267 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
270 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 0,
282 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
283 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
288 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
289 0,
290 0,
291 0,
292 0,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 0,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
303 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
304 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
305 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
309 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
310 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 0,
316 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
317 0,
318};
319
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320/* PCI Windowing for DDR regions. */
321
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700322#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700324#define NETXEN_UNICAST_ADDR(port, index) \
325 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
326#define NETXEN_MCAST_ADDR(port, index) \
327 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
328#define MAC_HI(addr) \
329 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
330#define MAC_LO(addr) \
331 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
332
333static int
334netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
335{
336 u32 val = 0;
337 u16 port = adapter->physical_port;
338 u8 *addr = adapter->netdev->dev_addr;
339
340 if (adapter->mc_enabled)
341 return 0;
342
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000343 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700344 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000345 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700346
347 /* add broadcast addr to filter */
348 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000349 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
350 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700351
352 /* add station addr to filter */
353 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000354 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700355 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000356 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700357
358 adapter->mc_enabled = 1;
359 return 0;
360}
361
362static int
363netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
364{
365 u32 val = 0;
366 u16 port = adapter->physical_port;
367 u8 *addr = adapter->netdev->dev_addr;
368
369 if (!adapter->mc_enabled)
370 return 0;
371
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000372 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700373 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000374 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700375
376 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000377 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700378 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000379 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700380
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000381 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
382 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700383
384 adapter->mc_enabled = 0;
385 return 0;
386}
387
388static int
389netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
390 int index, u8 *addr)
391{
392 u32 hi = 0, lo = 0;
393 u16 port = adapter->physical_port;
394
395 lo = MAC_LO(addr);
396 hi = MAC_HI(addr);
397
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000398 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
399 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700400
401 return 0;
402}
403
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700404void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400405{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700406 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400407 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700408 u8 null_addr[6];
409 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400410
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700411 memset(null_addr, 0, 6);
412
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400413 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700414
415 adapter->set_promisc(adapter,
416 NETXEN_NIU_PROMISC_MODE);
417
418 /* Full promiscuous mode */
419 netxen_nic_disable_mcast_filter(adapter);
420
421 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400422 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700423
424 if (netdev->mc_count == 0) {
425 adapter->set_promisc(adapter,
426 NETXEN_NIU_NON_PROMISC_MODE);
427 netxen_nic_disable_mcast_filter(adapter);
428 return;
429 }
430
431 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
432 if (netdev->flags & IFF_ALLMULTI ||
433 netdev->mc_count > adapter->max_mc_count) {
434 netxen_nic_disable_mcast_filter(adapter);
435 return;
436 }
437
438 netxen_nic_enable_mcast_filter(adapter);
439
440 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
441 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
442
443 if (index != netdev->mc_count)
444 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
445 netxen_nic_driver_name, netdev->name);
446
447 /* Clear out remaining addresses */
448 for (; index < adapter->max_mc_count; index++)
449 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400450}
451
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700452static int
453netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000454 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700455{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000456 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700457 struct netxen_cmd_buffer *pbuf;
458 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000459 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700460
461 i = 0;
462
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000463 tx_ring = adapter->tx_ring;
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800464 netif_tx_lock_bh(adapter->netdev);
465
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000466 producer = tx_ring->producer;
467 consumer = tx_ring->sw_consumer;
468
Dhananjay Phadke22527862009-05-05 19:05:06 +0000469 if (nr_desc >= find_diff_among(producer, consumer, tx_ring->num_desc)) {
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000470 netif_tx_unlock_bh(adapter->netdev);
471 return -EBUSY;
472 }
473
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700474 do {
475 cmd_desc = &cmd_desc_arr[i];
476
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000477 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700478 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700479 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700480
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000481 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700482 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
483
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000484 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700485 i++;
486
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000487 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700488
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000489 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700490
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000491 netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700492
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800493 netif_tx_unlock_bh(adapter->netdev);
494
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700495 return 0;
496}
497
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000498static int
499nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700500{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700501 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800502 nx_mac_req_t *mac_req;
503 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700504
505 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800506 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
507
508 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
509 req.req_hdr = cpu_to_le64(word);
510
511 mac_req = (nx_mac_req_t *)&req.words[0];
512 mac_req->op = op;
513 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700514
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000515 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
516}
517
518static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
519 u8 *addr, struct list_head *del_list)
520{
521 struct list_head *head;
522 nx_mac_list_t *cur;
523
524 /* look up if already exists */
525 list_for_each(head, del_list) {
526 cur = list_entry(head, nx_mac_list_t, list);
527
528 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
529 list_move_tail(head, &adapter->mac_list);
530 return 0;
531 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700532 }
533
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000534 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
535 if (cur == NULL) {
536 printk(KERN_ERR "%s: failed to add mac address filter\n",
537 adapter->netdev->name);
538 return -ENOMEM;
539 }
540 memcpy(cur->mac_addr, addr, ETH_ALEN);
541 list_add_tail(&cur->list, &adapter->mac_list);
542 return nx_p3_sre_macaddr_change(adapter,
543 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700544}
545
546void netxen_p3_nic_set_multi(struct net_device *netdev)
547{
548 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700549 struct dev_mc_list *mc_ptr;
550 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700551 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000552 LIST_HEAD(del_list);
553 struct list_head *head;
554 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700555
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000556 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700557
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000558 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
559 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700560
561 if (netdev->flags & IFF_PROMISC) {
562 mode = VPORT_MISS_MODE_ACCEPT_ALL;
563 goto send_fw_cmd;
564 }
565
566 if ((netdev->flags & IFF_ALLMULTI) ||
567 (netdev->mc_count > adapter->max_mc_count)) {
568 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
569 goto send_fw_cmd;
570 }
571
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700572 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700573 for (mc_ptr = netdev->mc_list; mc_ptr;
574 mc_ptr = mc_ptr->next) {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000575 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700576 }
577 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700578
579send_fw_cmd:
580 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000581 head = &del_list;
582 while (!list_empty(head)) {
583 cur = list_entry(head->next, nx_mac_list_t, list);
584
585 nx_p3_sre_macaddr_change(adapter,
586 cur->mac_addr, NETXEN_MAC_DEL);
587 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700588 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700589 }
590}
591
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700592int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
593{
594 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800595 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700596
597 memset(&req, 0, sizeof(nx_nic_req_t));
598
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800599 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
600
601 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
602 ((u64)adapter->portnum << 16);
603 req.req_hdr = cpu_to_le64(word);
604
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700605 req.words[0] = cpu_to_le64(mode);
606
607 return netxen_send_cmd_descs(adapter,
608 (struct cmd_desc_type0 *)&req, 1);
609}
610
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800611void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
612{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000613 nx_mac_list_t *cur;
614 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800615
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000616 while (!list_empty(head)) {
617 cur = list_entry(head->next, nx_mac_list_t, list);
618 nx_p3_sre_macaddr_change(adapter,
619 cur->mac_addr, NETXEN_MAC_DEL);
620 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800621 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800622 }
623}
624
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000625int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
626{
627 /* assuming caller has already copied new addr to netdev */
628 netxen_p3_nic_set_multi(adapter->netdev);
629 return 0;
630}
631
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700632#define NETXEN_CONFIG_INTR_COALESCE 3
633
634/*
635 * Send the interrupt coalescing parameter set by ethtool to the card.
636 */
637int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
638{
639 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800640 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700641 int rv;
642
643 memset(&req, 0, sizeof(nx_nic_req_t));
644
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800645 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
646
647 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
648 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700649
650 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
651
652 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
653 if (rv != 0) {
654 printk(KERN_ERR "ERROR. Could not send "
655 "interrupt coalescing parameters\n");
656 }
657
658 return rv;
659}
660
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000661#define RSS_HASHTYPE_IP_TCP 0x3
662
663int netxen_config_rss(struct netxen_adapter *adapter, int enable)
664{
665 nx_nic_req_t req;
666 u64 word;
667 int i, rv;
668
669 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
670 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
671 0x255b0ec26d5a56daULL };
672
673
674 memset(&req, 0, sizeof(nx_nic_req_t));
675 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
676
677 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
678 req.req_hdr = cpu_to_le64(word);
679
680 /*
681 * RSS request:
682 * bits 3-0: hash_method
683 * 5-4: hash_type_ipv4
684 * 7-6: hash_type_ipv6
685 * 8: enable
686 * 9: use indirection table
687 * 47-10: reserved
688 * 63-48: indirection table mask
689 */
690 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
691 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
692 ((u64)(enable & 0x1) << 8) |
693 ((0x7ULL) << 48);
694 req.words[0] = cpu_to_le64(word);
695 for (i = 0; i < 5; i++)
696 req.words[i+1] = cpu_to_le64(key[i]);
697
698
699 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
700 if (rv != 0) {
701 printk(KERN_ERR "%s: could not configure RSS\n",
702 adapter->netdev->name);
703 }
704
705 return rv;
706}
707
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000708int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
709{
710 nx_nic_req_t req;
711 u64 word;
712 int rv;
713
714 memset(&req, 0, sizeof(nx_nic_req_t));
715 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
716
717 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
718 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000719 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000720
721 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
722 if (rv != 0) {
723 printk(KERN_ERR "%s: could not configure link notification\n",
724 adapter->netdev->name);
725 }
726
727 return rv;
728}
729
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400730/*
731 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
732 * @returns 0 on success, negative on failure
733 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700734
735#define MTU_FUDGE_FACTOR 100
736
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400737int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
738{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700739 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700740 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700741 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400742
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700743 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
744 max_mtu = P3_MAX_MTU;
745 else
746 max_mtu = P2_MAX_MTU;
747
748 if (mtu > max_mtu) {
749 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
750 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400751 return -EINVAL;
752 }
753
Amit S. Kale80922fb2006-12-04 09:18:00 -0800754 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700755 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400756
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700757 if (!rc)
758 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700759
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700760 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400761}
762
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400763static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000764 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400765{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000766 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000767 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400768
769 addr = base;
770 ptr32 = buf;
771 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000772 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400773 return -1;
Al Virof305f782007-12-22 19:44:00 +0000774 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400775 ptr32++;
776 addr += sizeof(u32);
777 }
778 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000779 __le32 local;
780 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400781 return -1;
Al Virof305f782007-12-22 19:44:00 +0000782 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400783 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
784 }
785
786 return 0;
787}
788
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700789int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400790{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700791 __le32 *pmac = (__le32 *) mac;
792 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400793
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700794 offset = NETXEN_USER_START +
795 offsetof(struct netxen_new_user_info, mac_addr) +
796 adapter->portnum * sizeof(u64);
797
798 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400799 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700800
Al Virof305f782007-12-22 19:44:00 +0000801 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700802
803 offset = NETXEN_USER_START_OLD +
804 offsetof(struct netxen_user_old_info, mac_addr) +
805 adapter->portnum * sizeof(u64);
806
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400807 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700808 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400809 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700810
Al Virof305f782007-12-22 19:44:00 +0000811 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400812 return -1;
813 }
814 return 0;
815}
816
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700817int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
818{
819 uint32_t crbaddr, mac_hi, mac_lo;
820 int pci_func = adapter->ahw.pci_func;
821
822 crbaddr = CRB_MAC_BLOCK_START +
823 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
824
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000825 mac_lo = NXRD32(adapter, crbaddr);
826 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700827
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700828 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800829 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700830 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800831 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700832
833 return 0;
834}
835
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700836#define CRB_WIN_LOCK_TIMEOUT 100000000
837
838static int crb_win_lock(struct netxen_adapter *adapter)
839{
840 int done = 0, timeout = 0;
841
842 while (!done) {
843 /* acquire semaphore3 from PCI HW block */
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000844 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700845 if (done == 1)
846 break;
847 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
848 return -1;
849 timeout++;
850 udelay(1);
851 }
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000852 NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700853 return 0;
854}
855
856static void crb_win_unlock(struct netxen_adapter *adapter)
857{
858 int val;
859
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000860 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700861}
862
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400863/*
864 * Changes the CRB window to the specified window.
865 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700866void
867netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400868{
869 void __iomem *offset;
870 u32 tmp;
871 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700872 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400873
874 if (adapter->curr_window == wndw)
875 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400876 /*
877 * Move the CRB window.
878 * We need to write to the "direct access" region of PCI
879 * to avoid a race condition where the window register has
880 * not been successfully written across CRB before the target
881 * register address is received by PCI. The direct region bypasses
882 * the CRB bus.
883 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700884 offset = PCI_OFFSET_SECOND_RANGE(adapter,
885 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400886
887 if (wndw & 0x1)
888 wndw = NETXEN_WINDOW_ONE;
889
890 writel(wndw, offset);
891
892 /* MUST make sure window is set before we forge on... */
893 while ((tmp = readl(offset)) != wndw) {
894 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
895 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700896 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400897 mdelay(1);
898 if (count >= 10)
899 break;
900 count++;
901 }
902
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700903 if (wndw == NETXEN_WINDOW_ONE)
904 adapter->curr_window = 1;
905 else
906 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400907}
908
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700909/*
910 * Return -1 if off is not valid,
911 * 1 if window access is needed. 'off' is set to offset from
912 * CRB space in 128M pci map
913 * 0 if no window access is needed. 'off' is set to 2M addr
914 * In: 'off' is offset from base in 128M pci map
915 */
916static int
917netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
918 ulong *off, int len)
919{
920 unsigned long end = *off + len;
921 crb_128M_2M_sub_block_map_t *m;
922
923
924 if (*off >= NETXEN_CRB_MAX)
925 return -1;
926
927 if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
928 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
929 (ulong)adapter->ahw.pci_base0;
930 return 0;
931 }
932
933 if (*off < NETXEN_PCI_CRBSPACE)
934 return -1;
935
936 *off -= NETXEN_PCI_CRBSPACE;
937 end = *off + len;
938
939 /*
940 * Try direct map
941 */
942 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
943
944 if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
945 *off = *off + m->start_2M - m->start_128M +
946 (ulong)adapter->ahw.pci_base0;
947 return 0;
948 }
949
950 /*
951 * Not in direct map, use crb window
952 */
953 return 1;
954}
955
956/*
957 * In: 'off' is offset from CRB space in 128M pci map
958 * Out: 'off' is 2M pci map addr
959 * side effect: lock crb window
960 */
961static void
962netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
963{
964 u32 win_read;
965
966 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -0800967 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700968 /*
969 * Read back value to make sure write has gone through before trying
970 * to use it.
971 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -0800972 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700973 if (win_read != adapter->crb_win) {
974 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
975 "Read crbwin (0x%x), off=0x%lx\n",
976 __func__, adapter->crb_win, win_read, *off);
977 }
978 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
979 (ulong)adapter->ahw.pci_base0;
980}
981
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400982int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000983netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400984{
985 void __iomem *addr;
986
987 if (ADDR_IN_WINDOW1(off)) {
988 addr = NETXEN_CRB_NORMALIZE(adapter, off);
989 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800990 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700991 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400992 }
993
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800994 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700995 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800996 return 1;
997 }
998
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +0000999 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001000
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001001 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001002 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001003
1004 return 0;
1005}
1006
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001007u32
1008netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001009{
1010 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001011 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001012
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001013 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1014 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1015 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001016 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001017 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001018 }
1019
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001020 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001021 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001022 return 1;
1023 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001024
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001025 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001026
1027 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001028 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1029
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001030 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001031}
1032
1033int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001034netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001035{
1036 unsigned long flags = 0;
1037 int rv;
1038
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001039 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001040
1041 if (rv == -1) {
1042 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1043 __func__, off);
1044 dump_stack();
1045 return -1;
1046 }
1047
1048 if (rv == 1) {
1049 write_lock_irqsave(&adapter->adapter_lock, flags);
1050 crb_win_lock(adapter);
1051 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001052 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001053 crb_win_unlock(adapter);
1054 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001055 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001056 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001057
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001058
1059 return 0;
1060}
1061
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001062u32
1063netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001064{
1065 unsigned long flags = 0;
1066 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001067 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001068
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001069 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001070
1071 if (rv == -1) {
1072 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1073 __func__, off);
1074 dump_stack();
1075 return -1;
1076 }
1077
1078 if (rv == 1) {
1079 write_lock_irqsave(&adapter->adapter_lock, flags);
1080 crb_win_lock(adapter);
1081 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001082 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001083 crb_win_unlock(adapter);
1084 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001085 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001086 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001087
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001088 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001089}
1090
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001091/*
1092 * check memory access boundary.
1093 * used by test agent. support ddr access only for now
1094 */
1095static unsigned long
1096netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1097 unsigned long long addr, int size)
1098{
1099 if (!ADDR_IN_RANGE(addr,
1100 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1101 !ADDR_IN_RANGE(addr+size-1,
1102 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1103 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1104 return 0;
1105 }
1106
1107 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001108}
1109
Jeff Garzik47906542007-11-23 21:23:36 -05001110static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001111
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001112unsigned long
1113netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1114 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001115{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001116 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001117 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001118 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001119 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001120
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001121 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1122 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1123 } else {
1124 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1125 }
1126
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001127 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1128 /* DDR network side */
1129 addr -= NETXEN_ADDR_DDR_NET;
1130 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001131 if (adapter->ahw.ddr_mn_window != window) {
1132 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001133 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1134 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1135 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001136 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001137 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001138 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001139 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001140 addr += NETXEN_PCI_DDR_NET;
1141 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1142 addr -= NETXEN_ADDR_OCM0;
1143 addr += NETXEN_PCI_OCM0;
1144 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1145 addr -= NETXEN_ADDR_OCM1;
1146 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001147 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001148 /* QDR network side */
1149 addr -= NETXEN_ADDR_QDR_NET;
1150 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001151 if (adapter->ahw.qdr_sn_window != window) {
1152 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001153 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1154 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1155 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001156 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001157 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001158 }
1159 addr -= (window * 0x400000);
1160 addr += NETXEN_PCI_QDR_NET;
1161 } else {
1162 /*
1163 * peg gdb frequently accesses memory that doesn't exist,
1164 * this limits the chit chat so debugging isn't slowed down.
1165 */
1166 if ((netxen_pci_set_window_warning_count++ < 8)
1167 || (netxen_pci_set_window_warning_count % 64 == 0))
1168 printk("%s: Warning:netxen_nic_pci_set_window()"
1169 " Unknown address range!\n",
1170 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001171 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001172 }
1173 return addr;
1174}
1175
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001176/*
1177 * Note : only 32-bit writes!
1178 */
1179int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1180 u64 off, u32 data)
1181{
1182 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1183 return 0;
1184}
1185
1186u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1187{
1188 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1189}
1190
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001191unsigned long
1192netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1193 unsigned long long addr)
1194{
1195 int window;
1196 u32 win_read;
1197
1198 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1199 /* DDR network side */
1200 window = MN_WIN(addr);
1201 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001202 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001203 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001204 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001205 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001206 if ((win_read << 17) != window) {
1207 printk(KERN_INFO "Written MNwin (0x%x) != "
1208 "Read MNwin (0x%x)\n", window, win_read);
1209 }
1210 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1211 } else if (ADDR_IN_RANGE(addr,
1212 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1213 if ((addr & 0x00ff800) == 0xff800) {
1214 printk("%s: QM access not handled.\n", __func__);
1215 addr = -1UL;
1216 }
1217
1218 window = OCM_WIN(addr);
1219 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001220 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001221 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001222 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001223 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001224 if ((win_read >> 7) != window) {
1225 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1226 "Read OCMwin (0x%x)\n",
1227 __func__, window, win_read);
1228 }
1229 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1230
1231 } else if (ADDR_IN_RANGE(addr,
1232 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1233 /* QDR network side */
1234 window = MS_WIN(addr);
1235 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001236 NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001237 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001238 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001239 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001240 if (win_read != window) {
1241 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1242 "Read MSwin (0x%x)\n",
1243 __func__, window, win_read);
1244 }
1245 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1246
1247 } else {
1248 /*
1249 * peg gdb frequently accesses memory that doesn't exist,
1250 * this limits the chit chat so debugging isn't slowed down.
1251 */
1252 if ((netxen_pci_set_window_warning_count++ < 8)
1253 || (netxen_pci_set_window_warning_count%64 == 0)) {
1254 printk("%s: Warning:%s Unknown address range!\n",
1255 __func__, netxen_nic_driver_name);
1256}
1257 addr = -1UL;
1258 }
1259 return addr;
1260}
1261
1262static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1263 unsigned long long addr)
1264{
1265 int window;
1266 unsigned long long qdr_max;
1267
1268 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1269 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1270 else
1271 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1272
1273 if (ADDR_IN_RANGE(addr,
1274 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1275 /* DDR network side */
1276 BUG(); /* MN access can not come here */
1277 } else if (ADDR_IN_RANGE(addr,
1278 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1279 return 1;
1280 } else if (ADDR_IN_RANGE(addr,
1281 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1282 return 1;
1283 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1284 /* QDR network side */
1285 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1286 if (adapter->ahw.qdr_sn_window == window)
1287 return 1;
1288 }
1289
1290 return 0;
1291}
1292
1293static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1294 u64 off, void *data, int size)
1295{
1296 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001297 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001298 int ret = 0;
1299 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001300 unsigned long mem_base;
1301 unsigned long mem_page;
1302
1303 write_lock_irqsave(&adapter->adapter_lock, flags);
1304
1305 /*
1306 * If attempting to access unknown address or straddle hw windows,
1307 * do not access.
1308 */
1309 start = adapter->pci_set_window(adapter, off);
1310 if ((start == -1UL) ||
1311 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1312 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1313 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001314 "offset is 0x%llx\n", netxen_nic_driver_name,
1315 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001316 return -1;
1317 }
1318
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001319 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001320 if (!addr) {
1321 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1322 mem_base = pci_resource_start(adapter->pdev, 0);
1323 mem_page = start & PAGE_MASK;
1324 /* Map two pages whenever user tries to access addresses in two
1325 consecutive pages.
1326 */
1327 if (mem_page != ((start + size - 1) & PAGE_MASK))
1328 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1329 else
1330 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001331 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001332 *(uint8_t *)data = 0;
1333 return -1;
1334 }
1335 addr = mem_ptr;
1336 addr += start & (PAGE_SIZE - 1);
1337 write_lock_irqsave(&adapter->adapter_lock, flags);
1338 }
1339
1340 switch (size) {
1341 case 1:
1342 *(uint8_t *)data = readb(addr);
1343 break;
1344 case 2:
1345 *(uint16_t *)data = readw(addr);
1346 break;
1347 case 4:
1348 *(uint32_t *)data = readl(addr);
1349 break;
1350 case 8:
1351 *(uint64_t *)data = readq(addr);
1352 break;
1353 default:
1354 ret = -1;
1355 break;
1356 }
1357 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001358
1359 if (mem_ptr)
1360 iounmap(mem_ptr);
1361 return ret;
1362}
1363
1364static int
1365netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1366 void *data, int size)
1367{
1368 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001369 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001370 int ret = 0;
1371 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001372 unsigned long mem_base;
1373 unsigned long mem_page;
1374
1375 write_lock_irqsave(&adapter->adapter_lock, flags);
1376
1377 /*
1378 * If attempting to access unknown address or straddle hw windows,
1379 * do not access.
1380 */
1381 start = adapter->pci_set_window(adapter, off);
1382 if ((start == -1UL) ||
1383 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1384 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1385 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001386 "offset is 0x%llx\n", netxen_nic_driver_name,
1387 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001388 return -1;
1389 }
1390
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001391 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001392 if (!addr) {
1393 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1394 mem_base = pci_resource_start(adapter->pdev, 0);
1395 mem_page = start & PAGE_MASK;
1396 /* Map two pages whenever user tries to access addresses in two
1397 * consecutive pages.
1398 */
1399 if (mem_page != ((start + size - 1) & PAGE_MASK))
1400 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1401 else
1402 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001403 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001404 return -1;
1405 addr = mem_ptr;
1406 addr += start & (PAGE_SIZE - 1);
1407 write_lock_irqsave(&adapter->adapter_lock, flags);
1408 }
1409
1410 switch (size) {
1411 case 1:
1412 writeb(*(uint8_t *)data, addr);
1413 break;
1414 case 2:
1415 writew(*(uint16_t *)data, addr);
1416 break;
1417 case 4:
1418 writel(*(uint32_t *)data, addr);
1419 break;
1420 case 8:
1421 writeq(*(uint64_t *)data, addr);
1422 break;
1423 default:
1424 ret = -1;
1425 break;
1426 }
1427 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001428 if (mem_ptr)
1429 iounmap(mem_ptr);
1430 return ret;
1431}
1432
1433#define MAX_CTL_CHECK 1000
1434
1435int
1436netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1437 u64 off, void *data, int size)
1438{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001439 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001440 int i, j, ret = 0, loop, sz[2], off0;
1441 uint32_t temp;
1442 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001443 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001444
1445 /*
1446 * If not MN, go check for MS or invalid.
1447 */
1448 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1449 return netxen_nic_pci_mem_write_direct(adapter,
1450 off, data, size);
1451
1452 off8 = off & 0xfffffff8;
1453 off0 = off & 0x7;
1454 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1455 sz[1] = size - sz[0];
1456 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001457 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001458
1459 if ((size != 8) || (off0 != 0)) {
1460 for (i = 0; i < loop; i++) {
1461 if (adapter->pci_mem_read(adapter,
1462 off8 + (i << 3), &word[i], 8))
1463 return -1;
1464 }
1465 }
1466
1467 switch (size) {
1468 case 1:
1469 tmpw = *((uint8_t *)data);
1470 break;
1471 case 2:
1472 tmpw = *((uint16_t *)data);
1473 break;
1474 case 4:
1475 tmpw = *((uint32_t *)data);
1476 break;
1477 case 8:
1478 default:
1479 tmpw = *((uint64_t *)data);
1480 break;
1481 }
1482 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1483 word[0] |= tmpw << (off0 * 8);
1484
1485 if (loop == 2) {
1486 word[1] &= ~(~0ULL << (sz[1] * 8));
1487 word[1] |= tmpw >> (sz[0] * 8);
1488 }
1489
1490 write_lock_irqsave(&adapter->adapter_lock, flags);
1491 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1492
1493 for (i = 0; i < loop; i++) {
1494 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001495 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001496 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001497 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001498 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001499 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001500 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001501 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001502 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001503 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001504 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001505 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001506
1507 for (j = 0; j < MAX_CTL_CHECK; j++) {
1508 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001509 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001510 if ((temp & MIU_TA_CTL_BUSY) == 0)
1511 break;
1512 }
1513
1514 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001515 if (printk_ratelimit())
1516 dev_err(&adapter->pdev->dev,
1517 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001518 ret = -1;
1519 break;
1520 }
1521 }
1522
1523 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1524 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1525 return ret;
1526}
1527
1528int
1529netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1530 u64 off, void *data, int size)
1531{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001532 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001533 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1534 uint32_t temp;
1535 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001536 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001537
1538
1539 /*
1540 * If not MN, go check for MS or invalid.
1541 */
1542 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1543 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1544
1545 off8 = off & 0xfffffff8;
1546 off0[0] = off & 0x7;
1547 off0[1] = 0;
1548 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1549 sz[1] = size - sz[0];
1550 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001551 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001552
1553 write_lock_irqsave(&adapter->adapter_lock, flags);
1554 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1555
1556 for (i = 0; i < loop; i++) {
1557 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001558 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001559 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001560 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001561 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001562 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001563 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001564 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001565
1566 for (j = 0; j < MAX_CTL_CHECK; j++) {
1567 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001568 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001569 if ((temp & MIU_TA_CTL_BUSY) == 0)
1570 break;
1571 }
1572
1573 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001574 if (printk_ratelimit())
1575 dev_err(&adapter->pdev->dev,
1576 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001577 break;
1578 }
1579
1580 start = off0[i] >> 2;
1581 end = (off0[i] + sz[i] - 1) >> 2;
1582 for (k = start; k <= end; k++) {
1583 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001584 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001585 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1586 }
1587 }
1588
1589 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1590 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1591
1592 if (j >= MAX_CTL_CHECK)
1593 return -1;
1594
1595 if (sz[0] == 8) {
1596 val = word[0];
1597 } else {
1598 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1599 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1600 }
1601
1602 switch (size) {
1603 case 1:
1604 *(uint8_t *)data = val;
1605 break;
1606 case 2:
1607 *(uint16_t *)data = val;
1608 break;
1609 case 4:
1610 *(uint32_t *)data = val;
1611 break;
1612 case 8:
1613 *(uint64_t *)data = val;
1614 break;
1615 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001616 return 0;
1617}
1618
1619int
1620netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1621 u64 off, void *data, int size)
1622{
1623 int i, j, ret = 0, loop, sz[2], off0;
1624 uint32_t temp;
1625 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1626
1627 /*
1628 * If not MN, go check for MS or invalid.
1629 */
1630 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1631 mem_crb = NETXEN_CRB_QDR_NET;
1632 else {
1633 mem_crb = NETXEN_CRB_DDR_NET;
1634 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1635 return netxen_nic_pci_mem_write_direct(adapter,
1636 off, data, size);
1637 }
1638
1639 off8 = off & 0xfffffff8;
1640 off0 = off & 0x7;
1641 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1642 sz[1] = size - sz[0];
1643 loop = ((off0 + size - 1) >> 3) + 1;
1644
1645 if ((size != 8) || (off0 != 0)) {
1646 for (i = 0; i < loop; i++) {
1647 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1648 &word[i], 8))
1649 return -1;
1650 }
1651 }
1652
1653 switch (size) {
1654 case 1:
1655 tmpw = *((uint8_t *)data);
1656 break;
1657 case 2:
1658 tmpw = *((uint16_t *)data);
1659 break;
1660 case 4:
1661 tmpw = *((uint32_t *)data);
1662 break;
1663 case 8:
1664 default:
1665 tmpw = *((uint64_t *)data);
1666 break;
1667 }
1668
1669 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1670 word[0] |= tmpw << (off0 * 8);
1671
1672 if (loop == 2) {
1673 word[1] &= ~(~0ULL << (sz[1] * 8));
1674 word[1] |= tmpw >> (sz[0] * 8);
1675 }
1676
1677 /*
1678 * don't lock here - write_wx gets the lock if each time
1679 * write_lock_irqsave(&adapter->adapter_lock, flags);
1680 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1681 */
1682
1683 for (i = 0; i < loop; i++) {
1684 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001685 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001686 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001687 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001688 temp = word[i] & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001689 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001690 temp = (word[i] >> 32) & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001691 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001692 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001693 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001694 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001695 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001696
1697 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001698 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001699 if ((temp & MIU_TA_CTL_BUSY) == 0)
1700 break;
1701 }
1702
1703 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001704 if (printk_ratelimit())
1705 dev_err(&adapter->pdev->dev,
1706 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001707 ret = -1;
1708 break;
1709 }
1710 }
1711
1712 /*
1713 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1714 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1715 */
1716 return ret;
1717}
1718
1719int
1720netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1721 u64 off, void *data, int size)
1722{
1723 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1724 uint32_t temp;
1725 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1726
1727 /*
1728 * If not MN, go check for MS or invalid.
1729 */
1730
1731 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1732 mem_crb = NETXEN_CRB_QDR_NET;
1733 else {
1734 mem_crb = NETXEN_CRB_DDR_NET;
1735 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1736 return netxen_nic_pci_mem_read_direct(adapter,
1737 off, data, size);
1738 }
1739
1740 off8 = off & 0xfffffff8;
1741 off0[0] = off & 0x7;
1742 off0[1] = 0;
1743 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1744 sz[1] = size - sz[0];
1745 loop = ((off0[0] + size - 1) >> 3) + 1;
1746
1747 /*
1748 * don't lock here - write_wx gets the lock if each time
1749 * write_lock_irqsave(&adapter->adapter_lock, flags);
1750 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1751 */
1752
1753 for (i = 0; i < loop; i++) {
1754 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001755 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001756 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001757 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001758 temp = MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001759 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001760 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001761 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001762
1763 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001764 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001765 if ((temp & MIU_TA_CTL_BUSY) == 0)
1766 break;
1767 }
1768
1769 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001770 if (printk_ratelimit())
1771 dev_err(&adapter->pdev->dev,
1772 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001773 break;
1774 }
1775
1776 start = off0[i] >> 2;
1777 end = (off0[i] + sz[i] - 1) >> 2;
1778 for (k = start; k <= end; k++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001779 temp = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001780 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001781 word[i] |= ((uint64_t)temp << (32 * k));
1782 }
1783 }
1784
1785 /*
1786 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1787 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1788 */
1789
1790 if (j >= MAX_CTL_CHECK)
1791 return -1;
1792
1793 if (sz[0] == 8) {
1794 val = word[0];
1795 } else {
1796 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1797 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1798 }
1799
1800 switch (size) {
1801 case 1:
1802 *(uint8_t *)data = val;
1803 break;
1804 case 2:
1805 *(uint16_t *)data = val;
1806 break;
1807 case 4:
1808 *(uint32_t *)data = val;
1809 break;
1810 case 8:
1811 *(uint64_t *)data = val;
1812 break;
1813 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001814 return 0;
1815}
1816
1817/*
1818 * Note : only 32-bit writes!
1819 */
1820int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1821 u64 off, u32 data)
1822{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001823 NXWR32(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001824
1825 return 0;
1826}
1827
1828u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
1829{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001830 return NXRD32(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001831}
1832
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001833int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1834{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001835 int offset, board_type, magic, header_version;
1836 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001837
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001838 offset = NETXEN_BRDCFG_START +
1839 offsetof(struct netxen_board_info, magic);
1840 if (netxen_rom_fast_read(adapter, offset, &magic))
1841 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001842
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001843 offset = NETXEN_BRDCFG_START +
1844 offsetof(struct netxen_board_info, header_version);
1845 if (netxen_rom_fast_read(adapter, offset, &header_version))
1846 return -EIO;
1847
1848 if (magic != NETXEN_BDINFO_MAGIC ||
1849 header_version != NETXEN_BDINFO_VERSION) {
1850 dev_err(&pdev->dev,
1851 "invalid board config, magic=%08x, version=%08x\n",
1852 magic, header_version);
1853 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001854 }
1855
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001856 offset = NETXEN_BRDCFG_START +
1857 offsetof(struct netxen_board_info, board_type);
1858 if (netxen_rom_fast_read(adapter, offset, &board_type))
1859 return -EIO;
1860
1861 adapter->ahw.board_type = board_type;
1862
1863 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001864 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001865 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001866 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001867 }
1868
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001869 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001870 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001871 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001872 break;
1873 case NETXEN_BRDTYPE_P2_SB31_10G:
1874 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1875 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1876 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001877 case NETXEN_BRDTYPE_P3_HMEZ:
1878 case NETXEN_BRDTYPE_P3_XG_LOM:
1879 case NETXEN_BRDTYPE_P3_10G_CX4:
1880 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1881 case NETXEN_BRDTYPE_P3_IMEZ:
1882 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001883 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1884 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001885 case NETXEN_BRDTYPE_P3_10G_XFP:
1886 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001887 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001888 break;
1889 case NETXEN_BRDTYPE_P1_BD:
1890 case NETXEN_BRDTYPE_P1_SB:
1891 case NETXEN_BRDTYPE_P1_SMAX:
1892 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001893 case NETXEN_BRDTYPE_P3_REF_QG:
1894 case NETXEN_BRDTYPE_P3_4_GB:
1895 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001896 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001897 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001898 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001899 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001900 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1901 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001902 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001903 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1904 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001905 break;
1906 }
1907
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001908 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001909}
1910
1911/* NIU access sections */
1912
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001913int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001914{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001915 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001916 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001917 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001918 return 0;
1919}
1920
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001921int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001922{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001923 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001924 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001925 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001926 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001927 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001928 return 0;
1929}
1930
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001931void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001932{
Al Viroa608ab9c2007-01-02 10:39:10 +00001933 __u32 status;
1934 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001935 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001936
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001937 if (!netif_carrier_ok(adapter->netdev)) {
1938 adapter->link_speed = 0;
1939 adapter->link_duplex = -1;
1940 adapter->link_autoneg = AUTONEG_ENABLE;
1941 return;
1942 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001943
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001944 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001945 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001946 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1947 adapter->link_speed = SPEED_1000;
1948 adapter->link_duplex = DUPLEX_FULL;
1949 adapter->link_autoneg = AUTONEG_DISABLE;
1950 return;
1951 }
1952
Amit S. Kale80922fb2006-12-04 09:18:00 -08001953 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001954 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001955 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1956 &status) == 0) {
1957 if (netxen_get_phy_link(status)) {
1958 switch (netxen_get_phy_speed(status)) {
1959 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001960 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001961 break;
1962 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001963 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001964 break;
1965 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001966 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001967 break;
1968 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001969 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001970 break;
1971 }
1972 switch (netxen_get_phy_duplex(status)) {
1973 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001974 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001975 break;
1976 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001977 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001978 break;
1979 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001980 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001981 break;
1982 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08001983 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001984 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001985 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001986 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001987 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001988 } else
1989 goto link_down;
1990 } else {
1991 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001992 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001993 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001994 }
1995 }
1996}
1997
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001998void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001999{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002000 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002001 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002002 char serial_num[32];
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002003 int i, addr, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002004 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002005 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002006
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002007 adapter->driver_mismatch = 0;
2008
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002009 ptr32 = (int *)&serial_num;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002010 addr = NETXEN_USER_START +
2011 offsetof(struct netxen_new_user_info, serial_num);
2012 for (i = 0; i < 8; i++) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002013 if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
2014 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002015 adapter->driver_mismatch = 1;
2016 return;
2017 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002018 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002019 addr += sizeof(u32);
2020 }
2021
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002022 fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
2023 fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
2024 fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002025
Dhananjay Phadke29566402008-07-21 19:44:04 -07002026 adapter->fw_major = fw_major;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002027 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002028
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002029 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002030 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002031
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002032 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2033 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002034 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002035
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002036 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002037 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002038 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002039 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002040 return;
2041 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002042
2043 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2044 fw_major, fw_minor, fw_build);
2045
2046 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002047 i = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002048 adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
2049 dev_info(&pdev->dev, "firmware running in %s mode\n",
2050 adapter->ahw.cut_through ? "cut-through" : "legacy");
2051 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002052}
2053
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002054int
2055netxen_nic_wol_supported(struct netxen_adapter *adapter)
2056{
2057 u32 wol_cfg;
2058
2059 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2060 return 0;
2061
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002062 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002063 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002064 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002065 if (wol_cfg & (1 << adapter->portnum))
2066 return 1;
2067 }
2068
2069 return 0;
2070}