blob: 9ec2cd982705e43d451be0f080ddd8fbf154b896 [file] [log] [blame]
Zhi Wangbe1da702016-05-03 18:26:57 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Ping Gao <ping.a.gao@intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Yulei Zhang <yulei.zhang@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
34 *
35 */
36
37#include <linux/slab.h>
38#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080039#include "gvt.h"
40#include "i915_pvinfo.h"
Zhi Wangbe1da702016-05-03 18:26:57 -040041#include "trace.h"
42
43#define INVALID_OP (~0U)
44
45#define OP_LEN_MI 9
46#define OP_LEN_2D 10
47#define OP_LEN_3D_MEDIA 16
48#define OP_LEN_MFX_VC 16
49#define OP_LEN_VEBOX 16
50
51#define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
52
53struct sub_op_bits {
54 int hi;
55 int low;
56};
57struct decode_info {
58 char *name;
59 int op_len;
60 int nr_sub_op;
61 struct sub_op_bits *sub_op;
62};
63
64#define MAX_CMD_BUDGET 0x7fffffff
65#define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
66#define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
67#define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
68
69#define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
70#define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
71#define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
72
73/* Render Command Map */
74
75/* MI_* command Opcode (28:23) */
76#define OP_MI_NOOP 0x0
77#define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
78#define OP_MI_USER_INTERRUPT 0x2
79#define OP_MI_WAIT_FOR_EVENT 0x3
80#define OP_MI_FLUSH 0x4
81#define OP_MI_ARB_CHECK 0x5
82#define OP_MI_RS_CONTROL 0x6 /* HSW+ */
83#define OP_MI_REPORT_HEAD 0x7
84#define OP_MI_ARB_ON_OFF 0x8
85#define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
86#define OP_MI_BATCH_BUFFER_END 0xA
87#define OP_MI_SUSPEND_FLUSH 0xB
88#define OP_MI_PREDICATE 0xC /* IVB+ */
89#define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
90#define OP_MI_SET_APPID 0xE /* IVB+ */
91#define OP_MI_RS_CONTEXT 0xF /* HSW+ */
92#define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
93#define OP_MI_DISPLAY_FLIP 0x14
94#define OP_MI_SEMAPHORE_MBOX 0x16
95#define OP_MI_SET_CONTEXT 0x18
96#define OP_MI_MATH 0x1A
97#define OP_MI_URB_CLEAR 0x19
98#define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
99#define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
100
101#define OP_MI_STORE_DATA_IMM 0x20
102#define OP_MI_STORE_DATA_INDEX 0x21
103#define OP_MI_LOAD_REGISTER_IMM 0x22
104#define OP_MI_UPDATE_GTT 0x23
105#define OP_MI_STORE_REGISTER_MEM 0x24
106#define OP_MI_FLUSH_DW 0x26
107#define OP_MI_CLFLUSH 0x27
108#define OP_MI_REPORT_PERF_COUNT 0x28
109#define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
110#define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
111#define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
112#define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
113#define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
114#define OP_MI_2E 0x2E /* BDW+ */
115#define OP_MI_2F 0x2F /* BDW+ */
116#define OP_MI_BATCH_BUFFER_START 0x31
117
118/* Bit definition for dword 0 */
119#define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
120
121#define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
122
123#define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
124#define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
125#define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
126#define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
127
128/* 2D command: Opcode (28:22) */
129#define OP_2D(x) ((2<<7) | x)
130
131#define OP_XY_SETUP_BLT OP_2D(0x1)
132#define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
133#define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
134#define OP_XY_PIXEL_BLT OP_2D(0x24)
135#define OP_XY_SCANLINES_BLT OP_2D(0x25)
136#define OP_XY_TEXT_BLT OP_2D(0x26)
137#define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
138#define OP_XY_COLOR_BLT OP_2D(0x50)
139#define OP_XY_PAT_BLT OP_2D(0x51)
140#define OP_XY_MONO_PAT_BLT OP_2D(0x52)
141#define OP_XY_SRC_COPY_BLT OP_2D(0x53)
142#define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
143#define OP_XY_FULL_BLT OP_2D(0x55)
144#define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
145#define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
146#define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
147#define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
148#define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
149#define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
150#define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
151#define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
152#define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
153#define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
154#define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
155
156/* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
157#define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
158 ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
159
160#define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
161
162#define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
163#define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
164#define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
165
166#define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
167
168#define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
169
170#define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
171#define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
172#define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
173#define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
174#define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
175
176#define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
177#define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
178#define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
179#define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
180
181#define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
182#define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
183#define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
184#define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
185#define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
186#define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
187#define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
188#define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
189#define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
190#define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
191#define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
192#define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
193#define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
194#define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
195#define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
196#define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
197#define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
198#define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
199#define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
200#define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
201#define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
202#define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
203#define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
204#define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
205#define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
206#define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
207#define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
208#define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
209#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
210#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
211#define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
212#define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
213#define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
214#define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
215#define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
216#define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
217#define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
218#define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
219#define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
220#define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
221#define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
222#define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
223#define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
224#define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
225#define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
226#define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
227#define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
228#define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
229#define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
230#define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
231#define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
232#define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
233#define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
234#define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
235#define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
236#define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
237#define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
238#define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
239#define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
240#define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
241#define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
242#define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
243#define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
244#define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
245#define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
246#define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
247
248#define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
249#define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
250#define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
251#define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
252#define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
253#define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
254#define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
255#define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
256#define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
257#define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
258#define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
259
260#define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
261#define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
262#define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
263#define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
264#define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
265#define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
266#define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
267#define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
268#define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
269#define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
270#define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
271#define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
272#define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
273#define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
274#define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
275#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
276#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
277#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
278#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
279#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
280#define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
281#define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
282#define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
283#define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
284#define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
285#define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
286#define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
287#define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
288
289/* VCCP Command Parser */
290
291/*
292 * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
293 * git://anongit.freedesktop.org/vaapi/intel-driver
294 * src/i965_defines.h
295 *
296 */
297
298#define OP_MFX(pipeline, op, sub_opa, sub_opb) \
299 (3 << 13 | \
300 (pipeline) << 11 | \
301 (op) << 8 | \
302 (sub_opa) << 5 | \
303 (sub_opb))
304
305#define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
306#define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
307#define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
308#define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
309#define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
310#define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
311#define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
312#define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
313#define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
314#define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
315#define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
316
317#define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
318
319#define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
320#define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
321#define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
322#define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
323#define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
324#define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
325#define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
326#define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
327#define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
328#define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
329#define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
330#define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
331
332#define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
333#define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
334#define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
335#define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
336#define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
337
338#define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
339#define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
340#define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
341#define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
342#define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
343
344#define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
345#define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
346#define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
347
348#define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
349#define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
350#define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
351
352#define OP_VEB(pipeline, op, sub_opa, sub_opb) \
353 (3 << 13 | \
354 (pipeline) << 11 | \
355 (op) << 8 | \
356 (sub_opa) << 5 | \
357 (sub_opb))
358
359#define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
360#define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
361#define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
362
363struct parser_exec_state;
364
365typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
366
367#define GVT_CMD_HASH_BITS 7
368
369/* which DWords need address fix */
370#define ADDR_FIX_1(x1) (1 << (x1))
371#define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
372#define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
373#define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
374#define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
375
376struct cmd_info {
377 char *name;
378 u32 opcode;
379
380#define F_LEN_MASK (1U<<0)
381#define F_LEN_CONST 1U
382#define F_LEN_VAR 0U
383
384/*
385 * command has its own ip advance logic
386 * e.g. MI_BATCH_START, MI_BATCH_END
387 */
388#define F_IP_ADVANCE_CUSTOM (1<<1)
389
390#define F_POST_HANDLE (1<<2)
391 u32 flag;
392
393#define R_RCS (1 << RCS)
394#define R_VCS1 (1 << VCS)
395#define R_VCS2 (1 << VCS2)
396#define R_VCS (R_VCS1 | R_VCS2)
397#define R_BCS (1 << BCS)
398#define R_VECS (1 << VECS)
399#define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
400 /* rings that support this cmd: BLT/RCS/VCS/VECS */
401 uint16_t rings;
402
403 /* devices that support this cmd: SNB/IVB/HSW/... */
404 uint16_t devices;
405
406 /* which DWords are address that need fix up.
407 * bit 0 means a 32-bit non address operand in command
408 * bit 1 means address operand, which could be 32-bit
409 * or 64-bit depending on different architectures.(
410 * defined by "gmadr_bytes_in_cmd" in intel_gvt.
411 * No matter the address length, each address only takes
412 * one bit in the bitmap.
413 */
414 uint16_t addr_bitmap;
415
416 /* flag == F_LEN_CONST : command length
417 * flag == F_LEN_VAR : length bias bits
418 * Note: length is in DWord
419 */
420 uint8_t len;
421
422 parser_cmd_handler handler;
423};
424
425struct cmd_entry {
426 struct hlist_node hlist;
427 struct cmd_info *info;
428};
429
430enum {
431 RING_BUFFER_INSTRUCTION,
432 BATCH_BUFFER_INSTRUCTION,
433 BATCH_BUFFER_2ND_LEVEL,
434};
435
436enum {
437 GTT_BUFFER,
438 PPGTT_BUFFER
439};
440
441struct parser_exec_state {
442 struct intel_vgpu *vgpu;
443 int ring_id;
444
445 int buf_type;
446
447 /* batch buffer address type */
448 int buf_addr_type;
449
450 /* graphics memory address of ring buffer start */
451 unsigned long ring_start;
452 unsigned long ring_size;
453 unsigned long ring_head;
454 unsigned long ring_tail;
455
456 /* instruction graphics memory address */
457 unsigned long ip_gma;
458
459 /* mapped va of the instr_gma */
460 void *ip_va;
461 void *rb_va;
462
463 void *ret_bb_va;
464 /* next instruction when return from batch buffer to ring buffer */
465 unsigned long ret_ip_gma_ring;
466
467 /* next instruction when return from 2nd batch buffer to batch buffer */
468 unsigned long ret_ip_gma_bb;
469
470 /* batch buffer address type (GTT or PPGTT)
471 * used when ret from 2nd level batch buffer
472 */
473 int saved_buf_addr_type;
fred gaoef75c682018-03-15 13:21:10 +0800474 bool is_ctx_wa;
Zhi Wangbe1da702016-05-03 18:26:57 -0400475
476 struct cmd_info *info;
477
478 struct intel_vgpu_workload *workload;
479};
480
481#define gmadr_dw_number(s) \
482 (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
483
Du, Changbin999ccb42016-10-20 14:08:47 +0800484static unsigned long bypass_scan_mask = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400485
486/* ring ALL, type = 0 */
487static struct sub_op_bits sub_op_mi[] = {
488 {31, 29},
489 {28, 23},
490};
491
492static struct decode_info decode_info_mi = {
493 "MI",
494 OP_LEN_MI,
495 ARRAY_SIZE(sub_op_mi),
496 sub_op_mi,
497};
498
499/* ring RCS, command type 2 */
500static struct sub_op_bits sub_op_2d[] = {
501 {31, 29},
502 {28, 22},
503};
504
505static struct decode_info decode_info_2d = {
506 "2D",
507 OP_LEN_2D,
508 ARRAY_SIZE(sub_op_2d),
509 sub_op_2d,
510};
511
512/* ring RCS, command type 3 */
513static struct sub_op_bits sub_op_3d_media[] = {
514 {31, 29},
515 {28, 27},
516 {26, 24},
517 {23, 16},
518};
519
520static struct decode_info decode_info_3d_media = {
521 "3D_Media",
522 OP_LEN_3D_MEDIA,
523 ARRAY_SIZE(sub_op_3d_media),
524 sub_op_3d_media,
525};
526
527/* ring VCS, command type 3 */
528static struct sub_op_bits sub_op_mfx_vc[] = {
529 {31, 29},
530 {28, 27},
531 {26, 24},
532 {23, 21},
533 {20, 16},
534};
535
536static struct decode_info decode_info_mfx_vc = {
537 "MFX_VC",
538 OP_LEN_MFX_VC,
539 ARRAY_SIZE(sub_op_mfx_vc),
540 sub_op_mfx_vc,
541};
542
543/* ring VECS, command type 3 */
544static struct sub_op_bits sub_op_vebox[] = {
545 {31, 29},
546 {28, 27},
547 {26, 24},
548 {23, 21},
549 {20, 16},
550};
551
552static struct decode_info decode_info_vebox = {
553 "VEBOX",
554 OP_LEN_VEBOX,
555 ARRAY_SIZE(sub_op_vebox),
556 sub_op_vebox,
557};
558
559static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
560 [RCS] = {
561 &decode_info_mi,
562 NULL,
563 NULL,
564 &decode_info_3d_media,
565 NULL,
566 NULL,
567 NULL,
568 NULL,
569 },
570
571 [VCS] = {
572 &decode_info_mi,
573 NULL,
574 NULL,
575 &decode_info_mfx_vc,
576 NULL,
577 NULL,
578 NULL,
579 NULL,
580 },
581
582 [BCS] = {
583 &decode_info_mi,
584 NULL,
585 &decode_info_2d,
586 NULL,
587 NULL,
588 NULL,
589 NULL,
590 NULL,
591 },
592
593 [VECS] = {
594 &decode_info_mi,
595 NULL,
596 NULL,
597 &decode_info_vebox,
598 NULL,
599 NULL,
600 NULL,
601 NULL,
602 },
603
604 [VCS2] = {
605 &decode_info_mi,
606 NULL,
607 NULL,
608 &decode_info_mfx_vc,
609 NULL,
610 NULL,
611 NULL,
612 NULL,
613 },
614};
615
616static inline u32 get_opcode(u32 cmd, int ring_id)
617{
618 struct decode_info *d_info;
619
Zhi Wangbe1da702016-05-03 18:26:57 -0400620 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
621 if (d_info == NULL)
622 return INVALID_OP;
623
624 return cmd >> (32 - d_info->op_len);
625}
626
627static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
628 unsigned int opcode, int ring_id)
629{
630 struct cmd_entry *e;
631
632 hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
633 if ((opcode == e->info->opcode) &&
634 (e->info->rings & (1 << ring_id)))
635 return e->info;
636 }
637 return NULL;
638}
639
640static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
641 u32 cmd, int ring_id)
642{
643 u32 opcode;
644
645 opcode = get_opcode(cmd, ring_id);
646 if (opcode == INVALID_OP)
647 return NULL;
648
649 return find_cmd_entry(gvt, opcode, ring_id);
650}
651
652static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
653{
654 return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
655}
656
657static inline void print_opcode(u32 cmd, int ring_id)
658{
659 struct decode_info *d_info;
660 int i;
661
Zhi Wangbe1da702016-05-03 18:26:57 -0400662 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
663 if (d_info == NULL)
664 return;
665
Tina Zhang627c8452017-03-07 04:08:34 -0500666 gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
Zhi Wangbe1da702016-05-03 18:26:57 -0400667 cmd >> (32 - d_info->op_len), d_info->name);
668
669 for (i = 0; i < d_info->nr_sub_op; i++)
670 pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
671 d_info->sub_op[i].low));
672
673 pr_err("\n");
674}
675
676static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
677{
678 return s->ip_va + (index << 2);
679}
680
681static inline u32 cmd_val(struct parser_exec_state *s, int index)
682{
683 return *cmd_ptr(s, index);
684}
685
686static void parser_exec_state_dump(struct parser_exec_state *s)
687{
688 int cnt = 0;
689 int i;
690
Tina Zhang627c8452017-03-07 04:08:34 -0500691 gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
Zhi Wangbe1da702016-05-03 18:26:57 -0400692 " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
693 s->ring_id, s->ring_start, s->ring_start + s->ring_size,
694 s->ring_head, s->ring_tail);
695
Tina Zhang627c8452017-03-07 04:08:34 -0500696 gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
Zhi Wangbe1da702016-05-03 18:26:57 -0400697 s->buf_type == RING_BUFFER_INSTRUCTION ?
698 "RING_BUFFER" : "BATCH_BUFFER",
699 s->buf_addr_type == GTT_BUFFER ?
700 "GTT" : "PPGTT", s->ip_gma);
701
702 if (s->ip_va == NULL) {
Tina Zhang627c8452017-03-07 04:08:34 -0500703 gvt_dbg_cmd(" ip_va(NULL)");
Zhi Wangbe1da702016-05-03 18:26:57 -0400704 return;
705 }
706
Tina Zhang627c8452017-03-07 04:08:34 -0500707 gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -0400708 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
709 cmd_val(s, 2), cmd_val(s, 3));
710
711 print_opcode(cmd_val(s, 0), s->ring_id);
712
Zhi Wangbe1da702016-05-03 18:26:57 -0400713 s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
714
715 while (cnt < 1024) {
Changbin Due4aeba62017-11-02 13:33:23 +0800716 gvt_dbg_cmd("ip_va=%p: ", s->ip_va);
Zhi Wangbe1da702016-05-03 18:26:57 -0400717 for (i = 0; i < 8; i++)
Changbin Due4aeba62017-11-02 13:33:23 +0800718 gvt_dbg_cmd("%08x ", cmd_val(s, i));
719 gvt_dbg_cmd("\n");
Zhi Wangbe1da702016-05-03 18:26:57 -0400720
721 s->ip_va += 8 * sizeof(u32);
722 cnt += 8;
723 }
724}
725
726static inline void update_ip_va(struct parser_exec_state *s)
727{
728 unsigned long len = 0;
729
730 if (WARN_ON(s->ring_head == s->ring_tail))
731 return;
732
733 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
734 unsigned long ring_top = s->ring_start + s->ring_size;
735
736 if (s->ring_head > s->ring_tail) {
737 if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
738 len = (s->ip_gma - s->ring_head);
739 else if (s->ip_gma >= s->ring_start &&
740 s->ip_gma <= s->ring_tail)
741 len = (ring_top - s->ring_head) +
742 (s->ip_gma - s->ring_start);
743 } else
744 len = (s->ip_gma - s->ring_head);
745
746 s->ip_va = s->rb_va + len;
747 } else {/* shadow batch buffer */
748 s->ip_va = s->ret_bb_va;
749 }
750}
751
752static inline int ip_gma_set(struct parser_exec_state *s,
753 unsigned long ip_gma)
754{
755 WARN_ON(!IS_ALIGNED(ip_gma, 4));
756
757 s->ip_gma = ip_gma;
758 update_ip_va(s);
759 return 0;
760}
761
762static inline int ip_gma_advance(struct parser_exec_state *s,
763 unsigned int dw_len)
764{
765 s->ip_gma += (dw_len << 2);
766
767 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
768 if (s->ip_gma >= s->ring_start + s->ring_size)
769 s->ip_gma -= s->ring_size;
770 update_ip_va(s);
771 } else {
772 s->ip_va += (dw_len << 2);
773 }
774
775 return 0;
776}
777
778static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
779{
780 if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
781 return info->len;
782 else
783 return (cmd & ((1U << info->len) - 1)) + 2;
784 return 0;
785}
786
787static inline int cmd_length(struct parser_exec_state *s)
788{
789 return get_cmd_length(s->info, cmd_val(s, 0));
790}
791
792/* do not remove this, some platform may need clflush here */
793#define patch_value(s, addr, val) do { \
794 *addr = val; \
795} while (0)
796
797static bool is_shadowed_mmio(unsigned int offset)
798{
799 bool ret = false;
800
801 if ((offset == 0x2168) || /*BB current head register UDW */
802 (offset == 0x2140) || /*BB current header register */
803 (offset == 0x211c) || /*second BB header register UDW */
804 (offset == 0x2114)) { /*second BB header register UDW */
805 ret = true;
806 }
807 return ret;
808}
809
Zhao Yan4938ca92017-03-09 10:09:44 +0800810static inline bool is_force_nonpriv_mmio(unsigned int offset)
811{
812 return (offset >= 0x24d0 && offset < 0x2500);
813}
814
815static int force_nonpriv_reg_handler(struct parser_exec_state *s,
816 unsigned int offset, unsigned int index)
817{
818 struct intel_gvt *gvt = s->vgpu->gvt;
819 unsigned int data = cmd_val(s, index + 1);
820
821 if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
822 gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
823 offset, data);
fred gao5c568832017-09-20 05:36:47 +0800824 return -EPERM;
Zhao Yan4938ca92017-03-09 10:09:44 +0800825 }
826 return 0;
827}
828
Weinan Lif402f2d2017-12-13 10:47:01 +0800829static inline bool is_mocs_mmio(unsigned int offset)
830{
831 return ((offset >= 0xc800) && (offset <= 0xcff8)) ||
832 ((offset >= 0xb020) && (offset <= 0xb0a0));
833}
834
835static int mocs_cmd_reg_handler(struct parser_exec_state *s,
836 unsigned int offset, unsigned int index)
837{
838 if (!is_mocs_mmio(offset))
839 return -EINVAL;
840 vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1);
841 return 0;
842}
843
Zhi Wangbe1da702016-05-03 18:26:57 -0400844static int cmd_reg_handler(struct parser_exec_state *s,
845 unsigned int offset, unsigned int index, char *cmd)
846{
847 struct intel_vgpu *vgpu = s->vgpu;
848 struct intel_gvt *gvt = vgpu->gvt;
849
850 if (offset + 4 > gvt->device_info.mmio_size) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500851 gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
Zhi Wangbe1da702016-05-03 18:26:57 -0400852 cmd, offset);
fred gao5c568832017-09-20 05:36:47 +0800853 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -0400854 }
855
856 if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500857 gvt_vgpu_err("%s access to non-render register (%x)\n",
858 cmd, offset);
Zhi Wangbe1da702016-05-03 18:26:57 -0400859 return 0;
860 }
861
862 if (is_shadowed_mmio(offset)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500863 gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
Zhi Wangbe1da702016-05-03 18:26:57 -0400864 return 0;
865 }
866
Weinan Lif402f2d2017-12-13 10:47:01 +0800867 if (is_mocs_mmio(offset) &&
868 mocs_cmd_reg_handler(s, offset, index))
869 return -EINVAL;
870
Zhao Yan4938ca92017-03-09 10:09:44 +0800871 if (is_force_nonpriv_mmio(offset) &&
fred gao5c568832017-09-20 05:36:47 +0800872 force_nonpriv_reg_handler(s, offset, index))
873 return -EPERM;
Zhao Yan4938ca92017-03-09 10:09:44 +0800874
Zhi Wangbe1da702016-05-03 18:26:57 -0400875 if (offset == i915_mmio_reg_offset(DERRMR) ||
876 offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
877 /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
878 patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
879 }
880
881 /* TODO: Update the global mask if this MMIO is a masked-MMIO */
882 intel_gvt_mmio_set_cmd_accessed(gvt, offset);
883 return 0;
884}
885
886#define cmd_reg(s, i) \
887 (cmd_val(s, i) & GENMASK(22, 2))
888
889#define cmd_reg_inhibit(s, i) \
890 (cmd_val(s, i) & GENMASK(22, 18))
891
892#define cmd_gma(s, i) \
893 (cmd_val(s, i) & GENMASK(31, 2))
894
895#define cmd_gma_hi(s, i) \
896 (cmd_val(s, i) & GENMASK(15, 0))
897
898static int cmd_handler_lri(struct parser_exec_state *s)
899{
900 int i, ret = 0;
901 int cmd_len = cmd_length(s);
902 struct intel_gvt *gvt = s->vgpu->gvt;
903
904 for (i = 1; i < cmd_len; i += 2) {
905 if (IS_BROADWELL(gvt->dev_priv) &&
906 (s->ring_id != RCS)) {
907 if (s->ring_id == BCS &&
908 cmd_reg(s, i) ==
909 i915_mmio_reg_offset(DERRMR))
910 ret |= 0;
911 else
fred gao5c568832017-09-20 05:36:47 +0800912 ret |= (cmd_reg_inhibit(s, i)) ?
913 -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400914 }
915 if (ret)
916 break;
917 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
fred gao5c568832017-09-20 05:36:47 +0800918 if (ret)
919 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400920 }
921 return ret;
922}
923
924static int cmd_handler_lrr(struct parser_exec_state *s)
925{
926 int i, ret = 0;
927 int cmd_len = cmd_length(s);
928
929 for (i = 1; i < cmd_len; i += 2) {
930 if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
931 ret |= ((cmd_reg_inhibit(s, i) ||
932 (cmd_reg_inhibit(s, i + 1)))) ?
fred gao5c568832017-09-20 05:36:47 +0800933 -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400934 if (ret)
935 break;
936 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
fred gao5c568832017-09-20 05:36:47 +0800937 if (ret)
938 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400939 ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
fred gao5c568832017-09-20 05:36:47 +0800940 if (ret)
941 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400942 }
943 return ret;
944}
945
946static inline int cmd_address_audit(struct parser_exec_state *s,
947 unsigned long guest_gma, int op_size, bool index_mode);
948
949static int cmd_handler_lrm(struct parser_exec_state *s)
950{
951 struct intel_gvt *gvt = s->vgpu->gvt;
952 int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
953 unsigned long gma;
954 int i, ret = 0;
955 int cmd_len = cmd_length(s);
956
957 for (i = 1; i < cmd_len;) {
958 if (IS_BROADWELL(gvt->dev_priv))
fred gao5c568832017-09-20 05:36:47 +0800959 ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400960 if (ret)
961 break;
962 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
fred gao5c568832017-09-20 05:36:47 +0800963 if (ret)
964 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400965 if (cmd_val(s, 0) & (1 << 22)) {
966 gma = cmd_gma(s, i + 1);
967 if (gmadr_bytes == 8)
968 gma |= (cmd_gma_hi(s, i + 2)) << 32;
969 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
fred gao5c568832017-09-20 05:36:47 +0800970 if (ret)
971 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400972 }
973 i += gmadr_dw_number(s) + 1;
974 }
975 return ret;
976}
977
978static int cmd_handler_srm(struct parser_exec_state *s)
979{
980 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
981 unsigned long gma;
982 int i, ret = 0;
983 int cmd_len = cmd_length(s);
984
985 for (i = 1; i < cmd_len;) {
986 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
fred gao5c568832017-09-20 05:36:47 +0800987 if (ret)
988 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400989 if (cmd_val(s, 0) & (1 << 22)) {
990 gma = cmd_gma(s, i + 1);
991 if (gmadr_bytes == 8)
992 gma |= (cmd_gma_hi(s, i + 2)) << 32;
993 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
fred gao5c568832017-09-20 05:36:47 +0800994 if (ret)
995 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400996 }
997 i += gmadr_dw_number(s) + 1;
998 }
999 return ret;
1000}
1001
1002struct cmd_interrupt_event {
1003 int pipe_control_notify;
1004 int mi_flush_dw;
1005 int mi_user_interrupt;
1006};
1007
Du, Changbin999ccb42016-10-20 14:08:47 +08001008static struct cmd_interrupt_event cmd_interrupt_events[] = {
Zhi Wangbe1da702016-05-03 18:26:57 -04001009 [RCS] = {
1010 .pipe_control_notify = RCS_PIPE_CONTROL,
1011 .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
1012 .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
1013 },
1014 [BCS] = {
1015 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1016 .mi_flush_dw = BCS_MI_FLUSH_DW,
1017 .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
1018 },
1019 [VCS] = {
1020 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1021 .mi_flush_dw = VCS_MI_FLUSH_DW,
1022 .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
1023 },
1024 [VCS2] = {
1025 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1026 .mi_flush_dw = VCS2_MI_FLUSH_DW,
1027 .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
1028 },
1029 [VECS] = {
1030 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1031 .mi_flush_dw = VECS_MI_FLUSH_DW,
1032 .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
1033 },
1034};
1035
1036static int cmd_handler_pipe_control(struct parser_exec_state *s)
1037{
1038 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1039 unsigned long gma;
1040 bool index_mode = false;
1041 unsigned int post_sync;
1042 int ret = 0;
1043
1044 post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
1045
1046 /* LRI post sync */
1047 if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
1048 ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
1049 /* post sync */
1050 else if (post_sync) {
1051 if (post_sync == 2)
1052 ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
1053 else if (post_sync == 3)
1054 ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
1055 else if (post_sync == 1) {
1056 /* check ggtt*/
Yulei Zhang3f765a32017-03-13 23:21:27 +08001057 if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04001058 gma = cmd_val(s, 2) & GENMASK(31, 3);
1059 if (gmadr_bytes == 8)
1060 gma |= (cmd_gma_hi(s, 3)) << 32;
1061 /* Store Data Index */
1062 if (cmd_val(s, 1) & (1 << 21))
1063 index_mode = true;
1064 ret |= cmd_address_audit(s, gma, sizeof(u64),
1065 index_mode);
1066 }
1067 }
1068 }
1069
1070 if (ret)
1071 return ret;
1072
1073 if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
1074 set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
1075 s->workload->pending_events);
1076 return 0;
1077}
1078
1079static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
1080{
1081 set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
1082 s->workload->pending_events);
1083 return 0;
1084}
1085
1086static int cmd_advance_default(struct parser_exec_state *s)
1087{
1088 return ip_gma_advance(s, cmd_length(s));
1089}
1090
1091static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
1092{
1093 int ret;
1094
1095 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1096 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1097 ret = ip_gma_set(s, s->ret_ip_gma_bb);
1098 s->buf_addr_type = s->saved_buf_addr_type;
1099 } else {
1100 s->buf_type = RING_BUFFER_INSTRUCTION;
1101 s->buf_addr_type = GTT_BUFFER;
1102 if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
1103 s->ret_ip_gma_ring -= s->ring_size;
1104 ret = ip_gma_set(s, s->ret_ip_gma_ring);
1105 }
1106 return ret;
1107}
1108
1109struct mi_display_flip_command_info {
1110 int pipe;
1111 int plane;
1112 int event;
1113 i915_reg_t stride_reg;
1114 i915_reg_t ctrl_reg;
1115 i915_reg_t surf_reg;
1116 u64 stride_val;
1117 u64 tile_val;
1118 u64 surf_val;
1119 bool async_flip;
1120};
1121
1122struct plane_code_mapping {
1123 int pipe;
1124 int plane;
1125 int event;
1126};
1127
1128static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
1129 struct mi_display_flip_command_info *info)
1130{
1131 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1132 struct plane_code_mapping gen8_plane_code[] = {
1133 [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
1134 [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
1135 [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
1136 [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
1137 [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
1138 [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
1139 };
1140 u32 dword0, dword1, dword2;
1141 u32 v;
1142
1143 dword0 = cmd_val(s, 0);
1144 dword1 = cmd_val(s, 1);
1145 dword2 = cmd_val(s, 2);
1146
1147 v = (dword0 & GENMASK(21, 19)) >> 19;
1148 if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
fred gao5c568832017-09-20 05:36:47 +08001149 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001150
1151 info->pipe = gen8_plane_code[v].pipe;
1152 info->plane = gen8_plane_code[v].plane;
1153 info->event = gen8_plane_code[v].event;
1154 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1155 info->tile_val = (dword1 & 0x1);
1156 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1157 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1158
1159 if (info->plane == PLANE_A) {
1160 info->ctrl_reg = DSPCNTR(info->pipe);
1161 info->stride_reg = DSPSTRIDE(info->pipe);
1162 info->surf_reg = DSPSURF(info->pipe);
1163 } else if (info->plane == PLANE_B) {
1164 info->ctrl_reg = SPRCTL(info->pipe);
1165 info->stride_reg = SPRSTRIDE(info->pipe);
1166 info->surf_reg = SPRSURF(info->pipe);
1167 } else {
1168 WARN_ON(1);
fred gao5c568832017-09-20 05:36:47 +08001169 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001170 }
1171 return 0;
1172}
1173
1174static int skl_decode_mi_display_flip(struct parser_exec_state *s,
1175 struct mi_display_flip_command_info *info)
1176{
1177 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
Tina Zhang695fbc02017-03-10 04:26:53 -05001178 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001179 u32 dword0 = cmd_val(s, 0);
1180 u32 dword1 = cmd_val(s, 1);
1181 u32 dword2 = cmd_val(s, 2);
1182 u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
1183
Xu Han6e27d512017-02-14 14:50:47 +08001184 info->plane = PRIMARY_PLANE;
1185
Zhi Wangbe1da702016-05-03 18:26:57 -04001186 switch (plane) {
1187 case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
1188 info->pipe = PIPE_A;
1189 info->event = PRIMARY_A_FLIP_DONE;
1190 break;
1191 case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
1192 info->pipe = PIPE_B;
1193 info->event = PRIMARY_B_FLIP_DONE;
1194 break;
1195 case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
Min He64fafcf2016-10-25 16:26:04 +08001196 info->pipe = PIPE_C;
Zhi Wangbe1da702016-05-03 18:26:57 -04001197 info->event = PRIMARY_C_FLIP_DONE;
1198 break;
Xu Han6e27d512017-02-14 14:50:47 +08001199
1200 case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
1201 info->pipe = PIPE_A;
1202 info->event = SPRITE_A_FLIP_DONE;
1203 info->plane = SPRITE_PLANE;
1204 break;
1205 case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
1206 info->pipe = PIPE_B;
1207 info->event = SPRITE_B_FLIP_DONE;
1208 info->plane = SPRITE_PLANE;
1209 break;
1210 case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
1211 info->pipe = PIPE_C;
1212 info->event = SPRITE_C_FLIP_DONE;
1213 info->plane = SPRITE_PLANE;
1214 break;
1215
Zhi Wangbe1da702016-05-03 18:26:57 -04001216 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001217 gvt_vgpu_err("unknown plane code %d\n", plane);
fred gao5c568832017-09-20 05:36:47 +08001218 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001219 }
1220
Zhi Wangbe1da702016-05-03 18:26:57 -04001221 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1222 info->tile_val = (dword1 & GENMASK(2, 0));
1223 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1224 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1225
1226 info->ctrl_reg = DSPCNTR(info->pipe);
1227 info->stride_reg = DSPSTRIDE(info->pipe);
1228 info->surf_reg = DSPSURF(info->pipe);
1229
1230 return 0;
1231}
1232
1233static int gen8_check_mi_display_flip(struct parser_exec_state *s,
1234 struct mi_display_flip_command_info *info)
1235{
1236 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1237 u32 stride, tile;
1238
1239 if (!info->async_flip)
1240 return 0;
1241
Xu Hane3476c02017-03-29 10:13:59 +08001242 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Zhenyu Wang90551a12017-12-19 13:02:51 +08001243 stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0);
1244 tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) &
Zhi Wangbe1da702016-05-03 18:26:57 -04001245 GENMASK(12, 10)) >> 10;
1246 } else {
Zhenyu Wang90551a12017-12-19 13:02:51 +08001247 stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) &
Zhi Wangbe1da702016-05-03 18:26:57 -04001248 GENMASK(15, 6)) >> 6;
Zhenyu Wang90551a12017-12-19 13:02:51 +08001249 tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
Zhi Wangbe1da702016-05-03 18:26:57 -04001250 }
1251
1252 if (stride != info->stride_val)
1253 gvt_dbg_cmd("cannot change stride during async flip\n");
1254
1255 if (tile != info->tile_val)
1256 gvt_dbg_cmd("cannot change tile during async flip\n");
1257
1258 return 0;
1259}
1260
1261static int gen8_update_plane_mmio_from_mi_display_flip(
1262 struct parser_exec_state *s,
1263 struct mi_display_flip_command_info *info)
1264{
1265 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1266 struct intel_vgpu *vgpu = s->vgpu;
1267
Zhenyu Wang90551a12017-12-19 13:02:51 +08001268 set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12),
Du, Changbin99c79fd2016-10-24 15:57:47 +08001269 info->surf_val << 12);
Xu Hane3476c02017-03-29 10:13:59 +08001270 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Zhenyu Wang90551a12017-12-19 13:02:51 +08001271 set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0),
Du, Changbin99c79fd2016-10-24 15:57:47 +08001272 info->stride_val);
Zhenyu Wang90551a12017-12-19 13:02:51 +08001273 set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10),
Du, Changbin99c79fd2016-10-24 15:57:47 +08001274 info->tile_val << 10);
1275 } else {
Zhenyu Wang90551a12017-12-19 13:02:51 +08001276 set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6),
Du, Changbin99c79fd2016-10-24 15:57:47 +08001277 info->stride_val << 6);
Zhenyu Wang90551a12017-12-19 13:02:51 +08001278 set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10),
Du, Changbin99c79fd2016-10-24 15:57:47 +08001279 info->tile_val << 10);
1280 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001281
Zhenyu Wang90551a12017-12-19 13:02:51 +08001282 vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
Zhi Wangbe1da702016-05-03 18:26:57 -04001283 intel_vgpu_trigger_virtual_event(vgpu, info->event);
1284 return 0;
1285}
1286
1287static int decode_mi_display_flip(struct parser_exec_state *s,
1288 struct mi_display_flip_command_info *info)
1289{
1290 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1291
1292 if (IS_BROADWELL(dev_priv))
1293 return gen8_decode_mi_display_flip(s, info);
Xu Hane3476c02017-03-29 10:13:59 +08001294 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001295 return skl_decode_mi_display_flip(s, info);
1296
1297 return -ENODEV;
1298}
1299
1300static int check_mi_display_flip(struct parser_exec_state *s,
1301 struct mi_display_flip_command_info *info)
1302{
1303 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1304
Xu Hane3476c02017-03-29 10:13:59 +08001305 if (IS_BROADWELL(dev_priv)
1306 || IS_SKYLAKE(dev_priv)
1307 || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001308 return gen8_check_mi_display_flip(s, info);
1309 return -ENODEV;
1310}
1311
1312static int update_plane_mmio_from_mi_display_flip(
1313 struct parser_exec_state *s,
1314 struct mi_display_flip_command_info *info)
1315{
1316 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1317
Xu Hane3476c02017-03-29 10:13:59 +08001318 if (IS_BROADWELL(dev_priv)
1319 || IS_SKYLAKE(dev_priv)
1320 || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001321 return gen8_update_plane_mmio_from_mi_display_flip(s, info);
1322 return -ENODEV;
1323}
1324
1325static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
1326{
1327 struct mi_display_flip_command_info info;
Tina Zhang695fbc02017-03-10 04:26:53 -05001328 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001329 int ret;
1330 int i;
1331 int len = cmd_length(s);
1332
1333 ret = decode_mi_display_flip(s, &info);
1334 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001335 gvt_vgpu_err("fail to decode MI display flip command\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001336 return ret;
1337 }
1338
1339 ret = check_mi_display_flip(s, &info);
1340 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001341 gvt_vgpu_err("invalid MI display flip command\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001342 return ret;
1343 }
1344
1345 ret = update_plane_mmio_from_mi_display_flip(s, &info);
1346 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001347 gvt_vgpu_err("fail to update plane mmio\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001348 return ret;
1349 }
1350
1351 for (i = 0; i < len; i++)
1352 patch_value(s, cmd_ptr(s, i), MI_NOOP);
1353 return 0;
1354}
1355
1356static bool is_wait_for_flip_pending(u32 cmd)
1357{
1358 return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
1359 MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
1360 MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
1361 MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
1362 MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
1363 MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
1364}
1365
1366static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
1367{
1368 u32 cmd = cmd_val(s, 0);
1369
1370 if (!is_wait_for_flip_pending(cmd))
1371 return 0;
1372
1373 patch_value(s, cmd_ptr(s, 0), MI_NOOP);
1374 return 0;
1375}
1376
1377static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
1378{
1379 unsigned long addr;
1380 unsigned long gma_high, gma_low;
fred gao5c568832017-09-20 05:36:47 +08001381 struct intel_vgpu *vgpu = s->vgpu;
1382 int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd;
Zhi Wangbe1da702016-05-03 18:26:57 -04001383
fred gao5c568832017-09-20 05:36:47 +08001384 if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) {
1385 gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes);
Zhi Wangbe1da702016-05-03 18:26:57 -04001386 return INTEL_GVT_INVALID_ADDR;
fred gao5c568832017-09-20 05:36:47 +08001387 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001388
1389 gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
1390 if (gmadr_bytes == 4) {
1391 addr = gma_low;
1392 } else {
1393 gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
1394 addr = (((unsigned long)gma_high) << 32) | gma_low;
1395 }
1396 return addr;
1397}
1398
1399static inline int cmd_address_audit(struct parser_exec_state *s,
1400 unsigned long guest_gma, int op_size, bool index_mode)
1401{
1402 struct intel_vgpu *vgpu = s->vgpu;
1403 u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
1404 int i;
1405 int ret;
1406
1407 if (op_size > max_surface_size) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001408 gvt_vgpu_err("command address audit fail name %s\n",
1409 s->info->name);
fred gao5c568832017-09-20 05:36:47 +08001410 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001411 }
1412
1413 if (index_mode) {
Zhi Wang9556e112017-10-10 13:51:32 +08001414 if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) {
fred gao5c568832017-09-20 05:36:47 +08001415 ret = -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001416 goto err;
1417 }
Ping Gao64d8bb82017-07-04 16:11:16 +08001418 } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) {
fred gao5c568832017-09-20 05:36:47 +08001419 ret = -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001420 goto err;
1421 }
Ping Gao64d8bb82017-07-04 16:11:16 +08001422
Zhi Wangbe1da702016-05-03 18:26:57 -04001423 return 0;
Ping Gao64d8bb82017-07-04 16:11:16 +08001424
Zhi Wangbe1da702016-05-03 18:26:57 -04001425err:
Tina Zhang695fbc02017-03-10 04:26:53 -05001426 gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
Zhi Wangbe1da702016-05-03 18:26:57 -04001427 s->info->name, guest_gma, op_size);
1428
1429 pr_err("cmd dump: ");
1430 for (i = 0; i < cmd_length(s); i++) {
1431 if (!(i % 4))
1432 pr_err("\n%08x ", cmd_val(s, i));
1433 else
1434 pr_err("%08x ", cmd_val(s, i));
1435 }
1436 pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
1437 vgpu->id,
1438 vgpu_aperture_gmadr_base(vgpu),
1439 vgpu_aperture_gmadr_end(vgpu),
1440 vgpu_hidden_gmadr_base(vgpu),
1441 vgpu_hidden_gmadr_end(vgpu));
1442 return ret;
1443}
1444
1445static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
1446{
1447 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1448 int op_size = (cmd_length(s) - 3) * sizeof(u32);
1449 int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
1450 unsigned long gma, gma_low, gma_high;
1451 int ret = 0;
1452
1453 /* check ppggt */
1454 if (!(cmd_val(s, 0) & (1 << 22)))
1455 return 0;
1456
1457 gma = cmd_val(s, 2) & GENMASK(31, 2);
1458
1459 if (gmadr_bytes == 8) {
1460 gma_low = cmd_val(s, 1) & GENMASK(31, 2);
1461 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1462 gma = (gma_high << 32) | gma_low;
1463 core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
1464 }
1465 ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
1466 return ret;
1467}
1468
1469static inline int unexpected_cmd(struct parser_exec_state *s)
1470{
Tina Zhang695fbc02017-03-10 04:26:53 -05001471 struct intel_vgpu *vgpu = s->vgpu;
1472
1473 gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
1474
fred gao5c568832017-09-20 05:36:47 +08001475 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001476}
1477
1478static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
1479{
1480 return unexpected_cmd(s);
1481}
1482
1483static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
1484{
1485 return unexpected_cmd(s);
1486}
1487
1488static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
1489{
1490 return unexpected_cmd(s);
1491}
1492
1493static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
1494{
1495 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
Zhenyu Wang173bcc62016-10-27 17:30:13 +08001496 int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
1497 sizeof(u32);
Zhi Wangbe1da702016-05-03 18:26:57 -04001498 unsigned long gma, gma_high;
1499 int ret = 0;
1500
1501 if (!(cmd_val(s, 0) & (1 << 22)))
1502 return ret;
1503
1504 gma = cmd_val(s, 1) & GENMASK(31, 2);
1505 if (gmadr_bytes == 8) {
1506 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1507 gma = (gma_high << 32) | gma;
1508 }
1509 ret = cmd_address_audit(s, gma, op_size, false);
1510 return ret;
1511}
1512
1513static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
1514{
1515 return unexpected_cmd(s);
1516}
1517
1518static int cmd_handler_mi_clflush(struct parser_exec_state *s)
1519{
1520 return unexpected_cmd(s);
1521}
1522
1523static int cmd_handler_mi_conditional_batch_buffer_end(
1524 struct parser_exec_state *s)
1525{
1526 return unexpected_cmd(s);
1527}
1528
1529static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
1530{
1531 return unexpected_cmd(s);
1532}
1533
1534static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
1535{
1536 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1537 unsigned long gma;
1538 bool index_mode = false;
1539 int ret = 0;
1540
1541 /* Check post-sync and ppgtt bit */
1542 if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
1543 gma = cmd_val(s, 1) & GENMASK(31, 3);
1544 if (gmadr_bytes == 8)
1545 gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
1546 /* Store Data Index */
1547 if (cmd_val(s, 0) & (1 << 21))
1548 index_mode = true;
1549 ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
1550 }
1551 /* Check notify bit */
1552 if ((cmd_val(s, 0) & (1 << 8)))
1553 set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
1554 s->workload->pending_events);
1555 return ret;
1556}
1557
1558static void addr_type_update_snb(struct parser_exec_state *s)
1559{
1560 if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
1561 (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
1562 s->buf_addr_type = PPGTT_BUFFER;
1563 }
1564}
1565
1566
1567static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
1568 unsigned long gma, unsigned long end_gma, void *va)
1569{
1570 unsigned long copy_len, offset;
1571 unsigned long len = 0;
1572 unsigned long gpa;
1573
1574 while (gma != end_gma) {
1575 gpa = intel_vgpu_gma_to_gpa(mm, gma);
1576 if (gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001577 gvt_vgpu_err("invalid gma address: %lx\n", gma);
Zhi Wangbe1da702016-05-03 18:26:57 -04001578 return -EFAULT;
1579 }
1580
Zhi Wang9556e112017-10-10 13:51:32 +08001581 offset = gma & (I915_GTT_PAGE_SIZE - 1);
Zhi Wangbe1da702016-05-03 18:26:57 -04001582
Zhi Wang9556e112017-10-10 13:51:32 +08001583 copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ?
1584 I915_GTT_PAGE_SIZE - offset : end_gma - gma;
Zhi Wangbe1da702016-05-03 18:26:57 -04001585
1586 intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
1587
1588 len += copy_len;
1589 gma += copy_len;
1590 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001591 return len;
Zhi Wangbe1da702016-05-03 18:26:57 -04001592}
1593
1594
1595/*
1596 * Check whether a batch buffer needs to be scanned. Currently
1597 * the only criteria is based on privilege.
1598 */
1599static int batch_buffer_needs_scan(struct parser_exec_state *s)
1600{
1601 struct intel_gvt *gvt = s->vgpu->gvt;
1602
Xu Hane3476c02017-03-29 10:13:59 +08001603 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
1604 || IS_KABYLAKE(gvt->dev_priv)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04001605 /* BDW decides privilege based on address space */
Zhao Yan96bebe32018-04-04 13:57:09 +08001606 if (cmd_val(s, 0) & (1 << 8) &&
1607 !(s->vgpu->scan_nonprivbb & (1 << s->ring_id)))
Zhi Wangbe1da702016-05-03 18:26:57 -04001608 return 0;
1609 }
1610 return 1;
1611}
1612
Zhi Wang58facf82017-09-22 21:12:03 +08001613static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size)
Zhi Wangbe1da702016-05-03 18:26:57 -04001614{
1615 unsigned long gma = 0;
1616 struct cmd_info *info;
Zhi Wangbe1da702016-05-03 18:26:57 -04001617 uint32_t cmd_len = 0;
Zhi Wang58facf82017-09-22 21:12:03 +08001618 bool bb_end = false;
Tina Zhang695fbc02017-03-10 04:26:53 -05001619 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001620 u32 cmd;
Zhao Yan96bebe32018-04-04 13:57:09 +08001621 struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ?
1622 s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm;
Zhi Wangbe1da702016-05-03 18:26:57 -04001623
Zhi Wang58facf82017-09-22 21:12:03 +08001624 *bb_size = 0;
1625
Zhi Wangbe1da702016-05-03 18:26:57 -04001626 /* get the start gm address of the batch buffer */
1627 gma = get_gma_bb_from_cmd(s, 1);
fred gao5c568832017-09-20 05:36:47 +08001628 if (gma == INTEL_GVT_INVALID_ADDR)
1629 return -EFAULT;
1630
Zhi Wangbe1da702016-05-03 18:26:57 -04001631 cmd = cmd_val(s, 0);
Zhi Wangbe1da702016-05-03 18:26:57 -04001632 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1633 if (info == NULL) {
Zhao Yan96bebe32018-04-04 13:57:09 +08001634 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
1635 cmd, get_opcode(cmd, s->ring_id),
1636 (s->buf_addr_type == PPGTT_BUFFER) ?
1637 "ppgtt" : "ggtt", s->ring_id, s->workload);
fred gao5c568832017-09-20 05:36:47 +08001638 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001639 }
1640 do {
Zhao Yan96bebe32018-04-04 13:57:09 +08001641 if (copy_gma_to_hva(s->vgpu, mm,
fred gao5c568832017-09-20 05:36:47 +08001642 gma, gma + 4, &cmd) < 0)
1643 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001644 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1645 if (info == NULL) {
Zhao Yan96bebe32018-04-04 13:57:09 +08001646 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
1647 cmd, get_opcode(cmd, s->ring_id),
1648 (s->buf_addr_type == PPGTT_BUFFER) ?
1649 "ppgtt" : "ggtt", s->ring_id, s->workload);
fred gao5c568832017-09-20 05:36:47 +08001650 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001651 }
1652
1653 if (info->opcode == OP_MI_BATCH_BUFFER_END) {
Zhi Wang58facf82017-09-22 21:12:03 +08001654 bb_end = true;
Zhi Wangbe1da702016-05-03 18:26:57 -04001655 } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
Zhi Wang58facf82017-09-22 21:12:03 +08001656 if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0)
Zhi Wangbe1da702016-05-03 18:26:57 -04001657 /* chained batch buffer */
Zhi Wang58facf82017-09-22 21:12:03 +08001658 bb_end = true;
Zhi Wangbe1da702016-05-03 18:26:57 -04001659 }
1660 cmd_len = get_cmd_length(info, cmd) << 2;
Zhi Wang58facf82017-09-22 21:12:03 +08001661 *bb_size += cmd_len;
Zhi Wangbe1da702016-05-03 18:26:57 -04001662 gma += cmd_len;
Zhi Wang58facf82017-09-22 21:12:03 +08001663 } while (!bb_end);
Zhi Wangbe1da702016-05-03 18:26:57 -04001664
Zhi Wang58facf82017-09-22 21:12:03 +08001665 return 0;
Zhi Wangbe1da702016-05-03 18:26:57 -04001666}
1667
Zhi Wangbe1da702016-05-03 18:26:57 -04001668static int perform_bb_shadow(struct parser_exec_state *s)
1669{
Tina Zhang695fbc02017-03-10 04:26:53 -05001670 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangf52c3802017-09-24 21:53:03 +08001671 struct intel_vgpu_shadow_bb *bb;
Zhi Wangbe1da702016-05-03 18:26:57 -04001672 unsigned long gma = 0;
Zhi Wang58facf82017-09-22 21:12:03 +08001673 unsigned long bb_size;
Zhi Wangbe1da702016-05-03 18:26:57 -04001674 int ret = 0;
Zhao Yan96bebe32018-04-04 13:57:09 +08001675 struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ?
1676 s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm;
1677 unsigned long gma_start_offset = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -04001678
1679 /* get the start gm address of the batch buffer */
1680 gma = get_gma_bb_from_cmd(s, 1);
fred gao5c568832017-09-20 05:36:47 +08001681 if (gma == INTEL_GVT_INVALID_ADDR)
1682 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001683
Zhi Wang58facf82017-09-22 21:12:03 +08001684 ret = find_bb_size(s, &bb_size);
1685 if (ret)
1686 return ret;
Zhi Wangbe1da702016-05-03 18:26:57 -04001687
Zhi Wangf52c3802017-09-24 21:53:03 +08001688 bb = kzalloc(sizeof(*bb), GFP_KERNEL);
1689 if (!bb)
Zhi Wangbe1da702016-05-03 18:26:57 -04001690 return -ENOMEM;
1691
Zhao Yan96bebe32018-04-04 13:57:09 +08001692 bb->ppgtt = (s->buf_addr_type == GTT_BUFFER) ? false : true;
1693
1694 /* the gma_start_offset stores the batch buffer's start gma's
1695 * offset relative to page boundary. so for non-privileged batch
1696 * buffer, the shadowed gem object holds exactly the same page
1697 * layout as original gem object. This is for the convience of
1698 * replacing the whole non-privilged batch buffer page to this
1699 * shadowed one in PPGTT at the same gma address. (this replacing
1700 * action is not implemented yet now, but may be necessary in
1701 * future).
1702 * for prileged batch buffer, we just change start gma address to
1703 * that of shadowed page.
1704 */
1705 if (bb->ppgtt)
1706 gma_start_offset = gma & ~I915_GTT_PAGE_MASK;
1707
Zhi Wangf52c3802017-09-24 21:53:03 +08001708 bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv,
Zhao Yan96bebe32018-04-04 13:57:09 +08001709 roundup(bb_size + gma_start_offset, PAGE_SIZE));
Zhi Wangf52c3802017-09-24 21:53:03 +08001710 if (IS_ERR(bb->obj)) {
1711 ret = PTR_ERR(bb->obj);
1712 goto err_free_bb;
Zhi Wangbe1da702016-05-03 18:26:57 -04001713 }
1714
Zhi Wangf52c3802017-09-24 21:53:03 +08001715 ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush);
1716 if (ret)
1717 goto err_free_obj;
1718
1719 bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB);
1720 if (IS_ERR(bb->va)) {
1721 ret = PTR_ERR(bb->va);
1722 goto err_finish_shmem_access;
Zhi Wangbe1da702016-05-03 18:26:57 -04001723 }
1724
Zhi Wangf52c3802017-09-24 21:53:03 +08001725 if (bb->clflush & CLFLUSH_BEFORE) {
1726 drm_clflush_virt_range(bb->va, bb->obj->base.size);
1727 bb->clflush &= ~CLFLUSH_BEFORE;
1728 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001729
Zhao Yan96bebe32018-04-04 13:57:09 +08001730 ret = copy_gma_to_hva(s->vgpu, mm,
Chris Wilsona2861502016-10-19 11:11:46 +01001731 gma, gma + bb_size,
Zhao Yan96bebe32018-04-04 13:57:09 +08001732 bb->va + gma_start_offset);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08001733 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001734 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangf52c3802017-09-24 21:53:03 +08001735 ret = -EFAULT;
1736 goto err_unmap;
Zhi Wangbe1da702016-05-03 18:26:57 -04001737 }
1738
Zhi Wangf52c3802017-09-24 21:53:03 +08001739 INIT_LIST_HEAD(&bb->list);
1740 list_add(&bb->list, &s->workload->shadow_bb);
1741
1742 bb->accessing = true;
1743 bb->bb_start_cmd_va = s->ip_va;
1744
fred gaoef75c682018-03-15 13:21:10 +08001745 if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa))
1746 bb->bb_offset = s->ip_va - s->rb_va;
1747 else
1748 bb->bb_offset = 0;
1749
Zhi Wangbe1da702016-05-03 18:26:57 -04001750 /*
1751 * ip_va saves the virtual address of the shadow batch buffer, while
1752 * ip_gma saves the graphics address of the original batch buffer.
1753 * As the shadow batch buffer is just a copy from the originial one,
1754 * it should be right to use shadow batch buffer'va and original batch
1755 * buffer's gma in pair. After all, we don't want to pin the shadow
1756 * buffer here (too early).
1757 */
Zhao Yan96bebe32018-04-04 13:57:09 +08001758 s->ip_va = bb->va + gma_start_offset;
Zhi Wangbe1da702016-05-03 18:26:57 -04001759 s->ip_gma = gma;
Zhi Wangbe1da702016-05-03 18:26:57 -04001760 return 0;
Zhi Wangf52c3802017-09-24 21:53:03 +08001761err_unmap:
1762 i915_gem_object_unpin_map(bb->obj);
1763err_finish_shmem_access:
1764 i915_gem_obj_finish_shmem_access(bb->obj);
1765err_free_obj:
1766 i915_gem_object_put(bb->obj);
1767err_free_bb:
1768 kfree(bb);
Zhi Wangbe1da702016-05-03 18:26:57 -04001769 return ret;
1770}
1771
1772static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
1773{
1774 bool second_level;
1775 int ret = 0;
Tina Zhang695fbc02017-03-10 04:26:53 -05001776 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001777
1778 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001779 gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
fred gao5c568832017-09-20 05:36:47 +08001780 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001781 }
1782
1783 second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
1784 if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001785 gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
fred gao5c568832017-09-20 05:36:47 +08001786 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001787 }
1788
1789 s->saved_buf_addr_type = s->buf_addr_type;
1790 addr_type_update_snb(s);
1791 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
1792 s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
1793 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1794 } else if (second_level) {
1795 s->buf_type = BATCH_BUFFER_2ND_LEVEL;
1796 s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
1797 s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
1798 }
1799
1800 if (batch_buffer_needs_scan(s)) {
1801 ret = perform_bb_shadow(s);
1802 if (ret < 0)
Tina Zhang695fbc02017-03-10 04:26:53 -05001803 gvt_vgpu_err("invalid shadow batch buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001804 } else {
1805 /* emulate a batch buffer end to do return right */
1806 ret = cmd_handler_mi_batch_buffer_end(s);
1807 if (ret < 0)
1808 return ret;
1809 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001810 return ret;
1811}
1812
1813static struct cmd_info cmd_info[] = {
1814 {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1815
1816 {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
1817 0, 1, NULL},
1818
1819 {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
1820 0, 1, cmd_handler_mi_user_interrupt},
1821
1822 {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
1823 D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
1824
1825 {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1826
1827 {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1828 NULL},
1829
1830 {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1831 NULL},
1832
1833 {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1834 NULL},
1835
1836 {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1837 NULL},
1838
1839 {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
1840 D_ALL, 0, 1, NULL},
1841
1842 {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
1843 F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1844 cmd_handler_mi_batch_buffer_end},
1845
1846 {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
1847 0, 1, NULL},
1848
1849 {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1850 NULL},
1851
1852 {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
1853 D_ALL, 0, 1, NULL},
1854
1855 {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1856 NULL},
1857
1858 {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1859 NULL},
1860
1861 {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
1862 R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
1863
1864 {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
1865 0, 8, NULL},
1866
1867 {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
1868
1869 {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1870
1871 {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
1872 D_BDW_PLUS, 0, 8, NULL},
1873
1874 {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1875 ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
1876
1877 {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1878 ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
1879
1880 {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
1881 0, 8, cmd_handler_mi_store_data_index},
1882
1883 {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
1884 D_ALL, 0, 8, cmd_handler_lri},
1885
1886 {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
1887 cmd_handler_mi_update_gtt},
1888
1889 {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
1890 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
1891
1892 {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
1893 cmd_handler_mi_flush_dw},
1894
1895 {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
1896 10, cmd_handler_mi_clflush},
1897
1898 {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
1899 D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
1900
1901 {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
1902 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
1903
1904 {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
1905 D_ALL, 0, 8, cmd_handler_lrr},
1906
1907 {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
1908 D_ALL, 0, 8, NULL},
1909
1910 {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
1911 ADDR_FIX_1(2), 8, NULL},
1912
1913 {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
1914 ADDR_FIX_1(2), 8, NULL},
1915
1916 {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
1917 8, cmd_handler_mi_op_2e},
1918
1919 {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
1920 8, cmd_handler_mi_op_2f},
1921
1922 {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
1923 F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
1924 cmd_handler_mi_batch_buffer_start},
1925
1926 {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
1927 F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
1928 cmd_handler_mi_conditional_batch_buffer_end},
1929
1930 {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
1931 R_RCS | R_BCS, D_ALL, 0, 2, NULL},
1932
1933 {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1934 ADDR_FIX_2(4, 7), 8, NULL},
1935
1936 {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1937 0, 8, NULL},
1938
1939 {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
1940 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1941
1942 {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1943
1944 {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
1945 0, 8, NULL},
1946
1947 {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1948 ADDR_FIX_1(3), 8, NULL},
1949
1950 {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
1951 D_ALL, 0, 8, NULL},
1952
1953 {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
1954 ADDR_FIX_1(4), 8, NULL},
1955
1956 {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1957 ADDR_FIX_2(4, 5), 8, NULL},
1958
1959 {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1960 ADDR_FIX_1(4), 8, NULL},
1961
1962 {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
1963 ADDR_FIX_2(4, 7), 8, NULL},
1964
1965 {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
1966 D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1967
1968 {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1969
1970 {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
1971 D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
1972
1973 {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
1974 R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1975
1976 {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
1977 OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
1978 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1979
1980 {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
1981 D_ALL, ADDR_FIX_1(4), 8, NULL},
1982
1983 {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
1984 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1985
1986 {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
1987 D_ALL, ADDR_FIX_1(4), 8, NULL},
1988
1989 {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
1990 D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1991
1992 {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
1993 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1994
1995 {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
1996 OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
1997 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1998
1999 {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
2000 ADDR_FIX_2(4, 5), 8, NULL},
2001
2002 {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
2003 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
2004
2005 {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
2006 OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
2007 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2008
2009 {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
2010 OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
2011 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2012
2013 {"3DSTATE_BLEND_STATE_POINTERS",
2014 OP_3DSTATE_BLEND_STATE_POINTERS,
2015 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2016
2017 {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
2018 OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
2019 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2020
2021 {"3DSTATE_BINDING_TABLE_POINTERS_VS",
2022 OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
2023 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2024
2025 {"3DSTATE_BINDING_TABLE_POINTERS_HS",
2026 OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
2027 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2028
2029 {"3DSTATE_BINDING_TABLE_POINTERS_DS",
2030 OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
2031 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2032
2033 {"3DSTATE_BINDING_TABLE_POINTERS_GS",
2034 OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
2035 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2036
2037 {"3DSTATE_BINDING_TABLE_POINTERS_PS",
2038 OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
2039 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2040
2041 {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
2042 OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
2043 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2044
2045 {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
2046 OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
2047 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2048
2049 {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
2050 OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
2051 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2052
2053 {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
2054 OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
2055 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2056
2057 {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
2058 OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
2059 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2060
2061 {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
2062 0, 8, NULL},
2063
2064 {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
2065 0, 8, NULL},
2066
2067 {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
2068 0, 8, NULL},
2069
2070 {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
2071 0, 8, NULL},
2072
2073 {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
2074 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2075
2076 {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
2077 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2078
2079 {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
2080 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2081
2082 {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
2083 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2084
2085 {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
2086 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2087
2088 {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
2089 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2090
2091 {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
2092 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2093
2094 {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
2095 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2096
2097 {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
2098 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2099
2100 {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
2101 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2102
2103 {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
2104 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2105
2106 {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
2107 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2108
2109 {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
2110 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2111
2112 {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
2113 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2114
2115 {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
2116 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2117
2118 {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
2119 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2120
2121 {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
2122 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2123
2124 {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
2125 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2126
2127 {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
2128 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2129
2130 {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
2131 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2132
2133 {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
2134 D_BDW_PLUS, 0, 8, NULL},
2135
2136 {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2137 NULL},
2138
2139 {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
2140 D_BDW_PLUS, 0, 8, NULL},
2141
2142 {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
2143 D_BDW_PLUS, 0, 8, NULL},
2144
2145 {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2146 8, NULL},
2147
2148 {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
2149 R_RCS, D_BDW_PLUS, 0, 8, NULL},
2150
2151 {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2152 8, NULL},
2153
2154 {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2155 NULL},
2156
2157 {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2158 NULL},
2159
2160 {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2161 NULL},
2162
2163 {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
2164 D_BDW_PLUS, 0, 8, NULL},
2165
2166 {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
2167 R_RCS, D_ALL, 0, 8, NULL},
2168
2169 {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
2170 D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
2171
2172 {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
2173 R_RCS, D_ALL, 0, 1, NULL},
2174
2175 {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2176
2177 {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
2178 R_RCS, D_ALL, 0, 8, NULL},
2179
2180 {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
2181 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2182
2183 {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2184
2185 {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2186
2187 {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2188
2189 {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
2190 D_BDW_PLUS, 0, 8, NULL},
2191
2192 {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
2193 D_BDW_PLUS, 0, 8, NULL},
2194
2195 {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
2196 D_ALL, 0, 8, NULL},
2197
2198 {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
2199 D_BDW_PLUS, 0, 8, NULL},
2200
2201 {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
2202 D_BDW_PLUS, 0, 8, NULL},
2203
2204 {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2205
2206 {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2207
2208 {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2209
2210 {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
2211 D_ALL, 0, 8, NULL},
2212
2213 {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2214
2215 {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2216
2217 {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
2218 R_RCS, D_ALL, 0, 8, NULL},
2219
2220 {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
2221 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2222
2223 {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
2224 0, 8, NULL},
2225
2226 {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
2227 D_ALL, ADDR_FIX_1(2), 8, NULL},
2228
2229 {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
2230 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2231
2232 {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
2233 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2234
2235 {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
2236 D_ALL, 0, 8, NULL},
2237
2238 {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
2239 D_ALL, 0, 8, NULL},
2240
2241 {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
2242 D_ALL, 0, 8, NULL},
2243
2244 {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
2245 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2246
2247 {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
2248 D_BDW_PLUS, 0, 8, NULL},
2249
2250 {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
2251 D_ALL, ADDR_FIX_1(2), 8, NULL},
2252
2253 {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
2254 R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
2255
2256 {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
2257 R_RCS, D_ALL, 0, 8, NULL},
2258
2259 {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
2260 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2261
2262 {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
2263 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2264
2265 {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
2266 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2267
2268 {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
2269 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2270
2271 {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
2272 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2273
2274 {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
2275 R_RCS, D_ALL, 0, 8, NULL},
2276
2277 {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
2278 D_ALL, 0, 9, NULL},
2279
2280 {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2281 ADDR_FIX_2(2, 4), 8, NULL},
2282
2283 {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
2284 OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
2285 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2286
2287 {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
2288 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2289
2290 {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
2291 OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
2292 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2293
2294 {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
2295 D_BDW_PLUS, 0, 8, NULL},
2296
2297 {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
2298 ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
2299
2300 {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2301
2302 {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
2303 1, NULL},
2304
2305 {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
2306 ADDR_FIX_1(1), 8, NULL},
2307
2308 {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2309
2310 {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2311 ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
2312
2313 {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
2314 ADDR_FIX_1(1), 8, NULL},
2315
2316 {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2317
2318 {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2319
2320 {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2321 0, 8, NULL},
2322
2323 {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
2324 D_SKL_PLUS, 0, 8, NULL},
2325
2326 {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
2327 F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2328
2329 {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
2330 0, 16, NULL},
2331
2332 {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
2333 0, 16, NULL},
2334
2335 {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2336
2337 {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
2338 0, 16, NULL},
2339
2340 {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
2341 0, 16, NULL},
2342
2343 {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2344 0, 16, NULL},
2345
2346 {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2347 0, 8, NULL},
2348
2349 {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
2350 NULL},
2351
2352 {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
2353 F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
2354
2355 {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
2356 R_VCS, D_ALL, 0, 12, NULL},
2357
2358 {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
2359 R_VCS, D_ALL, 0, 12, NULL},
2360
2361 {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
2362 R_VCS, D_BDW_PLUS, 0, 12, NULL},
2363
2364 {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
2365 F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2366
2367 {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
2368 F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
2369
2370 {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2371
2372 {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
2373 R_VCS, D_ALL, 0, 12, NULL},
2374
2375 {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
2376 R_VCS, D_ALL, 0, 12, NULL},
2377
2378 {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
2379 R_VCS, D_ALL, 0, 12, NULL},
2380
2381 {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
2382 R_VCS, D_ALL, 0, 12, NULL},
2383
2384 {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
2385 R_VCS, D_ALL, 0, 12, NULL},
2386
2387 {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
2388 R_VCS, D_ALL, 0, 12, NULL},
2389
2390 {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
2391 R_VCS, D_ALL, 0, 6, NULL},
2392
2393 {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
2394 R_VCS, D_ALL, 0, 12, NULL},
2395
2396 {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
2397 R_VCS, D_ALL, 0, 12, NULL},
2398
2399 {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
2400 R_VCS, D_ALL, 0, 12, NULL},
2401
2402 {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
2403 R_VCS, D_ALL, 0, 12, NULL},
2404
2405 {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
2406 R_VCS, D_ALL, 0, 12, NULL},
2407
2408 {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
2409 R_VCS, D_ALL, 0, 12, NULL},
2410
2411 {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
2412 R_VCS, D_ALL, 0, 12, NULL},
2413 {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
2414 R_VCS, D_ALL, 0, 12, NULL},
2415
2416 {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
2417 R_VCS, D_ALL, 0, 12, NULL},
2418
2419 {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
2420 R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
2421
2422 {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
2423 R_VCS, D_ALL, 0, 12, NULL},
2424
2425 {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
2426 R_VCS, D_ALL, 0, 12, NULL},
2427
2428 {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
2429 R_VCS, D_ALL, 0, 12, NULL},
2430
2431 {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
2432 R_VCS, D_ALL, 0, 12, NULL},
2433
2434 {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
2435 R_VCS, D_ALL, 0, 12, NULL},
2436
2437 {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
2438 R_VCS, D_ALL, 0, 12, NULL},
2439
2440 {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
2441 R_VCS, D_ALL, 0, 12, NULL},
2442
2443 {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
2444 R_VCS, D_ALL, 0, 12, NULL},
2445
2446 {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
2447 R_VCS, D_ALL, 0, 12, NULL},
2448
2449 {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
2450 R_VCS, D_ALL, 0, 12, NULL},
2451
2452 {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
2453 R_VCS, D_ALL, 0, 12, NULL},
2454
2455 {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
2456 0, 16, NULL},
2457
2458 {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2459
2460 {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2461
2462 {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
2463 R_VCS, D_ALL, 0, 12, NULL},
2464
2465 {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
2466 R_VCS, D_ALL, 0, 12, NULL},
2467
2468 {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
2469 R_VCS, D_ALL, 0, 12, NULL},
2470
2471 {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
2472
2473 {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
2474 0, 12, NULL},
2475
2476 {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
2477 0, 20, NULL},
2478};
2479
2480static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
2481{
2482 hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
2483}
2484
Zhi Wangbe1da702016-05-03 18:26:57 -04002485/* call the cmd handler, and advance ip */
2486static int cmd_parser_exec(struct parser_exec_state *s)
2487{
Changbin Duffc19772017-05-03 09:20:10 +08002488 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002489 struct cmd_info *info;
2490 u32 cmd;
2491 int ret = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -04002492
2493 cmd = cmd_val(s, 0);
2494
2495 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
2496 if (info == NULL) {
Zhao Yan96bebe32018-04-04 13:57:09 +08002497 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n",
2498 cmd, get_opcode(cmd, s->ring_id),
2499 (s->buf_addr_type == PPGTT_BUFFER) ?
2500 "ppgtt" : "ggtt", s->ring_id, s->workload);
fred gao5c568832017-09-20 05:36:47 +08002501 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04002502 }
2503
Zhi Wangbe1da702016-05-03 18:26:57 -04002504 s->info = info;
2505
Changbin Duffc19772017-05-03 09:20:10 +08002506 trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va,
Zhao Yan96bebe32018-04-04 13:57:09 +08002507 cmd_length(s), s->buf_type, s->buf_addr_type,
2508 s->workload, info->name);
Zhi Wangbe1da702016-05-03 18:26:57 -04002509
2510 if (info->handler) {
2511 ret = info->handler(s);
2512 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002513 gvt_vgpu_err("%s handler error\n", info->name);
Zhi Wangbe1da702016-05-03 18:26:57 -04002514 return ret;
2515 }
2516 }
Zhi Wangbe1da702016-05-03 18:26:57 -04002517
2518 if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
2519 ret = cmd_advance_default(s);
2520 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002521 gvt_vgpu_err("%s IP advance error\n", info->name);
Zhi Wangbe1da702016-05-03 18:26:57 -04002522 return ret;
2523 }
2524 }
2525 return 0;
2526}
2527
2528static inline bool gma_out_of_range(unsigned long gma,
2529 unsigned long gma_head, unsigned int gma_tail)
2530{
2531 if (gma_tail >= gma_head)
2532 return (gma < gma_head) || (gma > gma_tail);
2533 else
2534 return (gma > gma_tail) && (gma < gma_head);
2535}
2536
fred gao5c568832017-09-20 05:36:47 +08002537/* Keep the consistent return type, e.g EBADRQC for unknown
2538 * cmd, EFAULT for invalid address, EPERM for nonpriv. later
2539 * works as the input of VM healthy status.
2540 */
Zhi Wangbe1da702016-05-03 18:26:57 -04002541static int command_scan(struct parser_exec_state *s,
2542 unsigned long rb_head, unsigned long rb_tail,
2543 unsigned long rb_start, unsigned long rb_len)
2544{
2545
2546 unsigned long gma_head, gma_tail, gma_bottom;
2547 int ret = 0;
Tina Zhang695fbc02017-03-10 04:26:53 -05002548 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002549
2550 gma_head = rb_start + rb_head;
2551 gma_tail = rb_start + rb_tail;
2552 gma_bottom = rb_start + rb_len;
2553
Zhi Wangbe1da702016-05-03 18:26:57 -04002554 while (s->ip_gma != gma_tail) {
2555 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
2556 if (!(s->ip_gma >= rb_start) ||
2557 !(s->ip_gma < gma_bottom)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002558 gvt_vgpu_err("ip_gma %lx out of ring scope."
Zhi Wangbe1da702016-05-03 18:26:57 -04002559 "(base:0x%lx, bottom: 0x%lx)\n",
2560 s->ip_gma, rb_start,
2561 gma_bottom);
2562 parser_exec_state_dump(s);
fred gao5c568832017-09-20 05:36:47 +08002563 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04002564 }
2565 if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002566 gvt_vgpu_err("ip_gma %lx out of range."
Zhi Wangbe1da702016-05-03 18:26:57 -04002567 "base 0x%lx head 0x%lx tail 0x%lx\n",
2568 s->ip_gma, rb_start,
2569 rb_head, rb_tail);
2570 parser_exec_state_dump(s);
2571 break;
2572 }
2573 }
2574 ret = cmd_parser_exec(s);
2575 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002576 gvt_vgpu_err("cmd parser error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002577 parser_exec_state_dump(s);
2578 break;
2579 }
2580 }
2581
Zhi Wangbe1da702016-05-03 18:26:57 -04002582 return ret;
2583}
2584
2585static int scan_workload(struct intel_vgpu_workload *workload)
2586{
2587 unsigned long gma_head, gma_tail, gma_bottom;
2588 struct parser_exec_state s;
2589 int ret = 0;
2590
2591 /* ring base is page aligned */
Zhi Wang9556e112017-10-10 13:51:32 +08002592 if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE)))
Zhi Wangbe1da702016-05-03 18:26:57 -04002593 return -EINVAL;
2594
2595 gma_head = workload->rb_start + workload->rb_head;
2596 gma_tail = workload->rb_start + workload->rb_tail;
2597 gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
2598
2599 s.buf_type = RING_BUFFER_INSTRUCTION;
2600 s.buf_addr_type = GTT_BUFFER;
2601 s.vgpu = workload->vgpu;
2602 s.ring_id = workload->ring_id;
2603 s.ring_start = workload->rb_start;
2604 s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2605 s.ring_head = gma_head;
2606 s.ring_tail = gma_tail;
2607 s.rb_va = workload->shadow_ring_buffer_va;
2608 s.workload = workload;
fred gaoef75c682018-03-15 13:21:10 +08002609 s.is_ctx_wa = false;
Zhi Wangbe1da702016-05-03 18:26:57 -04002610
Pei Zhang0aaee4c2016-11-16 19:05:50 +08002611 if ((bypass_scan_mask & (1 << workload->ring_id)) ||
2612 gma_head == gma_tail)
Zhi Wangbe1da702016-05-03 18:26:57 -04002613 return 0;
2614
Ping Gao3364bf52017-07-04 16:09:58 +08002615 if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
2616 ret = -EINVAL;
2617 goto out;
2618 }
2619
Zhi Wangbe1da702016-05-03 18:26:57 -04002620 ret = ip_gma_set(&s, gma_head);
2621 if (ret)
2622 goto out;
2623
2624 ret = command_scan(&s, workload->rb_head, workload->rb_tail,
2625 workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
2626
2627out:
2628 return ret;
2629}
2630
2631static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2632{
2633
2634 unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
2635 struct parser_exec_state s;
2636 int ret = 0;
Tina Zhangc10c1252017-03-17 03:08:51 -04002637 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2638 struct intel_vgpu_workload,
2639 wa_ctx);
Zhi Wangbe1da702016-05-03 18:26:57 -04002640
2641 /* ring base is page aligned */
Zhi Wang9556e112017-10-10 13:51:32 +08002642 if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma,
2643 I915_GTT_PAGE_SIZE)))
Zhi Wangbe1da702016-05-03 18:26:57 -04002644 return -EINVAL;
2645
2646 ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
2647 ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
2648 PAGE_SIZE);
2649 gma_head = wa_ctx->indirect_ctx.guest_gma;
2650 gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
2651 gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
2652
2653 s.buf_type = RING_BUFFER_INSTRUCTION;
2654 s.buf_addr_type = GTT_BUFFER;
Tina Zhangc10c1252017-03-17 03:08:51 -04002655 s.vgpu = workload->vgpu;
2656 s.ring_id = workload->ring_id;
Zhi Wangbe1da702016-05-03 18:26:57 -04002657 s.ring_start = wa_ctx->indirect_ctx.guest_gma;
2658 s.ring_size = ring_size;
2659 s.ring_head = gma_head;
2660 s.ring_tail = gma_tail;
2661 s.rb_va = wa_ctx->indirect_ctx.shadow_va;
Tina Zhangc10c1252017-03-17 03:08:51 -04002662 s.workload = workload;
fred gaoef75c682018-03-15 13:21:10 +08002663 s.is_ctx_wa = true;
Zhi Wangbe1da702016-05-03 18:26:57 -04002664
Ping Gao3364bf52017-07-04 16:09:58 +08002665 if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
2666 ret = -EINVAL;
2667 goto out;
2668 }
2669
Zhi Wangbe1da702016-05-03 18:26:57 -04002670 ret = ip_gma_set(&s, gma_head);
2671 if (ret)
2672 goto out;
2673
2674 ret = command_scan(&s, 0, ring_tail,
2675 wa_ctx->indirect_ctx.guest_gma, ring_size);
2676out:
2677 return ret;
2678}
2679
2680static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
2681{
2682 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wang325eb942017-09-10 21:58:11 +08002683 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wangbe1da702016-05-03 18:26:57 -04002684 unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
fred gao0a53bc02017-08-18 15:41:06 +08002685 void *shadow_ring_buffer_va;
2686 int ring_id = workload->ring_id;
Zhi Wangbe1da702016-05-03 18:26:57 -04002687 int ret;
2688
2689 guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2690
2691 /* calculate workload ring buffer size */
2692 workload->rb_len = (workload->rb_tail + guest_rb_size -
2693 workload->rb_head) % guest_rb_size;
2694
2695 gma_head = workload->rb_start + workload->rb_head;
2696 gma_tail = workload->rb_start + workload->rb_tail;
2697 gma_top = workload->rb_start + guest_rb_size;
2698
Zhi Wang325eb942017-09-10 21:58:11 +08002699 if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) {
Zhi Wang8cf80a22017-09-10 21:46:06 +08002700 void *p;
Zhi Wangbf4097e2017-09-10 21:36:21 +08002701
fred gao0a53bc02017-08-18 15:41:06 +08002702 /* realloc the new ring buffer if needed */
Zhi Wang325eb942017-09-10 21:58:11 +08002703 p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len,
Zhi Wang8cf80a22017-09-10 21:46:06 +08002704 GFP_KERNEL);
Zhi Wangbf4097e2017-09-10 21:36:21 +08002705 if (!p) {
Zhi Wang8cf80a22017-09-10 21:46:06 +08002706 gvt_vgpu_err("fail to re-alloc ring scan buffer\n");
fred gao0a53bc02017-08-18 15:41:06 +08002707 return -ENOMEM;
2708 }
Zhi Wang325eb942017-09-10 21:58:11 +08002709 s->ring_scan_buffer[ring_id] = p;
2710 s->ring_scan_buffer_size[ring_id] = workload->rb_len;
fred gao0a53bc02017-08-18 15:41:06 +08002711 }
2712
Zhi Wang325eb942017-09-10 21:58:11 +08002713 shadow_ring_buffer_va = s->ring_scan_buffer[ring_id];
Zhi Wangbe1da702016-05-03 18:26:57 -04002714
2715 /* get shadow ring buffer va */
fred gao0a53bc02017-08-18 15:41:06 +08002716 workload->shadow_ring_buffer_va = shadow_ring_buffer_va;
Zhi Wangbe1da702016-05-03 18:26:57 -04002717
2718 /* head > tail --> copy head <-> top */
2719 if (gma_head > gma_tail) {
2720 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
fred gao0a53bc02017-08-18 15:41:06 +08002721 gma_head, gma_top, shadow_ring_buffer_va);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002722 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002723 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002724 return ret;
2725 }
fred gao0a53bc02017-08-18 15:41:06 +08002726 shadow_ring_buffer_va += ret;
Zhi Wangbe1da702016-05-03 18:26:57 -04002727 gma_head = workload->rb_start;
2728 }
2729
2730 /* copy head or start <-> tail */
fred gao0a53bc02017-08-18 15:41:06 +08002731 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail,
2732 shadow_ring_buffer_va);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002733 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002734 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002735 return ret;
2736 }
Zhi Wangbe1da702016-05-03 18:26:57 -04002737 return 0;
2738}
2739
Ping Gao89ea20b2017-06-29 12:22:42 +08002740int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload)
Zhi Wangbe1da702016-05-03 18:26:57 -04002741{
2742 int ret;
Tina Zhang695fbc02017-03-10 04:26:53 -05002743 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002744
2745 ret = shadow_workload_ring_buffer(workload);
2746 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002747 gvt_vgpu_err("fail to shadow workload ring_buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002748 return ret;
2749 }
2750
2751 ret = scan_workload(workload);
2752 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002753 gvt_vgpu_err("scan workload error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002754 return ret;
2755 }
2756 return 0;
2757}
2758
2759static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2760{
Zhi Wangbe1da702016-05-03 18:26:57 -04002761 int ctx_size = wa_ctx->indirect_ctx.size;
2762 unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
Tina Zhangc10c1252017-03-17 03:08:51 -04002763 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2764 struct intel_vgpu_workload,
2765 wa_ctx);
2766 struct intel_vgpu *vgpu = workload->vgpu;
Chris Wilson894cf7d2016-10-19 11:11:38 +01002767 struct drm_i915_gem_object *obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002768 int ret = 0;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002769 void *map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002770
Tina Zhangc10c1252017-03-17 03:08:51 -04002771 obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv,
Chris Wilson894cf7d2016-10-19 11:11:38 +01002772 roundup(ctx_size + CACHELINE_BYTES,
2773 PAGE_SIZE));
2774 if (IS_ERR(obj))
2775 return PTR_ERR(obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002776
Zhi Wangbe1da702016-05-03 18:26:57 -04002777 /* get the va of the shadow batch buffer */
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002778 map = i915_gem_object_pin_map(obj, I915_MAP_WB);
2779 if (IS_ERR(map)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002780 gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002781 ret = PTR_ERR(map);
2782 goto put_obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002783 }
2784
Chris Wilson894cf7d2016-10-19 11:11:38 +01002785 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Zhi Wangbe1da702016-05-03 18:26:57 -04002786 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002787 gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002788 goto unmap_src;
2789 }
2790
Tina Zhangc10c1252017-03-17 03:08:51 -04002791 ret = copy_gma_to_hva(workload->vgpu,
2792 workload->vgpu->gtt.ggtt_mm,
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002793 guest_gma, guest_gma + ctx_size,
2794 map);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002795 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002796 gvt_vgpu_err("fail to copy guest indirect ctx\n");
Chris Wilson894cf7d2016-10-19 11:11:38 +01002797 goto unmap_src;
Zhi Wangbe1da702016-05-03 18:26:57 -04002798 }
2799
Chris Wilson894cf7d2016-10-19 11:11:38 +01002800 wa_ctx->indirect_ctx.obj = obj;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002801 wa_ctx->indirect_ctx.shadow_va = map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002802 return 0;
2803
2804unmap_src:
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002805 i915_gem_object_unpin_map(obj);
Chris Wilson894cf7d2016-10-19 11:11:38 +01002806put_obj:
fred gaoffeaf9a2017-08-16 15:48:03 +08002807 i915_gem_object_put(obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002808 return ret;
2809}
2810
2811static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2812{
2813 uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
2814 unsigned char *bb_start_sva;
2815
Zhenyu Wang8f63fc22017-10-19 13:54:06 +08002816 if (!wa_ctx->per_ctx.valid)
2817 return 0;
2818
Zhi Wangbe1da702016-05-03 18:26:57 -04002819 per_ctx_start[0] = 0x18800001;
2820 per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
2821
2822 bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
2823 wa_ctx->indirect_ctx.size;
2824
2825 memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
2826
2827 return 0;
2828}
2829
2830int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2831{
2832 int ret;
Tina Zhangc10c1252017-03-17 03:08:51 -04002833 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2834 struct intel_vgpu_workload,
2835 wa_ctx);
2836 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002837
2838 if (wa_ctx->indirect_ctx.size == 0)
2839 return 0;
2840
2841 ret = shadow_indirect_ctx(wa_ctx);
2842 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002843 gvt_vgpu_err("fail to shadow indirect ctx\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002844 return ret;
2845 }
2846
2847 combine_wa_ctx(wa_ctx);
2848
2849 ret = scan_wa_ctx(wa_ctx);
2850 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002851 gvt_vgpu_err("scan wa ctx error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002852 return ret;
2853 }
2854
2855 return 0;
2856}
2857
2858static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
Changbin Du65e74392017-12-21 10:29:32 +08002859 unsigned int opcode, unsigned long rings)
Zhi Wangbe1da702016-05-03 18:26:57 -04002860{
2861 struct cmd_info *info = NULL;
2862 unsigned int ring;
2863
Changbin Du65e74392017-12-21 10:29:32 +08002864 for_each_set_bit(ring, &rings, I915_NUM_ENGINES) {
Zhi Wangbe1da702016-05-03 18:26:57 -04002865 info = find_cmd_entry(gvt, opcode, ring);
2866 if (info)
2867 break;
2868 }
2869 return info;
2870}
2871
2872static int init_cmd_table(struct intel_gvt *gvt)
2873{
2874 int i;
2875 struct cmd_entry *e;
2876 struct cmd_info *info;
2877 unsigned int gen_type;
2878
2879 gen_type = intel_gvt_get_device_type(gvt);
2880
2881 for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
2882 if (!(cmd_info[i].devices & gen_type))
2883 continue;
2884
2885 e = kzalloc(sizeof(*e), GFP_KERNEL);
2886 if (!e)
2887 return -ENOMEM;
2888
2889 e->info = &cmd_info[i];
2890 info = find_cmd_entry_any_ring(gvt,
2891 e->info->opcode, e->info->rings);
2892 if (info) {
2893 gvt_err("%s %s duplicated\n", e->info->name,
2894 info->name);
2895 return -EEXIST;
2896 }
2897
2898 INIT_HLIST_NODE(&e->hlist);
2899 add_cmd_entry(gvt, e);
2900 gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
2901 e->info->name, e->info->opcode, e->info->flag,
2902 e->info->devices, e->info->rings);
2903 }
2904 return 0;
2905}
2906
2907static void clean_cmd_table(struct intel_gvt *gvt)
2908{
2909 struct hlist_node *tmp;
2910 struct cmd_entry *e;
2911 int i;
2912
2913 hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
2914 kfree(e);
2915
2916 hash_init(gvt->cmd_table);
2917}
2918
2919void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
2920{
2921 clean_cmd_table(gvt);
2922}
2923
2924int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
2925{
2926 int ret;
2927
2928 ret = init_cmd_table(gvt);
2929 if (ret) {
2930 intel_gvt_clean_cmd_parser(gvt);
2931 return ret;
2932 }
2933 return 0;
2934}