blob: 18c45734c7a271a81cd44f21c1007ba3f4025af9 [file] [log] [blame]
Zhi Wangbe1da702016-05-03 18:26:57 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Ping Gao <ping.a.gao@intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Yulei Zhang <yulei.zhang@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
34 *
35 */
36
37#include <linux/slab.h>
38#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080039#include "gvt.h"
40#include "i915_pvinfo.h"
Zhi Wangbe1da702016-05-03 18:26:57 -040041#include "trace.h"
42
43#define INVALID_OP (~0U)
44
45#define OP_LEN_MI 9
46#define OP_LEN_2D 10
47#define OP_LEN_3D_MEDIA 16
48#define OP_LEN_MFX_VC 16
49#define OP_LEN_VEBOX 16
50
51#define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
52
53struct sub_op_bits {
54 int hi;
55 int low;
56};
57struct decode_info {
58 char *name;
59 int op_len;
60 int nr_sub_op;
61 struct sub_op_bits *sub_op;
62};
63
64#define MAX_CMD_BUDGET 0x7fffffff
65#define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
66#define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
67#define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
68
69#define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
70#define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
71#define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
72
73/* Render Command Map */
74
75/* MI_* command Opcode (28:23) */
76#define OP_MI_NOOP 0x0
77#define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
78#define OP_MI_USER_INTERRUPT 0x2
79#define OP_MI_WAIT_FOR_EVENT 0x3
80#define OP_MI_FLUSH 0x4
81#define OP_MI_ARB_CHECK 0x5
82#define OP_MI_RS_CONTROL 0x6 /* HSW+ */
83#define OP_MI_REPORT_HEAD 0x7
84#define OP_MI_ARB_ON_OFF 0x8
85#define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
86#define OP_MI_BATCH_BUFFER_END 0xA
87#define OP_MI_SUSPEND_FLUSH 0xB
88#define OP_MI_PREDICATE 0xC /* IVB+ */
89#define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
90#define OP_MI_SET_APPID 0xE /* IVB+ */
91#define OP_MI_RS_CONTEXT 0xF /* HSW+ */
92#define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
93#define OP_MI_DISPLAY_FLIP 0x14
94#define OP_MI_SEMAPHORE_MBOX 0x16
95#define OP_MI_SET_CONTEXT 0x18
96#define OP_MI_MATH 0x1A
97#define OP_MI_URB_CLEAR 0x19
98#define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
99#define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
100
101#define OP_MI_STORE_DATA_IMM 0x20
102#define OP_MI_STORE_DATA_INDEX 0x21
103#define OP_MI_LOAD_REGISTER_IMM 0x22
104#define OP_MI_UPDATE_GTT 0x23
105#define OP_MI_STORE_REGISTER_MEM 0x24
106#define OP_MI_FLUSH_DW 0x26
107#define OP_MI_CLFLUSH 0x27
108#define OP_MI_REPORT_PERF_COUNT 0x28
109#define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
110#define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
111#define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
112#define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
113#define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
114#define OP_MI_2E 0x2E /* BDW+ */
115#define OP_MI_2F 0x2F /* BDW+ */
116#define OP_MI_BATCH_BUFFER_START 0x31
117
118/* Bit definition for dword 0 */
119#define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
120
121#define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
122
123#define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
124#define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
125#define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
126#define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
127
128/* 2D command: Opcode (28:22) */
129#define OP_2D(x) ((2<<7) | x)
130
131#define OP_XY_SETUP_BLT OP_2D(0x1)
132#define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
133#define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
134#define OP_XY_PIXEL_BLT OP_2D(0x24)
135#define OP_XY_SCANLINES_BLT OP_2D(0x25)
136#define OP_XY_TEXT_BLT OP_2D(0x26)
137#define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
138#define OP_XY_COLOR_BLT OP_2D(0x50)
139#define OP_XY_PAT_BLT OP_2D(0x51)
140#define OP_XY_MONO_PAT_BLT OP_2D(0x52)
141#define OP_XY_SRC_COPY_BLT OP_2D(0x53)
142#define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
143#define OP_XY_FULL_BLT OP_2D(0x55)
144#define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
145#define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
146#define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
147#define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
148#define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
149#define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
150#define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
151#define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
152#define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
153#define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
154#define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
155
156/* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
157#define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
158 ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
159
160#define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
161
162#define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
163#define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
164#define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
165
166#define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
167
168#define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
169
170#define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
171#define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
172#define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
173#define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
174#define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
175
176#define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
177#define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
178#define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
179#define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
180
181#define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
182#define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
183#define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
184#define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
185#define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
186#define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
187#define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
188#define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
189#define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
190#define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
191#define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
192#define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
193#define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
194#define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
195#define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
196#define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
197#define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
198#define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
199#define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
200#define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
201#define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
202#define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
203#define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
204#define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
205#define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
206#define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
207#define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
208#define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
209#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
210#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
211#define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
212#define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
213#define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
214#define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
215#define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
216#define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
217#define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
218#define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
219#define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
220#define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
221#define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
222#define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
223#define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
224#define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
225#define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
226#define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
227#define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
228#define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
229#define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
230#define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
231#define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
232#define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
233#define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
234#define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
235#define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
236#define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
237#define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
238#define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
239#define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
240#define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
241#define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
242#define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
243#define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
244#define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
245#define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
246#define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
247
248#define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
249#define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
250#define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
251#define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
252#define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
253#define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
254#define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
255#define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
256#define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
257#define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
258#define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
259
260#define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
261#define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
262#define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
263#define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
264#define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
265#define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
266#define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
267#define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
268#define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
269#define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
270#define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
271#define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
272#define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
273#define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
274#define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
275#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
276#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
277#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
278#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
279#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
280#define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
281#define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
282#define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
283#define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
284#define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
285#define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
286#define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
287#define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
288
289/* VCCP Command Parser */
290
291/*
292 * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
293 * git://anongit.freedesktop.org/vaapi/intel-driver
294 * src/i965_defines.h
295 *
296 */
297
298#define OP_MFX(pipeline, op, sub_opa, sub_opb) \
299 (3 << 13 | \
300 (pipeline) << 11 | \
301 (op) << 8 | \
302 (sub_opa) << 5 | \
303 (sub_opb))
304
305#define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
306#define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
307#define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
308#define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
309#define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
310#define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
311#define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
312#define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
313#define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
314#define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
315#define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
316
317#define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
318
319#define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
320#define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
321#define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
322#define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
323#define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
324#define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
325#define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
326#define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
327#define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
328#define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
329#define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
330#define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
331
332#define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
333#define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
334#define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
335#define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
336#define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
337
338#define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
339#define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
340#define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
341#define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
342#define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
343
344#define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
345#define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
346#define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
347
348#define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
349#define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
350#define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
351
352#define OP_VEB(pipeline, op, sub_opa, sub_opb) \
353 (3 << 13 | \
354 (pipeline) << 11 | \
355 (op) << 8 | \
356 (sub_opa) << 5 | \
357 (sub_opb))
358
359#define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
360#define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
361#define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
362
363struct parser_exec_state;
364
365typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
366
367#define GVT_CMD_HASH_BITS 7
368
369/* which DWords need address fix */
370#define ADDR_FIX_1(x1) (1 << (x1))
371#define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
372#define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
373#define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
374#define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
375
376struct cmd_info {
377 char *name;
378 u32 opcode;
379
380#define F_LEN_MASK (1U<<0)
381#define F_LEN_CONST 1U
382#define F_LEN_VAR 0U
383
384/*
385 * command has its own ip advance logic
386 * e.g. MI_BATCH_START, MI_BATCH_END
387 */
388#define F_IP_ADVANCE_CUSTOM (1<<1)
389
390#define F_POST_HANDLE (1<<2)
391 u32 flag;
392
393#define R_RCS (1 << RCS)
394#define R_VCS1 (1 << VCS)
395#define R_VCS2 (1 << VCS2)
396#define R_VCS (R_VCS1 | R_VCS2)
397#define R_BCS (1 << BCS)
398#define R_VECS (1 << VECS)
399#define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
400 /* rings that support this cmd: BLT/RCS/VCS/VECS */
401 uint16_t rings;
402
403 /* devices that support this cmd: SNB/IVB/HSW/... */
404 uint16_t devices;
405
406 /* which DWords are address that need fix up.
407 * bit 0 means a 32-bit non address operand in command
408 * bit 1 means address operand, which could be 32-bit
409 * or 64-bit depending on different architectures.(
410 * defined by "gmadr_bytes_in_cmd" in intel_gvt.
411 * No matter the address length, each address only takes
412 * one bit in the bitmap.
413 */
414 uint16_t addr_bitmap;
415
416 /* flag == F_LEN_CONST : command length
417 * flag == F_LEN_VAR : length bias bits
418 * Note: length is in DWord
419 */
420 uint8_t len;
421
422 parser_cmd_handler handler;
423};
424
425struct cmd_entry {
426 struct hlist_node hlist;
427 struct cmd_info *info;
428};
429
430enum {
431 RING_BUFFER_INSTRUCTION,
432 BATCH_BUFFER_INSTRUCTION,
433 BATCH_BUFFER_2ND_LEVEL,
434};
435
436enum {
437 GTT_BUFFER,
438 PPGTT_BUFFER
439};
440
441struct parser_exec_state {
442 struct intel_vgpu *vgpu;
443 int ring_id;
444
445 int buf_type;
446
447 /* batch buffer address type */
448 int buf_addr_type;
449
450 /* graphics memory address of ring buffer start */
451 unsigned long ring_start;
452 unsigned long ring_size;
453 unsigned long ring_head;
454 unsigned long ring_tail;
455
456 /* instruction graphics memory address */
457 unsigned long ip_gma;
458
459 /* mapped va of the instr_gma */
460 void *ip_va;
461 void *rb_va;
462
463 void *ret_bb_va;
464 /* next instruction when return from batch buffer to ring buffer */
465 unsigned long ret_ip_gma_ring;
466
467 /* next instruction when return from 2nd batch buffer to batch buffer */
468 unsigned long ret_ip_gma_bb;
469
470 /* batch buffer address type (GTT or PPGTT)
471 * used when ret from 2nd level batch buffer
472 */
473 int saved_buf_addr_type;
474
475 struct cmd_info *info;
476
477 struct intel_vgpu_workload *workload;
478};
479
480#define gmadr_dw_number(s) \
481 (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
482
Du, Changbin999ccb42016-10-20 14:08:47 +0800483static unsigned long bypass_scan_mask = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400484
485/* ring ALL, type = 0 */
486static struct sub_op_bits sub_op_mi[] = {
487 {31, 29},
488 {28, 23},
489};
490
491static struct decode_info decode_info_mi = {
492 "MI",
493 OP_LEN_MI,
494 ARRAY_SIZE(sub_op_mi),
495 sub_op_mi,
496};
497
498/* ring RCS, command type 2 */
499static struct sub_op_bits sub_op_2d[] = {
500 {31, 29},
501 {28, 22},
502};
503
504static struct decode_info decode_info_2d = {
505 "2D",
506 OP_LEN_2D,
507 ARRAY_SIZE(sub_op_2d),
508 sub_op_2d,
509};
510
511/* ring RCS, command type 3 */
512static struct sub_op_bits sub_op_3d_media[] = {
513 {31, 29},
514 {28, 27},
515 {26, 24},
516 {23, 16},
517};
518
519static struct decode_info decode_info_3d_media = {
520 "3D_Media",
521 OP_LEN_3D_MEDIA,
522 ARRAY_SIZE(sub_op_3d_media),
523 sub_op_3d_media,
524};
525
526/* ring VCS, command type 3 */
527static struct sub_op_bits sub_op_mfx_vc[] = {
528 {31, 29},
529 {28, 27},
530 {26, 24},
531 {23, 21},
532 {20, 16},
533};
534
535static struct decode_info decode_info_mfx_vc = {
536 "MFX_VC",
537 OP_LEN_MFX_VC,
538 ARRAY_SIZE(sub_op_mfx_vc),
539 sub_op_mfx_vc,
540};
541
542/* ring VECS, command type 3 */
543static struct sub_op_bits sub_op_vebox[] = {
544 {31, 29},
545 {28, 27},
546 {26, 24},
547 {23, 21},
548 {20, 16},
549};
550
551static struct decode_info decode_info_vebox = {
552 "VEBOX",
553 OP_LEN_VEBOX,
554 ARRAY_SIZE(sub_op_vebox),
555 sub_op_vebox,
556};
557
558static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
559 [RCS] = {
560 &decode_info_mi,
561 NULL,
562 NULL,
563 &decode_info_3d_media,
564 NULL,
565 NULL,
566 NULL,
567 NULL,
568 },
569
570 [VCS] = {
571 &decode_info_mi,
572 NULL,
573 NULL,
574 &decode_info_mfx_vc,
575 NULL,
576 NULL,
577 NULL,
578 NULL,
579 },
580
581 [BCS] = {
582 &decode_info_mi,
583 NULL,
584 &decode_info_2d,
585 NULL,
586 NULL,
587 NULL,
588 NULL,
589 NULL,
590 },
591
592 [VECS] = {
593 &decode_info_mi,
594 NULL,
595 NULL,
596 &decode_info_vebox,
597 NULL,
598 NULL,
599 NULL,
600 NULL,
601 },
602
603 [VCS2] = {
604 &decode_info_mi,
605 NULL,
606 NULL,
607 &decode_info_mfx_vc,
608 NULL,
609 NULL,
610 NULL,
611 NULL,
612 },
613};
614
615static inline u32 get_opcode(u32 cmd, int ring_id)
616{
617 struct decode_info *d_info;
618
Zhi Wangbe1da702016-05-03 18:26:57 -0400619 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
620 if (d_info == NULL)
621 return INVALID_OP;
622
623 return cmd >> (32 - d_info->op_len);
624}
625
626static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
627 unsigned int opcode, int ring_id)
628{
629 struct cmd_entry *e;
630
631 hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
632 if ((opcode == e->info->opcode) &&
633 (e->info->rings & (1 << ring_id)))
634 return e->info;
635 }
636 return NULL;
637}
638
639static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
640 u32 cmd, int ring_id)
641{
642 u32 opcode;
643
644 opcode = get_opcode(cmd, ring_id);
645 if (opcode == INVALID_OP)
646 return NULL;
647
648 return find_cmd_entry(gvt, opcode, ring_id);
649}
650
651static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
652{
653 return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
654}
655
656static inline void print_opcode(u32 cmd, int ring_id)
657{
658 struct decode_info *d_info;
659 int i;
660
Zhi Wangbe1da702016-05-03 18:26:57 -0400661 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
662 if (d_info == NULL)
663 return;
664
Tina Zhang627c8452017-03-07 04:08:34 -0500665 gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
Zhi Wangbe1da702016-05-03 18:26:57 -0400666 cmd >> (32 - d_info->op_len), d_info->name);
667
668 for (i = 0; i < d_info->nr_sub_op; i++)
669 pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
670 d_info->sub_op[i].low));
671
672 pr_err("\n");
673}
674
675static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
676{
677 return s->ip_va + (index << 2);
678}
679
680static inline u32 cmd_val(struct parser_exec_state *s, int index)
681{
682 return *cmd_ptr(s, index);
683}
684
685static void parser_exec_state_dump(struct parser_exec_state *s)
686{
687 int cnt = 0;
688 int i;
689
Tina Zhang627c8452017-03-07 04:08:34 -0500690 gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
Zhi Wangbe1da702016-05-03 18:26:57 -0400691 " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
692 s->ring_id, s->ring_start, s->ring_start + s->ring_size,
693 s->ring_head, s->ring_tail);
694
Tina Zhang627c8452017-03-07 04:08:34 -0500695 gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
Zhi Wangbe1da702016-05-03 18:26:57 -0400696 s->buf_type == RING_BUFFER_INSTRUCTION ?
697 "RING_BUFFER" : "BATCH_BUFFER",
698 s->buf_addr_type == GTT_BUFFER ?
699 "GTT" : "PPGTT", s->ip_gma);
700
701 if (s->ip_va == NULL) {
Tina Zhang627c8452017-03-07 04:08:34 -0500702 gvt_dbg_cmd(" ip_va(NULL)");
Zhi Wangbe1da702016-05-03 18:26:57 -0400703 return;
704 }
705
Tina Zhang627c8452017-03-07 04:08:34 -0500706 gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -0400707 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
708 cmd_val(s, 2), cmd_val(s, 3));
709
710 print_opcode(cmd_val(s, 0), s->ring_id);
711
Zhi Wangbe1da702016-05-03 18:26:57 -0400712 s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
713
714 while (cnt < 1024) {
Changbin Due4aeba62017-11-02 13:33:23 +0800715 gvt_dbg_cmd("ip_va=%p: ", s->ip_va);
Zhi Wangbe1da702016-05-03 18:26:57 -0400716 for (i = 0; i < 8; i++)
Changbin Due4aeba62017-11-02 13:33:23 +0800717 gvt_dbg_cmd("%08x ", cmd_val(s, i));
718 gvt_dbg_cmd("\n");
Zhi Wangbe1da702016-05-03 18:26:57 -0400719
720 s->ip_va += 8 * sizeof(u32);
721 cnt += 8;
722 }
723}
724
725static inline void update_ip_va(struct parser_exec_state *s)
726{
727 unsigned long len = 0;
728
729 if (WARN_ON(s->ring_head == s->ring_tail))
730 return;
731
732 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
733 unsigned long ring_top = s->ring_start + s->ring_size;
734
735 if (s->ring_head > s->ring_tail) {
736 if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
737 len = (s->ip_gma - s->ring_head);
738 else if (s->ip_gma >= s->ring_start &&
739 s->ip_gma <= s->ring_tail)
740 len = (ring_top - s->ring_head) +
741 (s->ip_gma - s->ring_start);
742 } else
743 len = (s->ip_gma - s->ring_head);
744
745 s->ip_va = s->rb_va + len;
746 } else {/* shadow batch buffer */
747 s->ip_va = s->ret_bb_va;
748 }
749}
750
751static inline int ip_gma_set(struct parser_exec_state *s,
752 unsigned long ip_gma)
753{
754 WARN_ON(!IS_ALIGNED(ip_gma, 4));
755
756 s->ip_gma = ip_gma;
757 update_ip_va(s);
758 return 0;
759}
760
761static inline int ip_gma_advance(struct parser_exec_state *s,
762 unsigned int dw_len)
763{
764 s->ip_gma += (dw_len << 2);
765
766 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
767 if (s->ip_gma >= s->ring_start + s->ring_size)
768 s->ip_gma -= s->ring_size;
769 update_ip_va(s);
770 } else {
771 s->ip_va += (dw_len << 2);
772 }
773
774 return 0;
775}
776
777static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
778{
779 if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
780 return info->len;
781 else
782 return (cmd & ((1U << info->len) - 1)) + 2;
783 return 0;
784}
785
786static inline int cmd_length(struct parser_exec_state *s)
787{
788 return get_cmd_length(s->info, cmd_val(s, 0));
789}
790
791/* do not remove this, some platform may need clflush here */
792#define patch_value(s, addr, val) do { \
793 *addr = val; \
794} while (0)
795
796static bool is_shadowed_mmio(unsigned int offset)
797{
798 bool ret = false;
799
800 if ((offset == 0x2168) || /*BB current head register UDW */
801 (offset == 0x2140) || /*BB current header register */
802 (offset == 0x211c) || /*second BB header register UDW */
803 (offset == 0x2114)) { /*second BB header register UDW */
804 ret = true;
805 }
806 return ret;
807}
808
Zhao Yan4938ca92017-03-09 10:09:44 +0800809static inline bool is_force_nonpriv_mmio(unsigned int offset)
810{
811 return (offset >= 0x24d0 && offset < 0x2500);
812}
813
814static int force_nonpriv_reg_handler(struct parser_exec_state *s,
815 unsigned int offset, unsigned int index)
816{
817 struct intel_gvt *gvt = s->vgpu->gvt;
818 unsigned int data = cmd_val(s, index + 1);
819
820 if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
821 gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
822 offset, data);
fred gao5c568832017-09-20 05:36:47 +0800823 return -EPERM;
Zhao Yan4938ca92017-03-09 10:09:44 +0800824 }
825 return 0;
826}
827
Zhi Wangbe1da702016-05-03 18:26:57 -0400828static int cmd_reg_handler(struct parser_exec_state *s,
829 unsigned int offset, unsigned int index, char *cmd)
830{
831 struct intel_vgpu *vgpu = s->vgpu;
832 struct intel_gvt *gvt = vgpu->gvt;
833
834 if (offset + 4 > gvt->device_info.mmio_size) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500835 gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
Zhi Wangbe1da702016-05-03 18:26:57 -0400836 cmd, offset);
fred gao5c568832017-09-20 05:36:47 +0800837 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -0400838 }
839
840 if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500841 gvt_vgpu_err("%s access to non-render register (%x)\n",
842 cmd, offset);
Zhi Wangbe1da702016-05-03 18:26:57 -0400843 return 0;
844 }
845
846 if (is_shadowed_mmio(offset)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500847 gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
Zhi Wangbe1da702016-05-03 18:26:57 -0400848 return 0;
849 }
850
Zhao Yan4938ca92017-03-09 10:09:44 +0800851 if (is_force_nonpriv_mmio(offset) &&
fred gao5c568832017-09-20 05:36:47 +0800852 force_nonpriv_reg_handler(s, offset, index))
853 return -EPERM;
Zhao Yan4938ca92017-03-09 10:09:44 +0800854
Zhi Wangbe1da702016-05-03 18:26:57 -0400855 if (offset == i915_mmio_reg_offset(DERRMR) ||
856 offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
857 /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
858 patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
859 }
860
861 /* TODO: Update the global mask if this MMIO is a masked-MMIO */
862 intel_gvt_mmio_set_cmd_accessed(gvt, offset);
863 return 0;
864}
865
866#define cmd_reg(s, i) \
867 (cmd_val(s, i) & GENMASK(22, 2))
868
869#define cmd_reg_inhibit(s, i) \
870 (cmd_val(s, i) & GENMASK(22, 18))
871
872#define cmd_gma(s, i) \
873 (cmd_val(s, i) & GENMASK(31, 2))
874
875#define cmd_gma_hi(s, i) \
876 (cmd_val(s, i) & GENMASK(15, 0))
877
878static int cmd_handler_lri(struct parser_exec_state *s)
879{
880 int i, ret = 0;
881 int cmd_len = cmd_length(s);
882 struct intel_gvt *gvt = s->vgpu->gvt;
883
884 for (i = 1; i < cmd_len; i += 2) {
885 if (IS_BROADWELL(gvt->dev_priv) &&
886 (s->ring_id != RCS)) {
887 if (s->ring_id == BCS &&
888 cmd_reg(s, i) ==
889 i915_mmio_reg_offset(DERRMR))
890 ret |= 0;
891 else
fred gao5c568832017-09-20 05:36:47 +0800892 ret |= (cmd_reg_inhibit(s, i)) ?
893 -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400894 }
895 if (ret)
896 break;
897 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
fred gao5c568832017-09-20 05:36:47 +0800898 if (ret)
899 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400900 }
901 return ret;
902}
903
904static int cmd_handler_lrr(struct parser_exec_state *s)
905{
906 int i, ret = 0;
907 int cmd_len = cmd_length(s);
908
909 for (i = 1; i < cmd_len; i += 2) {
910 if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
911 ret |= ((cmd_reg_inhibit(s, i) ||
912 (cmd_reg_inhibit(s, i + 1)))) ?
fred gao5c568832017-09-20 05:36:47 +0800913 -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400914 if (ret)
915 break;
916 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
fred gao5c568832017-09-20 05:36:47 +0800917 if (ret)
918 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400919 ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
fred gao5c568832017-09-20 05:36:47 +0800920 if (ret)
921 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400922 }
923 return ret;
924}
925
926static inline int cmd_address_audit(struct parser_exec_state *s,
927 unsigned long guest_gma, int op_size, bool index_mode);
928
929static int cmd_handler_lrm(struct parser_exec_state *s)
930{
931 struct intel_gvt *gvt = s->vgpu->gvt;
932 int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
933 unsigned long gma;
934 int i, ret = 0;
935 int cmd_len = cmd_length(s);
936
937 for (i = 1; i < cmd_len;) {
938 if (IS_BROADWELL(gvt->dev_priv))
fred gao5c568832017-09-20 05:36:47 +0800939 ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400940 if (ret)
941 break;
942 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
fred gao5c568832017-09-20 05:36:47 +0800943 if (ret)
944 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400945 if (cmd_val(s, 0) & (1 << 22)) {
946 gma = cmd_gma(s, i + 1);
947 if (gmadr_bytes == 8)
948 gma |= (cmd_gma_hi(s, i + 2)) << 32;
949 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
fred gao5c568832017-09-20 05:36:47 +0800950 if (ret)
951 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400952 }
953 i += gmadr_dw_number(s) + 1;
954 }
955 return ret;
956}
957
958static int cmd_handler_srm(struct parser_exec_state *s)
959{
960 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
961 unsigned long gma;
962 int i, ret = 0;
963 int cmd_len = cmd_length(s);
964
965 for (i = 1; i < cmd_len;) {
966 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
fred gao5c568832017-09-20 05:36:47 +0800967 if (ret)
968 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400969 if (cmd_val(s, 0) & (1 << 22)) {
970 gma = cmd_gma(s, i + 1);
971 if (gmadr_bytes == 8)
972 gma |= (cmd_gma_hi(s, i + 2)) << 32;
973 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
fred gao5c568832017-09-20 05:36:47 +0800974 if (ret)
975 break;
Zhi Wangbe1da702016-05-03 18:26:57 -0400976 }
977 i += gmadr_dw_number(s) + 1;
978 }
979 return ret;
980}
981
982struct cmd_interrupt_event {
983 int pipe_control_notify;
984 int mi_flush_dw;
985 int mi_user_interrupt;
986};
987
Du, Changbin999ccb42016-10-20 14:08:47 +0800988static struct cmd_interrupt_event cmd_interrupt_events[] = {
Zhi Wangbe1da702016-05-03 18:26:57 -0400989 [RCS] = {
990 .pipe_control_notify = RCS_PIPE_CONTROL,
991 .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
992 .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
993 },
994 [BCS] = {
995 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
996 .mi_flush_dw = BCS_MI_FLUSH_DW,
997 .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
998 },
999 [VCS] = {
1000 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1001 .mi_flush_dw = VCS_MI_FLUSH_DW,
1002 .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
1003 },
1004 [VCS2] = {
1005 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1006 .mi_flush_dw = VCS2_MI_FLUSH_DW,
1007 .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
1008 },
1009 [VECS] = {
1010 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1011 .mi_flush_dw = VECS_MI_FLUSH_DW,
1012 .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
1013 },
1014};
1015
1016static int cmd_handler_pipe_control(struct parser_exec_state *s)
1017{
1018 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1019 unsigned long gma;
1020 bool index_mode = false;
1021 unsigned int post_sync;
1022 int ret = 0;
1023
1024 post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
1025
1026 /* LRI post sync */
1027 if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
1028 ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
1029 /* post sync */
1030 else if (post_sync) {
1031 if (post_sync == 2)
1032 ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
1033 else if (post_sync == 3)
1034 ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
1035 else if (post_sync == 1) {
1036 /* check ggtt*/
Yulei Zhang3f765a32017-03-13 23:21:27 +08001037 if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04001038 gma = cmd_val(s, 2) & GENMASK(31, 3);
1039 if (gmadr_bytes == 8)
1040 gma |= (cmd_gma_hi(s, 3)) << 32;
1041 /* Store Data Index */
1042 if (cmd_val(s, 1) & (1 << 21))
1043 index_mode = true;
1044 ret |= cmd_address_audit(s, gma, sizeof(u64),
1045 index_mode);
1046 }
1047 }
1048 }
1049
1050 if (ret)
1051 return ret;
1052
1053 if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
1054 set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
1055 s->workload->pending_events);
1056 return 0;
1057}
1058
1059static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
1060{
1061 set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
1062 s->workload->pending_events);
1063 return 0;
1064}
1065
1066static int cmd_advance_default(struct parser_exec_state *s)
1067{
1068 return ip_gma_advance(s, cmd_length(s));
1069}
1070
1071static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
1072{
1073 int ret;
1074
1075 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1076 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1077 ret = ip_gma_set(s, s->ret_ip_gma_bb);
1078 s->buf_addr_type = s->saved_buf_addr_type;
1079 } else {
1080 s->buf_type = RING_BUFFER_INSTRUCTION;
1081 s->buf_addr_type = GTT_BUFFER;
1082 if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
1083 s->ret_ip_gma_ring -= s->ring_size;
1084 ret = ip_gma_set(s, s->ret_ip_gma_ring);
1085 }
1086 return ret;
1087}
1088
1089struct mi_display_flip_command_info {
1090 int pipe;
1091 int plane;
1092 int event;
1093 i915_reg_t stride_reg;
1094 i915_reg_t ctrl_reg;
1095 i915_reg_t surf_reg;
1096 u64 stride_val;
1097 u64 tile_val;
1098 u64 surf_val;
1099 bool async_flip;
1100};
1101
1102struct plane_code_mapping {
1103 int pipe;
1104 int plane;
1105 int event;
1106};
1107
1108static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
1109 struct mi_display_flip_command_info *info)
1110{
1111 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1112 struct plane_code_mapping gen8_plane_code[] = {
1113 [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
1114 [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
1115 [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
1116 [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
1117 [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
1118 [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
1119 };
1120 u32 dword0, dword1, dword2;
1121 u32 v;
1122
1123 dword0 = cmd_val(s, 0);
1124 dword1 = cmd_val(s, 1);
1125 dword2 = cmd_val(s, 2);
1126
1127 v = (dword0 & GENMASK(21, 19)) >> 19;
1128 if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
fred gao5c568832017-09-20 05:36:47 +08001129 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001130
1131 info->pipe = gen8_plane_code[v].pipe;
1132 info->plane = gen8_plane_code[v].plane;
1133 info->event = gen8_plane_code[v].event;
1134 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1135 info->tile_val = (dword1 & 0x1);
1136 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1137 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1138
1139 if (info->plane == PLANE_A) {
1140 info->ctrl_reg = DSPCNTR(info->pipe);
1141 info->stride_reg = DSPSTRIDE(info->pipe);
1142 info->surf_reg = DSPSURF(info->pipe);
1143 } else if (info->plane == PLANE_B) {
1144 info->ctrl_reg = SPRCTL(info->pipe);
1145 info->stride_reg = SPRSTRIDE(info->pipe);
1146 info->surf_reg = SPRSURF(info->pipe);
1147 } else {
1148 WARN_ON(1);
fred gao5c568832017-09-20 05:36:47 +08001149 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001150 }
1151 return 0;
1152}
1153
1154static int skl_decode_mi_display_flip(struct parser_exec_state *s,
1155 struct mi_display_flip_command_info *info)
1156{
1157 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
Tina Zhang695fbc02017-03-10 04:26:53 -05001158 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001159 u32 dword0 = cmd_val(s, 0);
1160 u32 dword1 = cmd_val(s, 1);
1161 u32 dword2 = cmd_val(s, 2);
1162 u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
1163
Xu Han6e27d512017-02-14 14:50:47 +08001164 info->plane = PRIMARY_PLANE;
1165
Zhi Wangbe1da702016-05-03 18:26:57 -04001166 switch (plane) {
1167 case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
1168 info->pipe = PIPE_A;
1169 info->event = PRIMARY_A_FLIP_DONE;
1170 break;
1171 case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
1172 info->pipe = PIPE_B;
1173 info->event = PRIMARY_B_FLIP_DONE;
1174 break;
1175 case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
Min He64fafcf2016-10-25 16:26:04 +08001176 info->pipe = PIPE_C;
Zhi Wangbe1da702016-05-03 18:26:57 -04001177 info->event = PRIMARY_C_FLIP_DONE;
1178 break;
Xu Han6e27d512017-02-14 14:50:47 +08001179
1180 case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
1181 info->pipe = PIPE_A;
1182 info->event = SPRITE_A_FLIP_DONE;
1183 info->plane = SPRITE_PLANE;
1184 break;
1185 case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
1186 info->pipe = PIPE_B;
1187 info->event = SPRITE_B_FLIP_DONE;
1188 info->plane = SPRITE_PLANE;
1189 break;
1190 case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
1191 info->pipe = PIPE_C;
1192 info->event = SPRITE_C_FLIP_DONE;
1193 info->plane = SPRITE_PLANE;
1194 break;
1195
Zhi Wangbe1da702016-05-03 18:26:57 -04001196 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001197 gvt_vgpu_err("unknown plane code %d\n", plane);
fred gao5c568832017-09-20 05:36:47 +08001198 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001199 }
1200
Zhi Wangbe1da702016-05-03 18:26:57 -04001201 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1202 info->tile_val = (dword1 & GENMASK(2, 0));
1203 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1204 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1205
1206 info->ctrl_reg = DSPCNTR(info->pipe);
1207 info->stride_reg = DSPSTRIDE(info->pipe);
1208 info->surf_reg = DSPSURF(info->pipe);
1209
1210 return 0;
1211}
1212
1213static int gen8_check_mi_display_flip(struct parser_exec_state *s,
1214 struct mi_display_flip_command_info *info)
1215{
1216 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1217 u32 stride, tile;
1218
1219 if (!info->async_flip)
1220 return 0;
1221
Xu Hane3476c02017-03-29 10:13:59 +08001222 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04001223 stride = vgpu_vreg(s->vgpu, info->stride_reg) & GENMASK(9, 0);
1224 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) &
1225 GENMASK(12, 10)) >> 10;
1226 } else {
1227 stride = (vgpu_vreg(s->vgpu, info->stride_reg) &
1228 GENMASK(15, 6)) >> 6;
1229 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
1230 }
1231
1232 if (stride != info->stride_val)
1233 gvt_dbg_cmd("cannot change stride during async flip\n");
1234
1235 if (tile != info->tile_val)
1236 gvt_dbg_cmd("cannot change tile during async flip\n");
1237
1238 return 0;
1239}
1240
1241static int gen8_update_plane_mmio_from_mi_display_flip(
1242 struct parser_exec_state *s,
1243 struct mi_display_flip_command_info *info)
1244{
1245 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1246 struct intel_vgpu *vgpu = s->vgpu;
1247
Du, Changbin99c79fd2016-10-24 15:57:47 +08001248 set_mask_bits(&vgpu_vreg(vgpu, info->surf_reg), GENMASK(31, 12),
1249 info->surf_val << 12);
Xu Hane3476c02017-03-29 10:13:59 +08001250 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Du, Changbin99c79fd2016-10-24 15:57:47 +08001251 set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(9, 0),
1252 info->stride_val);
1253 set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(12, 10),
1254 info->tile_val << 10);
1255 } else {
1256 set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(15, 6),
1257 info->stride_val << 6);
1258 set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(10, 10),
1259 info->tile_val << 10);
1260 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001261
1262 vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
1263 intel_vgpu_trigger_virtual_event(vgpu, info->event);
1264 return 0;
1265}
1266
1267static int decode_mi_display_flip(struct parser_exec_state *s,
1268 struct mi_display_flip_command_info *info)
1269{
1270 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1271
1272 if (IS_BROADWELL(dev_priv))
1273 return gen8_decode_mi_display_flip(s, info);
Xu Hane3476c02017-03-29 10:13:59 +08001274 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001275 return skl_decode_mi_display_flip(s, info);
1276
1277 return -ENODEV;
1278}
1279
1280static int check_mi_display_flip(struct parser_exec_state *s,
1281 struct mi_display_flip_command_info *info)
1282{
1283 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1284
Xu Hane3476c02017-03-29 10:13:59 +08001285 if (IS_BROADWELL(dev_priv)
1286 || IS_SKYLAKE(dev_priv)
1287 || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001288 return gen8_check_mi_display_flip(s, info);
1289 return -ENODEV;
1290}
1291
1292static int update_plane_mmio_from_mi_display_flip(
1293 struct parser_exec_state *s,
1294 struct mi_display_flip_command_info *info)
1295{
1296 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1297
Xu Hane3476c02017-03-29 10:13:59 +08001298 if (IS_BROADWELL(dev_priv)
1299 || IS_SKYLAKE(dev_priv)
1300 || IS_KABYLAKE(dev_priv))
Zhi Wangbe1da702016-05-03 18:26:57 -04001301 return gen8_update_plane_mmio_from_mi_display_flip(s, info);
1302 return -ENODEV;
1303}
1304
1305static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
1306{
1307 struct mi_display_flip_command_info info;
Tina Zhang695fbc02017-03-10 04:26:53 -05001308 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001309 int ret;
1310 int i;
1311 int len = cmd_length(s);
1312
1313 ret = decode_mi_display_flip(s, &info);
1314 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001315 gvt_vgpu_err("fail to decode MI display flip command\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001316 return ret;
1317 }
1318
1319 ret = check_mi_display_flip(s, &info);
1320 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001321 gvt_vgpu_err("invalid MI display flip command\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001322 return ret;
1323 }
1324
1325 ret = update_plane_mmio_from_mi_display_flip(s, &info);
1326 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001327 gvt_vgpu_err("fail to update plane mmio\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001328 return ret;
1329 }
1330
1331 for (i = 0; i < len; i++)
1332 patch_value(s, cmd_ptr(s, i), MI_NOOP);
1333 return 0;
1334}
1335
1336static bool is_wait_for_flip_pending(u32 cmd)
1337{
1338 return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
1339 MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
1340 MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
1341 MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
1342 MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
1343 MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
1344}
1345
1346static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
1347{
1348 u32 cmd = cmd_val(s, 0);
1349
1350 if (!is_wait_for_flip_pending(cmd))
1351 return 0;
1352
1353 patch_value(s, cmd_ptr(s, 0), MI_NOOP);
1354 return 0;
1355}
1356
1357static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
1358{
1359 unsigned long addr;
1360 unsigned long gma_high, gma_low;
fred gao5c568832017-09-20 05:36:47 +08001361 struct intel_vgpu *vgpu = s->vgpu;
1362 int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd;
Zhi Wangbe1da702016-05-03 18:26:57 -04001363
fred gao5c568832017-09-20 05:36:47 +08001364 if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) {
1365 gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes);
Zhi Wangbe1da702016-05-03 18:26:57 -04001366 return INTEL_GVT_INVALID_ADDR;
fred gao5c568832017-09-20 05:36:47 +08001367 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001368
1369 gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
1370 if (gmadr_bytes == 4) {
1371 addr = gma_low;
1372 } else {
1373 gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
1374 addr = (((unsigned long)gma_high) << 32) | gma_low;
1375 }
1376 return addr;
1377}
1378
1379static inline int cmd_address_audit(struct parser_exec_state *s,
1380 unsigned long guest_gma, int op_size, bool index_mode)
1381{
1382 struct intel_vgpu *vgpu = s->vgpu;
1383 u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
1384 int i;
1385 int ret;
1386
1387 if (op_size > max_surface_size) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001388 gvt_vgpu_err("command address audit fail name %s\n",
1389 s->info->name);
fred gao5c568832017-09-20 05:36:47 +08001390 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001391 }
1392
1393 if (index_mode) {
Zhi Wang9556e112017-10-10 13:51:32 +08001394 if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) {
fred gao5c568832017-09-20 05:36:47 +08001395 ret = -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001396 goto err;
1397 }
Ping Gao64d8bb82017-07-04 16:11:16 +08001398 } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) {
fred gao5c568832017-09-20 05:36:47 +08001399 ret = -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001400 goto err;
1401 }
Ping Gao64d8bb82017-07-04 16:11:16 +08001402
Zhi Wangbe1da702016-05-03 18:26:57 -04001403 return 0;
Ping Gao64d8bb82017-07-04 16:11:16 +08001404
Zhi Wangbe1da702016-05-03 18:26:57 -04001405err:
Tina Zhang695fbc02017-03-10 04:26:53 -05001406 gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
Zhi Wangbe1da702016-05-03 18:26:57 -04001407 s->info->name, guest_gma, op_size);
1408
1409 pr_err("cmd dump: ");
1410 for (i = 0; i < cmd_length(s); i++) {
1411 if (!(i % 4))
1412 pr_err("\n%08x ", cmd_val(s, i));
1413 else
1414 pr_err("%08x ", cmd_val(s, i));
1415 }
1416 pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
1417 vgpu->id,
1418 vgpu_aperture_gmadr_base(vgpu),
1419 vgpu_aperture_gmadr_end(vgpu),
1420 vgpu_hidden_gmadr_base(vgpu),
1421 vgpu_hidden_gmadr_end(vgpu));
1422 return ret;
1423}
1424
1425static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
1426{
1427 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1428 int op_size = (cmd_length(s) - 3) * sizeof(u32);
1429 int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
1430 unsigned long gma, gma_low, gma_high;
1431 int ret = 0;
1432
1433 /* check ppggt */
1434 if (!(cmd_val(s, 0) & (1 << 22)))
1435 return 0;
1436
1437 gma = cmd_val(s, 2) & GENMASK(31, 2);
1438
1439 if (gmadr_bytes == 8) {
1440 gma_low = cmd_val(s, 1) & GENMASK(31, 2);
1441 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1442 gma = (gma_high << 32) | gma_low;
1443 core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
1444 }
1445 ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
1446 return ret;
1447}
1448
1449static inline int unexpected_cmd(struct parser_exec_state *s)
1450{
Tina Zhang695fbc02017-03-10 04:26:53 -05001451 struct intel_vgpu *vgpu = s->vgpu;
1452
1453 gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
1454
fred gao5c568832017-09-20 05:36:47 +08001455 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001456}
1457
1458static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
1459{
1460 return unexpected_cmd(s);
1461}
1462
1463static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
1464{
1465 return unexpected_cmd(s);
1466}
1467
1468static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
1469{
1470 return unexpected_cmd(s);
1471}
1472
1473static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
1474{
1475 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
Zhenyu Wang173bcc62016-10-27 17:30:13 +08001476 int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
1477 sizeof(u32);
Zhi Wangbe1da702016-05-03 18:26:57 -04001478 unsigned long gma, gma_high;
1479 int ret = 0;
1480
1481 if (!(cmd_val(s, 0) & (1 << 22)))
1482 return ret;
1483
1484 gma = cmd_val(s, 1) & GENMASK(31, 2);
1485 if (gmadr_bytes == 8) {
1486 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1487 gma = (gma_high << 32) | gma;
1488 }
1489 ret = cmd_address_audit(s, gma, op_size, false);
1490 return ret;
1491}
1492
1493static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
1494{
1495 return unexpected_cmd(s);
1496}
1497
1498static int cmd_handler_mi_clflush(struct parser_exec_state *s)
1499{
1500 return unexpected_cmd(s);
1501}
1502
1503static int cmd_handler_mi_conditional_batch_buffer_end(
1504 struct parser_exec_state *s)
1505{
1506 return unexpected_cmd(s);
1507}
1508
1509static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
1510{
1511 return unexpected_cmd(s);
1512}
1513
1514static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
1515{
1516 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1517 unsigned long gma;
1518 bool index_mode = false;
1519 int ret = 0;
1520
1521 /* Check post-sync and ppgtt bit */
1522 if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
1523 gma = cmd_val(s, 1) & GENMASK(31, 3);
1524 if (gmadr_bytes == 8)
1525 gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
1526 /* Store Data Index */
1527 if (cmd_val(s, 0) & (1 << 21))
1528 index_mode = true;
1529 ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
1530 }
1531 /* Check notify bit */
1532 if ((cmd_val(s, 0) & (1 << 8)))
1533 set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
1534 s->workload->pending_events);
1535 return ret;
1536}
1537
1538static void addr_type_update_snb(struct parser_exec_state *s)
1539{
1540 if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
1541 (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
1542 s->buf_addr_type = PPGTT_BUFFER;
1543 }
1544}
1545
1546
1547static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
1548 unsigned long gma, unsigned long end_gma, void *va)
1549{
1550 unsigned long copy_len, offset;
1551 unsigned long len = 0;
1552 unsigned long gpa;
1553
1554 while (gma != end_gma) {
1555 gpa = intel_vgpu_gma_to_gpa(mm, gma);
1556 if (gpa == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001557 gvt_vgpu_err("invalid gma address: %lx\n", gma);
Zhi Wangbe1da702016-05-03 18:26:57 -04001558 return -EFAULT;
1559 }
1560
Zhi Wang9556e112017-10-10 13:51:32 +08001561 offset = gma & (I915_GTT_PAGE_SIZE - 1);
Zhi Wangbe1da702016-05-03 18:26:57 -04001562
Zhi Wang9556e112017-10-10 13:51:32 +08001563 copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ?
1564 I915_GTT_PAGE_SIZE - offset : end_gma - gma;
Zhi Wangbe1da702016-05-03 18:26:57 -04001565
1566 intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
1567
1568 len += copy_len;
1569 gma += copy_len;
1570 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001571 return len;
Zhi Wangbe1da702016-05-03 18:26:57 -04001572}
1573
1574
1575/*
1576 * Check whether a batch buffer needs to be scanned. Currently
1577 * the only criteria is based on privilege.
1578 */
1579static int batch_buffer_needs_scan(struct parser_exec_state *s)
1580{
1581 struct intel_gvt *gvt = s->vgpu->gvt;
1582
Xu Hane3476c02017-03-29 10:13:59 +08001583 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
1584 || IS_KABYLAKE(gvt->dev_priv)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04001585 /* BDW decides privilege based on address space */
1586 if (cmd_val(s, 0) & (1 << 8))
1587 return 0;
1588 }
1589 return 1;
1590}
1591
Zhi Wang58facf82017-09-22 21:12:03 +08001592static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size)
Zhi Wangbe1da702016-05-03 18:26:57 -04001593{
1594 unsigned long gma = 0;
1595 struct cmd_info *info;
Zhi Wangbe1da702016-05-03 18:26:57 -04001596 uint32_t cmd_len = 0;
Zhi Wang58facf82017-09-22 21:12:03 +08001597 bool bb_end = false;
Tina Zhang695fbc02017-03-10 04:26:53 -05001598 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001599 u32 cmd;
1600
Zhi Wang58facf82017-09-22 21:12:03 +08001601 *bb_size = 0;
1602
Zhi Wangbe1da702016-05-03 18:26:57 -04001603 /* get the start gm address of the batch buffer */
1604 gma = get_gma_bb_from_cmd(s, 1);
fred gao5c568832017-09-20 05:36:47 +08001605 if (gma == INTEL_GVT_INVALID_ADDR)
1606 return -EFAULT;
1607
Zhi Wangbe1da702016-05-03 18:26:57 -04001608 cmd = cmd_val(s, 0);
Zhi Wangbe1da702016-05-03 18:26:57 -04001609 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1610 if (info == NULL) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001611 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -04001612 cmd, get_opcode(cmd, s->ring_id));
fred gao5c568832017-09-20 05:36:47 +08001613 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001614 }
1615 do {
fred gao5c568832017-09-20 05:36:47 +08001616 if (copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1617 gma, gma + 4, &cmd) < 0)
1618 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001619 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1620 if (info == NULL) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001621 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -04001622 cmd, get_opcode(cmd, s->ring_id));
fred gao5c568832017-09-20 05:36:47 +08001623 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04001624 }
1625
1626 if (info->opcode == OP_MI_BATCH_BUFFER_END) {
Zhi Wang58facf82017-09-22 21:12:03 +08001627 bb_end = true;
Zhi Wangbe1da702016-05-03 18:26:57 -04001628 } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
Zhi Wang58facf82017-09-22 21:12:03 +08001629 if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0)
Zhi Wangbe1da702016-05-03 18:26:57 -04001630 /* chained batch buffer */
Zhi Wang58facf82017-09-22 21:12:03 +08001631 bb_end = true;
Zhi Wangbe1da702016-05-03 18:26:57 -04001632 }
1633 cmd_len = get_cmd_length(info, cmd) << 2;
Zhi Wang58facf82017-09-22 21:12:03 +08001634 *bb_size += cmd_len;
Zhi Wangbe1da702016-05-03 18:26:57 -04001635 gma += cmd_len;
Zhi Wang58facf82017-09-22 21:12:03 +08001636 } while (!bb_end);
Zhi Wangbe1da702016-05-03 18:26:57 -04001637
Zhi Wang58facf82017-09-22 21:12:03 +08001638 return 0;
Zhi Wangbe1da702016-05-03 18:26:57 -04001639}
1640
Zhi Wangbe1da702016-05-03 18:26:57 -04001641static int perform_bb_shadow(struct parser_exec_state *s)
1642{
Tina Zhang695fbc02017-03-10 04:26:53 -05001643 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangf52c3802017-09-24 21:53:03 +08001644 struct intel_vgpu_shadow_bb *bb;
Zhi Wangbe1da702016-05-03 18:26:57 -04001645 unsigned long gma = 0;
Zhi Wang58facf82017-09-22 21:12:03 +08001646 unsigned long bb_size;
Zhi Wangbe1da702016-05-03 18:26:57 -04001647 int ret = 0;
1648
1649 /* get the start gm address of the batch buffer */
1650 gma = get_gma_bb_from_cmd(s, 1);
fred gao5c568832017-09-20 05:36:47 +08001651 if (gma == INTEL_GVT_INVALID_ADDR)
1652 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001653
Zhi Wang58facf82017-09-22 21:12:03 +08001654 ret = find_bb_size(s, &bb_size);
1655 if (ret)
1656 return ret;
Zhi Wangbe1da702016-05-03 18:26:57 -04001657
Zhi Wangf52c3802017-09-24 21:53:03 +08001658 bb = kzalloc(sizeof(*bb), GFP_KERNEL);
1659 if (!bb)
Zhi Wangbe1da702016-05-03 18:26:57 -04001660 return -ENOMEM;
1661
Zhi Wangf52c3802017-09-24 21:53:03 +08001662 bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv,
1663 roundup(bb_size, PAGE_SIZE));
1664 if (IS_ERR(bb->obj)) {
1665 ret = PTR_ERR(bb->obj);
1666 goto err_free_bb;
Zhi Wangbe1da702016-05-03 18:26:57 -04001667 }
1668
Zhi Wangf52c3802017-09-24 21:53:03 +08001669 ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush);
1670 if (ret)
1671 goto err_free_obj;
1672
1673 bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB);
1674 if (IS_ERR(bb->va)) {
1675 ret = PTR_ERR(bb->va);
1676 goto err_finish_shmem_access;
Zhi Wangbe1da702016-05-03 18:26:57 -04001677 }
1678
Zhi Wangf52c3802017-09-24 21:53:03 +08001679 if (bb->clflush & CLFLUSH_BEFORE) {
1680 drm_clflush_virt_range(bb->va, bb->obj->base.size);
1681 bb->clflush &= ~CLFLUSH_BEFORE;
1682 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001683
Zhi Wangbe1da702016-05-03 18:26:57 -04001684 ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
Chris Wilsona2861502016-10-19 11:11:46 +01001685 gma, gma + bb_size,
Zhi Wangf52c3802017-09-24 21:53:03 +08001686 bb->va);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08001687 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001688 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangf52c3802017-09-24 21:53:03 +08001689 ret = -EFAULT;
1690 goto err_unmap;
Zhi Wangbe1da702016-05-03 18:26:57 -04001691 }
1692
Zhi Wangf52c3802017-09-24 21:53:03 +08001693 INIT_LIST_HEAD(&bb->list);
1694 list_add(&bb->list, &s->workload->shadow_bb);
1695
1696 bb->accessing = true;
1697 bb->bb_start_cmd_va = s->ip_va;
1698
Zhi Wangbe1da702016-05-03 18:26:57 -04001699 /*
1700 * ip_va saves the virtual address of the shadow batch buffer, while
1701 * ip_gma saves the graphics address of the original batch buffer.
1702 * As the shadow batch buffer is just a copy from the originial one,
1703 * it should be right to use shadow batch buffer'va and original batch
1704 * buffer's gma in pair. After all, we don't want to pin the shadow
1705 * buffer here (too early).
1706 */
Zhi Wangf52c3802017-09-24 21:53:03 +08001707 s->ip_va = bb->va;
Zhi Wangbe1da702016-05-03 18:26:57 -04001708 s->ip_gma = gma;
Zhi Wangbe1da702016-05-03 18:26:57 -04001709 return 0;
Zhi Wangf52c3802017-09-24 21:53:03 +08001710err_unmap:
1711 i915_gem_object_unpin_map(bb->obj);
1712err_finish_shmem_access:
1713 i915_gem_obj_finish_shmem_access(bb->obj);
1714err_free_obj:
1715 i915_gem_object_put(bb->obj);
1716err_free_bb:
1717 kfree(bb);
Zhi Wangbe1da702016-05-03 18:26:57 -04001718 return ret;
1719}
1720
1721static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
1722{
1723 bool second_level;
1724 int ret = 0;
Tina Zhang695fbc02017-03-10 04:26:53 -05001725 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04001726
1727 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001728 gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
fred gao5c568832017-09-20 05:36:47 +08001729 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001730 }
1731
1732 second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
1733 if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001734 gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
fred gao5c568832017-09-20 05:36:47 +08001735 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04001736 }
1737
1738 s->saved_buf_addr_type = s->buf_addr_type;
1739 addr_type_update_snb(s);
1740 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
1741 s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
1742 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1743 } else if (second_level) {
1744 s->buf_type = BATCH_BUFFER_2ND_LEVEL;
1745 s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
1746 s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
1747 }
1748
1749 if (batch_buffer_needs_scan(s)) {
1750 ret = perform_bb_shadow(s);
1751 if (ret < 0)
Tina Zhang695fbc02017-03-10 04:26:53 -05001752 gvt_vgpu_err("invalid shadow batch buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04001753 } else {
1754 /* emulate a batch buffer end to do return right */
1755 ret = cmd_handler_mi_batch_buffer_end(s);
1756 if (ret < 0)
1757 return ret;
1758 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001759 return ret;
1760}
1761
1762static struct cmd_info cmd_info[] = {
1763 {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1764
1765 {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
1766 0, 1, NULL},
1767
1768 {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
1769 0, 1, cmd_handler_mi_user_interrupt},
1770
1771 {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
1772 D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
1773
1774 {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1775
1776 {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1777 NULL},
1778
1779 {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1780 NULL},
1781
1782 {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1783 NULL},
1784
1785 {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1786 NULL},
1787
1788 {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
1789 D_ALL, 0, 1, NULL},
1790
1791 {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
1792 F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1793 cmd_handler_mi_batch_buffer_end},
1794
1795 {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
1796 0, 1, NULL},
1797
1798 {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1799 NULL},
1800
1801 {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
1802 D_ALL, 0, 1, NULL},
1803
1804 {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1805 NULL},
1806
1807 {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1808 NULL},
1809
1810 {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
1811 R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
1812
1813 {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
1814 0, 8, NULL},
1815
1816 {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
1817
1818 {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1819
1820 {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
1821 D_BDW_PLUS, 0, 8, NULL},
1822
1823 {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1824 ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
1825
1826 {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1827 ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
1828
1829 {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
1830 0, 8, cmd_handler_mi_store_data_index},
1831
1832 {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
1833 D_ALL, 0, 8, cmd_handler_lri},
1834
1835 {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
1836 cmd_handler_mi_update_gtt},
1837
1838 {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
1839 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
1840
1841 {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
1842 cmd_handler_mi_flush_dw},
1843
1844 {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
1845 10, cmd_handler_mi_clflush},
1846
1847 {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
1848 D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
1849
1850 {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
1851 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
1852
1853 {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
1854 D_ALL, 0, 8, cmd_handler_lrr},
1855
1856 {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
1857 D_ALL, 0, 8, NULL},
1858
1859 {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
1860 ADDR_FIX_1(2), 8, NULL},
1861
1862 {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
1863 ADDR_FIX_1(2), 8, NULL},
1864
1865 {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
1866 8, cmd_handler_mi_op_2e},
1867
1868 {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
1869 8, cmd_handler_mi_op_2f},
1870
1871 {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
1872 F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
1873 cmd_handler_mi_batch_buffer_start},
1874
1875 {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
1876 F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
1877 cmd_handler_mi_conditional_batch_buffer_end},
1878
1879 {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
1880 R_RCS | R_BCS, D_ALL, 0, 2, NULL},
1881
1882 {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1883 ADDR_FIX_2(4, 7), 8, NULL},
1884
1885 {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1886 0, 8, NULL},
1887
1888 {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
1889 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1890
1891 {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1892
1893 {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
1894 0, 8, NULL},
1895
1896 {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1897 ADDR_FIX_1(3), 8, NULL},
1898
1899 {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
1900 D_ALL, 0, 8, NULL},
1901
1902 {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
1903 ADDR_FIX_1(4), 8, NULL},
1904
1905 {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1906 ADDR_FIX_2(4, 5), 8, NULL},
1907
1908 {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1909 ADDR_FIX_1(4), 8, NULL},
1910
1911 {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
1912 ADDR_FIX_2(4, 7), 8, NULL},
1913
1914 {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
1915 D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1916
1917 {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1918
1919 {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
1920 D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
1921
1922 {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
1923 R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1924
1925 {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
1926 OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
1927 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1928
1929 {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
1930 D_ALL, ADDR_FIX_1(4), 8, NULL},
1931
1932 {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
1933 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1934
1935 {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
1936 D_ALL, ADDR_FIX_1(4), 8, NULL},
1937
1938 {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
1939 D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1940
1941 {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
1942 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1943
1944 {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
1945 OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
1946 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1947
1948 {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
1949 ADDR_FIX_2(4, 5), 8, NULL},
1950
1951 {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
1952 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1953
1954 {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
1955 OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
1956 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1957
1958 {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
1959 OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
1960 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1961
1962 {"3DSTATE_BLEND_STATE_POINTERS",
1963 OP_3DSTATE_BLEND_STATE_POINTERS,
1964 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1965
1966 {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
1967 OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
1968 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1969
1970 {"3DSTATE_BINDING_TABLE_POINTERS_VS",
1971 OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
1972 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1973
1974 {"3DSTATE_BINDING_TABLE_POINTERS_HS",
1975 OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
1976 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1977
1978 {"3DSTATE_BINDING_TABLE_POINTERS_DS",
1979 OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
1980 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1981
1982 {"3DSTATE_BINDING_TABLE_POINTERS_GS",
1983 OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
1984 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1985
1986 {"3DSTATE_BINDING_TABLE_POINTERS_PS",
1987 OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
1988 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1989
1990 {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
1991 OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
1992 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1993
1994 {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
1995 OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
1996 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1997
1998 {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
1999 OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
2000 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2001
2002 {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
2003 OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
2004 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2005
2006 {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
2007 OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
2008 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2009
2010 {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
2011 0, 8, NULL},
2012
2013 {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
2014 0, 8, NULL},
2015
2016 {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
2017 0, 8, NULL},
2018
2019 {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
2020 0, 8, NULL},
2021
2022 {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
2023 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2024
2025 {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
2026 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2027
2028 {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
2029 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2030
2031 {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
2032 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2033
2034 {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
2035 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2036
2037 {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
2038 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2039
2040 {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
2041 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2042
2043 {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
2044 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2045
2046 {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
2047 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2048
2049 {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
2050 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2051
2052 {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
2053 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2054
2055 {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
2056 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2057
2058 {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
2059 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2060
2061 {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
2062 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2063
2064 {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
2065 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2066
2067 {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
2068 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2069
2070 {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
2071 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2072
2073 {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
2074 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2075
2076 {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
2077 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2078
2079 {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
2080 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2081
2082 {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
2083 D_BDW_PLUS, 0, 8, NULL},
2084
2085 {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2086 NULL},
2087
2088 {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
2089 D_BDW_PLUS, 0, 8, NULL},
2090
2091 {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
2092 D_BDW_PLUS, 0, 8, NULL},
2093
2094 {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2095 8, NULL},
2096
2097 {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
2098 R_RCS, D_BDW_PLUS, 0, 8, NULL},
2099
2100 {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2101 8, NULL},
2102
2103 {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2104 NULL},
2105
2106 {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2107 NULL},
2108
2109 {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2110 NULL},
2111
2112 {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
2113 D_BDW_PLUS, 0, 8, NULL},
2114
2115 {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
2116 R_RCS, D_ALL, 0, 8, NULL},
2117
2118 {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
2119 D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
2120
2121 {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
2122 R_RCS, D_ALL, 0, 1, NULL},
2123
2124 {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2125
2126 {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
2127 R_RCS, D_ALL, 0, 8, NULL},
2128
2129 {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
2130 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2131
2132 {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2133
2134 {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2135
2136 {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2137
2138 {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
2139 D_BDW_PLUS, 0, 8, NULL},
2140
2141 {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
2142 D_BDW_PLUS, 0, 8, NULL},
2143
2144 {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
2145 D_ALL, 0, 8, NULL},
2146
2147 {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
2148 D_BDW_PLUS, 0, 8, NULL},
2149
2150 {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
2151 D_BDW_PLUS, 0, 8, NULL},
2152
2153 {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2154
2155 {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2156
2157 {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2158
2159 {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
2160 D_ALL, 0, 8, NULL},
2161
2162 {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2163
2164 {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2165
2166 {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
2167 R_RCS, D_ALL, 0, 8, NULL},
2168
2169 {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
2170 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2171
2172 {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
2173 0, 8, NULL},
2174
2175 {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
2176 D_ALL, ADDR_FIX_1(2), 8, NULL},
2177
2178 {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
2179 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2180
2181 {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
2182 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2183
2184 {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
2185 D_ALL, 0, 8, NULL},
2186
2187 {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
2188 D_ALL, 0, 8, NULL},
2189
2190 {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
2191 D_ALL, 0, 8, NULL},
2192
2193 {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
2194 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2195
2196 {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
2197 D_BDW_PLUS, 0, 8, NULL},
2198
2199 {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
2200 D_ALL, ADDR_FIX_1(2), 8, NULL},
2201
2202 {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
2203 R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
2204
2205 {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
2206 R_RCS, D_ALL, 0, 8, NULL},
2207
2208 {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
2209 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2210
2211 {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
2212 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2213
2214 {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
2215 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2216
2217 {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
2218 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2219
2220 {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
2221 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2222
2223 {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
2224 R_RCS, D_ALL, 0, 8, NULL},
2225
2226 {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
2227 D_ALL, 0, 9, NULL},
2228
2229 {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2230 ADDR_FIX_2(2, 4), 8, NULL},
2231
2232 {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
2233 OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
2234 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2235
2236 {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
2237 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2238
2239 {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
2240 OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
2241 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2242
2243 {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
2244 D_BDW_PLUS, 0, 8, NULL},
2245
2246 {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
2247 ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
2248
2249 {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2250
2251 {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
2252 1, NULL},
2253
2254 {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
2255 ADDR_FIX_1(1), 8, NULL},
2256
2257 {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2258
2259 {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2260 ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
2261
2262 {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
2263 ADDR_FIX_1(1), 8, NULL},
2264
2265 {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2266
2267 {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2268
2269 {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2270 0, 8, NULL},
2271
2272 {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
2273 D_SKL_PLUS, 0, 8, NULL},
2274
2275 {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
2276 F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2277
2278 {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
2279 0, 16, NULL},
2280
2281 {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
2282 0, 16, NULL},
2283
2284 {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2285
2286 {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
2287 0, 16, NULL},
2288
2289 {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
2290 0, 16, NULL},
2291
2292 {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2293 0, 16, NULL},
2294
2295 {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2296 0, 8, NULL},
2297
2298 {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
2299 NULL},
2300
2301 {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
2302 F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
2303
2304 {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
2305 R_VCS, D_ALL, 0, 12, NULL},
2306
2307 {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
2308 R_VCS, D_ALL, 0, 12, NULL},
2309
2310 {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
2311 R_VCS, D_BDW_PLUS, 0, 12, NULL},
2312
2313 {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
2314 F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2315
2316 {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
2317 F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
2318
2319 {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2320
2321 {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
2322 R_VCS, D_ALL, 0, 12, NULL},
2323
2324 {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
2325 R_VCS, D_ALL, 0, 12, NULL},
2326
2327 {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
2328 R_VCS, D_ALL, 0, 12, NULL},
2329
2330 {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
2331 R_VCS, D_ALL, 0, 12, NULL},
2332
2333 {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
2334 R_VCS, D_ALL, 0, 12, NULL},
2335
2336 {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
2337 R_VCS, D_ALL, 0, 12, NULL},
2338
2339 {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
2340 R_VCS, D_ALL, 0, 6, NULL},
2341
2342 {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
2343 R_VCS, D_ALL, 0, 12, NULL},
2344
2345 {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
2346 R_VCS, D_ALL, 0, 12, NULL},
2347
2348 {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
2349 R_VCS, D_ALL, 0, 12, NULL},
2350
2351 {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
2352 R_VCS, D_ALL, 0, 12, NULL},
2353
2354 {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
2355 R_VCS, D_ALL, 0, 12, NULL},
2356
2357 {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
2358 R_VCS, D_ALL, 0, 12, NULL},
2359
2360 {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
2361 R_VCS, D_ALL, 0, 12, NULL},
2362 {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
2363 R_VCS, D_ALL, 0, 12, NULL},
2364
2365 {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
2366 R_VCS, D_ALL, 0, 12, NULL},
2367
2368 {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
2369 R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
2370
2371 {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
2372 R_VCS, D_ALL, 0, 12, NULL},
2373
2374 {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
2375 R_VCS, D_ALL, 0, 12, NULL},
2376
2377 {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
2378 R_VCS, D_ALL, 0, 12, NULL},
2379
2380 {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
2381 R_VCS, D_ALL, 0, 12, NULL},
2382
2383 {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
2384 R_VCS, D_ALL, 0, 12, NULL},
2385
2386 {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
2387 R_VCS, D_ALL, 0, 12, NULL},
2388
2389 {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
2390 R_VCS, D_ALL, 0, 12, NULL},
2391
2392 {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
2393 R_VCS, D_ALL, 0, 12, NULL},
2394
2395 {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
2396 R_VCS, D_ALL, 0, 12, NULL},
2397
2398 {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
2399 R_VCS, D_ALL, 0, 12, NULL},
2400
2401 {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
2402 R_VCS, D_ALL, 0, 12, NULL},
2403
2404 {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
2405 0, 16, NULL},
2406
2407 {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2408
2409 {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2410
2411 {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
2412 R_VCS, D_ALL, 0, 12, NULL},
2413
2414 {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
2415 R_VCS, D_ALL, 0, 12, NULL},
2416
2417 {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
2418 R_VCS, D_ALL, 0, 12, NULL},
2419
2420 {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
2421
2422 {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
2423 0, 12, NULL},
2424
2425 {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
2426 0, 20, NULL},
2427};
2428
2429static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
2430{
2431 hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
2432}
2433
Zhi Wangbe1da702016-05-03 18:26:57 -04002434/* call the cmd handler, and advance ip */
2435static int cmd_parser_exec(struct parser_exec_state *s)
2436{
Changbin Duffc19772017-05-03 09:20:10 +08002437 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002438 struct cmd_info *info;
2439 u32 cmd;
2440 int ret = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -04002441
2442 cmd = cmd_val(s, 0);
2443
2444 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
2445 if (info == NULL) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002446 gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -04002447 cmd, get_opcode(cmd, s->ring_id));
fred gao5c568832017-09-20 05:36:47 +08002448 return -EBADRQC;
Zhi Wangbe1da702016-05-03 18:26:57 -04002449 }
2450
Zhi Wangbe1da702016-05-03 18:26:57 -04002451 s->info = info;
2452
Changbin Duffc19772017-05-03 09:20:10 +08002453 trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va,
2454 cmd_length(s), s->buf_type);
Zhi Wangbe1da702016-05-03 18:26:57 -04002455
2456 if (info->handler) {
2457 ret = info->handler(s);
2458 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002459 gvt_vgpu_err("%s handler error\n", info->name);
Zhi Wangbe1da702016-05-03 18:26:57 -04002460 return ret;
2461 }
2462 }
Zhi Wangbe1da702016-05-03 18:26:57 -04002463
2464 if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
2465 ret = cmd_advance_default(s);
2466 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002467 gvt_vgpu_err("%s IP advance error\n", info->name);
Zhi Wangbe1da702016-05-03 18:26:57 -04002468 return ret;
2469 }
2470 }
2471 return 0;
2472}
2473
2474static inline bool gma_out_of_range(unsigned long gma,
2475 unsigned long gma_head, unsigned int gma_tail)
2476{
2477 if (gma_tail >= gma_head)
2478 return (gma < gma_head) || (gma > gma_tail);
2479 else
2480 return (gma > gma_tail) && (gma < gma_head);
2481}
2482
fred gao5c568832017-09-20 05:36:47 +08002483/* Keep the consistent return type, e.g EBADRQC for unknown
2484 * cmd, EFAULT for invalid address, EPERM for nonpriv. later
2485 * works as the input of VM healthy status.
2486 */
Zhi Wangbe1da702016-05-03 18:26:57 -04002487static int command_scan(struct parser_exec_state *s,
2488 unsigned long rb_head, unsigned long rb_tail,
2489 unsigned long rb_start, unsigned long rb_len)
2490{
2491
2492 unsigned long gma_head, gma_tail, gma_bottom;
2493 int ret = 0;
Tina Zhang695fbc02017-03-10 04:26:53 -05002494 struct intel_vgpu *vgpu = s->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002495
2496 gma_head = rb_start + rb_head;
2497 gma_tail = rb_start + rb_tail;
2498 gma_bottom = rb_start + rb_len;
2499
Zhi Wangbe1da702016-05-03 18:26:57 -04002500 while (s->ip_gma != gma_tail) {
2501 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
2502 if (!(s->ip_gma >= rb_start) ||
2503 !(s->ip_gma < gma_bottom)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002504 gvt_vgpu_err("ip_gma %lx out of ring scope."
Zhi Wangbe1da702016-05-03 18:26:57 -04002505 "(base:0x%lx, bottom: 0x%lx)\n",
2506 s->ip_gma, rb_start,
2507 gma_bottom);
2508 parser_exec_state_dump(s);
fred gao5c568832017-09-20 05:36:47 +08002509 return -EFAULT;
Zhi Wangbe1da702016-05-03 18:26:57 -04002510 }
2511 if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002512 gvt_vgpu_err("ip_gma %lx out of range."
Zhi Wangbe1da702016-05-03 18:26:57 -04002513 "base 0x%lx head 0x%lx tail 0x%lx\n",
2514 s->ip_gma, rb_start,
2515 rb_head, rb_tail);
2516 parser_exec_state_dump(s);
2517 break;
2518 }
2519 }
2520 ret = cmd_parser_exec(s);
2521 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002522 gvt_vgpu_err("cmd parser error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002523 parser_exec_state_dump(s);
2524 break;
2525 }
2526 }
2527
Zhi Wangbe1da702016-05-03 18:26:57 -04002528 return ret;
2529}
2530
2531static int scan_workload(struct intel_vgpu_workload *workload)
2532{
2533 unsigned long gma_head, gma_tail, gma_bottom;
2534 struct parser_exec_state s;
2535 int ret = 0;
2536
2537 /* ring base is page aligned */
Zhi Wang9556e112017-10-10 13:51:32 +08002538 if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE)))
Zhi Wangbe1da702016-05-03 18:26:57 -04002539 return -EINVAL;
2540
2541 gma_head = workload->rb_start + workload->rb_head;
2542 gma_tail = workload->rb_start + workload->rb_tail;
2543 gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
2544
2545 s.buf_type = RING_BUFFER_INSTRUCTION;
2546 s.buf_addr_type = GTT_BUFFER;
2547 s.vgpu = workload->vgpu;
2548 s.ring_id = workload->ring_id;
2549 s.ring_start = workload->rb_start;
2550 s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2551 s.ring_head = gma_head;
2552 s.ring_tail = gma_tail;
2553 s.rb_va = workload->shadow_ring_buffer_va;
2554 s.workload = workload;
2555
Pei Zhang0aaee4c2016-11-16 19:05:50 +08002556 if ((bypass_scan_mask & (1 << workload->ring_id)) ||
2557 gma_head == gma_tail)
Zhi Wangbe1da702016-05-03 18:26:57 -04002558 return 0;
2559
Ping Gao3364bf52017-07-04 16:09:58 +08002560 if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
2561 ret = -EINVAL;
2562 goto out;
2563 }
2564
Zhi Wangbe1da702016-05-03 18:26:57 -04002565 ret = ip_gma_set(&s, gma_head);
2566 if (ret)
2567 goto out;
2568
2569 ret = command_scan(&s, workload->rb_head, workload->rb_tail,
2570 workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
2571
2572out:
2573 return ret;
2574}
2575
2576static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2577{
2578
2579 unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
2580 struct parser_exec_state s;
2581 int ret = 0;
Tina Zhangc10c1252017-03-17 03:08:51 -04002582 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2583 struct intel_vgpu_workload,
2584 wa_ctx);
Zhi Wangbe1da702016-05-03 18:26:57 -04002585
2586 /* ring base is page aligned */
Zhi Wang9556e112017-10-10 13:51:32 +08002587 if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma,
2588 I915_GTT_PAGE_SIZE)))
Zhi Wangbe1da702016-05-03 18:26:57 -04002589 return -EINVAL;
2590
2591 ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
2592 ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
2593 PAGE_SIZE);
2594 gma_head = wa_ctx->indirect_ctx.guest_gma;
2595 gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
2596 gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
2597
2598 s.buf_type = RING_BUFFER_INSTRUCTION;
2599 s.buf_addr_type = GTT_BUFFER;
Tina Zhangc10c1252017-03-17 03:08:51 -04002600 s.vgpu = workload->vgpu;
2601 s.ring_id = workload->ring_id;
Zhi Wangbe1da702016-05-03 18:26:57 -04002602 s.ring_start = wa_ctx->indirect_ctx.guest_gma;
2603 s.ring_size = ring_size;
2604 s.ring_head = gma_head;
2605 s.ring_tail = gma_tail;
2606 s.rb_va = wa_ctx->indirect_ctx.shadow_va;
Tina Zhangc10c1252017-03-17 03:08:51 -04002607 s.workload = workload;
Zhi Wangbe1da702016-05-03 18:26:57 -04002608
Ping Gao3364bf52017-07-04 16:09:58 +08002609 if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
2610 ret = -EINVAL;
2611 goto out;
2612 }
2613
Zhi Wangbe1da702016-05-03 18:26:57 -04002614 ret = ip_gma_set(&s, gma_head);
2615 if (ret)
2616 goto out;
2617
2618 ret = command_scan(&s, 0, ring_tail,
2619 wa_ctx->indirect_ctx.guest_gma, ring_size);
2620out:
2621 return ret;
2622}
2623
2624static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
2625{
2626 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wang325eb942017-09-10 21:58:11 +08002627 struct intel_vgpu_submission *s = &vgpu->submission;
Zhi Wangbe1da702016-05-03 18:26:57 -04002628 unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
fred gao0a53bc02017-08-18 15:41:06 +08002629 void *shadow_ring_buffer_va;
2630 int ring_id = workload->ring_id;
Zhi Wangbe1da702016-05-03 18:26:57 -04002631 int ret;
2632
2633 guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2634
2635 /* calculate workload ring buffer size */
2636 workload->rb_len = (workload->rb_tail + guest_rb_size -
2637 workload->rb_head) % guest_rb_size;
2638
2639 gma_head = workload->rb_start + workload->rb_head;
2640 gma_tail = workload->rb_start + workload->rb_tail;
2641 gma_top = workload->rb_start + guest_rb_size;
2642
Zhi Wang325eb942017-09-10 21:58:11 +08002643 if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) {
Zhi Wang8cf80a22017-09-10 21:46:06 +08002644 void *p;
Zhi Wangbf4097e2017-09-10 21:36:21 +08002645
fred gao0a53bc02017-08-18 15:41:06 +08002646 /* realloc the new ring buffer if needed */
Zhi Wang325eb942017-09-10 21:58:11 +08002647 p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len,
Zhi Wang8cf80a22017-09-10 21:46:06 +08002648 GFP_KERNEL);
Zhi Wangbf4097e2017-09-10 21:36:21 +08002649 if (!p) {
Zhi Wang8cf80a22017-09-10 21:46:06 +08002650 gvt_vgpu_err("fail to re-alloc ring scan buffer\n");
fred gao0a53bc02017-08-18 15:41:06 +08002651 return -ENOMEM;
2652 }
Zhi Wang325eb942017-09-10 21:58:11 +08002653 s->ring_scan_buffer[ring_id] = p;
2654 s->ring_scan_buffer_size[ring_id] = workload->rb_len;
fred gao0a53bc02017-08-18 15:41:06 +08002655 }
2656
Zhi Wang325eb942017-09-10 21:58:11 +08002657 shadow_ring_buffer_va = s->ring_scan_buffer[ring_id];
Zhi Wangbe1da702016-05-03 18:26:57 -04002658
2659 /* get shadow ring buffer va */
fred gao0a53bc02017-08-18 15:41:06 +08002660 workload->shadow_ring_buffer_va = shadow_ring_buffer_va;
Zhi Wangbe1da702016-05-03 18:26:57 -04002661
2662 /* head > tail --> copy head <-> top */
2663 if (gma_head > gma_tail) {
2664 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
fred gao0a53bc02017-08-18 15:41:06 +08002665 gma_head, gma_top, shadow_ring_buffer_va);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002666 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002667 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002668 return ret;
2669 }
fred gao0a53bc02017-08-18 15:41:06 +08002670 shadow_ring_buffer_va += ret;
Zhi Wangbe1da702016-05-03 18:26:57 -04002671 gma_head = workload->rb_start;
2672 }
2673
2674 /* copy head or start <-> tail */
fred gao0a53bc02017-08-18 15:41:06 +08002675 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail,
2676 shadow_ring_buffer_va);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002677 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002678 gvt_vgpu_err("fail to copy guest ring buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002679 return ret;
2680 }
Zhi Wangbe1da702016-05-03 18:26:57 -04002681 return 0;
2682}
2683
Ping Gao89ea20b2017-06-29 12:22:42 +08002684int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload)
Zhi Wangbe1da702016-05-03 18:26:57 -04002685{
2686 int ret;
Tina Zhang695fbc02017-03-10 04:26:53 -05002687 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002688
2689 ret = shadow_workload_ring_buffer(workload);
2690 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002691 gvt_vgpu_err("fail to shadow workload ring_buffer\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002692 return ret;
2693 }
2694
2695 ret = scan_workload(workload);
2696 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002697 gvt_vgpu_err("scan workload error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002698 return ret;
2699 }
2700 return 0;
2701}
2702
2703static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2704{
Zhi Wangbe1da702016-05-03 18:26:57 -04002705 int ctx_size = wa_ctx->indirect_ctx.size;
2706 unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
Tina Zhangc10c1252017-03-17 03:08:51 -04002707 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2708 struct intel_vgpu_workload,
2709 wa_ctx);
2710 struct intel_vgpu *vgpu = workload->vgpu;
Chris Wilson894cf7d2016-10-19 11:11:38 +01002711 struct drm_i915_gem_object *obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002712 int ret = 0;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002713 void *map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002714
Tina Zhangc10c1252017-03-17 03:08:51 -04002715 obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv,
Chris Wilson894cf7d2016-10-19 11:11:38 +01002716 roundup(ctx_size + CACHELINE_BYTES,
2717 PAGE_SIZE));
2718 if (IS_ERR(obj))
2719 return PTR_ERR(obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002720
Zhi Wangbe1da702016-05-03 18:26:57 -04002721 /* get the va of the shadow batch buffer */
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002722 map = i915_gem_object_pin_map(obj, I915_MAP_WB);
2723 if (IS_ERR(map)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002724 gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002725 ret = PTR_ERR(map);
2726 goto put_obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002727 }
2728
Chris Wilson894cf7d2016-10-19 11:11:38 +01002729 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Zhi Wangbe1da702016-05-03 18:26:57 -04002730 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002731 gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002732 goto unmap_src;
2733 }
2734
Tina Zhangc10c1252017-03-17 03:08:51 -04002735 ret = copy_gma_to_hva(workload->vgpu,
2736 workload->vgpu->gtt.ggtt_mm,
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002737 guest_gma, guest_gma + ctx_size,
2738 map);
Zhenyu Wang8bcad072017-03-29 11:07:53 +08002739 if (ret < 0) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002740 gvt_vgpu_err("fail to copy guest indirect ctx\n");
Chris Wilson894cf7d2016-10-19 11:11:38 +01002741 goto unmap_src;
Zhi Wangbe1da702016-05-03 18:26:57 -04002742 }
2743
Chris Wilson894cf7d2016-10-19 11:11:38 +01002744 wa_ctx->indirect_ctx.obj = obj;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002745 wa_ctx->indirect_ctx.shadow_va = map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002746 return 0;
2747
2748unmap_src:
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002749 i915_gem_object_unpin_map(obj);
Chris Wilson894cf7d2016-10-19 11:11:38 +01002750put_obj:
fred gaoffeaf9a2017-08-16 15:48:03 +08002751 i915_gem_object_put(obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002752 return ret;
2753}
2754
2755static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2756{
2757 uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
2758 unsigned char *bb_start_sva;
2759
Zhenyu Wang8f63fc22017-10-19 13:54:06 +08002760 if (!wa_ctx->per_ctx.valid)
2761 return 0;
2762
Zhi Wangbe1da702016-05-03 18:26:57 -04002763 per_ctx_start[0] = 0x18800001;
2764 per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
2765
2766 bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
2767 wa_ctx->indirect_ctx.size;
2768
2769 memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
2770
2771 return 0;
2772}
2773
2774int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2775{
2776 int ret;
Tina Zhangc10c1252017-03-17 03:08:51 -04002777 struct intel_vgpu_workload *workload = container_of(wa_ctx,
2778 struct intel_vgpu_workload,
2779 wa_ctx);
2780 struct intel_vgpu *vgpu = workload->vgpu;
Zhi Wangbe1da702016-05-03 18:26:57 -04002781
2782 if (wa_ctx->indirect_ctx.size == 0)
2783 return 0;
2784
2785 ret = shadow_indirect_ctx(wa_ctx);
2786 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002787 gvt_vgpu_err("fail to shadow indirect ctx\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002788 return ret;
2789 }
2790
2791 combine_wa_ctx(wa_ctx);
2792
2793 ret = scan_wa_ctx(wa_ctx);
2794 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002795 gvt_vgpu_err("scan wa ctx error\n");
Zhi Wangbe1da702016-05-03 18:26:57 -04002796 return ret;
2797 }
2798
2799 return 0;
2800}
2801
2802static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
2803 unsigned int opcode, int rings)
2804{
2805 struct cmd_info *info = NULL;
2806 unsigned int ring;
2807
2808 for_each_set_bit(ring, (unsigned long *)&rings, I915_NUM_ENGINES) {
2809 info = find_cmd_entry(gvt, opcode, ring);
2810 if (info)
2811 break;
2812 }
2813 return info;
2814}
2815
2816static int init_cmd_table(struct intel_gvt *gvt)
2817{
2818 int i;
2819 struct cmd_entry *e;
2820 struct cmd_info *info;
2821 unsigned int gen_type;
2822
2823 gen_type = intel_gvt_get_device_type(gvt);
2824
2825 for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
2826 if (!(cmd_info[i].devices & gen_type))
2827 continue;
2828
2829 e = kzalloc(sizeof(*e), GFP_KERNEL);
2830 if (!e)
2831 return -ENOMEM;
2832
2833 e->info = &cmd_info[i];
2834 info = find_cmd_entry_any_ring(gvt,
2835 e->info->opcode, e->info->rings);
2836 if (info) {
2837 gvt_err("%s %s duplicated\n", e->info->name,
2838 info->name);
2839 return -EEXIST;
2840 }
2841
2842 INIT_HLIST_NODE(&e->hlist);
2843 add_cmd_entry(gvt, e);
2844 gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
2845 e->info->name, e->info->opcode, e->info->flag,
2846 e->info->devices, e->info->rings);
2847 }
2848 return 0;
2849}
2850
2851static void clean_cmd_table(struct intel_gvt *gvt)
2852{
2853 struct hlist_node *tmp;
2854 struct cmd_entry *e;
2855 int i;
2856
2857 hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
2858 kfree(e);
2859
2860 hash_init(gvt->cmd_table);
2861}
2862
2863void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
2864{
2865 clean_cmd_table(gvt);
2866}
2867
2868int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
2869{
2870 int ret;
2871
2872 ret = init_cmd_table(gvt);
2873 if (ret) {
2874 intel_gvt_clean_cmd_parser(gvt);
2875 return ret;
2876 }
2877 return 0;
2878}