blob: 807901af9bbe8c720fb3326281cddcb6af7565e4 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smart128bdda2018-01-30 15:59:03 -08004 * Copyright (C) 2017-2018 Broadcom. All Rights Reserved. The term *
James Smart3e21d1c2018-05-04 20:37:59 -07005 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
James Smartd080abe2017-02-12 13:52:39 -08006 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James Smartda0436e2009-05-22 14:51:39 -04009 * *
10 * This program is free software; you can redistribute it and/or *
11 * modify it under the terms of version 2 of the GNU General *
12 * Public License as published by the Free Software Foundation. *
13 * This program is distributed in the hope that it will be useful. *
14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18 * TO BE LEGALLY INVALID. See the GNU General Public License for *
19 * more details, a copy of which can be found in the file COPYING *
20 * included with this package. *
21 *******************************************************************/
22
23/* Macros to deal with bit fields. Each bit field must have 3 #defines
24 * associated with it (_SHIFT, _MASK, and _WORD).
25 * EG. For a bit field that is in the 7th bit of the "field4" field of a
26 * structure and is 2 bits in size the following #defines must exist:
27 * struct temp {
28 * uint32_t field1;
29 * uint32_t field2;
30 * uint32_t field3;
31 * uint32_t field4;
32 * #define example_bit_field_SHIFT 7
33 * #define example_bit_field_MASK 0x03
34 * #define example_bit_field_WORD field4
35 * uint32_t field5;
36 * };
37 * Then the macros below may be used to get or set the value of that field.
38 * EG. To get the value of the bit field from the above example:
39 * struct temp t1;
40 * value = bf_get(example_bit_field, &t1);
41 * And then to set that bit field:
42 * bf_set(example_bit_field, &t1, 2);
43 * Or clear that bit field:
44 * bf_set(example_bit_field, &t1, 0);
45 */
James Smart079b5c92011-08-21 21:48:49 -040046#define bf_get_be32(name, ptr) \
47 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_get_le32(name, ptr) \
49 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040050#define bf_get(name, ptr) \
51 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040052#define bf_set_le32(name, ptr, value) \
53 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
54 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
55 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040056#define bf_set(name, ptr, value) \
57 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
58 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
59
60struct dma_address {
61 uint32_t addr_lo;
62 uint32_t addr_hi;
63};
64
James Smart8fa38512009-07-19 10:01:03 -040065struct lpfc_sli_intf {
66 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050067#define lpfc_sli_intf_valid_SHIFT 29
68#define lpfc_sli_intf_valid_MASK 0x00000007
69#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040070#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050071#define lpfc_sli_intf_sli_hint2_SHIFT 24
72#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
73#define lpfc_sli_intf_sli_hint2_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
75#define lpfc_sli_intf_sli_hint1_SHIFT 16
76#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
77#define lpfc_sli_intf_sli_hint1_WORD word0
78#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
79#define LPFC_SLI_INTF_SLI_HINT1_1 1
80#define LPFC_SLI_INTF_SLI_HINT1_2 2
81#define lpfc_sli_intf_if_type_SHIFT 12
82#define lpfc_sli_intf_if_type_MASK 0x0000000F
83#define lpfc_sli_intf_if_type_WORD word0
84#define LPFC_SLI_INTF_IF_TYPE_0 0
85#define LPFC_SLI_INTF_IF_TYPE_1 1
86#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart27d6ac02018-02-22 08:18:42 -080087#define LPFC_SLI_INTF_IF_TYPE_6 6
James Smart28baac72010-02-12 14:42:03 -050088#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050089#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050091#define LPFC_SLI_INTF_FAMILY_BE2 0x0
92#define LPFC_SLI_INTF_FAMILY_BE3 0x1
93#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
94#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050095#define lpfc_sli_intf_slirev_SHIFT 4
96#define lpfc_sli_intf_slirev_MASK 0x0000000F
97#define lpfc_sli_intf_slirev_WORD word0
98#define LPFC_SLI_INTF_REV_SLI3 3
99#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -0500100#define lpfc_sli_intf_func_type_SHIFT 0
101#define lpfc_sli_intf_func_type_MASK 0x00000001
102#define lpfc_sli_intf_func_type_WORD word0
103#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
104#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400105};
106
James Smartbf316c72018-04-09 14:24:28 -0700107struct lpfc_sli_asic_rev {
108 u32 word0;
109#define LPFC_SLI_ASIC_VER_A 0x0
110#define LPFC_SLI_ASIC_VER_B 0x1
111#define LPFC_SLI_ASIC_VER_C 0x2
112#define LPFC_SLI_ASIC_VER_D 0x3
113#define lpfc_sli_asic_ver_SHIFT 4
114#define lpfc_sli_asic_ver_MASK 0x0000000F
115#define lpfc_sli_asic_ver_WORD word0
116};
117
James Smartda0436e2009-05-22 14:51:39 -0400118#define LPFC_SLI4_MBX_EMBED true
119#define LPFC_SLI4_MBX_NEMBED false
120
121#define LPFC_SLI4_MB_WORD_COUNT 64
122#define LPFC_MAX_MQ_PAGE 8
James Smart962bc512013-01-03 15:44:00 -0500123#define LPFC_MAX_WQ_PAGE_V0 4
James Smartda0436e2009-05-22 14:51:39 -0400124#define LPFC_MAX_WQ_PAGE 8
James Smart895427b2017-02-12 13:52:30 -0800125#define LPFC_MAX_RQ_PAGE 8
James Smartda0436e2009-05-22 14:51:39 -0400126#define LPFC_MAX_CQ_PAGE 4
127#define LPFC_MAX_EQ_PAGE 8
128
129#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
130#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
131#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
132
133/* Define SLI4 Alignment requirements. */
134#define LPFC_ALIGN_16_BYTE 16
135#define LPFC_ALIGN_64_BYTE 64
136
137/* Define SLI4 specific definitions. */
138#define LPFC_MQ_CQE_BYTE_OFFSET 256
139#define LPFC_MBX_CMD_HDR_LENGTH 16
140#define LPFC_MBX_ERROR_RANGE 0x4000
141#define LPFC_BMBX_BIT1_ADDR_HI 0x2
142#define LPFC_BMBX_BIT1_ADDR_LO 0
143#define LPFC_RPI_HDR_COUNT 64
144#define LPFC_HDR_TEMPLATE_SIZE 4096
145#define LPFC_RPI_ALLOC_ERROR 0xFFFF
146#define LPFC_FCF_RECORD_WD_CNT 132
147#define LPFC_ENTIRE_FCF_DATABASE 0
148#define LPFC_DFLT_FCF_INDEX 0
149
150/* Virtual function numbers */
151#define LPFC_VF0 0
152#define LPFC_VF1 1
153#define LPFC_VF2 2
154#define LPFC_VF3 3
155#define LPFC_VF4 4
156#define LPFC_VF5 5
157#define LPFC_VF6 6
158#define LPFC_VF7 7
159#define LPFC_VF8 8
160#define LPFC_VF9 9
161#define LPFC_VF10 10
162#define LPFC_VF11 11
163#define LPFC_VF12 12
164#define LPFC_VF13 13
165#define LPFC_VF14 14
166#define LPFC_VF15 15
167#define LPFC_VF16 16
168#define LPFC_VF17 17
169#define LPFC_VF18 18
170#define LPFC_VF19 19
171#define LPFC_VF20 20
172#define LPFC_VF21 21
173#define LPFC_VF22 22
174#define LPFC_VF23 23
175#define LPFC_VF24 24
176#define LPFC_VF25 25
177#define LPFC_VF26 26
178#define LPFC_VF27 27
179#define LPFC_VF28 28
180#define LPFC_VF29 29
181#define LPFC_VF30 30
182#define LPFC_VF31 31
183
184/* PCI function numbers */
185#define LPFC_PCI_FUNC0 0
186#define LPFC_PCI_FUNC1 1
187#define LPFC_PCI_FUNC2 2
188#define LPFC_PCI_FUNC3 3
189#define LPFC_PCI_FUNC4 4
190
James Smart88a2cfb2011-07-22 18:36:33 -0400191/* SLI4 interface type-2 PDEV_CTL register */
James Smartc0c11512011-05-24 11:41:34 -0400192#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
James Smartc0c11512011-05-24 11:41:34 -0400193#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
194#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
195#define LPFC_CTL_PDEV_CTL_DD 0x00000004
196#define LPFC_CTL_PDEV_CTL_LC 0x00000008
197#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
198#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
199#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
200
201#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
202
James Smartda0436e2009-05-22 14:51:39 -0400203/* Active interrupt test count */
204#define LPFC_ACT_INTR_CNT 4
205
James Smart49aa1432012-08-03 12:36:42 -0400206/* Algrithmns for scheduling FCP commands to WQs */
207#define LPFC_FCP_SCHED_ROUND_ROBIN 0
208#define LPFC_FCP_SCHED_BY_CPU 1
209
James Smartda0436e2009-05-22 14:51:39 -0400210/* Delay Multiplier constant */
211#define LPFC_DMULT_CONST 651042
James Smart0cf07f842017-06-01 21:07:10 -0700212#define LPFC_DMULT_MAX 1023
James Smartbf8dae82012-08-03 12:36:24 -0400213
214/* Configuration of Interrupts / sec for entire HBA port */
215#define LPFC_MIN_IMAX 5000
216#define LPFC_MAX_IMAX 5000000
James Smart895427b2017-02-12 13:52:30 -0800217#define LPFC_DEF_IMAX 150000
James Smartda0436e2009-05-22 14:51:39 -0400218
James Smart7bb03bb2013-04-17 20:19:16 -0400219#define LPFC_MIN_CPU_MAP 0
220#define LPFC_MAX_CPU_MAP 2
221#define LPFC_HBA_CPU_MAP 1
222#define LPFC_DRIVER_CPU_MAP 2 /* Default */
223
James Smart28baac72010-02-12 14:42:03 -0500224/* PORT_CAPABILITIES constants. */
225#define LPFC_MAX_SUPPORTED_PAGES 8
226
James Smartda0436e2009-05-22 14:51:39 -0400227struct ulp_bde64 {
228 union ULP_BDE_TUS {
229 uint32_t w;
230 struct {
231#ifdef __BIG_ENDIAN_BITFIELD
232 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
233 VALUE !! */
234 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
235#else /* __LITTLE_ENDIAN_BITFIELD */
236 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
237 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
238 VALUE !! */
239#endif
240#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
241#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
242#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
243#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
244#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
245#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
246#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
247 } f;
248 } tus;
249 uint32_t addrLow;
250 uint32_t addrHigh;
251};
252
James Smart0c651872013-07-15 18:33:23 -0400253/* Maximun size of immediate data that can fit into a 128 byte WQE */
254#define LPFC_MAX_BDE_IMM_SIZE 64
255
James Smartda0436e2009-05-22 14:51:39 -0400256struct lpfc_sli4_flags {
257 uint32_t word0;
James Smart6d368e52011-05-24 11:44:12 -0400258#define lpfc_idx_rsrc_rdy_SHIFT 0
259#define lpfc_idx_rsrc_rdy_MASK 0x00000001
260#define lpfc_idx_rsrc_rdy_WORD word0
261#define LPFC_IDX_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400262#define lpfc_rpi_rsrc_rdy_SHIFT 1
James Smart6d368e52011-05-24 11:44:12 -0400263#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
264#define lpfc_rpi_rsrc_rdy_WORD word0
265#define LPFC_RPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400266#define lpfc_vpi_rsrc_rdy_SHIFT 2
James Smart6d368e52011-05-24 11:44:12 -0400267#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
268#define lpfc_vpi_rsrc_rdy_WORD word0
269#define LPFC_VPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400270#define lpfc_vfi_rsrc_rdy_SHIFT 3
James Smart6d368e52011-05-24 11:44:12 -0400271#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
272#define lpfc_vfi_rsrc_rdy_WORD word0
273#define LPFC_VFI_RSRC_RDY 1
James Smartda0436e2009-05-22 14:51:39 -0400274};
275
James Smart546fc852011-03-11 16:06:29 -0500276struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500277 uint32_t word0_rsvd; /* Word0 must be reserved */
278 uint32_t word1;
279#define lpfc_abts_orig_SHIFT 0
280#define lpfc_abts_orig_MASK 0x00000001
281#define lpfc_abts_orig_WORD word1
282#define LPFC_ABTS_UNSOL_RSP 1
283#define LPFC_ABTS_UNSOL_INT 0
284 uint32_t word2;
285#define lpfc_abts_rxid_SHIFT 0
286#define lpfc_abts_rxid_MASK 0x0000FFFF
287#define lpfc_abts_rxid_WORD word2
288#define lpfc_abts_oxid_SHIFT 16
289#define lpfc_abts_oxid_MASK 0x0000FFFF
290#define lpfc_abts_oxid_WORD word2
291 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500292#define lpfc_vndr_code_SHIFT 0
293#define lpfc_vndr_code_MASK 0x000000FF
294#define lpfc_vndr_code_WORD word3
295#define lpfc_rsn_expln_SHIFT 8
296#define lpfc_rsn_expln_MASK 0x000000FF
297#define lpfc_rsn_expln_WORD word3
298#define lpfc_rsn_code_SHIFT 16
299#define lpfc_rsn_code_MASK 0x000000FF
300#define lpfc_rsn_code_WORD word3
301
James Smart5ffc2662009-11-18 15:39:44 -0500302 uint32_t word4;
303 uint32_t word5_rsvd; /* Word5 must be reserved */
304};
305
James Smartda0436e2009-05-22 14:51:39 -0400306/* event queue entry structure */
307struct lpfc_eqe {
308 uint32_t word0;
309#define lpfc_eqe_resource_id_SHIFT 16
James Smart16f3b482015-05-22 10:42:40 -0400310#define lpfc_eqe_resource_id_MASK 0x0000FFFF
James Smartda0436e2009-05-22 14:51:39 -0400311#define lpfc_eqe_resource_id_WORD word0
312#define lpfc_eqe_minor_code_SHIFT 4
313#define lpfc_eqe_minor_code_MASK 0x00000FFF
314#define lpfc_eqe_minor_code_WORD word0
315#define lpfc_eqe_major_code_SHIFT 1
316#define lpfc_eqe_major_code_MASK 0x00000007
317#define lpfc_eqe_major_code_WORD word0
318#define lpfc_eqe_valid_SHIFT 0
319#define lpfc_eqe_valid_MASK 0x00000001
320#define lpfc_eqe_valid_WORD word0
321};
322
323/* completion queue entry structure (common fields for all cqe types) */
324struct lpfc_cqe {
325 uint32_t reserved0;
326 uint32_t reserved1;
327 uint32_t reserved2;
328 uint32_t word3;
329#define lpfc_cqe_valid_SHIFT 31
330#define lpfc_cqe_valid_MASK 0x00000001
331#define lpfc_cqe_valid_WORD word3
332#define lpfc_cqe_code_SHIFT 16
333#define lpfc_cqe_code_MASK 0x000000FF
334#define lpfc_cqe_code_WORD word3
335};
336
337/* Completion Queue Entry Status Codes */
338#define CQE_STATUS_SUCCESS 0x0
339#define CQE_STATUS_FCP_RSP_FAILURE 0x1
340#define CQE_STATUS_REMOTE_STOP 0x2
341#define CQE_STATUS_LOCAL_REJECT 0x3
342#define CQE_STATUS_NPORT_RJT 0x4
343#define CQE_STATUS_FABRIC_RJT 0x5
344#define CQE_STATUS_NPORT_BSY 0x6
345#define CQE_STATUS_FABRIC_BSY 0x7
346#define CQE_STATUS_INTERMED_RSP 0x8
347#define CQE_STATUS_LS_RJT 0x9
348#define CQE_STATUS_CMD_REJECT 0xb
349#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
350#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
James Smartacd68592012-01-18 16:25:09 -0500351#define CQE_STATUS_DI_ERROR 0x16
352
353/* Used when mapping CQE status to IOCB */
354#define LPFC_IOCB_STATUS_MASK 0xf
James Smartda0436e2009-05-22 14:51:39 -0400355
356/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
357#define CQE_HW_STATUS_NO_ERR 0x0
358#define CQE_HW_STATUS_UNDERRUN 0x1
359#define CQE_HW_STATUS_OVERRUN 0x2
360
361/* Completion Queue Entry Codes */
362#define CQE_CODE_COMPL_WQE 0x1
363#define CQE_CODE_RELEASE_WQE 0x2
364#define CQE_CODE_RECEIVE 0x4
365#define CQE_CODE_XRI_ABORTED 0x5
James Smart7851fe22011-07-22 18:36:52 -0400366#define CQE_CODE_RECEIVE_V1 0x9
James Smart895427b2017-02-12 13:52:30 -0800367#define CQE_CODE_NVME_ERSP 0xd
James Smartda0436e2009-05-22 14:51:39 -0400368
James Smart5c1db2a2012-03-01 22:34:36 -0500369/*
370 * Define mask value for xri_aborted and wcqe completed CQE extended status.
371 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
372 */
James Smarte3d2b802012-08-14 14:25:43 -0400373#define WCQE_PARAM_MASK 0x1FF
James Smart5c1db2a2012-03-01 22:34:36 -0500374
James Smartda0436e2009-05-22 14:51:39 -0400375/* completion queue entry for wqe completions */
376struct lpfc_wcqe_complete {
377 uint32_t word0;
378#define lpfc_wcqe_c_request_tag_SHIFT 16
379#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
380#define lpfc_wcqe_c_request_tag_WORD word0
381#define lpfc_wcqe_c_status_SHIFT 8
382#define lpfc_wcqe_c_status_MASK 0x000000FF
383#define lpfc_wcqe_c_status_WORD word0
384#define lpfc_wcqe_c_hw_status_SHIFT 0
385#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
386#define lpfc_wcqe_c_hw_status_WORD word0
James Smart895427b2017-02-12 13:52:30 -0800387#define lpfc_wcqe_c_ersp0_SHIFT 0
388#define lpfc_wcqe_c_ersp0_MASK 0x0000FFFF
389#define lpfc_wcqe_c_ersp0_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400390 uint32_t total_data_placed;
391 uint32_t parameter;
James Smartacd68592012-01-18 16:25:09 -0500392#define lpfc_wcqe_c_bg_edir_SHIFT 5
393#define lpfc_wcqe_c_bg_edir_MASK 0x00000001
394#define lpfc_wcqe_c_bg_edir_WORD parameter
395#define lpfc_wcqe_c_bg_tdpv_SHIFT 3
396#define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
397#define lpfc_wcqe_c_bg_tdpv_WORD parameter
398#define lpfc_wcqe_c_bg_re_SHIFT 2
399#define lpfc_wcqe_c_bg_re_MASK 0x00000001
400#define lpfc_wcqe_c_bg_re_WORD parameter
401#define lpfc_wcqe_c_bg_ae_SHIFT 1
402#define lpfc_wcqe_c_bg_ae_MASK 0x00000001
403#define lpfc_wcqe_c_bg_ae_WORD parameter
404#define lpfc_wcqe_c_bg_ge_SHIFT 0
405#define lpfc_wcqe_c_bg_ge_MASK 0x00000001
406#define lpfc_wcqe_c_bg_ge_WORD parameter
James Smartda0436e2009-05-22 14:51:39 -0400407 uint32_t word3;
408#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
409#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
410#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
411#define lpfc_wcqe_c_xb_SHIFT 28
412#define lpfc_wcqe_c_xb_MASK 0x00000001
413#define lpfc_wcqe_c_xb_WORD word3
414#define lpfc_wcqe_c_pv_SHIFT 27
415#define lpfc_wcqe_c_pv_MASK 0x00000001
416#define lpfc_wcqe_c_pv_WORD word3
417#define lpfc_wcqe_c_priority_SHIFT 24
James Smartacd68592012-01-18 16:25:09 -0500418#define lpfc_wcqe_c_priority_MASK 0x00000007
419#define lpfc_wcqe_c_priority_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400420#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
421#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
422#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
James Smart895427b2017-02-12 13:52:30 -0800423#define lpfc_wcqe_c_sqhead_SHIFT 0
424#define lpfc_wcqe_c_sqhead_MASK 0x0000FFFF
425#define lpfc_wcqe_c_sqhead_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400426};
427
428/* completion queue entry for wqe release */
429struct lpfc_wcqe_release {
430 uint32_t reserved0;
431 uint32_t reserved1;
432 uint32_t word2;
433#define lpfc_wcqe_r_wq_id_SHIFT 16
434#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
435#define lpfc_wcqe_r_wq_id_WORD word2
436#define lpfc_wcqe_r_wqe_index_SHIFT 0
437#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
438#define lpfc_wcqe_r_wqe_index_WORD word2
439 uint32_t word3;
440#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
441#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
442#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
443#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
444#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
445#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
446};
447
448struct sli4_wcqe_xri_aborted {
449 uint32_t word0;
450#define lpfc_wcqe_xa_status_SHIFT 8
451#define lpfc_wcqe_xa_status_MASK 0x000000FF
452#define lpfc_wcqe_xa_status_WORD word0
453 uint32_t parameter;
454 uint32_t word2;
455#define lpfc_wcqe_xa_remote_xid_SHIFT 16
456#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
457#define lpfc_wcqe_xa_remote_xid_WORD word2
458#define lpfc_wcqe_xa_xri_SHIFT 0
459#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
460#define lpfc_wcqe_xa_xri_WORD word2
461 uint32_t word3;
462#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
463#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
464#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
465#define lpfc_wcqe_xa_ia_SHIFT 30
466#define lpfc_wcqe_xa_ia_MASK 0x00000001
467#define lpfc_wcqe_xa_ia_WORD word3
468#define CQE_XRI_ABORTED_IA_REMOTE 0
469#define CQE_XRI_ABORTED_IA_LOCAL 1
470#define lpfc_wcqe_xa_br_SHIFT 29
471#define lpfc_wcqe_xa_br_MASK 0x00000001
472#define lpfc_wcqe_xa_br_WORD word3
473#define CQE_XRI_ABORTED_BR_BA_ACC 0
474#define CQE_XRI_ABORTED_BR_BA_RJT 1
475#define lpfc_wcqe_xa_eo_SHIFT 28
476#define lpfc_wcqe_xa_eo_MASK 0x00000001
477#define lpfc_wcqe_xa_eo_WORD word3
478#define CQE_XRI_ABORTED_EO_REMOTE 0
479#define CQE_XRI_ABORTED_EO_LOCAL 1
480#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
481#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
482#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
483};
484
485/* completion queue entry structure for rqe completion */
486struct lpfc_rcqe {
487 uint32_t word0;
488#define lpfc_rcqe_bindex_SHIFT 16
489#define lpfc_rcqe_bindex_MASK 0x0000FFF
490#define lpfc_rcqe_bindex_WORD word0
491#define lpfc_rcqe_status_SHIFT 8
492#define lpfc_rcqe_status_MASK 0x000000FF
493#define lpfc_rcqe_status_WORD word0
494#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
495#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
496#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
497#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
James Smart7851fe22011-07-22 18:36:52 -0400498 uint32_t word1;
499#define lpfc_rcqe_fcf_id_v1_SHIFT 0
500#define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
501#define lpfc_rcqe_fcf_id_v1_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400502 uint32_t word2;
503#define lpfc_rcqe_length_SHIFT 16
504#define lpfc_rcqe_length_MASK 0x0000FFFF
505#define lpfc_rcqe_length_WORD word2
506#define lpfc_rcqe_rq_id_SHIFT 6
507#define lpfc_rcqe_rq_id_MASK 0x000003FF
508#define lpfc_rcqe_rq_id_WORD word2
509#define lpfc_rcqe_fcf_id_SHIFT 0
510#define lpfc_rcqe_fcf_id_MASK 0x0000003F
511#define lpfc_rcqe_fcf_id_WORD word2
James Smart7851fe22011-07-22 18:36:52 -0400512#define lpfc_rcqe_rq_id_v1_SHIFT 0
513#define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
514#define lpfc_rcqe_rq_id_v1_WORD word2
James Smartda0436e2009-05-22 14:51:39 -0400515 uint32_t word3;
516#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
517#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
518#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
519#define lpfc_rcqe_port_SHIFT 30
520#define lpfc_rcqe_port_MASK 0x00000001
521#define lpfc_rcqe_port_WORD word3
522#define lpfc_rcqe_hdr_length_SHIFT 24
523#define lpfc_rcqe_hdr_length_MASK 0x0000001F
524#define lpfc_rcqe_hdr_length_WORD word3
525#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
526#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
527#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
528#define lpfc_rcqe_eof_SHIFT 8
529#define lpfc_rcqe_eof_MASK 0x000000FF
530#define lpfc_rcqe_eof_WORD word3
531#define FCOE_EOFn 0x41
532#define FCOE_EOFt 0x42
533#define FCOE_EOFni 0x49
534#define FCOE_EOFa 0x50
535#define lpfc_rcqe_sof_SHIFT 0
536#define lpfc_rcqe_sof_MASK 0x000000FF
537#define lpfc_rcqe_sof_WORD word3
538#define FCOE_SOFi2 0x2d
539#define FCOE_SOFi3 0x2e
540#define FCOE_SOFn2 0x35
541#define FCOE_SOFn3 0x36
542};
543
James Smartda0436e2009-05-22 14:51:39 -0400544struct lpfc_rqe {
545 uint32_t address_hi;
546 uint32_t address_lo;
547};
548
549/* buffer descriptors */
550struct lpfc_bde4 {
551 uint32_t addr_hi;
552 uint32_t addr_lo;
553 uint32_t word2;
554#define lpfc_bde4_last_SHIFT 31
555#define lpfc_bde4_last_MASK 0x00000001
556#define lpfc_bde4_last_WORD word2
557#define lpfc_bde4_sge_offset_SHIFT 0
558#define lpfc_bde4_sge_offset_MASK 0x000003FF
559#define lpfc_bde4_sge_offset_WORD word2
560 uint32_t word3;
561#define lpfc_bde4_length_SHIFT 0
562#define lpfc_bde4_length_MASK 0x000000FF
563#define lpfc_bde4_length_WORD word3
564};
565
566struct lpfc_register {
567 uint32_t word0;
568};
569
James Smart65791f12016-07-06 12:35:56 -0700570#define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000
571#define LPFC_PORT_SEM_MASK 0xF000
James Smart085c6472010-11-20 23:11:37 -0500572/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400573#define LPFC_UERR_STATUS_HI 0x00A4
574#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500575#define LPFC_UE_MASK_HI 0x00AC
576#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400577
James Smart2fcee4b2010-12-15 17:57:46 -0500578/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
579#define LPFC_SLI_INTF 0x0058
James Smartbf316c72018-04-09 14:24:28 -0700580#define LPFC_SLI_ASIC_VER 0x009C
James Smartda0436e2009-05-22 14:51:39 -0400581
James Smart88a2cfb2011-07-22 18:36:33 -0400582#define LPFC_CTL_PORT_SEM_OFFSET 0x400
James Smart2fcee4b2010-12-15 17:57:46 -0500583#define lpfc_port_smphr_perr_SHIFT 31
584#define lpfc_port_smphr_perr_MASK 0x1
585#define lpfc_port_smphr_perr_WORD word0
586#define lpfc_port_smphr_sfi_SHIFT 30
587#define lpfc_port_smphr_sfi_MASK 0x1
588#define lpfc_port_smphr_sfi_WORD word0
589#define lpfc_port_smphr_nip_SHIFT 29
590#define lpfc_port_smphr_nip_MASK 0x1
591#define lpfc_port_smphr_nip_WORD word0
592#define lpfc_port_smphr_ipc_SHIFT 28
593#define lpfc_port_smphr_ipc_MASK 0x1
594#define lpfc_port_smphr_ipc_WORD word0
595#define lpfc_port_smphr_scr1_SHIFT 27
596#define lpfc_port_smphr_scr1_MASK 0x1
597#define lpfc_port_smphr_scr1_WORD word0
598#define lpfc_port_smphr_scr2_SHIFT 26
599#define lpfc_port_smphr_scr2_MASK 0x1
600#define lpfc_port_smphr_scr2_WORD word0
601#define lpfc_port_smphr_host_scratch_SHIFT 16
602#define lpfc_port_smphr_host_scratch_MASK 0xFF
603#define lpfc_port_smphr_host_scratch_WORD word0
604#define lpfc_port_smphr_port_status_SHIFT 0
605#define lpfc_port_smphr_port_status_MASK 0xFFFF
606#define lpfc_port_smphr_port_status_WORD word0
607
James Smartda0436e2009-05-22 14:51:39 -0400608#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
609#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
610#define LPFC_POST_STAGE_HOST_RDY 0x0002
611#define LPFC_POST_STAGE_BE_RESET 0x0003
612#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
613#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
614#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
615#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
616#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
617#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
618#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
619#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
620#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
621#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
622#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
623#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
624#define LPFC_POST_STAGE_ARMFW_START 0x0800
625#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
626#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
627#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
628#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
629#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
630#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
631#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
632#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
633#define LPFC_POST_STAGE_PARSE_XML 0x0B04
634#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
635#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
636#define LPFC_POST_STAGE_RC_DONE 0x0B07
637#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
638#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500639#define LPFC_POST_STAGE_PORT_READY 0xC000
640#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500641
James Smart88a2cfb2011-07-22 18:36:33 -0400642#define LPFC_CTL_PORT_STA_OFFSET 0x404
James Smart085c6472010-11-20 23:11:37 -0500643#define lpfc_sliport_status_err_SHIFT 31
644#define lpfc_sliport_status_err_MASK 0x1
645#define lpfc_sliport_status_err_WORD word0
646#define lpfc_sliport_status_end_SHIFT 30
647#define lpfc_sliport_status_end_MASK 0x1
648#define lpfc_sliport_status_end_WORD word0
649#define lpfc_sliport_status_oti_SHIFT 29
650#define lpfc_sliport_status_oti_MASK 0x1
651#define lpfc_sliport_status_oti_WORD word0
652#define lpfc_sliport_status_rn_SHIFT 24
653#define lpfc_sliport_status_rn_MASK 0x1
654#define lpfc_sliport_status_rn_WORD word0
655#define lpfc_sliport_status_rdy_SHIFT 23
656#define lpfc_sliport_status_rdy_MASK 0x1
657#define lpfc_sliport_status_rdy_WORD word0
James Smart229adb02013-04-17 20:16:51 -0400658#define MAX_IF_TYPE_2_RESETS 6
James Smart085c6472010-11-20 23:11:37 -0500659
James Smart88a2cfb2011-07-22 18:36:33 -0400660#define LPFC_CTL_PORT_CTL_OFFSET 0x408
James Smart085c6472010-11-20 23:11:37 -0500661#define lpfc_sliport_ctrl_end_SHIFT 30
662#define lpfc_sliport_ctrl_end_MASK 0x1
663#define lpfc_sliport_ctrl_end_WORD word0
664#define LPFC_SLIPORT_LITTLE_ENDIAN 0
665#define LPFC_SLIPORT_BIG_ENDIAN 1
666#define lpfc_sliport_ctrl_ip_SHIFT 27
667#define lpfc_sliport_ctrl_ip_MASK 0x1
668#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500669#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500670
James Smart88a2cfb2011-07-22 18:36:33 -0400671#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
672#define LPFC_CTL_PORT_ER2_OFFSET 0x410
James Smart085c6472010-11-20 23:11:37 -0500673
James Smart0cf07f842017-06-01 21:07:10 -0700674#define LPFC_CTL_PORT_EQ_DELAY_OFFSET 0x418
675#define lpfc_sliport_eqdelay_delay_SHIFT 16
676#define lpfc_sliport_eqdelay_delay_MASK 0xffff
677#define lpfc_sliport_eqdelay_delay_WORD word0
678#define lpfc_sliport_eqdelay_id_SHIFT 0
679#define lpfc_sliport_eqdelay_id_MASK 0xfff
680#define lpfc_sliport_eqdelay_id_WORD word0
681#define LPFC_SEC_TO_USEC 1000000
682
James Smart2fcee4b2010-12-15 17:57:46 -0500683/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
684 * reside in BAR 2.
685 */
686#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
687
James Smartda0436e2009-05-22 14:51:39 -0400688#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
689#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
690
691#define LPFC_HST_ISR0 0x0C18
692#define LPFC_HST_ISR1 0x0C1C
693#define LPFC_HST_ISR2 0x0C20
694#define LPFC_HST_ISR3 0x0C24
695#define LPFC_HST_ISR4 0x0C28
696
697#define LPFC_HST_IMR0 0x0C48
698#define LPFC_HST_IMR1 0x0C4C
699#define LPFC_HST_IMR2 0x0C50
700#define LPFC_HST_IMR3 0x0C54
701#define LPFC_HST_IMR4 0x0C58
702
703#define LPFC_HST_ISCR0 0x0C78
704#define LPFC_HST_ISCR1 0x0C7C
705#define LPFC_HST_ISCR2 0x0C80
706#define LPFC_HST_ISCR3 0x0C84
707#define LPFC_HST_ISCR4 0x0C88
708
709#define LPFC_SLI4_INTR0 BIT0
710#define LPFC_SLI4_INTR1 BIT1
711#define LPFC_SLI4_INTR2 BIT2
712#define LPFC_SLI4_INTR3 BIT3
713#define LPFC_SLI4_INTR4 BIT4
714#define LPFC_SLI4_INTR5 BIT5
715#define LPFC_SLI4_INTR6 BIT6
716#define LPFC_SLI4_INTR7 BIT7
717#define LPFC_SLI4_INTR8 BIT8
718#define LPFC_SLI4_INTR9 BIT9
719#define LPFC_SLI4_INTR10 BIT10
720#define LPFC_SLI4_INTR11 BIT11
721#define LPFC_SLI4_INTR12 BIT12
722#define LPFC_SLI4_INTR13 BIT13
723#define LPFC_SLI4_INTR14 BIT14
724#define LPFC_SLI4_INTR15 BIT15
725#define LPFC_SLI4_INTR16 BIT16
726#define LPFC_SLI4_INTR17 BIT17
727#define LPFC_SLI4_INTR18 BIT18
728#define LPFC_SLI4_INTR19 BIT19
729#define LPFC_SLI4_INTR20 BIT20
730#define LPFC_SLI4_INTR21 BIT21
731#define LPFC_SLI4_INTR22 BIT22
732#define LPFC_SLI4_INTR23 BIT23
733#define LPFC_SLI4_INTR24 BIT24
734#define LPFC_SLI4_INTR25 BIT25
735#define LPFC_SLI4_INTR26 BIT26
736#define LPFC_SLI4_INTR27 BIT27
737#define LPFC_SLI4_INTR28 BIT28
738#define LPFC_SLI4_INTR29 BIT29
739#define LPFC_SLI4_INTR30 BIT30
740#define LPFC_SLI4_INTR31 BIT31
741
James Smart085c6472010-11-20 23:11:37 -0500742/*
743 * The Doorbell registers defined here exist in different BAR
744 * register sets depending on the UCNA Port's reported if_type
745 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500746 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart27d6ac02018-02-22 08:18:42 -0800747 * BAR0. For FC ports running SLI4 and if_type 6, they reside in
748 * BAR2. The offsets and base address are different, so the driver
749 * has to compute the register addresses accordingly
James Smart085c6472010-11-20 23:11:37 -0500750 */
James Smart962bc512013-01-03 15:44:00 -0500751#define LPFC_ULP0_RQ_DOORBELL 0x00A0
752#define LPFC_ULP1_RQ_DOORBELL 0x00C0
James Smart27d6ac02018-02-22 08:18:42 -0800753#define LPFC_IF6_RQ_DOORBELL 0x0080
James Smart962bc512013-01-03 15:44:00 -0500754#define lpfc_rq_db_list_fm_num_posted_SHIFT 24
755#define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
756#define lpfc_rq_db_list_fm_num_posted_WORD word0
757#define lpfc_rq_db_list_fm_index_SHIFT 16
758#define lpfc_rq_db_list_fm_index_MASK 0x00FF
759#define lpfc_rq_db_list_fm_index_WORD word0
760#define lpfc_rq_db_list_fm_id_SHIFT 0
761#define lpfc_rq_db_list_fm_id_MASK 0xFFFF
762#define lpfc_rq_db_list_fm_id_WORD word0
763#define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
764#define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
765#define lpfc_rq_db_ring_fm_num_posted_WORD word0
766#define lpfc_rq_db_ring_fm_id_SHIFT 0
767#define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
768#define lpfc_rq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400769
James Smart962bc512013-01-03 15:44:00 -0500770#define LPFC_ULP0_WQ_DOORBELL 0x0040
771#define LPFC_ULP1_WQ_DOORBELL 0x0060
772#define lpfc_wq_db_list_fm_num_posted_SHIFT 24
773#define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
774#define lpfc_wq_db_list_fm_num_posted_WORD word0
775#define lpfc_wq_db_list_fm_index_SHIFT 16
776#define lpfc_wq_db_list_fm_index_MASK 0x00FF
777#define lpfc_wq_db_list_fm_index_WORD word0
778#define lpfc_wq_db_list_fm_id_SHIFT 0
779#define lpfc_wq_db_list_fm_id_MASK 0xFFFF
780#define lpfc_wq_db_list_fm_id_WORD word0
781#define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
782#define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
783#define lpfc_wq_db_ring_fm_num_posted_WORD word0
784#define lpfc_wq_db_ring_fm_id_SHIFT 0
785#define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
786#define lpfc_wq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400787
James Smart27d6ac02018-02-22 08:18:42 -0800788#define LPFC_IF6_WQ_DOORBELL 0x0040
789#define lpfc_if6_wq_db_list_fm_num_posted_SHIFT 24
790#define lpfc_if6_wq_db_list_fm_num_posted_MASK 0x00FF
791#define lpfc_if6_wq_db_list_fm_num_posted_WORD word0
792#define lpfc_if6_wq_db_list_fm_dpp_SHIFT 23
793#define lpfc_if6_wq_db_list_fm_dpp_MASK 0x0001
794#define lpfc_if6_wq_db_list_fm_dpp_WORD word0
795#define lpfc_if6_wq_db_list_fm_dpp_id_SHIFT 16
796#define lpfc_if6_wq_db_list_fm_dpp_id_MASK 0x001F
797#define lpfc_if6_wq_db_list_fm_dpp_id_WORD word0
798#define lpfc_if6_wq_db_list_fm_id_SHIFT 0
799#define lpfc_if6_wq_db_list_fm_id_MASK 0xFFFF
800#define lpfc_if6_wq_db_list_fm_id_WORD word0
801
James Smartda0436e2009-05-22 14:51:39 -0400802#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500803#define lpfc_eqcq_doorbell_se_SHIFT 31
804#define lpfc_eqcq_doorbell_se_MASK 0x0001
805#define lpfc_eqcq_doorbell_se_WORD word0
806#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
807#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400808#define lpfc_eqcq_doorbell_arm_SHIFT 29
809#define lpfc_eqcq_doorbell_arm_MASK 0x0001
810#define lpfc_eqcq_doorbell_arm_WORD word0
811#define lpfc_eqcq_doorbell_num_released_SHIFT 16
812#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
813#define lpfc_eqcq_doorbell_num_released_WORD word0
814#define lpfc_eqcq_doorbell_qt_SHIFT 10
815#define lpfc_eqcq_doorbell_qt_MASK 0x0001
816#define lpfc_eqcq_doorbell_qt_WORD word0
817#define LPFC_QUEUE_TYPE_COMPLETION 0
818#define LPFC_QUEUE_TYPE_EVENT 1
819#define lpfc_eqcq_doorbell_eqci_SHIFT 9
820#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
821#define lpfc_eqcq_doorbell_eqci_WORD word0
James Smart6b5151f2012-01-18 16:24:06 -0500822#define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
823#define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
824#define lpfc_eqcq_doorbell_cqid_lo_WORD word0
825#define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
826#define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
827#define lpfc_eqcq_doorbell_cqid_hi_WORD word0
828#define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
829#define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
830#define lpfc_eqcq_doorbell_eqid_lo_WORD word0
831#define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
832#define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
833#define lpfc_eqcq_doorbell_eqid_hi_WORD word0
834#define LPFC_CQID_HI_FIELD_SHIFT 10
835#define LPFC_EQID_HI_FIELD_SHIFT 9
James Smartda0436e2009-05-22 14:51:39 -0400836
James Smart27d6ac02018-02-22 08:18:42 -0800837#define LPFC_IF6_CQ_DOORBELL 0x00C0
838#define lpfc_if6_cq_doorbell_se_SHIFT 31
839#define lpfc_if6_cq_doorbell_se_MASK 0x0001
840#define lpfc_if6_cq_doorbell_se_WORD word0
841#define LPFC_IF6_CQ_SOLICIT_ENABLE_OFF 0
842#define LPFC_IF6_CQ_SOLICIT_ENABLE_ON 1
843#define lpfc_if6_cq_doorbell_arm_SHIFT 29
844#define lpfc_if6_cq_doorbell_arm_MASK 0x0001
845#define lpfc_if6_cq_doorbell_arm_WORD word0
846#define lpfc_if6_cq_doorbell_num_released_SHIFT 16
847#define lpfc_if6_cq_doorbell_num_released_MASK 0x1FFF
848#define lpfc_if6_cq_doorbell_num_released_WORD word0
849#define lpfc_if6_cq_doorbell_cqid_SHIFT 0
850#define lpfc_if6_cq_doorbell_cqid_MASK 0xFFFF
851#define lpfc_if6_cq_doorbell_cqid_WORD word0
852
853#define LPFC_IF6_EQ_DOORBELL 0x0120
854#define lpfc_if6_eq_doorbell_io_SHIFT 31
855#define lpfc_if6_eq_doorbell_io_MASK 0x0001
856#define lpfc_if6_eq_doorbell_io_WORD word0
857#define LPFC_IF6_EQ_INTR_OVERRIDE_OFF 0
858#define LPFC_IF6_EQ_INTR_OVERRIDE_ON 1
859#define lpfc_if6_eq_doorbell_arm_SHIFT 29
860#define lpfc_if6_eq_doorbell_arm_MASK 0x0001
861#define lpfc_if6_eq_doorbell_arm_WORD word0
862#define lpfc_if6_eq_doorbell_num_released_SHIFT 16
863#define lpfc_if6_eq_doorbell_num_released_MASK 0x1FFF
864#define lpfc_if6_eq_doorbell_num_released_WORD word0
865#define lpfc_if6_eq_doorbell_eqid_SHIFT 0
866#define lpfc_if6_eq_doorbell_eqid_MASK 0x0FFF
867#define lpfc_if6_eq_doorbell_eqid_WORD word0
868
James Smartda0436e2009-05-22 14:51:39 -0400869#define LPFC_BMBX 0x0160
870#define lpfc_bmbx_addr_SHIFT 2
871#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
872#define lpfc_bmbx_addr_WORD word0
873#define lpfc_bmbx_hi_SHIFT 1
874#define lpfc_bmbx_hi_MASK 0x0001
875#define lpfc_bmbx_hi_WORD word0
876#define lpfc_bmbx_rdy_SHIFT 0
877#define lpfc_bmbx_rdy_MASK 0x0001
878#define lpfc_bmbx_rdy_WORD word0
879
880#define LPFC_MQ_DOORBELL 0x0140
James Smart27d6ac02018-02-22 08:18:42 -0800881#define LPFC_IF6_MQ_DOORBELL 0x0160
James Smartda0436e2009-05-22 14:51:39 -0400882#define lpfc_mq_doorbell_num_posted_SHIFT 16
883#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
884#define lpfc_mq_doorbell_num_posted_WORD word0
885#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500886#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400887#define lpfc_mq_doorbell_id_WORD word0
888
889struct lpfc_sli4_cfg_mhdr {
890 uint32_t word1;
891#define lpfc_mbox_hdr_emb_SHIFT 0
892#define lpfc_mbox_hdr_emb_MASK 0x00000001
893#define lpfc_mbox_hdr_emb_WORD word1
894#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
895#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
896#define lpfc_mbox_hdr_sge_cnt_WORD word1
897 uint32_t payload_length;
898 uint32_t tag_lo;
899 uint32_t tag_hi;
900 uint32_t reserved5;
901};
902
903union lpfc_sli4_cfg_shdr {
904 struct {
905 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500906#define lpfc_mbox_hdr_opcode_SHIFT 0
907#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
908#define lpfc_mbox_hdr_opcode_WORD word6
909#define lpfc_mbox_hdr_subsystem_SHIFT 8
910#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
911#define lpfc_mbox_hdr_subsystem_WORD word6
912#define lpfc_mbox_hdr_port_number_SHIFT 16
913#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
914#define lpfc_mbox_hdr_port_number_WORD word6
915#define lpfc_mbox_hdr_domain_SHIFT 24
916#define lpfc_mbox_hdr_domain_MASK 0x000000FF
917#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400918 uint32_t timeout;
919 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500920 uint32_t word9;
921#define lpfc_mbox_hdr_version_SHIFT 0
922#define lpfc_mbox_hdr_version_MASK 0x000000FF
923#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400924#define lpfc_mbox_hdr_pf_num_SHIFT 16
925#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
926#define lpfc_mbox_hdr_pf_num_WORD word9
927#define lpfc_mbox_hdr_vh_num_SHIFT 24
928#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
929#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500930#define LPFC_Q_CREATE_VERSION_2 2
931#define LPFC_Q_CREATE_VERSION_1 1
932#define LPFC_Q_CREATE_VERSION_0 0
James Smartcd1c8302011-10-10 21:33:25 -0400933#define LPFC_OPCODE_VERSION_0 0
934#define LPFC_OPCODE_VERSION_1 1
James Smartda0436e2009-05-22 14:51:39 -0400935 } request;
936 struct {
937 uint32_t word6;
938#define lpfc_mbox_hdr_opcode_SHIFT 0
939#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
940#define lpfc_mbox_hdr_opcode_WORD word6
941#define lpfc_mbox_hdr_subsystem_SHIFT 8
942#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
943#define lpfc_mbox_hdr_subsystem_WORD word6
944#define lpfc_mbox_hdr_domain_SHIFT 24
945#define lpfc_mbox_hdr_domain_MASK 0x000000FF
946#define lpfc_mbox_hdr_domain_WORD word6
947 uint32_t word7;
948#define lpfc_mbox_hdr_status_SHIFT 0
949#define lpfc_mbox_hdr_status_MASK 0x000000FF
950#define lpfc_mbox_hdr_status_WORD word7
951#define lpfc_mbox_hdr_add_status_SHIFT 8
952#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
953#define lpfc_mbox_hdr_add_status_WORD word7
954 uint32_t response_length;
955 uint32_t actual_response_length;
956 } response;
957};
958
James Smart6d368e52011-05-24 11:44:12 -0400959/* Mailbox Header structures.
960 * struct mbox_header is defined for first generation SLI4_CFG mailbox
961 * calls deployed for BE-based ports.
962 *
963 * struct sli4_mbox_header is defined for second generation SLI4
964 * ports that don't deploy the SLI4_CFG mechanism.
965 */
James Smartda0436e2009-05-22 14:51:39 -0400966struct mbox_header {
967 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
968 union lpfc_sli4_cfg_shdr cfg_shdr;
969};
970
James Smart6d368e52011-05-24 11:44:12 -0400971#define LPFC_EXTENT_LOCAL 0
972#define LPFC_TIMEOUT_DEFAULT 0
973#define LPFC_EXTENT_VERSION_DEFAULT 0
974
James Smartda0436e2009-05-22 14:51:39 -0400975/* Subsystem Definitions */
James Smarta183a152011-10-10 21:32:43 -0400976#define LPFC_MBOX_SUBSYSTEM_NA 0x0
James Smartda0436e2009-05-22 14:51:39 -0400977#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
978#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
979
980/* Device Specific Definitions */
981
982/* The HOST ENDIAN defines are in Big Endian format. */
983#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
984#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
985
986/* Common Opcodes */
James Smarta183a152011-10-10 21:32:43 -0400987#define LPFC_MBOX_OPCODE_NA 0x00
988#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
989#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
990#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
991#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
992#define LPFC_MBOX_OPCODE_NOP 0x21
James Smart173edbb2012-06-12 13:54:50 -0400993#define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
James Smarta183a152011-10-10 21:32:43 -0400994#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
995#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
996#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
997#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
998#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smart940eb682012-08-03 12:37:08 -0400999#define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
1000#define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
James Smart8b017a32015-05-21 13:55:18 -04001001#define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
1002#define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
James Smartcd1c8302011-10-10 21:33:25 -04001003#define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
James Smarta183a152011-10-10 21:32:43 -04001004#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smart940eb682012-08-03 12:37:08 -04001005#define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
James Smart61bda8f2016-10-13 15:06:05 -07001006#define LPFC_MBOX_OPCODE_SET_HOST_DATA 0x5D
James Smart940eb682012-08-03 12:37:08 -04001007#define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
1008#define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
James Smarta183a152011-10-10 21:32:43 -04001009#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
1010#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
1011#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
1012#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
1013#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
James Smart940eb682012-08-03 12:37:08 -04001014#define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
James Smarta183a152011-10-10 21:32:43 -04001015#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
1016#define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
1017#define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
1018#define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
1019#define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
1020#define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
1021#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
1022#define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
1023#define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
1024#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smart65791f12016-07-06 12:35:56 -07001025#define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF
James Smartda0436e2009-05-22 14:51:39 -04001026
1027/* FCoE Opcodes */
1028#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
1029#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
1030#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
1031#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
1032#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
1033#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
1034#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
1035#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
1036#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
1037#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -05001038#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smart2d7dbc42017-02-12 13:52:35 -08001039#define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET 0x1D
James Smarta183a152011-10-10 21:32:43 -04001040#define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
James Smart7ad20aa2011-05-24 11:44:28 -04001041#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
1042#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
James Smartda0436e2009-05-22 14:51:39 -04001043
1044/* Mailbox command structures */
1045struct eq_context {
1046 uint32_t word0;
1047#define lpfc_eq_context_size_SHIFT 31
1048#define lpfc_eq_context_size_MASK 0x00000001
1049#define lpfc_eq_context_size_WORD word0
1050#define LPFC_EQE_SIZE_4 0x0
1051#define LPFC_EQE_SIZE_16 0x1
1052#define lpfc_eq_context_valid_SHIFT 29
1053#define lpfc_eq_context_valid_MASK 0x00000001
1054#define lpfc_eq_context_valid_WORD word0
James Smart7365f6f2018-02-22 08:18:46 -08001055#define lpfc_eq_context_autovalid_SHIFT 28
1056#define lpfc_eq_context_autovalid_MASK 0x00000001
1057#define lpfc_eq_context_autovalid_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001058 uint32_t word1;
1059#define lpfc_eq_context_count_SHIFT 26
1060#define lpfc_eq_context_count_MASK 0x00000003
1061#define lpfc_eq_context_count_WORD word1
1062#define LPFC_EQ_CNT_256 0x0
1063#define LPFC_EQ_CNT_512 0x1
1064#define LPFC_EQ_CNT_1024 0x2
1065#define LPFC_EQ_CNT_2048 0x3
1066#define LPFC_EQ_CNT_4096 0x4
1067 uint32_t word2;
1068#define lpfc_eq_context_delay_multi_SHIFT 13
1069#define lpfc_eq_context_delay_multi_MASK 0x000003FF
1070#define lpfc_eq_context_delay_multi_WORD word2
1071 uint32_t reserved3;
1072};
1073
James Smart173edbb2012-06-12 13:54:50 -04001074struct eq_delay_info {
1075 uint32_t eq_id;
1076 uint32_t phase;
1077 uint32_t delay_multi;
1078};
James Smart43140ca2017-03-04 09:30:34 -08001079#define LPFC_MAX_EQ_DELAY_EQID_CNT 8
James Smart173edbb2012-06-12 13:54:50 -04001080
James Smartda0436e2009-05-22 14:51:39 -04001081struct sgl_page_pairs {
1082 uint32_t sgl_pg0_addr_lo;
1083 uint32_t sgl_pg0_addr_hi;
1084 uint32_t sgl_pg1_addr_lo;
1085 uint32_t sgl_pg1_addr_hi;
1086};
1087
1088struct lpfc_mbx_post_sgl_pages {
1089 struct mbox_header header;
1090 uint32_t word0;
1091#define lpfc_post_sgl_pages_xri_SHIFT 0
1092#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
1093#define lpfc_post_sgl_pages_xri_WORD word0
1094#define lpfc_post_sgl_pages_xricnt_SHIFT 16
1095#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
1096#define lpfc_post_sgl_pages_xricnt_WORD word0
1097 struct sgl_page_pairs sgl_pg_pairs[1];
1098};
1099
1100/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1101struct lpfc_mbx_post_uembed_sgl_page1 {
1102 union lpfc_sli4_cfg_shdr cfg_shdr;
1103 uint32_t word0;
1104 struct sgl_page_pairs sgl_pg_pairs;
1105};
1106
1107struct lpfc_mbx_sge {
1108 uint32_t pa_lo;
1109 uint32_t pa_hi;
1110 uint32_t length;
1111};
1112
1113struct lpfc_mbx_nembed_cmd {
1114 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1115#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
1116 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1117};
1118
1119struct lpfc_mbx_nembed_sge_virt {
1120 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1121};
1122
1123struct lpfc_mbx_eq_create {
1124 struct mbox_header header;
1125 union {
1126 struct {
1127 uint32_t word0;
1128#define lpfc_mbx_eq_create_num_pages_SHIFT 0
1129#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
1130#define lpfc_mbx_eq_create_num_pages_WORD word0
1131 struct eq_context context;
1132 struct dma_address page[LPFC_MAX_EQ_PAGE];
1133 } request;
1134 struct {
1135 uint32_t word0;
1136#define lpfc_mbx_eq_create_q_id_SHIFT 0
1137#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
1138#define lpfc_mbx_eq_create_q_id_WORD word0
1139 } response;
1140 } u;
1141};
1142
James Smart173edbb2012-06-12 13:54:50 -04001143struct lpfc_mbx_modify_eq_delay {
1144 struct mbox_header header;
1145 union {
1146 struct {
1147 uint32_t num_eq;
James Smart43140ca2017-03-04 09:30:34 -08001148 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT];
James Smart173edbb2012-06-12 13:54:50 -04001149 } request;
1150 struct {
1151 uint32_t word0;
1152 } response;
1153 } u;
1154};
1155
James Smartda0436e2009-05-22 14:51:39 -04001156struct lpfc_mbx_eq_destroy {
1157 struct mbox_header header;
1158 union {
1159 struct {
1160 uint32_t word0;
1161#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
1162#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
1163#define lpfc_mbx_eq_destroy_q_id_WORD word0
1164 } request;
1165 struct {
1166 uint32_t word0;
1167 } response;
1168 } u;
1169};
1170
1171struct lpfc_mbx_nop {
1172 struct mbox_header header;
1173 uint32_t context[2];
1174};
1175
1176struct cq_context {
1177 uint32_t word0;
1178#define lpfc_cq_context_event_SHIFT 31
1179#define lpfc_cq_context_event_MASK 0x00000001
1180#define lpfc_cq_context_event_WORD word0
1181#define lpfc_cq_context_valid_SHIFT 29
1182#define lpfc_cq_context_valid_MASK 0x00000001
1183#define lpfc_cq_context_valid_WORD word0
1184#define lpfc_cq_context_count_SHIFT 27
1185#define lpfc_cq_context_count_MASK 0x00000003
1186#define lpfc_cq_context_count_WORD word0
1187#define LPFC_CQ_CNT_256 0x0
1188#define LPFC_CQ_CNT_512 0x1
1189#define LPFC_CQ_CNT_1024 0x2
James Smart81b96ed2017-11-20 16:00:29 -08001190#define LPFC_CQ_CNT_WORD7 0x3
James Smart7365f6f2018-02-22 08:18:46 -08001191#define lpfc_cq_context_autovalid_SHIFT 15
1192#define lpfc_cq_context_autovalid_MASK 0x00000001
1193#define lpfc_cq_context_autovalid_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001194 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -05001195#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001196#define lpfc_cq_eq_id_MASK 0x000000FF
1197#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -05001198#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
1199#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1200#define lpfc_cq_eq_id_2_WORD word1
James Smart81b96ed2017-11-20 16:00:29 -08001201 uint32_t lpfc_cq_context_count; /* Version 2 Only */
James Smartda0436e2009-05-22 14:51:39 -04001202 uint32_t reserved1;
1203};
1204
1205struct lpfc_mbx_cq_create {
1206 struct mbox_header header;
1207 union {
1208 struct {
1209 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001210#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1211#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1212#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001213#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1214#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1215#define lpfc_mbx_cq_create_num_pages_WORD word0
1216 struct cq_context context;
1217 struct dma_address page[LPFC_MAX_CQ_PAGE];
1218 } request;
1219 struct {
1220 uint32_t word0;
1221#define lpfc_mbx_cq_create_q_id_SHIFT 0
1222#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1223#define lpfc_mbx_cq_create_q_id_WORD word0
1224 } response;
1225 } u;
1226};
1227
James Smart2d7dbc42017-02-12 13:52:35 -08001228struct lpfc_mbx_cq_create_set {
1229 union lpfc_sli4_cfg_shdr cfg_shdr;
1230 union {
1231 struct {
1232 uint32_t word0;
1233#define lpfc_mbx_cq_create_set_page_size_SHIFT 16 /* Version 2 Only */
1234#define lpfc_mbx_cq_create_set_page_size_MASK 0x000000FF
1235#define lpfc_mbx_cq_create_set_page_size_WORD word0
1236#define lpfc_mbx_cq_create_set_num_pages_SHIFT 0
1237#define lpfc_mbx_cq_create_set_num_pages_MASK 0x0000FFFF
1238#define lpfc_mbx_cq_create_set_num_pages_WORD word0
1239 uint32_t word1;
1240#define lpfc_mbx_cq_create_set_evt_SHIFT 31
1241#define lpfc_mbx_cq_create_set_evt_MASK 0x00000001
1242#define lpfc_mbx_cq_create_set_evt_WORD word1
1243#define lpfc_mbx_cq_create_set_valid_SHIFT 29
1244#define lpfc_mbx_cq_create_set_valid_MASK 0x00000001
1245#define lpfc_mbx_cq_create_set_valid_WORD word1
1246#define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT 27
1247#define lpfc_mbx_cq_create_set_cqe_cnt_MASK 0x00000003
1248#define lpfc_mbx_cq_create_set_cqe_cnt_WORD word1
1249#define lpfc_mbx_cq_create_set_cqe_size_SHIFT 25
1250#define lpfc_mbx_cq_create_set_cqe_size_MASK 0x00000003
1251#define lpfc_mbx_cq_create_set_cqe_size_WORD word1
James Smart7365f6f2018-02-22 08:18:46 -08001252#define lpfc_mbx_cq_create_set_autovalid_SHIFT 15
1253#define lpfc_mbx_cq_create_set_autovalid_MASK 0x0000001
1254#define lpfc_mbx_cq_create_set_autovalid_WORD word1
James Smart2d7dbc42017-02-12 13:52:35 -08001255#define lpfc_mbx_cq_create_set_nodelay_SHIFT 14
1256#define lpfc_mbx_cq_create_set_nodelay_MASK 0x00000001
1257#define lpfc_mbx_cq_create_set_nodelay_WORD word1
1258#define lpfc_mbx_cq_create_set_clswm_SHIFT 12
1259#define lpfc_mbx_cq_create_set_clswm_MASK 0x00000003
1260#define lpfc_mbx_cq_create_set_clswm_WORD word1
1261 uint32_t word2;
1262#define lpfc_mbx_cq_create_set_arm_SHIFT 31
1263#define lpfc_mbx_cq_create_set_arm_MASK 0x00000001
1264#define lpfc_mbx_cq_create_set_arm_WORD word2
James Smart81b96ed2017-11-20 16:00:29 -08001265#define lpfc_mbx_cq_create_set_cq_cnt_SHIFT 16
1266#define lpfc_mbx_cq_create_set_cq_cnt_MASK 0x00007FFF
1267#define lpfc_mbx_cq_create_set_cq_cnt_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001268#define lpfc_mbx_cq_create_set_num_cq_SHIFT 0
1269#define lpfc_mbx_cq_create_set_num_cq_MASK 0x0000FFFF
1270#define lpfc_mbx_cq_create_set_num_cq_WORD word2
1271 uint32_t word3;
1272#define lpfc_mbx_cq_create_set_eq_id1_SHIFT 16
1273#define lpfc_mbx_cq_create_set_eq_id1_MASK 0x0000FFFF
1274#define lpfc_mbx_cq_create_set_eq_id1_WORD word3
1275#define lpfc_mbx_cq_create_set_eq_id0_SHIFT 0
1276#define lpfc_mbx_cq_create_set_eq_id0_MASK 0x0000FFFF
1277#define lpfc_mbx_cq_create_set_eq_id0_WORD word3
1278 uint32_t word4;
1279#define lpfc_mbx_cq_create_set_eq_id3_SHIFT 16
1280#define lpfc_mbx_cq_create_set_eq_id3_MASK 0x0000FFFF
1281#define lpfc_mbx_cq_create_set_eq_id3_WORD word4
1282#define lpfc_mbx_cq_create_set_eq_id2_SHIFT 0
1283#define lpfc_mbx_cq_create_set_eq_id2_MASK 0x0000FFFF
1284#define lpfc_mbx_cq_create_set_eq_id2_WORD word4
1285 uint32_t word5;
1286#define lpfc_mbx_cq_create_set_eq_id5_SHIFT 16
1287#define lpfc_mbx_cq_create_set_eq_id5_MASK 0x0000FFFF
1288#define lpfc_mbx_cq_create_set_eq_id5_WORD word5
1289#define lpfc_mbx_cq_create_set_eq_id4_SHIFT 0
1290#define lpfc_mbx_cq_create_set_eq_id4_MASK 0x0000FFFF
1291#define lpfc_mbx_cq_create_set_eq_id4_WORD word5
1292 uint32_t word6;
1293#define lpfc_mbx_cq_create_set_eq_id7_SHIFT 16
1294#define lpfc_mbx_cq_create_set_eq_id7_MASK 0x0000FFFF
1295#define lpfc_mbx_cq_create_set_eq_id7_WORD word6
1296#define lpfc_mbx_cq_create_set_eq_id6_SHIFT 0
1297#define lpfc_mbx_cq_create_set_eq_id6_MASK 0x0000FFFF
1298#define lpfc_mbx_cq_create_set_eq_id6_WORD word6
1299 uint32_t word7;
1300#define lpfc_mbx_cq_create_set_eq_id9_SHIFT 16
1301#define lpfc_mbx_cq_create_set_eq_id9_MASK 0x0000FFFF
1302#define lpfc_mbx_cq_create_set_eq_id9_WORD word7
1303#define lpfc_mbx_cq_create_set_eq_id8_SHIFT 0
1304#define lpfc_mbx_cq_create_set_eq_id8_MASK 0x0000FFFF
1305#define lpfc_mbx_cq_create_set_eq_id8_WORD word7
1306 uint32_t word8;
1307#define lpfc_mbx_cq_create_set_eq_id11_SHIFT 16
1308#define lpfc_mbx_cq_create_set_eq_id11_MASK 0x0000FFFF
1309#define lpfc_mbx_cq_create_set_eq_id11_WORD word8
1310#define lpfc_mbx_cq_create_set_eq_id10_SHIFT 0
1311#define lpfc_mbx_cq_create_set_eq_id10_MASK 0x0000FFFF
1312#define lpfc_mbx_cq_create_set_eq_id10_WORD word8
1313 uint32_t word9;
1314#define lpfc_mbx_cq_create_set_eq_id13_SHIFT 16
1315#define lpfc_mbx_cq_create_set_eq_id13_MASK 0x0000FFFF
1316#define lpfc_mbx_cq_create_set_eq_id13_WORD word9
1317#define lpfc_mbx_cq_create_set_eq_id12_SHIFT 0
1318#define lpfc_mbx_cq_create_set_eq_id12_MASK 0x0000FFFF
1319#define lpfc_mbx_cq_create_set_eq_id12_WORD word9
1320 uint32_t word10;
1321#define lpfc_mbx_cq_create_set_eq_id15_SHIFT 16
1322#define lpfc_mbx_cq_create_set_eq_id15_MASK 0x0000FFFF
1323#define lpfc_mbx_cq_create_set_eq_id15_WORD word10
1324#define lpfc_mbx_cq_create_set_eq_id14_SHIFT 0
1325#define lpfc_mbx_cq_create_set_eq_id14_MASK 0x0000FFFF
1326#define lpfc_mbx_cq_create_set_eq_id14_WORD word10
1327 struct dma_address page[1];
1328 } request;
1329 struct {
1330 uint32_t word0;
1331#define lpfc_mbx_cq_create_set_num_alloc_SHIFT 16
1332#define lpfc_mbx_cq_create_set_num_alloc_MASK 0x0000FFFF
1333#define lpfc_mbx_cq_create_set_num_alloc_WORD word0
1334#define lpfc_mbx_cq_create_set_base_id_SHIFT 0
1335#define lpfc_mbx_cq_create_set_base_id_MASK 0x0000FFFF
1336#define lpfc_mbx_cq_create_set_base_id_WORD word0
1337 } response;
1338 } u;
1339};
1340
James Smartda0436e2009-05-22 14:51:39 -04001341struct lpfc_mbx_cq_destroy {
1342 struct mbox_header header;
1343 union {
1344 struct {
1345 uint32_t word0;
1346#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1347#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1348#define lpfc_mbx_cq_destroy_q_id_WORD word0
1349 } request;
1350 struct {
1351 uint32_t word0;
1352 } response;
1353 } u;
1354};
1355
1356struct wq_context {
1357 uint32_t reserved0;
1358 uint32_t reserved1;
1359 uint32_t reserved2;
1360 uint32_t reserved3;
1361};
1362
1363struct lpfc_mbx_wq_create {
1364 struct mbox_header header;
1365 union {
James Smart5a6f1332011-03-11 16:05:35 -05001366 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001367 uint32_t word0;
1368#define lpfc_mbx_wq_create_num_pages_SHIFT 0
James Smart962bc512013-01-03 15:44:00 -05001369#define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
James Smartda0436e2009-05-22 14:51:39 -04001370#define lpfc_mbx_wq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001371#define lpfc_mbx_wq_create_dua_SHIFT 8
1372#define lpfc_mbx_wq_create_dua_MASK 0x00000001
1373#define lpfc_mbx_wq_create_dua_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001374#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1375#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1376#define lpfc_mbx_wq_create_cq_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001377 struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1378 uint32_t word9;
1379#define lpfc_mbx_wq_create_bua_SHIFT 0
1380#define lpfc_mbx_wq_create_bua_MASK 0x00000001
1381#define lpfc_mbx_wq_create_bua_WORD word9
1382#define lpfc_mbx_wq_create_ulp_num_SHIFT 8
1383#define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
1384#define lpfc_mbx_wq_create_ulp_num_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04001385 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001386 struct { /* Version 1 Request */
1387 uint32_t word0; /* Word 0 is the same as in v0 */
1388 uint32_t word1;
1389#define lpfc_mbx_wq_create_page_size_SHIFT 0
1390#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1391#define lpfc_mbx_wq_create_page_size_WORD word1
James Smart8ea73db2017-02-12 13:52:25 -08001392#define LPFC_WQ_PAGE_SIZE_4096 0x1
James Smart1351e692018-02-22 08:18:43 -08001393#define lpfc_mbx_wq_create_dpp_req_SHIFT 15
1394#define lpfc_mbx_wq_create_dpp_req_MASK 0x00000001
1395#define lpfc_mbx_wq_create_dpp_req_WORD word1
1396#define lpfc_mbx_wq_create_doe_SHIFT 14
1397#define lpfc_mbx_wq_create_doe_MASK 0x00000001
1398#define lpfc_mbx_wq_create_doe_WORD word1
1399#define lpfc_mbx_wq_create_toe_SHIFT 13
1400#define lpfc_mbx_wq_create_toe_MASK 0x00000001
1401#define lpfc_mbx_wq_create_toe_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -05001402#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1403#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1404#define lpfc_mbx_wq_create_wqe_size_WORD word1
1405#define LPFC_WQ_WQE_SIZE_64 0x5
1406#define LPFC_WQ_WQE_SIZE_128 0x6
1407#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1408#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1409#define lpfc_mbx_wq_create_wqe_count_WORD word1
1410 uint32_t word2;
1411 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1412 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001413 struct {
1414 uint32_t word0;
1415#define lpfc_mbx_wq_create_q_id_SHIFT 0
1416#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1417#define lpfc_mbx_wq_create_q_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001418 uint32_t doorbell_offset;
1419 uint32_t word2;
1420#define lpfc_mbx_wq_create_bar_set_SHIFT 0
1421#define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
1422#define lpfc_mbx_wq_create_bar_set_WORD word2
1423#define WQ_PCI_BAR_0_AND_1 0x00
1424#define WQ_PCI_BAR_2_AND_3 0x01
1425#define WQ_PCI_BAR_4_AND_5 0x02
1426#define lpfc_mbx_wq_create_db_format_SHIFT 16
1427#define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
1428#define lpfc_mbx_wq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001429 } response;
James Smart1351e692018-02-22 08:18:43 -08001430 struct {
1431 uint32_t word0;
1432#define lpfc_mbx_wq_create_dpp_rsp_SHIFT 31
1433#define lpfc_mbx_wq_create_dpp_rsp_MASK 0x00000001
1434#define lpfc_mbx_wq_create_dpp_rsp_WORD word0
1435#define lpfc_mbx_wq_create_v1_q_id_SHIFT 0
1436#define lpfc_mbx_wq_create_v1_q_id_MASK 0x0000FFFF
1437#define lpfc_mbx_wq_create_v1_q_id_WORD word0
1438 uint32_t word1;
1439#define lpfc_mbx_wq_create_v1_bar_set_SHIFT 0
1440#define lpfc_mbx_wq_create_v1_bar_set_MASK 0x0000000F
1441#define lpfc_mbx_wq_create_v1_bar_set_WORD word1
1442 uint32_t doorbell_offset;
1443 uint32_t word3;
1444#define lpfc_mbx_wq_create_dpp_id_SHIFT 16
1445#define lpfc_mbx_wq_create_dpp_id_MASK 0x0000001F
1446#define lpfc_mbx_wq_create_dpp_id_WORD word3
1447#define lpfc_mbx_wq_create_dpp_bar_SHIFT 0
1448#define lpfc_mbx_wq_create_dpp_bar_MASK 0x0000000F
1449#define lpfc_mbx_wq_create_dpp_bar_WORD word3
1450 uint32_t dpp_offset;
1451 } response_1;
James Smartda0436e2009-05-22 14:51:39 -04001452 } u;
1453};
1454
1455struct lpfc_mbx_wq_destroy {
1456 struct mbox_header header;
1457 union {
1458 struct {
1459 uint32_t word0;
1460#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1461#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1462#define lpfc_mbx_wq_destroy_q_id_WORD word0
1463 } request;
1464 struct {
1465 uint32_t word0;
1466 } response;
1467 } u;
1468};
1469
1470#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001471#define LPFC_DATA_BUF_SIZE 2048
James Smart3c603be2017-05-15 15:20:44 -07001472#define LPFC_NVMET_DATA_BUF_SIZE 128
James Smartda0436e2009-05-22 14:51:39 -04001473struct rq_context {
1474 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001475#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1476#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1477#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001478#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1479#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1480#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1481#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart2d7dbc42017-02-12 13:52:35 -08001482#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001483#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1484#define lpfc_rq_context_rqe_count_1_WORD word0
James Smart2d7dbc42017-02-12 13:52:35 -08001485#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001486#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1487#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001488#define LPFC_RQE_SIZE_8 2
1489#define LPFC_RQE_SIZE_16 3
1490#define LPFC_RQE_SIZE_32 4
1491#define LPFC_RQE_SIZE_64 5
1492#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001493#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1494#define lpfc_rq_context_page_size_MASK 0x000000FF
1495#define lpfc_rq_context_page_size_WORD word0
James Smart8ea73db2017-02-12 13:52:25 -08001496#define LPFC_RQ_PAGE_SIZE_4096 0x1
James Smart2d7dbc42017-02-12 13:52:35 -08001497 uint32_t word1;
1498#define lpfc_rq_context_data_size_SHIFT 16 /* Version 2 Only */
1499#define lpfc_rq_context_data_size_MASK 0x0000FFFF
1500#define lpfc_rq_context_data_size_WORD word1
1501#define lpfc_rq_context_hdr_size_SHIFT 0 /* Version 2 Only */
1502#define lpfc_rq_context_hdr_size_MASK 0x0000FFFF
1503#define lpfc_rq_context_hdr_size_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001504 uint32_t word2;
1505#define lpfc_rq_context_cq_id_SHIFT 16
1506#define lpfc_rq_context_cq_id_MASK 0x000003FF
1507#define lpfc_rq_context_cq_id_WORD word2
1508#define lpfc_rq_context_buf_size_SHIFT 0
1509#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1510#define lpfc_rq_context_buf_size_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001511#define lpfc_rq_context_base_cq_SHIFT 0 /* Version 2 Only */
1512#define lpfc_rq_context_base_cq_MASK 0x0000FFFF
1513#define lpfc_rq_context_base_cq_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001514 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001515};
1516
1517struct lpfc_mbx_rq_create {
1518 struct mbox_header header;
1519 union {
1520 struct {
1521 uint32_t word0;
1522#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1523#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1524#define lpfc_mbx_rq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001525#define lpfc_mbx_rq_create_dua_SHIFT 16
1526#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1527#define lpfc_mbx_rq_create_dua_WORD word0
1528#define lpfc_mbx_rq_create_bqu_SHIFT 17
1529#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1530#define lpfc_mbx_rq_create_bqu_WORD word0
1531#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1532#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1533#define lpfc_mbx_rq_create_ulp_num_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001534 struct rq_context context;
James Smart2d7dbc42017-02-12 13:52:35 -08001535 struct dma_address page[LPFC_MAX_RQ_PAGE];
James Smartda0436e2009-05-22 14:51:39 -04001536 } request;
1537 struct {
1538 uint32_t word0;
James Smart2d7dbc42017-02-12 13:52:35 -08001539#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1540#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1541#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
1542#define lpfc_mbx_rq_create_q_id_SHIFT 0
1543#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1544#define lpfc_mbx_rq_create_q_id_WORD word0
1545 uint32_t doorbell_offset;
1546 uint32_t word2;
1547#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1548#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1549#define lpfc_mbx_rq_create_bar_set_WORD word2
1550#define lpfc_mbx_rq_create_db_format_SHIFT 16
1551#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1552#define lpfc_mbx_rq_create_db_format_WORD word2
1553 } response;
1554 } u;
1555};
1556
1557struct lpfc_mbx_rq_create_v2 {
1558 union lpfc_sli4_cfg_shdr cfg_shdr;
1559 union {
1560 struct {
1561 uint32_t word0;
1562#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1563#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1564#define lpfc_mbx_rq_create_num_pages_WORD word0
1565#define lpfc_mbx_rq_create_rq_cnt_SHIFT 16
1566#define lpfc_mbx_rq_create_rq_cnt_MASK 0x000000FF
1567#define lpfc_mbx_rq_create_rq_cnt_WORD word0
1568#define lpfc_mbx_rq_create_dua_SHIFT 16
1569#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1570#define lpfc_mbx_rq_create_dua_WORD word0
1571#define lpfc_mbx_rq_create_bqu_SHIFT 17
1572#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1573#define lpfc_mbx_rq_create_bqu_WORD word0
1574#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1575#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1576#define lpfc_mbx_rq_create_ulp_num_WORD word0
1577#define lpfc_mbx_rq_create_dim_SHIFT 29
1578#define lpfc_mbx_rq_create_dim_MASK 0x00000001
1579#define lpfc_mbx_rq_create_dim_WORD word0
1580#define lpfc_mbx_rq_create_dfd_SHIFT 30
1581#define lpfc_mbx_rq_create_dfd_MASK 0x00000001
1582#define lpfc_mbx_rq_create_dfd_WORD word0
1583#define lpfc_mbx_rq_create_dnb_SHIFT 31
1584#define lpfc_mbx_rq_create_dnb_MASK 0x00000001
1585#define lpfc_mbx_rq_create_dnb_WORD word0
1586 struct rq_context context;
1587 struct dma_address page[1];
1588 } request;
1589 struct {
1590 uint32_t word0;
1591#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1592#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1593#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001594#define lpfc_mbx_rq_create_q_id_SHIFT 0
1595#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1596#define lpfc_mbx_rq_create_q_id_WORD word0
1597 uint32_t doorbell_offset;
1598 uint32_t word2;
1599#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1600#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1601#define lpfc_mbx_rq_create_bar_set_WORD word2
1602#define lpfc_mbx_rq_create_db_format_SHIFT 16
1603#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1604#define lpfc_mbx_rq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001605 } response;
1606 } u;
1607};
1608
1609struct lpfc_mbx_rq_destroy {
1610 struct mbox_header header;
1611 union {
1612 struct {
1613 uint32_t word0;
1614#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1615#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1616#define lpfc_mbx_rq_destroy_q_id_WORD word0
1617 } request;
1618 struct {
1619 uint32_t word0;
1620 } response;
1621 } u;
1622};
1623
1624struct mq_context {
1625 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001626#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001627#define lpfc_mq_context_cq_id_MASK 0x000003FF
1628#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001629#define lpfc_mq_context_ring_size_SHIFT 16
1630#define lpfc_mq_context_ring_size_MASK 0x0000000F
1631#define lpfc_mq_context_ring_size_WORD word0
1632#define LPFC_MQ_RING_SIZE_16 0x5
1633#define LPFC_MQ_RING_SIZE_32 0x6
1634#define LPFC_MQ_RING_SIZE_64 0x7
1635#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001636 uint32_t word1;
1637#define lpfc_mq_context_valid_SHIFT 31
1638#define lpfc_mq_context_valid_MASK 0x00000001
1639#define lpfc_mq_context_valid_WORD word1
1640 uint32_t reserved2;
1641 uint32_t reserved3;
1642};
1643
1644struct lpfc_mbx_mq_create {
1645 struct mbox_header header;
1646 union {
1647 struct {
1648 uint32_t word0;
1649#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1650#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1651#define lpfc_mbx_mq_create_num_pages_WORD word0
1652 struct mq_context context;
1653 struct dma_address page[LPFC_MAX_MQ_PAGE];
1654 } request;
1655 struct {
1656 uint32_t word0;
1657#define lpfc_mbx_mq_create_q_id_SHIFT 0
1658#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1659#define lpfc_mbx_mq_create_q_id_WORD word0
1660 } response;
1661 } u;
1662};
1663
James Smartb19a0612010-04-06 14:48:51 -04001664struct lpfc_mbx_mq_create_ext {
1665 struct mbox_header header;
1666 union {
1667 struct {
1668 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001669#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1670#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1671#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1672#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1673#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1674#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001675 uint32_t async_evt_bmap;
1676#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1677#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1678#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001679#define LPFC_EVT_CODE_LINK_NO_LINK 0x0
1680#define LPFC_EVT_CODE_LINK_10_MBIT 0x1
1681#define LPFC_EVT_CODE_LINK_100_MBIT 0x2
1682#define LPFC_EVT_CODE_LINK_1_GBIT 0x3
1683#define LPFC_EVT_CODE_LINK_10_GBIT 0x4
James Smart70f3c072010-12-15 17:57:33 -05001684#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1685#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1686#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001687#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1688#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1689#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001690#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1691#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1692#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001693#define LPFC_EVT_CODE_FC_NO_LINK 0x0
1694#define LPFC_EVT_CODE_FC_1_GBAUD 0x1
1695#define LPFC_EVT_CODE_FC_2_GBAUD 0x2
1696#define LPFC_EVT_CODE_FC_4_GBAUD 0x4
1697#define LPFC_EVT_CODE_FC_8_GBAUD 0x8
1698#define LPFC_EVT_CODE_FC_10_GBAUD 0xA
1699#define LPFC_EVT_CODE_FC_16_GBAUD 0x10
James Smart70f3c072010-12-15 17:57:33 -05001700#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1701#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1702#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001703 struct mq_context context;
1704 struct dma_address page[LPFC_MAX_MQ_PAGE];
1705 } request;
1706 struct {
1707 uint32_t word0;
1708#define lpfc_mbx_mq_create_q_id_SHIFT 0
1709#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1710#define lpfc_mbx_mq_create_q_id_WORD word0
1711 } response;
1712 } u;
1713#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1714#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1715#define LPFC_ASYNC_EVENT_GROUP5 0x20
1716};
1717
James Smartda0436e2009-05-22 14:51:39 -04001718struct lpfc_mbx_mq_destroy {
1719 struct mbox_header header;
1720 union {
1721 struct {
1722 uint32_t word0;
1723#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1724#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1725#define lpfc_mbx_mq_destroy_q_id_WORD word0
1726 } request;
1727 struct {
1728 uint32_t word0;
1729 } response;
1730 } u;
1731};
1732
James Smart6d368e52011-05-24 11:44:12 -04001733/* Start Gen 2 SLI4 Mailbox definitions: */
1734
1735/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1736#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1737#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1738#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1739#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1740
1741struct lpfc_mbx_get_rsrc_extent_info {
1742 struct mbox_header header;
1743 union {
1744 struct {
1745 uint32_t word4;
1746#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1747#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1748#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1749 } req;
1750 struct {
1751 uint32_t word4;
1752#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1753#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1754#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1755#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1756#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1757#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1758 } rsp;
1759 } u;
1760};
1761
James Smart962bc512013-01-03 15:44:00 -05001762struct lpfc_mbx_query_fw_config {
1763 struct mbox_header header;
1764 struct {
1765 uint32_t config_number;
1766#define LPFC_FC_FCOE 0x00000007
1767 uint32_t asic_revision;
1768 uint32_t physical_port;
1769 uint32_t function_mode;
1770#define LPFC_FCOE_INI_MODE 0x00000040
1771#define LPFC_FCOE_TGT_MODE 0x00000080
1772#define LPFC_DUA_MODE 0x00000800
1773 uint32_t ulp0_mode;
1774#define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1775#define LPFC_ULP_FCOE_TGT_MODE 0x00000080
1776 uint32_t ulp0_nap_words[12];
1777 uint32_t ulp1_mode;
1778 uint32_t ulp1_nap_words[12];
1779 uint32_t function_capabilities;
1780 uint32_t cqid_base;
1781 uint32_t cqid_tot;
1782 uint32_t eqid_base;
1783 uint32_t eqid_tot;
1784 uint32_t ulp0_nap2_words[2];
1785 uint32_t ulp1_nap2_words[2];
1786 } rsp;
1787};
1788
James Smart8b017a32015-05-21 13:55:18 -04001789struct lpfc_mbx_set_beacon_config {
1790 struct mbox_header header;
1791 uint32_t word4;
1792#define lpfc_mbx_set_beacon_port_num_SHIFT 0
1793#define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
1794#define lpfc_mbx_set_beacon_port_num_WORD word4
1795#define lpfc_mbx_set_beacon_port_type_SHIFT 6
1796#define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
1797#define lpfc_mbx_set_beacon_port_type_WORD word4
1798#define lpfc_mbx_set_beacon_state_SHIFT 8
1799#define lpfc_mbx_set_beacon_state_MASK 0x000000FF
1800#define lpfc_mbx_set_beacon_state_WORD word4
1801#define lpfc_mbx_set_beacon_duration_SHIFT 16
1802#define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
1803#define lpfc_mbx_set_beacon_duration_WORD word4
1804#define lpfc_mbx_set_beacon_status_duration_SHIFT 24
1805#define lpfc_mbx_set_beacon_status_duration_MASK 0x000000FF
1806#define lpfc_mbx_set_beacon_status_duration_WORD word4
1807};
1808
James Smart6d368e52011-05-24 11:44:12 -04001809struct lpfc_id_range {
1810 uint32_t word5;
1811#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1812#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1813#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1814#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1815#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1816#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1817};
1818
James Smart7ad20aa2011-05-24 11:44:28 -04001819struct lpfc_mbx_set_link_diag_state {
1820 struct mbox_header header;
1821 union {
1822 struct {
1823 uint32_t word0;
1824#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1825#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1826#define lpfc_mbx_set_diag_state_diag_WORD word0
James Smart97315922012-08-03 12:32:52 -04001827#define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
1828#define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
1829#define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
1830#define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
1831#define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
James Smart7ad20aa2011-05-24 11:44:28 -04001832#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1833#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1834#define lpfc_mbx_set_diag_state_link_num_WORD word0
1835#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1836#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1837#define lpfc_mbx_set_diag_state_link_type_WORD word0
1838 } req;
1839 struct {
1840 uint32_t word0;
1841 } rsp;
1842 } u;
1843};
1844
1845struct lpfc_mbx_set_link_diag_loopback {
1846 struct mbox_header header;
1847 union {
1848 struct {
1849 uint32_t word0;
1850#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
James Smart1b511972011-12-13 13:23:09 -05001851#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
James Smart7ad20aa2011-05-24 11:44:28 -04001852#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1853#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1854#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
James Smart1b511972011-12-13 13:23:09 -05001855#define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
James Smart7ad20aa2011-05-24 11:44:28 -04001856#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1857#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1858#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1859#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1860#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1861#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1862 } req;
1863 struct {
1864 uint32_t word0;
1865 } rsp;
1866 } u;
1867};
1868
1869struct lpfc_mbx_run_link_diag_test {
1870 struct mbox_header header;
1871 union {
1872 struct {
1873 uint32_t word0;
1874#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1875#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1876#define lpfc_mbx_run_diag_test_link_num_WORD word0
1877#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1878#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1879#define lpfc_mbx_run_diag_test_link_type_WORD word0
1880 uint32_t word1;
1881#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1882#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1883#define lpfc_mbx_run_diag_test_test_id_WORD word1
1884#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1885#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1886#define lpfc_mbx_run_diag_test_loops_WORD word1
1887 uint32_t word2;
1888#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1889#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1890#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1891#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1892#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1893#define lpfc_mbx_run_diag_test_err_act_WORD word2
1894 } req;
1895 struct {
1896 uint32_t word0;
1897 } rsp;
1898 } u;
1899};
1900
James Smart6d368e52011-05-24 11:44:12 -04001901/*
1902 * struct lpfc_mbx_alloc_rsrc_extents:
1903 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1904 * 6 words of header + 4 words of shared subcommand header +
1905 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1906 *
1907 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1908 * for extents payload.
1909 *
1910 * 212/2 (bytes per extent) = 106 extents.
1911 * 106/2 (extents per word) = 53 words.
1912 * lpfc_id_range id is statically size to 53.
1913 *
1914 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1915 * extent ranges. For ALLOC, the type and cnt are required.
1916 * For GET_ALLOCATED, only the type is required.
1917 */
1918struct lpfc_mbx_alloc_rsrc_extents {
1919 struct mbox_header header;
1920 union {
1921 struct {
1922 uint32_t word4;
1923#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1924#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1925#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1926#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1927#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1928#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1929 } req;
1930 struct {
1931 uint32_t word4;
1932#define lpfc_mbx_rsrc_cnt_SHIFT 0
1933#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1934#define lpfc_mbx_rsrc_cnt_WORD word4
1935 struct lpfc_id_range id[53];
1936 } rsp;
1937 } u;
1938};
1939
1940/*
1941 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1942 * structure shares the same SHIFT/MASK/WORD defines provided in the
1943 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1944 * the structures defined above. This non-embedded structure provides for the
1945 * maximum number of extents supported by the port.
1946 */
1947struct lpfc_mbx_nembed_rsrc_extent {
1948 union lpfc_sli4_cfg_shdr cfg_shdr;
1949 uint32_t word4;
1950 struct lpfc_id_range id;
1951};
1952
1953struct lpfc_mbx_dealloc_rsrc_extents {
1954 struct mbox_header header;
1955 struct {
1956 uint32_t word4;
1957#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1958#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1959#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1960 } req;
1961
1962};
1963
1964/* Start SLI4 FCoE specific mbox structures. */
1965
James Smartda0436e2009-05-22 14:51:39 -04001966struct lpfc_mbx_post_hdr_tmpl {
1967 struct mbox_header header;
1968 uint32_t word10;
1969#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1970#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1971#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1972#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1973#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1974#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1975 uint32_t rpi_paddr_lo;
1976 uint32_t rpi_paddr_hi;
1977};
1978
1979struct sli4_sge { /* SLI-4 */
1980 uint32_t addr_hi;
1981 uint32_t addr_lo;
1982
1983 uint32_t word2;
James Smartf9bb2da2011-10-10 21:34:11 -04001984#define lpfc_sli4_sge_offset_SHIFT 0
1985#define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001986#define lpfc_sli4_sge_offset_WORD word2
James Smartf9bb2da2011-10-10 21:34:11 -04001987#define lpfc_sli4_sge_type_SHIFT 27
1988#define lpfc_sli4_sge_type_MASK 0x0000000F
1989#define lpfc_sli4_sge_type_WORD word2
1990#define LPFC_SGE_TYPE_DATA 0x0
1991#define LPFC_SGE_TYPE_DIF 0x4
1992#define LPFC_SGE_TYPE_LSP 0x5
1993#define LPFC_SGE_TYPE_PEDIF 0x6
1994#define LPFC_SGE_TYPE_PESEED 0x7
1995#define LPFC_SGE_TYPE_DISEED 0x8
1996#define LPFC_SGE_TYPE_ENC 0x9
1997#define LPFC_SGE_TYPE_ATM 0xA
1998#define LPFC_SGE_TYPE_SKIP 0xC
1999#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
James Smartda0436e2009-05-22 14:51:39 -04002000#define lpfc_sli4_sge_last_MASK 0x00000001
2001#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05002002 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04002003};
2004
James Smartf9bb2da2011-10-10 21:34:11 -04002005struct sli4_sge_diseed { /* SLI-4 */
2006 uint32_t ref_tag;
2007 uint32_t ref_tag_tran;
2008
2009 uint32_t word2;
2010#define lpfc_sli4_sge_dif_apptran_SHIFT 0
2011#define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
2012#define lpfc_sli4_sge_dif_apptran_WORD word2
2013#define lpfc_sli4_sge_dif_af_SHIFT 24
2014#define lpfc_sli4_sge_dif_af_MASK 0x00000001
2015#define lpfc_sli4_sge_dif_af_WORD word2
2016#define lpfc_sli4_sge_dif_na_SHIFT 25
2017#define lpfc_sli4_sge_dif_na_MASK 0x00000001
2018#define lpfc_sli4_sge_dif_na_WORD word2
2019#define lpfc_sli4_sge_dif_hi_SHIFT 26
2020#define lpfc_sli4_sge_dif_hi_MASK 0x00000001
2021#define lpfc_sli4_sge_dif_hi_WORD word2
2022#define lpfc_sli4_sge_dif_type_SHIFT 27
2023#define lpfc_sli4_sge_dif_type_MASK 0x0000000F
2024#define lpfc_sli4_sge_dif_type_WORD word2
2025#define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
2026#define lpfc_sli4_sge_dif_last_MASK 0x00000001
2027#define lpfc_sli4_sge_dif_last_WORD word2
2028 uint32_t word3;
2029#define lpfc_sli4_sge_dif_apptag_SHIFT 0
2030#define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
2031#define lpfc_sli4_sge_dif_apptag_WORD word3
2032#define lpfc_sli4_sge_dif_bs_SHIFT 16
2033#define lpfc_sli4_sge_dif_bs_MASK 0x00000007
2034#define lpfc_sli4_sge_dif_bs_WORD word3
2035#define lpfc_sli4_sge_dif_ai_SHIFT 19
2036#define lpfc_sli4_sge_dif_ai_MASK 0x00000001
2037#define lpfc_sli4_sge_dif_ai_WORD word3
2038#define lpfc_sli4_sge_dif_me_SHIFT 20
2039#define lpfc_sli4_sge_dif_me_MASK 0x00000001
2040#define lpfc_sli4_sge_dif_me_WORD word3
2041#define lpfc_sli4_sge_dif_re_SHIFT 21
2042#define lpfc_sli4_sge_dif_re_MASK 0x00000001
2043#define lpfc_sli4_sge_dif_re_WORD word3
2044#define lpfc_sli4_sge_dif_ce_SHIFT 22
2045#define lpfc_sli4_sge_dif_ce_MASK 0x00000001
2046#define lpfc_sli4_sge_dif_ce_WORD word3
2047#define lpfc_sli4_sge_dif_nr_SHIFT 23
2048#define lpfc_sli4_sge_dif_nr_MASK 0x00000001
2049#define lpfc_sli4_sge_dif_nr_WORD word3
2050#define lpfc_sli4_sge_dif_oprx_SHIFT 24
2051#define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
2052#define lpfc_sli4_sge_dif_oprx_WORD word3
2053#define lpfc_sli4_sge_dif_optx_SHIFT 28
2054#define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
2055#define lpfc_sli4_sge_dif_optx_WORD word3
2056/* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
2057};
2058
James Smartda0436e2009-05-22 14:51:39 -04002059struct fcf_record {
2060 uint32_t max_rcv_size;
2061 uint32_t fka_adv_period;
2062 uint32_t fip_priority;
2063 uint32_t word3;
2064#define lpfc_fcf_record_mac_0_SHIFT 0
2065#define lpfc_fcf_record_mac_0_MASK 0x000000FF
2066#define lpfc_fcf_record_mac_0_WORD word3
2067#define lpfc_fcf_record_mac_1_SHIFT 8
2068#define lpfc_fcf_record_mac_1_MASK 0x000000FF
2069#define lpfc_fcf_record_mac_1_WORD word3
2070#define lpfc_fcf_record_mac_2_SHIFT 16
2071#define lpfc_fcf_record_mac_2_MASK 0x000000FF
2072#define lpfc_fcf_record_mac_2_WORD word3
2073#define lpfc_fcf_record_mac_3_SHIFT 24
2074#define lpfc_fcf_record_mac_3_MASK 0x000000FF
2075#define lpfc_fcf_record_mac_3_WORD word3
2076 uint32_t word4;
2077#define lpfc_fcf_record_mac_4_SHIFT 0
2078#define lpfc_fcf_record_mac_4_MASK 0x000000FF
2079#define lpfc_fcf_record_mac_4_WORD word4
2080#define lpfc_fcf_record_mac_5_SHIFT 8
2081#define lpfc_fcf_record_mac_5_MASK 0x000000FF
2082#define lpfc_fcf_record_mac_5_WORD word4
2083#define lpfc_fcf_record_fcf_avail_SHIFT 16
2084#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04002085#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04002086#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
2087#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
2088#define lpfc_fcf_record_mac_addr_prov_WORD word4
2089#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
2090#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
2091 uint32_t word5;
2092#define lpfc_fcf_record_fab_name_0_SHIFT 0
2093#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
2094#define lpfc_fcf_record_fab_name_0_WORD word5
2095#define lpfc_fcf_record_fab_name_1_SHIFT 8
2096#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
2097#define lpfc_fcf_record_fab_name_1_WORD word5
2098#define lpfc_fcf_record_fab_name_2_SHIFT 16
2099#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
2100#define lpfc_fcf_record_fab_name_2_WORD word5
2101#define lpfc_fcf_record_fab_name_3_SHIFT 24
2102#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
2103#define lpfc_fcf_record_fab_name_3_WORD word5
2104 uint32_t word6;
2105#define lpfc_fcf_record_fab_name_4_SHIFT 0
2106#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
2107#define lpfc_fcf_record_fab_name_4_WORD word6
2108#define lpfc_fcf_record_fab_name_5_SHIFT 8
2109#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
2110#define lpfc_fcf_record_fab_name_5_WORD word6
2111#define lpfc_fcf_record_fab_name_6_SHIFT 16
2112#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
2113#define lpfc_fcf_record_fab_name_6_WORD word6
2114#define lpfc_fcf_record_fab_name_7_SHIFT 24
2115#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
2116#define lpfc_fcf_record_fab_name_7_WORD word6
2117 uint32_t word7;
2118#define lpfc_fcf_record_fc_map_0_SHIFT 0
2119#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
2120#define lpfc_fcf_record_fc_map_0_WORD word7
2121#define lpfc_fcf_record_fc_map_1_SHIFT 8
2122#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
2123#define lpfc_fcf_record_fc_map_1_WORD word7
2124#define lpfc_fcf_record_fc_map_2_SHIFT 16
2125#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
2126#define lpfc_fcf_record_fc_map_2_WORD word7
2127#define lpfc_fcf_record_fcf_valid_SHIFT 24
James Smart26979ce2012-09-29 11:31:55 -04002128#define lpfc_fcf_record_fcf_valid_MASK 0x00000001
James Smartda0436e2009-05-22 14:51:39 -04002129#define lpfc_fcf_record_fcf_valid_WORD word7
James Smart26979ce2012-09-29 11:31:55 -04002130#define lpfc_fcf_record_fcf_fc_SHIFT 25
2131#define lpfc_fcf_record_fcf_fc_MASK 0x00000001
2132#define lpfc_fcf_record_fcf_fc_WORD word7
2133#define lpfc_fcf_record_fcf_sol_SHIFT 31
2134#define lpfc_fcf_record_fcf_sol_MASK 0x00000001
2135#define lpfc_fcf_record_fcf_sol_WORD word7
James Smartda0436e2009-05-22 14:51:39 -04002136 uint32_t word8;
2137#define lpfc_fcf_record_fcf_index_SHIFT 0
2138#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
2139#define lpfc_fcf_record_fcf_index_WORD word8
2140#define lpfc_fcf_record_fcf_state_SHIFT 16
2141#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
2142#define lpfc_fcf_record_fcf_state_WORD word8
2143 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04002144 uint32_t word137;
2145#define lpfc_fcf_record_switch_name_0_SHIFT 0
2146#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
2147#define lpfc_fcf_record_switch_name_0_WORD word137
2148#define lpfc_fcf_record_switch_name_1_SHIFT 8
2149#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
2150#define lpfc_fcf_record_switch_name_1_WORD word137
2151#define lpfc_fcf_record_switch_name_2_SHIFT 16
2152#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
2153#define lpfc_fcf_record_switch_name_2_WORD word137
2154#define lpfc_fcf_record_switch_name_3_SHIFT 24
2155#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
2156#define lpfc_fcf_record_switch_name_3_WORD word137
2157 uint32_t word138;
2158#define lpfc_fcf_record_switch_name_4_SHIFT 0
2159#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
2160#define lpfc_fcf_record_switch_name_4_WORD word138
2161#define lpfc_fcf_record_switch_name_5_SHIFT 8
2162#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
2163#define lpfc_fcf_record_switch_name_5_WORD word138
2164#define lpfc_fcf_record_switch_name_6_SHIFT 16
2165#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
2166#define lpfc_fcf_record_switch_name_6_WORD word138
2167#define lpfc_fcf_record_switch_name_7_SHIFT 24
2168#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
2169#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04002170};
2171
2172struct lpfc_mbx_read_fcf_tbl {
2173 union lpfc_sli4_cfg_shdr cfg_shdr;
2174 union {
2175 struct {
2176 uint32_t word10;
2177#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
2178#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
2179#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
2180 } request;
2181 struct {
2182 uint32_t eventag;
2183 } response;
2184 } u;
2185 uint32_t word11;
2186#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
2187#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
2188#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
2189};
2190
2191struct lpfc_mbx_add_fcf_tbl_entry {
2192 union lpfc_sli4_cfg_shdr cfg_shdr;
2193 uint32_t word10;
2194#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
2195#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
2196#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
2197 struct lpfc_mbx_sge fcf_sge;
2198};
2199
2200struct lpfc_mbx_del_fcf_tbl_entry {
2201 struct mbox_header header;
2202 uint32_t word10;
2203#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
2204#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
2205#define lpfc_mbx_del_fcf_tbl_count_WORD word10
2206#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
2207#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
2208#define lpfc_mbx_del_fcf_tbl_index_WORD word10
2209};
2210
James Smartecfd03c2010-02-12 14:41:27 -05002211struct lpfc_mbx_redisc_fcf_tbl {
2212 struct mbox_header header;
2213 uint32_t word10;
2214#define lpfc_mbx_redisc_fcf_count_SHIFT 0
2215#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
2216#define lpfc_mbx_redisc_fcf_count_WORD word10
2217 uint32_t resvd;
2218 uint32_t word12;
2219#define lpfc_mbx_redisc_fcf_index_SHIFT 0
2220#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
2221#define lpfc_mbx_redisc_fcf_index_WORD word12
2222};
2223
James Smartda0436e2009-05-22 14:51:39 -04002224/* Status field for embedded SLI_CONFIG mailbox command */
2225#define STATUS_SUCCESS 0x0
2226#define STATUS_FAILED 0x1
2227#define STATUS_ILLEGAL_REQUEST 0x2
2228#define STATUS_ILLEGAL_FIELD 0x3
2229#define STATUS_INSUFFICIENT_BUFFER 0x4
2230#define STATUS_UNAUTHORIZED_REQUEST 0x5
2231#define STATUS_FLASHROM_SAVE_FAILED 0x17
2232#define STATUS_FLASHROM_RESTORE_FAILED 0x18
2233#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
2234#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
2235#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
2236#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
2237#define STATUS_ASSERT_FAILED 0x1e
2238#define STATUS_INVALID_SESSION 0x1f
2239#define STATUS_INVALID_CONNECTION 0x20
2240#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
2241#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
2242#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
2243#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
2244#define STATUS_FLASHROM_READ_FAILED 0x27
2245#define STATUS_POLL_IOCTL_TIMEOUT 0x28
2246#define STATUS_ERROR_ACITMAIN 0x2a
2247#define STATUS_REBOOT_REQUIRED 0x2c
2248#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05002249#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04002250
James Smart481ad962015-05-22 10:42:35 -04002251/*
2252 * Additional status field for embedded SLI_CONFIG mailbox
2253 * command.
2254 */
2255#define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
James Smart1feb8202018-02-22 08:18:47 -08002256#define ADD_STATUS_FW_NOT_SUPPORTED 0xEB
James Smart481ad962015-05-22 10:42:35 -04002257
James Smartda0436e2009-05-22 14:51:39 -04002258struct lpfc_mbx_sli4_config {
2259 struct mbox_header header;
2260};
2261
2262struct lpfc_mbx_init_vfi {
2263 uint32_t word1;
2264#define lpfc_init_vfi_vr_SHIFT 31
2265#define lpfc_init_vfi_vr_MASK 0x00000001
2266#define lpfc_init_vfi_vr_WORD word1
2267#define lpfc_init_vfi_vt_SHIFT 30
2268#define lpfc_init_vfi_vt_MASK 0x00000001
2269#define lpfc_init_vfi_vt_WORD word1
2270#define lpfc_init_vfi_vf_SHIFT 29
2271#define lpfc_init_vfi_vf_MASK 0x00000001
2272#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05002273#define lpfc_init_vfi_vp_SHIFT 28
2274#define lpfc_init_vfi_vp_MASK 0x00000001
2275#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002276#define lpfc_init_vfi_vfi_SHIFT 0
2277#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
2278#define lpfc_init_vfi_vfi_WORD word1
2279 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05002280#define lpfc_init_vfi_vpi_SHIFT 16
2281#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
2282#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002283#define lpfc_init_vfi_fcfi_SHIFT 0
2284#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
2285#define lpfc_init_vfi_fcfi_WORD word2
2286 uint32_t word3;
2287#define lpfc_init_vfi_pri_SHIFT 13
2288#define lpfc_init_vfi_pri_MASK 0x00000007
2289#define lpfc_init_vfi_pri_WORD word3
2290#define lpfc_init_vfi_vf_id_SHIFT 1
2291#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
2292#define lpfc_init_vfi_vf_id_WORD word3
2293 uint32_t word4;
2294#define lpfc_init_vfi_hop_count_SHIFT 24
2295#define lpfc_init_vfi_hop_count_MASK 0x000000FF
2296#define lpfc_init_vfi_hop_count_WORD word4
2297};
James Smartdf9e1b52011-12-13 13:22:17 -05002298#define MBX_VFI_IN_USE 0x9F02
2299
James Smartda0436e2009-05-22 14:51:39 -04002300
2301struct lpfc_mbx_reg_vfi {
2302 uint32_t word1;
James Smartae05ebe2013-03-01 16:35:38 -05002303#define lpfc_reg_vfi_upd_SHIFT 29
2304#define lpfc_reg_vfi_upd_MASK 0x00000001
2305#define lpfc_reg_vfi_upd_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002306#define lpfc_reg_vfi_vp_SHIFT 28
2307#define lpfc_reg_vfi_vp_MASK 0x00000001
2308#define lpfc_reg_vfi_vp_WORD word1
2309#define lpfc_reg_vfi_vfi_SHIFT 0
2310#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
2311#define lpfc_reg_vfi_vfi_WORD word1
2312 uint32_t word2;
2313#define lpfc_reg_vfi_vpi_SHIFT 16
2314#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
2315#define lpfc_reg_vfi_vpi_WORD word2
2316#define lpfc_reg_vfi_fcfi_SHIFT 0
2317#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
2318#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05002319 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04002320 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04002321 uint32_t e_d_tov;
2322 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04002323 uint32_t word10;
James Smart44fd7fe2017-08-23 16:55:47 -07002324#define lpfc_reg_vfi_nport_id_SHIFT 0
2325#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
2326#define lpfc_reg_vfi_nport_id_WORD word10
2327#define lpfc_reg_vfi_bbcr_SHIFT 27
2328#define lpfc_reg_vfi_bbcr_MASK 0x00000001
2329#define lpfc_reg_vfi_bbcr_WORD word10
2330#define lpfc_reg_vfi_bbscn_SHIFT 28
2331#define lpfc_reg_vfi_bbscn_MASK 0x0000000F
2332#define lpfc_reg_vfi_bbscn_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002333};
2334
2335struct lpfc_mbx_init_vpi {
2336 uint32_t word1;
2337#define lpfc_init_vpi_vfi_SHIFT 16
2338#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
2339#define lpfc_init_vpi_vfi_WORD word1
2340#define lpfc_init_vpi_vpi_SHIFT 0
2341#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
2342#define lpfc_init_vpi_vpi_WORD word1
2343};
2344
2345struct lpfc_mbx_read_vpi {
2346 uint32_t word1_rsvd;
2347 uint32_t word2;
2348#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
2349#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
2350#define lpfc_mbx_read_vpi_vnportid_WORD word2
2351 uint32_t word3_rsvd;
2352 uint32_t word4;
2353#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
2354#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
2355#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
2356#define lpfc_mbx_read_vpi_pb_SHIFT 15
2357#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
2358#define lpfc_mbx_read_vpi_pb_WORD word4
2359#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
2360#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
2361#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
2362#define lpfc_mbx_read_vpi_ns_SHIFT 30
2363#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
2364#define lpfc_mbx_read_vpi_ns_WORD word4
2365#define lpfc_mbx_read_vpi_hl_SHIFT 31
2366#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
2367#define lpfc_mbx_read_vpi_hl_WORD word4
2368 uint32_t word5_rsvd;
2369 uint32_t word6;
2370#define lpfc_mbx_read_vpi_vpi_SHIFT 0
2371#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
2372#define lpfc_mbx_read_vpi_vpi_WORD word6
2373 uint32_t word7;
2374#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
2375#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
2376#define lpfc_mbx_read_vpi_mac_0_WORD word7
2377#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
2378#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
2379#define lpfc_mbx_read_vpi_mac_1_WORD word7
2380#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
2381#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
2382#define lpfc_mbx_read_vpi_mac_2_WORD word7
2383#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
2384#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
2385#define lpfc_mbx_read_vpi_mac_3_WORD word7
2386 uint32_t word8;
2387#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
2388#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
2389#define lpfc_mbx_read_vpi_mac_4_WORD word8
2390#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
2391#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
2392#define lpfc_mbx_read_vpi_mac_5_WORD word8
2393#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
2394#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
2395#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
2396#define lpfc_mbx_read_vpi_vv_SHIFT 28
2397#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
2398#define lpfc_mbx_read_vpi_vv_WORD word8
2399};
2400
2401struct lpfc_mbx_unreg_vfi {
2402 uint32_t word1_rsvd;
2403 uint32_t word2;
2404#define lpfc_unreg_vfi_vfi_SHIFT 0
2405#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
2406#define lpfc_unreg_vfi_vfi_WORD word2
2407};
2408
2409struct lpfc_mbx_resume_rpi {
2410 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04002411#define lpfc_resume_rpi_index_SHIFT 0
2412#define lpfc_resume_rpi_index_MASK 0x0000FFFF
2413#define lpfc_resume_rpi_index_WORD word1
2414#define lpfc_resume_rpi_ii_SHIFT 30
2415#define lpfc_resume_rpi_ii_MASK 0x00000003
2416#define lpfc_resume_rpi_ii_WORD word1
2417#define RESUME_INDEX_RPI 0
2418#define RESUME_INDEX_VPI 1
2419#define RESUME_INDEX_VFI 2
2420#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04002421 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04002422};
2423
2424#define REG_FCF_INVALID_QID 0xFFFF
2425struct lpfc_mbx_reg_fcfi {
2426 uint32_t word1;
2427#define lpfc_reg_fcfi_info_index_SHIFT 0
2428#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
2429#define lpfc_reg_fcfi_info_index_WORD word1
2430#define lpfc_reg_fcfi_fcfi_SHIFT 16
2431#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
2432#define lpfc_reg_fcfi_fcfi_WORD word1
2433 uint32_t word2;
2434#define lpfc_reg_fcfi_rq_id1_SHIFT 0
2435#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
2436#define lpfc_reg_fcfi_rq_id1_WORD word2
2437#define lpfc_reg_fcfi_rq_id0_SHIFT 16
2438#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
2439#define lpfc_reg_fcfi_rq_id0_WORD word2
2440 uint32_t word3;
2441#define lpfc_reg_fcfi_rq_id3_SHIFT 0
2442#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
2443#define lpfc_reg_fcfi_rq_id3_WORD word3
2444#define lpfc_reg_fcfi_rq_id2_SHIFT 16
2445#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
2446#define lpfc_reg_fcfi_rq_id2_WORD word3
2447 uint32_t word4;
2448#define lpfc_reg_fcfi_type_match0_SHIFT 24
2449#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
2450#define lpfc_reg_fcfi_type_match0_WORD word4
2451#define lpfc_reg_fcfi_type_mask0_SHIFT 16
2452#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
2453#define lpfc_reg_fcfi_type_mask0_WORD word4
2454#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2455#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
2456#define lpfc_reg_fcfi_rctl_match0_WORD word4
2457#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
2458#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
2459#define lpfc_reg_fcfi_rctl_mask0_WORD word4
2460 uint32_t word5;
2461#define lpfc_reg_fcfi_type_match1_SHIFT 24
2462#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
2463#define lpfc_reg_fcfi_type_match1_WORD word5
2464#define lpfc_reg_fcfi_type_mask1_SHIFT 16
2465#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
2466#define lpfc_reg_fcfi_type_mask1_WORD word5
2467#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2468#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
2469#define lpfc_reg_fcfi_rctl_match1_WORD word5
2470#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
2471#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
2472#define lpfc_reg_fcfi_rctl_mask1_WORD word5
2473 uint32_t word6;
2474#define lpfc_reg_fcfi_type_match2_SHIFT 24
2475#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
2476#define lpfc_reg_fcfi_type_match2_WORD word6
2477#define lpfc_reg_fcfi_type_mask2_SHIFT 16
2478#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
2479#define lpfc_reg_fcfi_type_mask2_WORD word6
2480#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2481#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
2482#define lpfc_reg_fcfi_rctl_match2_WORD word6
2483#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
2484#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
2485#define lpfc_reg_fcfi_rctl_mask2_WORD word6
2486 uint32_t word7;
2487#define lpfc_reg_fcfi_type_match3_SHIFT 24
2488#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
2489#define lpfc_reg_fcfi_type_match3_WORD word7
2490#define lpfc_reg_fcfi_type_mask3_SHIFT 16
2491#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
2492#define lpfc_reg_fcfi_type_mask3_WORD word7
2493#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2494#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
2495#define lpfc_reg_fcfi_rctl_match3_WORD word7
2496#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
2497#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
2498#define lpfc_reg_fcfi_rctl_mask3_WORD word7
2499 uint32_t word8;
2500#define lpfc_reg_fcfi_mam_SHIFT 13
2501#define lpfc_reg_fcfi_mam_MASK 0x00000003
2502#define lpfc_reg_fcfi_mam_WORD word8
2503#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
2504#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
2505#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
2506#define lpfc_reg_fcfi_vv_SHIFT 12
2507#define lpfc_reg_fcfi_vv_MASK 0x00000001
2508#define lpfc_reg_fcfi_vv_WORD word8
2509#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
2510#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
2511#define lpfc_reg_fcfi_vlan_tag_WORD word8
2512};
2513
James Smart2d7dbc42017-02-12 13:52:35 -08002514struct lpfc_mbx_reg_fcfi_mrq {
2515 uint32_t word1;
2516#define lpfc_reg_fcfi_mrq_info_index_SHIFT 0
2517#define lpfc_reg_fcfi_mrq_info_index_MASK 0x0000FFFF
2518#define lpfc_reg_fcfi_mrq_info_index_WORD word1
2519#define lpfc_reg_fcfi_mrq_fcfi_SHIFT 16
2520#define lpfc_reg_fcfi_mrq_fcfi_MASK 0x0000FFFF
2521#define lpfc_reg_fcfi_mrq_fcfi_WORD word1
2522 uint32_t word2;
2523#define lpfc_reg_fcfi_mrq_rq_id1_SHIFT 0
2524#define lpfc_reg_fcfi_mrq_rq_id1_MASK 0x0000FFFF
2525#define lpfc_reg_fcfi_mrq_rq_id1_WORD word2
2526#define lpfc_reg_fcfi_mrq_rq_id0_SHIFT 16
2527#define lpfc_reg_fcfi_mrq_rq_id0_MASK 0x0000FFFF
2528#define lpfc_reg_fcfi_mrq_rq_id0_WORD word2
2529 uint32_t word3;
2530#define lpfc_reg_fcfi_mrq_rq_id3_SHIFT 0
2531#define lpfc_reg_fcfi_mrq_rq_id3_MASK 0x0000FFFF
2532#define lpfc_reg_fcfi_mrq_rq_id3_WORD word3
2533#define lpfc_reg_fcfi_mrq_rq_id2_SHIFT 16
2534#define lpfc_reg_fcfi_mrq_rq_id2_MASK 0x0000FFFF
2535#define lpfc_reg_fcfi_mrq_rq_id2_WORD word3
2536 uint32_t word4;
2537#define lpfc_reg_fcfi_mrq_type_match0_SHIFT 24
2538#define lpfc_reg_fcfi_mrq_type_match0_MASK 0x000000FF
2539#define lpfc_reg_fcfi_mrq_type_match0_WORD word4
2540#define lpfc_reg_fcfi_mrq_type_mask0_SHIFT 16
2541#define lpfc_reg_fcfi_mrq_type_mask0_MASK 0x000000FF
2542#define lpfc_reg_fcfi_mrq_type_mask0_WORD word4
2543#define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT 8
2544#define lpfc_reg_fcfi_mrq_rctl_match0_MASK 0x000000FF
2545#define lpfc_reg_fcfi_mrq_rctl_match0_WORD word4
2546#define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT 0
2547#define lpfc_reg_fcfi_mrq_rctl_mask0_MASK 0x000000FF
2548#define lpfc_reg_fcfi_mrq_rctl_mask0_WORD word4
2549 uint32_t word5;
2550#define lpfc_reg_fcfi_mrq_type_match1_SHIFT 24
2551#define lpfc_reg_fcfi_mrq_type_match1_MASK 0x000000FF
2552#define lpfc_reg_fcfi_mrq_type_match1_WORD word5
2553#define lpfc_reg_fcfi_mrq_type_mask1_SHIFT 16
2554#define lpfc_reg_fcfi_mrq_type_mask1_MASK 0x000000FF
2555#define lpfc_reg_fcfi_mrq_type_mask1_WORD word5
2556#define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT 8
2557#define lpfc_reg_fcfi_mrq_rctl_match1_MASK 0x000000FF
2558#define lpfc_reg_fcfi_mrq_rctl_match1_WORD word5
2559#define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT 0
2560#define lpfc_reg_fcfi_mrq_rctl_mask1_MASK 0x000000FF
2561#define lpfc_reg_fcfi_mrq_rctl_mask1_WORD word5
2562 uint32_t word6;
2563#define lpfc_reg_fcfi_mrq_type_match2_SHIFT 24
2564#define lpfc_reg_fcfi_mrq_type_match2_MASK 0x000000FF
2565#define lpfc_reg_fcfi_mrq_type_match2_WORD word6
2566#define lpfc_reg_fcfi_mrq_type_mask2_SHIFT 16
2567#define lpfc_reg_fcfi_mrq_type_mask2_MASK 0x000000FF
2568#define lpfc_reg_fcfi_mrq_type_mask2_WORD word6
2569#define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT 8
2570#define lpfc_reg_fcfi_mrq_rctl_match2_MASK 0x000000FF
2571#define lpfc_reg_fcfi_mrq_rctl_match2_WORD word6
2572#define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT 0
2573#define lpfc_reg_fcfi_mrq_rctl_mask2_MASK 0x000000FF
2574#define lpfc_reg_fcfi_mrq_rctl_mask2_WORD word6
2575 uint32_t word7;
2576#define lpfc_reg_fcfi_mrq_type_match3_SHIFT 24
2577#define lpfc_reg_fcfi_mrq_type_match3_MASK 0x000000FF
2578#define lpfc_reg_fcfi_mrq_type_match3_WORD word7
2579#define lpfc_reg_fcfi_mrq_type_mask3_SHIFT 16
2580#define lpfc_reg_fcfi_mrq_type_mask3_MASK 0x000000FF
2581#define lpfc_reg_fcfi_mrq_type_mask3_WORD word7
2582#define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT 8
2583#define lpfc_reg_fcfi_mrq_rctl_match3_MASK 0x000000FF
2584#define lpfc_reg_fcfi_mrq_rctl_match3_WORD word7
2585#define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT 0
2586#define lpfc_reg_fcfi_mrq_rctl_mask3_MASK 0x000000FF
2587#define lpfc_reg_fcfi_mrq_rctl_mask3_WORD word7
2588 uint32_t word8;
2589#define lpfc_reg_fcfi_mrq_ptc7_SHIFT 31
2590#define lpfc_reg_fcfi_mrq_ptc7_MASK 0x00000001
2591#define lpfc_reg_fcfi_mrq_ptc7_WORD word8
2592#define lpfc_reg_fcfi_mrq_ptc6_SHIFT 30
2593#define lpfc_reg_fcfi_mrq_ptc6_MASK 0x00000001
2594#define lpfc_reg_fcfi_mrq_ptc6_WORD word8
2595#define lpfc_reg_fcfi_mrq_ptc5_SHIFT 29
2596#define lpfc_reg_fcfi_mrq_ptc5_MASK 0x00000001
2597#define lpfc_reg_fcfi_mrq_ptc5_WORD word8
2598#define lpfc_reg_fcfi_mrq_ptc4_SHIFT 28
2599#define lpfc_reg_fcfi_mrq_ptc4_MASK 0x00000001
2600#define lpfc_reg_fcfi_mrq_ptc4_WORD word8
2601#define lpfc_reg_fcfi_mrq_ptc3_SHIFT 27
2602#define lpfc_reg_fcfi_mrq_ptc3_MASK 0x00000001
2603#define lpfc_reg_fcfi_mrq_ptc3_WORD word8
2604#define lpfc_reg_fcfi_mrq_ptc2_SHIFT 26
2605#define lpfc_reg_fcfi_mrq_ptc2_MASK 0x00000001
2606#define lpfc_reg_fcfi_mrq_ptc2_WORD word8
2607#define lpfc_reg_fcfi_mrq_ptc1_SHIFT 25
2608#define lpfc_reg_fcfi_mrq_ptc1_MASK 0x00000001
2609#define lpfc_reg_fcfi_mrq_ptc1_WORD word8
2610#define lpfc_reg_fcfi_mrq_ptc0_SHIFT 24
2611#define lpfc_reg_fcfi_mrq_ptc0_MASK 0x00000001
2612#define lpfc_reg_fcfi_mrq_ptc0_WORD word8
2613#define lpfc_reg_fcfi_mrq_pt7_SHIFT 23
2614#define lpfc_reg_fcfi_mrq_pt7_MASK 0x00000001
2615#define lpfc_reg_fcfi_mrq_pt7_WORD word8
2616#define lpfc_reg_fcfi_mrq_pt6_SHIFT 22
2617#define lpfc_reg_fcfi_mrq_pt6_MASK 0x00000001
2618#define lpfc_reg_fcfi_mrq_pt6_WORD word8
2619#define lpfc_reg_fcfi_mrq_pt5_SHIFT 21
2620#define lpfc_reg_fcfi_mrq_pt5_MASK 0x00000001
2621#define lpfc_reg_fcfi_mrq_pt5_WORD word8
2622#define lpfc_reg_fcfi_mrq_pt4_SHIFT 20
2623#define lpfc_reg_fcfi_mrq_pt4_MASK 0x00000001
2624#define lpfc_reg_fcfi_mrq_pt4_WORD word8
2625#define lpfc_reg_fcfi_mrq_pt3_SHIFT 19
2626#define lpfc_reg_fcfi_mrq_pt3_MASK 0x00000001
2627#define lpfc_reg_fcfi_mrq_pt3_WORD word8
2628#define lpfc_reg_fcfi_mrq_pt2_SHIFT 18
2629#define lpfc_reg_fcfi_mrq_pt2_MASK 0x00000001
2630#define lpfc_reg_fcfi_mrq_pt2_WORD word8
2631#define lpfc_reg_fcfi_mrq_pt1_SHIFT 17
2632#define lpfc_reg_fcfi_mrq_pt1_MASK 0x00000001
2633#define lpfc_reg_fcfi_mrq_pt1_WORD word8
2634#define lpfc_reg_fcfi_mrq_pt0_SHIFT 16
2635#define lpfc_reg_fcfi_mrq_pt0_MASK 0x00000001
2636#define lpfc_reg_fcfi_mrq_pt0_WORD word8
2637#define lpfc_reg_fcfi_mrq_xmv_SHIFT 15
2638#define lpfc_reg_fcfi_mrq_xmv_MASK 0x00000001
2639#define lpfc_reg_fcfi_mrq_xmv_WORD word8
2640#define lpfc_reg_fcfi_mrq_mode_SHIFT 13
2641#define lpfc_reg_fcfi_mrq_mode_MASK 0x00000001
2642#define lpfc_reg_fcfi_mrq_mode_WORD word8
2643#define lpfc_reg_fcfi_mrq_vv_SHIFT 12
2644#define lpfc_reg_fcfi_mrq_vv_MASK 0x00000001
2645#define lpfc_reg_fcfi_mrq_vv_WORD word8
2646#define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT 0
2647#define lpfc_reg_fcfi_mrq_vlan_tag_MASK 0x00000FFF
2648#define lpfc_reg_fcfi_mrq_vlan_tag_WORD word8
2649 uint32_t word9;
2650#define lpfc_reg_fcfi_mrq_policy_SHIFT 12
2651#define lpfc_reg_fcfi_mrq_policy_MASK 0x0000000F
2652#define lpfc_reg_fcfi_mrq_policy_WORD word9
2653#define lpfc_reg_fcfi_mrq_filter_SHIFT 8
2654#define lpfc_reg_fcfi_mrq_filter_MASK 0x0000000F
2655#define lpfc_reg_fcfi_mrq_filter_WORD word9
2656#define lpfc_reg_fcfi_mrq_npairs_SHIFT 0
2657#define lpfc_reg_fcfi_mrq_npairs_MASK 0x000000FF
2658#define lpfc_reg_fcfi_mrq_npairs_WORD word9
2659 uint32_t word10;
2660 uint32_t word11;
2661 uint32_t word12;
2662 uint32_t word13;
2663 uint32_t word14;
2664 uint32_t word15;
2665 uint32_t word16;
2666};
2667
James Smartda0436e2009-05-22 14:51:39 -04002668struct lpfc_mbx_unreg_fcfi {
2669 uint32_t word1_rsv;
2670 uint32_t word2;
2671#define lpfc_unreg_fcfi_SHIFT 0
2672#define lpfc_unreg_fcfi_MASK 0x0000FFFF
2673#define lpfc_unreg_fcfi_WORD word2
2674};
2675
2676struct lpfc_mbx_read_rev {
2677 uint32_t word1;
2678#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
2679#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
2680#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
2681#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
2682#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
2683#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04002684#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
2685#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
2686#define lpfc_mbx_rd_rev_cee_ver_WORD word1
2687#define LPFC_PREDCBX_CEE_MODE 0
2688#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04002689#define lpfc_mbx_rd_rev_vpd_SHIFT 29
2690#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
2691#define lpfc_mbx_rd_rev_vpd_WORD word1
2692 uint32_t first_hw_rev;
James Smart4e565cf2018-02-22 08:18:50 -08002693#define LPFC_G7_ASIC_1 0xd
James Smartda0436e2009-05-22 14:51:39 -04002694 uint32_t second_hw_rev;
2695 uint32_t word4_rsvd;
2696 uint32_t third_hw_rev;
2697 uint32_t word6;
2698#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
2699#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
2700#define lpfc_mbx_rd_rev_fcph_low_WORD word6
2701#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
2702#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
2703#define lpfc_mbx_rd_rev_fcph_high_WORD word6
2704#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
2705#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
2706#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
2707#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
2708#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
2709#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
2710 uint32_t word7_rsvd;
2711 uint32_t fw_id_rev;
2712 uint8_t fw_name[16];
2713 uint32_t ulp_fw_id_rev;
2714 uint8_t ulp_fw_name[16];
2715 uint32_t word18_47_rsvd[30];
2716 uint32_t word48;
2717#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2718#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2719#define lpfc_mbx_rd_rev_avail_len_WORD word48
2720 uint32_t vpd_paddr_low;
2721 uint32_t vpd_paddr_high;
2722 uint32_t avail_vpd_len;
2723 uint32_t rsvd_52_63[12];
2724};
2725
2726struct lpfc_mbx_read_config {
2727 uint32_t word1;
James Smart6d368e52011-05-24 11:44:12 -04002728#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2729#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2730#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002731 uint32_t word2;
James Smartcd1c8302011-10-10 21:33:25 -04002732#define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
2733#define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
2734#define lpfc_mbx_rd_conf_lnk_numb_WORD word2
2735#define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
2736#define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
2737#define lpfc_mbx_rd_conf_lnk_type_WORD word2
James Smart026abb82011-12-13 13:20:45 -05002738#define LPFC_LNK_TYPE_GE 0
2739#define LPFC_LNK_TYPE_FC 1
James Smartcd1c8302011-10-10 21:33:25 -04002740#define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
2741#define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
2742#define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002743#define lpfc_mbx_rd_conf_topology_SHIFT 24
2744#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2745#define lpfc_mbx_rd_conf_topology_WORD word2
James Smart6d368e52011-05-24 11:44:12 -04002746 uint32_t rsvd_3;
James Smartda0436e2009-05-22 14:51:39 -04002747 uint32_t word4;
2748#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2749#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2750#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
James Smart6d368e52011-05-24 11:44:12 -04002751 uint32_t rsvd_5;
James Smartda0436e2009-05-22 14:51:39 -04002752 uint32_t word6;
2753#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2754#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2755#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
James Smartc6918162016-10-13 15:06:16 -07002756#define lpfc_mbx_rd_conf_link_speed_SHIFT 16
2757#define lpfc_mbx_rd_conf_link_speed_MASK 0x0000FFFF
2758#define lpfc_mbx_rd_conf_link_speed_WORD word6
James Smart6d368e52011-05-24 11:44:12 -04002759 uint32_t rsvd_7;
James Smart44fd7fe2017-08-23 16:55:47 -07002760 uint32_t word8;
2761#define lpfc_mbx_rd_conf_bbscn_min_SHIFT 0
2762#define lpfc_mbx_rd_conf_bbscn_min_MASK 0x0000000F
2763#define lpfc_mbx_rd_conf_bbscn_min_WORD word8
2764#define lpfc_mbx_rd_conf_bbscn_max_SHIFT 4
2765#define lpfc_mbx_rd_conf_bbscn_max_MASK 0x0000000F
2766#define lpfc_mbx_rd_conf_bbscn_max_WORD word8
2767#define lpfc_mbx_rd_conf_bbscn_def_SHIFT 8
2768#define lpfc_mbx_rd_conf_bbscn_def_MASK 0x0000000F
2769#define lpfc_mbx_rd_conf_bbscn_def_WORD word8
James Smartda0436e2009-05-22 14:51:39 -04002770 uint32_t word9;
2771#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2772#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2773#define lpfc_mbx_rd_conf_lmt_WORD word9
James Smart6d368e52011-05-24 11:44:12 -04002774 uint32_t rsvd_10;
2775 uint32_t rsvd_11;
James Smartda0436e2009-05-22 14:51:39 -04002776 uint32_t word12;
2777#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2778#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2779#define lpfc_mbx_rd_conf_xri_base_WORD word12
2780#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2781#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2782#define lpfc_mbx_rd_conf_xri_count_WORD word12
2783 uint32_t word13;
2784#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2785#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2786#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2787#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2788#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2789#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2790 uint32_t word14;
2791#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2792#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2793#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2794#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2795#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2796#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2797 uint32_t word15;
2798#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2799#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2800#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2801#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2802#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2803#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2804 uint32_t word16;
James Smartda0436e2009-05-22 14:51:39 -04002805#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2806#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2807#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2808 uint32_t word17;
2809#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2810#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2811#define lpfc_mbx_rd_conf_rq_count_WORD word17
2812#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2813#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2814#define lpfc_mbx_rd_conf_eq_count_WORD word17
2815 uint32_t word18;
2816#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2817#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2818#define lpfc_mbx_rd_conf_wq_count_WORD word18
2819#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2820#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2821#define lpfc_mbx_rd_conf_cq_count_WORD word18
2822};
2823
2824struct lpfc_mbx_request_features {
2825 uint32_t word1;
2826#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2827#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2828#define lpfc_mbx_rq_ftr_qry_WORD word1
2829 uint32_t word2;
2830#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2831#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2832#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2833#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2834#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2835#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2836#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2837#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2838#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2839#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2840#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2841#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2842#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2843#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2844#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2845#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2846#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2847#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2848#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2849#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2850#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2851#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2852#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2853#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smart86c67372017-04-21 16:05:04 -07002854#define lpfc_mbx_rq_ftr_rq_iaar_SHIFT 9
2855#define lpfc_mbx_rq_ftr_rq_iaar_MASK 0x00000001
2856#define lpfc_mbx_rq_ftr_rq_iaar_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05002857#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2858#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2859#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08002860#define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT 16
2861#define lpfc_mbx_rq_ftr_rq_mrqp_MASK 0x00000001
2862#define lpfc_mbx_rq_ftr_rq_mrqp_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002863 uint32_t word3;
2864#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2865#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2866#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2867#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2868#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2869#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2870#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2871#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2872#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2873#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2874#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2875#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2876#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2877#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2878#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2879#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2880#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2881#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2882#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2883#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2884#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2885#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2886#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2887#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05002888#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2889#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2890#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smart2d7dbc42017-02-12 13:52:35 -08002891#define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT 16
2892#define lpfc_mbx_rq_ftr_rsp_mrqp_MASK 0x00000001
2893#define lpfc_mbx_rq_ftr_rsp_mrqp_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04002894};
2895
James Smart28baac72010-02-12 14:42:03 -05002896struct lpfc_mbx_supp_pages {
2897 uint32_t word1;
2898#define qs_SHIFT 0
2899#define qs_MASK 0x00000001
2900#define qs_WORD word1
2901#define wr_SHIFT 1
2902#define wr_MASK 0x00000001
2903#define wr_WORD word1
2904#define pf_SHIFT 8
2905#define pf_MASK 0x000000ff
2906#define pf_WORD word1
2907#define cpn_SHIFT 16
2908#define cpn_MASK 0x000000ff
2909#define cpn_WORD word1
2910 uint32_t word2;
2911#define list_offset_SHIFT 0
2912#define list_offset_MASK 0x000000ff
2913#define list_offset_WORD word2
2914#define next_offset_SHIFT 8
2915#define next_offset_MASK 0x000000ff
2916#define next_offset_WORD word2
2917#define elem_cnt_SHIFT 16
2918#define elem_cnt_MASK 0x000000ff
2919#define elem_cnt_WORD word2
2920 uint32_t word3;
2921#define pn_0_SHIFT 24
2922#define pn_0_MASK 0x000000ff
2923#define pn_0_WORD word3
2924#define pn_1_SHIFT 16
2925#define pn_1_MASK 0x000000ff
2926#define pn_1_WORD word3
2927#define pn_2_SHIFT 8
2928#define pn_2_MASK 0x000000ff
2929#define pn_2_WORD word3
2930#define pn_3_SHIFT 0
2931#define pn_3_MASK 0x000000ff
2932#define pn_3_WORD word3
2933 uint32_t word4;
2934#define pn_4_SHIFT 24
2935#define pn_4_MASK 0x000000ff
2936#define pn_4_WORD word4
2937#define pn_5_SHIFT 16
2938#define pn_5_MASK 0x000000ff
2939#define pn_5_WORD word4
2940#define pn_6_SHIFT 8
2941#define pn_6_MASK 0x000000ff
2942#define pn_6_WORD word4
2943#define pn_7_SHIFT 0
2944#define pn_7_MASK 0x000000ff
2945#define pn_7_WORD word4
2946 uint32_t rsvd[27];
2947#define LPFC_SUPP_PAGES 0
2948#define LPFC_BLOCK_GUARD_PROFILES 1
2949#define LPFC_SLI4_PARAMETERS 2
2950};
2951
James Smart86478872015-05-21 13:55:21 -04002952struct lpfc_mbx_memory_dump_type3 {
2953 uint32_t word1;
2954#define lpfc_mbx_memory_dump_type3_type_SHIFT 0
2955#define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
2956#define lpfc_mbx_memory_dump_type3_type_WORD word1
2957#define lpfc_mbx_memory_dump_type3_link_SHIFT 24
2958#define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
2959#define lpfc_mbx_memory_dump_type3_link_WORD word1
2960 uint32_t word2;
2961#define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
2962#define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
2963#define lpfc_mbx_memory_dump_type3_page_no_WORD word2
2964#define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
2965#define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
2966#define lpfc_mbx_memory_dump_type3_offset_WORD word2
2967 uint32_t word3;
2968#define lpfc_mbx_memory_dump_type3_length_SHIFT 0
2969#define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
2970#define lpfc_mbx_memory_dump_type3_length_WORD word3
2971 uint32_t addr_lo;
2972 uint32_t addr_hi;
2973 uint32_t return_len;
2974};
2975
2976#define DMP_PAGE_A0 0xa0
2977#define DMP_PAGE_A2 0xa2
2978#define DMP_SFF_PAGE_A0_SIZE 256
2979#define DMP_SFF_PAGE_A2_SIZE 256
2980
2981#define SFP_WAVELENGTH_LC1310 1310
2982#define SFP_WAVELENGTH_LL1550 1550
2983
2984
2985/*
2986 * * SFF-8472 TABLE 3.4
2987 * */
2988#define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
2989#define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
2990#define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
2991#define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
2992#define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
2993#define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
2994#define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
2995#define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
2996#define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
2997#define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
2998#define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
2999#define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
3000#define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
3001#define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
3002#define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
3003#define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
3004
3005/* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
3006
3007#define SSF_IDENTIFIER 0
3008#define SSF_EXT_IDENTIFIER 1
3009#define SSF_CONNECTOR 2
3010#define SSF_TRANSCEIVER_CODE_B0 3
3011#define SSF_TRANSCEIVER_CODE_B1 4
3012#define SSF_TRANSCEIVER_CODE_B2 5
3013#define SSF_TRANSCEIVER_CODE_B3 6
3014#define SSF_TRANSCEIVER_CODE_B4 7
3015#define SSF_TRANSCEIVER_CODE_B5 8
3016#define SSF_TRANSCEIVER_CODE_B6 9
3017#define SSF_TRANSCEIVER_CODE_B7 10
3018#define SSF_ENCODING 11
3019#define SSF_BR_NOMINAL 12
3020#define SSF_RATE_IDENTIFIER 13
3021#define SSF_LENGTH_9UM_KM 14
3022#define SSF_LENGTH_9UM 15
3023#define SSF_LENGTH_50UM_OM2 16
3024#define SSF_LENGTH_62UM_OM1 17
3025#define SFF_LENGTH_COPPER 18
3026#define SSF_LENGTH_50UM_OM3 19
3027#define SSF_VENDOR_NAME 20
3028#define SSF_VENDOR_OUI 36
3029#define SSF_VENDOR_PN 40
3030#define SSF_VENDOR_REV 56
3031#define SSF_WAVELENGTH_B1 60
3032#define SSF_WAVELENGTH_B0 61
3033#define SSF_CC_BASE 63
3034#define SSF_OPTIONS_B1 64
3035#define SSF_OPTIONS_B0 65
3036#define SSF_BR_MAX 66
3037#define SSF_BR_MIN 67
3038#define SSF_VENDOR_SN 68
3039#define SSF_DATE_CODE 84
3040#define SSF_MONITORING_TYPEDIAGNOSTIC 92
3041#define SSF_ENHANCED_OPTIONS 93
3042#define SFF_8472_COMPLIANCE 94
3043#define SSF_CC_EXT 95
3044#define SSF_A0_VENDOR_SPECIFIC 96
3045
3046/* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
3047
James Smart56204982016-03-31 14:12:32 -07003048#define SSF_TEMP_HIGH_ALARM 0
3049#define SSF_TEMP_LOW_ALARM 2
3050#define SSF_TEMP_HIGH_WARNING 4
3051#define SSF_TEMP_LOW_WARNING 6
3052#define SSF_VOLTAGE_HIGH_ALARM 8
3053#define SSF_VOLTAGE_LOW_ALARM 10
3054#define SSF_VOLTAGE_HIGH_WARNING 12
3055#define SSF_VOLTAGE_LOW_WARNING 14
3056#define SSF_BIAS_HIGH_ALARM 16
3057#define SSF_BIAS_LOW_ALARM 18
3058#define SSF_BIAS_HIGH_WARNING 20
3059#define SSF_BIAS_LOW_WARNING 22
3060#define SSF_TXPOWER_HIGH_ALARM 24
3061#define SSF_TXPOWER_LOW_ALARM 26
3062#define SSF_TXPOWER_HIGH_WARNING 28
3063#define SSF_TXPOWER_LOW_WARNING 30
3064#define SSF_RXPOWER_HIGH_ALARM 32
3065#define SSF_RXPOWER_LOW_ALARM 34
3066#define SSF_RXPOWER_HIGH_WARNING 36
3067#define SSF_RXPOWER_LOW_WARNING 38
James Smart86478872015-05-21 13:55:21 -04003068#define SSF_EXT_CAL_CONSTANTS 56
3069#define SSF_CC_DMI 95
3070#define SFF_TEMPERATURE_B1 96
3071#define SFF_TEMPERATURE_B0 97
3072#define SFF_VCC_B1 98
3073#define SFF_VCC_B0 99
3074#define SFF_TX_BIAS_CURRENT_B1 100
3075#define SFF_TX_BIAS_CURRENT_B0 101
3076#define SFF_TXPOWER_B1 102
3077#define SFF_TXPOWER_B0 103
3078#define SFF_RXPOWER_B1 104
3079#define SFF_RXPOWER_B0 105
3080#define SSF_STATUS_CONTROL 110
James Smart310429e2016-07-06 12:35:54 -07003081#define SSF_ALARM_FLAGS 112
3082#define SSF_WARNING_FLAGS 116
James Smart86478872015-05-21 13:55:21 -04003083#define SSF_EXT_TATUS_CONTROL_B1 118
3084#define SSF_EXT_TATUS_CONTROL_B0 119
3085#define SSF_A2_VENDOR_SPECIFIC 120
3086#define SSF_USER_EEPROM 128
3087#define SSF_VENDOR_CONTROL 148
3088
3089
3090/*
3091 * Tranceiver codes Fibre Channel SFF-8472
3092 * Table 3.5.
3093 */
3094
3095struct sff_trasnceiver_codes_byte0 {
3096 uint8_t inifiband:4;
3097 uint8_t teng_ethernet:4;
3098};
3099
3100struct sff_trasnceiver_codes_byte1 {
3101 uint8_t sonet:6;
3102 uint8_t escon:2;
3103};
3104
3105struct sff_trasnceiver_codes_byte2 {
3106 uint8_t soNet:8;
3107};
3108
3109struct sff_trasnceiver_codes_byte3 {
3110 uint8_t ethernet:8;
3111};
3112
3113struct sff_trasnceiver_codes_byte4 {
3114 uint8_t fc_el_lo:1;
3115 uint8_t fc_lw_laser:1;
3116 uint8_t fc_sw_laser:1;
3117 uint8_t fc_md_distance:1;
3118 uint8_t fc_lg_distance:1;
3119 uint8_t fc_int_distance:1;
3120 uint8_t fc_short_distance:1;
3121 uint8_t fc_vld_distance:1;
3122};
3123
3124struct sff_trasnceiver_codes_byte5 {
3125 uint8_t reserved1:1;
3126 uint8_t reserved2:1;
3127 uint8_t fc_sfp_active:1; /* Active cable */
3128 uint8_t fc_sfp_passive:1; /* Passive cable */
3129 uint8_t fc_lw_laser:1; /* Longwave laser */
3130 uint8_t fc_sw_laser_sl:1;
3131 uint8_t fc_sw_laser_sn:1;
3132 uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
3133};
3134
3135struct sff_trasnceiver_codes_byte6 {
3136 uint8_t fc_tm_sm:1; /* Single Mode */
3137 uint8_t reserved:1;
3138 uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
3139 uint8_t fc_tm_tv:1; /* Video Coax (TV) */
3140 uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
3141 uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
3142 uint8_t fc_tm_tw:1; /* Twin Axial Pair */
3143};
3144
3145struct sff_trasnceiver_codes_byte7 {
3146 uint8_t fc_sp_100MB:1; /* 100 MB/sec */
3147 uint8_t reserve:1;
3148 uint8_t fc_sp_200mb:1; /* 200 MB/sec */
3149 uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
3150 uint8_t fc_sp_400MB:1; /* 400 MB/sec */
3151 uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
3152 uint8_t fc_sp_800MB:1; /* 800 MB/sec */
3153 uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
3154};
3155
3156/* User writable non-volatile memory, SFF-8472 Table 3.20 */
3157struct user_eeprom {
3158 uint8_t vendor_name[16];
3159 uint8_t vendor_oui[3];
3160 uint8_t vendor_pn[816];
3161 uint8_t vendor_rev[4];
3162 uint8_t vendor_sn[16];
3163 uint8_t datecode[6];
3164 uint8_t lot_code[2];
3165 uint8_t reserved191[57];
3166};
3167
James Smartfedd3b72011-02-16 12:39:24 -05003168struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05003169 uint32_t word1;
3170#define qs_SHIFT 0
3171#define qs_MASK 0x00000001
3172#define qs_WORD word1
3173#define wr_SHIFT 1
3174#define wr_MASK 0x00000001
3175#define wr_WORD word1
3176#define pf_SHIFT 8
3177#define pf_MASK 0x000000ff
3178#define pf_WORD word1
3179#define cpn_SHIFT 16
3180#define cpn_MASK 0x000000ff
3181#define cpn_WORD word1
3182 uint32_t word2;
3183#define if_type_SHIFT 0
3184#define if_type_MASK 0x00000007
3185#define if_type_WORD word2
3186#define sli_rev_SHIFT 4
3187#define sli_rev_MASK 0x0000000f
3188#define sli_rev_WORD word2
3189#define sli_family_SHIFT 8
3190#define sli_family_MASK 0x000000ff
3191#define sli_family_WORD word2
3192#define featurelevel_1_SHIFT 16
3193#define featurelevel_1_MASK 0x000000ff
3194#define featurelevel_1_WORD word2
3195#define featurelevel_2_SHIFT 24
3196#define featurelevel_2_MASK 0x0000001f
3197#define featurelevel_2_WORD word2
3198 uint32_t word3;
3199#define fcoe_SHIFT 0
3200#define fcoe_MASK 0x00000001
3201#define fcoe_WORD word3
3202#define fc_SHIFT 1
3203#define fc_MASK 0x00000001
3204#define fc_WORD word3
3205#define nic_SHIFT 2
3206#define nic_MASK 0x00000001
3207#define nic_WORD word3
3208#define iscsi_SHIFT 3
3209#define iscsi_MASK 0x00000001
3210#define iscsi_WORD word3
3211#define rdma_SHIFT 4
3212#define rdma_MASK 0x00000001
3213#define rdma_WORD word3
3214 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04003215#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05003216 uint32_t word5;
3217#define if_page_sz_SHIFT 0
3218#define if_page_sz_MASK 0x0000ffff
3219#define if_page_sz_WORD word5
3220#define loopbk_scope_SHIFT 24
3221#define loopbk_scope_MASK 0x0000000f
3222#define loopbk_scope_WORD word5
3223#define rq_db_window_SHIFT 28
3224#define rq_db_window_MASK 0x0000000f
3225#define rq_db_window_WORD word5
3226 uint32_t word6;
3227#define eq_pages_SHIFT 0
3228#define eq_pages_MASK 0x0000000f
3229#define eq_pages_WORD word6
3230#define eqe_size_SHIFT 8
3231#define eqe_size_MASK 0x000000ff
3232#define eqe_size_WORD word6
3233 uint32_t word7;
3234#define cq_pages_SHIFT 0
3235#define cq_pages_MASK 0x0000000f
3236#define cq_pages_WORD word7
3237#define cqe_size_SHIFT 8
3238#define cqe_size_MASK 0x000000ff
3239#define cqe_size_WORD word7
3240 uint32_t word8;
3241#define mq_pages_SHIFT 0
3242#define mq_pages_MASK 0x0000000f
3243#define mq_pages_WORD word8
3244#define mqe_size_SHIFT 8
3245#define mqe_size_MASK 0x000000ff
3246#define mqe_size_WORD word8
3247#define mq_elem_cnt_SHIFT 16
3248#define mq_elem_cnt_MASK 0x000000ff
3249#define mq_elem_cnt_WORD word8
3250 uint32_t word9;
3251#define wq_pages_SHIFT 0
3252#define wq_pages_MASK 0x0000ffff
3253#define wq_pages_WORD word9
3254#define wqe_size_SHIFT 8
3255#define wqe_size_MASK 0x000000ff
3256#define wqe_size_WORD word9
3257 uint32_t word10;
3258#define rq_pages_SHIFT 0
3259#define rq_pages_MASK 0x0000ffff
3260#define rq_pages_WORD word10
3261#define rqe_size_SHIFT 8
3262#define rqe_size_MASK 0x000000ff
3263#define rqe_size_WORD word10
3264 uint32_t word11;
3265#define hdr_pages_SHIFT 0
3266#define hdr_pages_MASK 0x0000000f
3267#define hdr_pages_WORD word11
3268#define hdr_size_SHIFT 8
3269#define hdr_size_MASK 0x0000000f
3270#define hdr_size_WORD word11
3271#define hdr_pp_align_SHIFT 16
3272#define hdr_pp_align_MASK 0x0000ffff
3273#define hdr_pp_align_WORD word11
3274 uint32_t word12;
3275#define sgl_pages_SHIFT 0
3276#define sgl_pages_MASK 0x0000000f
3277#define sgl_pages_WORD word12
3278#define sgl_pp_align_SHIFT 16
3279#define sgl_pp_align_MASK 0x0000ffff
3280#define sgl_pp_align_WORD word12
3281 uint32_t rsvd_13_63[51];
3282};
James Smart9589b0622011-04-16 11:03:17 -04003283#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
3284 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05003285
James Smartfedd3b72011-02-16 12:39:24 -05003286struct lpfc_sli4_parameters {
3287 uint32_t word0;
3288#define cfg_prot_type_SHIFT 0
3289#define cfg_prot_type_MASK 0x000000FF
3290#define cfg_prot_type_WORD word0
3291 uint32_t word1;
3292#define cfg_ft_SHIFT 0
3293#define cfg_ft_MASK 0x00000001
3294#define cfg_ft_WORD word1
3295#define cfg_sli_rev_SHIFT 4
3296#define cfg_sli_rev_MASK 0x0000000f
3297#define cfg_sli_rev_WORD word1
3298#define cfg_sli_family_SHIFT 8
3299#define cfg_sli_family_MASK 0x0000000f
3300#define cfg_sli_family_WORD word1
3301#define cfg_if_type_SHIFT 12
3302#define cfg_if_type_MASK 0x0000000f
3303#define cfg_if_type_WORD word1
3304#define cfg_sli_hint_1_SHIFT 16
3305#define cfg_sli_hint_1_MASK 0x000000ff
3306#define cfg_sli_hint_1_WORD word1
3307#define cfg_sli_hint_2_SHIFT 24
3308#define cfg_sli_hint_2_MASK 0x0000001f
3309#define cfg_sli_hint_2_WORD word1
3310 uint32_t word2;
James Smart7365f6f2018-02-22 08:18:46 -08003311#define cfg_eqav_SHIFT 31
3312#define cfg_eqav_MASK 0x00000001
3313#define cfg_eqav_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05003314 uint32_t word3;
3315 uint32_t word4;
3316#define cfg_cqv_SHIFT 14
3317#define cfg_cqv_MASK 0x00000003
3318#define cfg_cqv_WORD word4
James Smartc176ffa2018-01-30 15:58:46 -08003319#define cfg_cqpsize_SHIFT 16
3320#define cfg_cqpsize_MASK 0x000000ff
3321#define cfg_cqpsize_WORD word4
James Smart7365f6f2018-02-22 08:18:46 -08003322#define cfg_cqav_SHIFT 31
3323#define cfg_cqav_MASK 0x00000001
3324#define cfg_cqav_WORD word4
James Smartfedd3b72011-02-16 12:39:24 -05003325 uint32_t word5;
3326 uint32_t word6;
3327#define cfg_mqv_SHIFT 14
3328#define cfg_mqv_MASK 0x00000003
3329#define cfg_mqv_WORD word6
3330 uint32_t word7;
3331 uint32_t word8;
James Smart895427b2017-02-12 13:52:30 -08003332#define cfg_wqpcnt_SHIFT 0
3333#define cfg_wqpcnt_MASK 0x0000000f
3334#define cfg_wqpcnt_WORD word8
James Smart0c651872013-07-15 18:33:23 -04003335#define cfg_wqsize_SHIFT 8
3336#define cfg_wqsize_MASK 0x0000000f
3337#define cfg_wqsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003338#define cfg_wqv_SHIFT 14
3339#define cfg_wqv_MASK 0x00000003
3340#define cfg_wqv_WORD word8
James Smart895427b2017-02-12 13:52:30 -08003341#define cfg_wqpsize_SHIFT 16
3342#define cfg_wqpsize_MASK 0x000000ff
3343#define cfg_wqpsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003344 uint32_t word9;
3345 uint32_t word10;
3346#define cfg_rqv_SHIFT 14
3347#define cfg_rqv_MASK 0x00000003
3348#define cfg_rqv_WORD word10
3349 uint32_t word11;
3350#define cfg_rq_db_window_SHIFT 28
3351#define cfg_rq_db_window_MASK 0x0000000f
3352#define cfg_rq_db_window_WORD word11
3353 uint32_t word12;
3354#define cfg_fcoe_SHIFT 0
3355#define cfg_fcoe_MASK 0x00000001
3356#define cfg_fcoe_WORD word12
James Smart6d368e52011-05-24 11:44:12 -04003357#define cfg_ext_SHIFT 1
3358#define cfg_ext_MASK 0x00000001
3359#define cfg_ext_WORD word12
3360#define cfg_hdrr_SHIFT 2
3361#define cfg_hdrr_MASK 0x00000001
3362#define cfg_hdrr_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003363#define cfg_phwq_SHIFT 15
3364#define cfg_phwq_MASK 0x00000001
3365#define cfg_phwq_WORD word12
James Smart1ba981f2014-02-20 09:56:45 -05003366#define cfg_oas_SHIFT 25
3367#define cfg_oas_MASK 0x00000001
3368#define cfg_oas_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003369#define cfg_loopbk_scope_SHIFT 28
3370#define cfg_loopbk_scope_MASK 0x0000000f
3371#define cfg_loopbk_scope_WORD word12
3372 uint32_t sge_supp_len;
3373 uint32_t word14;
3374#define cfg_sgl_page_cnt_SHIFT 0
3375#define cfg_sgl_page_cnt_MASK 0x0000000f
3376#define cfg_sgl_page_cnt_WORD word14
3377#define cfg_sgl_page_size_SHIFT 8
3378#define cfg_sgl_page_size_MASK 0x000000ff
3379#define cfg_sgl_page_size_WORD word14
3380#define cfg_sgl_pp_align_SHIFT 16
3381#define cfg_sgl_pp_align_MASK 0x000000ff
3382#define cfg_sgl_pp_align_WORD word14
3383 uint32_t word15;
3384 uint32_t word16;
3385 uint32_t word17;
3386 uint32_t word18;
3387 uint32_t word19;
James Smartb5c53952016-03-31 14:12:30 -07003388#define cfg_ext_embed_cb_SHIFT 0
3389#define cfg_ext_embed_cb_MASK 0x00000001
3390#define cfg_ext_embed_cb_WORD word19
James Smart7bdedb32016-07-06 12:36:00 -07003391#define cfg_mds_diags_SHIFT 1
3392#define cfg_mds_diags_MASK 0x00000001
3393#define cfg_mds_diags_WORD word19
James Smart895427b2017-02-12 13:52:30 -08003394#define cfg_nvme_SHIFT 3
3395#define cfg_nvme_MASK 0x00000001
3396#define cfg_nvme_WORD word19
3397#define cfg_xib_SHIFT 4
3398#define cfg_xib_MASK 0x00000001
3399#define cfg_xib_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003400#define cfg_eqdr_SHIFT 8
3401#define cfg_eqdr_MASK 0x00000001
3402#define cfg_eqdr_WORD word19
James Smart20aefac2018-01-30 15:58:58 -08003403#define cfg_nosr_SHIFT 9
3404#define cfg_nosr_MASK 0x00000001
3405#define cfg_nosr_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003406#define LPFC_NODELAY_MAX_IO 32
James Smartfedd3b72011-02-16 12:39:24 -05003407};
3408
James Smart7bdedb32016-07-06 12:36:00 -07003409#define LPFC_SET_UE_RECOVERY 0x10
3410#define LPFC_SET_MDS_DIAGS 0x11
James Smart65791f12016-07-06 12:35:56 -07003411struct lpfc_mbx_set_feature {
3412 struct mbox_header header;
3413 uint32_t feature;
3414 uint32_t param_len;
3415 uint32_t word6;
3416#define lpfc_mbx_set_feature_UER_SHIFT 0
3417#define lpfc_mbx_set_feature_UER_MASK 0x00000001
3418#define lpfc_mbx_set_feature_UER_WORD word6
James Smart7bdedb32016-07-06 12:36:00 -07003419#define lpfc_mbx_set_feature_mds_SHIFT 0
3420#define lpfc_mbx_set_feature_mds_MASK 0x00000001
3421#define lpfc_mbx_set_feature_mds_WORD word6
3422#define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1
3423#define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001
3424#define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6
James Smart65791f12016-07-06 12:35:56 -07003425 uint32_t word7;
3426#define lpfc_mbx_set_feature_UERP_SHIFT 0
3427#define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff
3428#define lpfc_mbx_set_feature_UERP_WORD word7
3429#define lpfc_mbx_set_feature_UESR_SHIFT 16
3430#define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff
3431#define lpfc_mbx_set_feature_UESR_WORD word7
3432};
3433
3434
James Smart61bda8f2016-10-13 15:06:05 -07003435#define LPFC_SET_HOST_OS_DRIVER_VERSION 0x2
3436struct lpfc_mbx_set_host_data {
3437#define LPFC_HOST_OS_DRIVER_VERSION_SIZE 48
3438 struct mbox_header header;
3439 uint32_t param_id;
3440 uint32_t param_len;
3441 uint8_t data[LPFC_HOST_OS_DRIVER_VERSION_SIZE];
3442};
3443
3444
James Smartfedd3b72011-02-16 12:39:24 -05003445struct lpfc_mbx_get_sli4_parameters {
3446 struct mbox_header header;
3447 struct lpfc_sli4_parameters sli4_parameters;
3448};
3449
James Smart912e3ac2011-05-24 11:42:11 -04003450struct lpfc_rscr_desc_generic {
James Smart8aa134a2012-08-14 14:25:29 -04003451#define LPFC_RSRC_DESC_WSIZE 22
James Smart912e3ac2011-05-24 11:42:11 -04003452 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
3453};
3454
3455struct lpfc_rsrc_desc_pcie {
3456 uint32_t word0;
3457#define lpfc_rsrc_desc_pcie_type_SHIFT 0
3458#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
3459#define lpfc_rsrc_desc_pcie_type_WORD word0
3460#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
James Smart8aa134a2012-08-14 14:25:29 -04003461#define lpfc_rsrc_desc_pcie_length_SHIFT 8
3462#define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
3463#define lpfc_rsrc_desc_pcie_length_WORD word0
James Smart912e3ac2011-05-24 11:42:11 -04003464 uint32_t word1;
3465#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
3466#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
3467#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
3468 uint32_t reserved;
3469 uint32_t word3;
3470#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
3471#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
3472#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
3473#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
3474#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
3475#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
3476#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
3477#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
3478#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
3479 uint32_t word4;
3480#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
3481#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
3482#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
3483};
3484
3485struct lpfc_rsrc_desc_fcfcoe {
3486 uint32_t word0;
3487#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
3488#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
3489#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
3490#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
James Smart8aa134a2012-08-14 14:25:29 -04003491#define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
3492#define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
3493#define lpfc_rsrc_desc_fcfcoe_length_WORD word0
3494#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
3495#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
3496#define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
James Smart912e3ac2011-05-24 11:42:11 -04003497 uint32_t word1;
3498#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
3499#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
3500#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
3501#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
3502#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
3503#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
3504 uint32_t word2;
3505#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
3506#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
3507#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
3508#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
3509#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
3510#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
3511 uint32_t word3;
3512#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
3513#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
3514#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
3515#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
3516#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
3517#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
3518 uint32_t word4;
3519#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
3520#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
3521#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
3522#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
3523#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
3524#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
3525 uint32_t word5;
3526#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
3527#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
3528#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
3529#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
3530#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
3531#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
3532 uint32_t word6;
3533 uint32_t word7;
3534 uint32_t word8;
3535 uint32_t word9;
3536 uint32_t word10;
3537 uint32_t word11;
3538 uint32_t word12;
3539 uint32_t word13;
3540#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
3541#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
3542#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
3543#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
3544#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
3545#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
3546#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
3547#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
3548#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
3549#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
3550#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
3551#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
3552#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
3553#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
3554#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
James Smart8aa134a2012-08-14 14:25:29 -04003555/* extended FC/FCoE Resource Descriptor when length = 88 bytes */
3556 uint32_t bw_min;
3557 uint32_t bw_max;
3558 uint32_t iops_min;
3559 uint32_t iops_max;
3560 uint32_t reserved[4];
James Smart912e3ac2011-05-24 11:42:11 -04003561};
3562
3563struct lpfc_func_cfg {
3564#define LPFC_RSRC_DESC_MAX_NUM 2
3565 uint32_t rsrc_desc_count;
3566 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3567};
3568
3569struct lpfc_mbx_get_func_cfg {
3570 struct mbox_header header;
3571#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3572#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3573#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3574 struct lpfc_func_cfg func_cfg;
3575};
3576
3577struct lpfc_prof_cfg {
3578#define LPFC_RSRC_DESC_MAX_NUM 2
3579 uint32_t rsrc_desc_count;
3580 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3581};
3582
3583struct lpfc_mbx_get_prof_cfg {
3584 struct mbox_header header;
3585#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3586#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3587#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3588 union {
3589 struct {
3590 uint32_t word10;
3591#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
3592#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
3593#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
3594#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
3595#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
3596#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
3597 } request;
3598 struct {
3599 struct lpfc_prof_cfg prof_cfg;
3600 } response;
3601 } u;
3602};
3603
James Smartcd1c8302011-10-10 21:33:25 -04003604struct lpfc_controller_attribute {
3605 uint32_t version_string[8];
3606 uint32_t manufacturer_name[8];
3607 uint32_t supported_modes;
3608 uint32_t word17;
3609#define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
3610#define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
3611#define lpfc_cntl_attr_eprom_ver_lo_WORD word17
3612#define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
3613#define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
3614#define lpfc_cntl_attr_eprom_ver_hi_WORD word17
3615 uint32_t mbx_da_struct_ver;
3616 uint32_t ep_fw_da_struct_ver;
3617 uint32_t ncsi_ver_str[3];
3618 uint32_t dflt_ext_timeout;
3619 uint32_t model_number[8];
3620 uint32_t description[16];
3621 uint32_t serial_number[8];
3622 uint32_t ip_ver_str[8];
3623 uint32_t fw_ver_str[8];
3624 uint32_t bios_ver_str[8];
3625 uint32_t redboot_ver_str[8];
3626 uint32_t driver_ver_str[8];
3627 uint32_t flash_fw_ver_str[8];
3628 uint32_t functionality;
3629 uint32_t word105;
3630#define lpfc_cntl_attr_max_cbd_len_SHIFT 0
3631#define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
3632#define lpfc_cntl_attr_max_cbd_len_WORD word105
3633#define lpfc_cntl_attr_asic_rev_SHIFT 16
3634#define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
3635#define lpfc_cntl_attr_asic_rev_WORD word105
3636#define lpfc_cntl_attr_gen_guid0_SHIFT 24
3637#define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
3638#define lpfc_cntl_attr_gen_guid0_WORD word105
3639 uint32_t gen_guid1_12[3];
3640 uint32_t word109;
3641#define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
3642#define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
3643#define lpfc_cntl_attr_gen_guid13_14_WORD word109
3644#define lpfc_cntl_attr_gen_guid15_SHIFT 16
3645#define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
3646#define lpfc_cntl_attr_gen_guid15_WORD word109
3647#define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
3648#define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
3649#define lpfc_cntl_attr_hba_port_cnt_WORD word109
3650 uint32_t word110;
3651#define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
3652#define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
3653#define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
3654#define lpfc_cntl_attr_multi_func_dev_SHIFT 24
3655#define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
3656#define lpfc_cntl_attr_multi_func_dev_WORD word110
3657 uint32_t word111;
3658#define lpfc_cntl_attr_cache_valid_SHIFT 0
3659#define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
3660#define lpfc_cntl_attr_cache_valid_WORD word111
3661#define lpfc_cntl_attr_hba_status_SHIFT 8
3662#define lpfc_cntl_attr_hba_status_MASK 0x000000ff
3663#define lpfc_cntl_attr_hba_status_WORD word111
3664#define lpfc_cntl_attr_max_domain_SHIFT 16
3665#define lpfc_cntl_attr_max_domain_MASK 0x000000ff
3666#define lpfc_cntl_attr_max_domain_WORD word111
3667#define lpfc_cntl_attr_lnk_numb_SHIFT 24
3668#define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
3669#define lpfc_cntl_attr_lnk_numb_WORD word111
3670#define lpfc_cntl_attr_lnk_type_SHIFT 30
3671#define lpfc_cntl_attr_lnk_type_MASK 0x00000003
3672#define lpfc_cntl_attr_lnk_type_WORD word111
3673 uint32_t fw_post_status;
3674 uint32_t hba_mtu[8];
3675 uint32_t word121;
3676 uint32_t reserved1[3];
3677 uint32_t word125;
3678#define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
3679#define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
3680#define lpfc_cntl_attr_pci_vendor_id_WORD word125
3681#define lpfc_cntl_attr_pci_device_id_SHIFT 16
3682#define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
3683#define lpfc_cntl_attr_pci_device_id_WORD word125
3684 uint32_t word126;
3685#define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
3686#define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
3687#define lpfc_cntl_attr_pci_subvdr_id_WORD word126
3688#define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
3689#define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
3690#define lpfc_cntl_attr_pci_subsys_id_WORD word126
3691 uint32_t word127;
3692#define lpfc_cntl_attr_pci_bus_num_SHIFT 0
3693#define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
3694#define lpfc_cntl_attr_pci_bus_num_WORD word127
3695#define lpfc_cntl_attr_pci_dev_num_SHIFT 8
3696#define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
3697#define lpfc_cntl_attr_pci_dev_num_WORD word127
3698#define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
3699#define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
3700#define lpfc_cntl_attr_pci_fnc_num_WORD word127
3701#define lpfc_cntl_attr_inf_type_SHIFT 24
3702#define lpfc_cntl_attr_inf_type_MASK 0x000000ff
3703#define lpfc_cntl_attr_inf_type_WORD word127
3704 uint32_t unique_id[2];
3705 uint32_t word130;
3706#define lpfc_cntl_attr_num_netfil_SHIFT 0
3707#define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
3708#define lpfc_cntl_attr_num_netfil_WORD word130
3709 uint32_t reserved2[4];
3710};
3711
3712struct lpfc_mbx_get_cntl_attributes {
3713 union lpfc_sli4_cfg_shdr cfg_shdr;
3714 struct lpfc_controller_attribute cntl_attr;
3715};
3716
3717struct lpfc_mbx_get_port_name {
3718 struct mbox_header header;
3719 union {
3720 struct {
3721 uint32_t word4;
3722#define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
3723#define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
3724#define lpfc_mbx_get_port_name_lnk_type_WORD word4
3725 } request;
3726 struct {
3727 uint32_t word4;
3728#define lpfc_mbx_get_port_name_name0_SHIFT 0
3729#define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
3730#define lpfc_mbx_get_port_name_name0_WORD word4
3731#define lpfc_mbx_get_port_name_name1_SHIFT 8
3732#define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
3733#define lpfc_mbx_get_port_name_name1_WORD word4
3734#define lpfc_mbx_get_port_name_name2_SHIFT 16
3735#define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
3736#define lpfc_mbx_get_port_name_name2_WORD word4
3737#define lpfc_mbx_get_port_name_name3_SHIFT 24
3738#define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
3739#define lpfc_mbx_get_port_name_name3_WORD word4
3740#define LPFC_LINK_NUMBER_0 0
3741#define LPFC_LINK_NUMBER_1 1
3742#define LPFC_LINK_NUMBER_2 2
3743#define LPFC_LINK_NUMBER_3 3
3744 } response;
3745 } u;
3746};
3747
James Smartda0436e2009-05-22 14:51:39 -04003748/* Mailbox Completion Queue Error Messages */
James Smartcd1c8302011-10-10 21:33:25 -04003749#define MB_CQE_STATUS_SUCCESS 0x0
James Smartda0436e2009-05-22 14:51:39 -04003750#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
3751#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
3752#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
3753#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
3754#define MB_CQE_STATUS_DMA_FAILED 0x5
3755
Dick Kennedy184fc2b2017-09-29 17:34:42 -07003756#define LPFC_MBX_WR_CONFIG_MAX_BDE 1
James Smart52d52442011-05-24 11:42:45 -04003757struct lpfc_mbx_wr_object {
3758 struct mbox_header header;
3759 union {
3760 struct {
3761 uint32_t word4;
3762#define lpfc_wr_object_eof_SHIFT 31
3763#define lpfc_wr_object_eof_MASK 0x00000001
3764#define lpfc_wr_object_eof_WORD word4
3765#define lpfc_wr_object_write_length_SHIFT 0
3766#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
3767#define lpfc_wr_object_write_length_WORD word4
3768 uint32_t write_offset;
3769 uint32_t object_name[26];
3770 uint32_t bde_count;
3771 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
3772 } request;
3773 struct {
3774 uint32_t actual_write_length;
3775 } response;
3776 } u;
3777};
3778
James Smartda0436e2009-05-22 14:51:39 -04003779/* mailbox queue entry structure */
3780struct lpfc_mqe {
3781 uint32_t word0;
3782#define lpfc_mqe_status_SHIFT 16
3783#define lpfc_mqe_status_MASK 0x0000FFFF
3784#define lpfc_mqe_status_WORD word0
3785#define lpfc_mqe_command_SHIFT 8
3786#define lpfc_mqe_command_MASK 0x000000FF
3787#define lpfc_mqe_command_WORD word0
3788 union {
3789 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
3790 /* sli4 mailbox commands */
3791 struct lpfc_mbx_sli4_config sli4_config;
3792 struct lpfc_mbx_init_vfi init_vfi;
3793 struct lpfc_mbx_reg_vfi reg_vfi;
3794 struct lpfc_mbx_reg_vfi unreg_vfi;
3795 struct lpfc_mbx_init_vpi init_vpi;
3796 struct lpfc_mbx_resume_rpi resume_rpi;
3797 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
3798 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
3799 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05003800 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04003801 struct lpfc_mbx_reg_fcfi reg_fcfi;
James Smart2d7dbc42017-02-12 13:52:35 -08003802 struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq;
James Smartda0436e2009-05-22 14:51:39 -04003803 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
3804 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04003805 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04003806 struct lpfc_mbx_eq_create eq_create;
James Smart173edbb2012-06-12 13:54:50 -04003807 struct lpfc_mbx_modify_eq_delay eq_delay;
James Smartda0436e2009-05-22 14:51:39 -04003808 struct lpfc_mbx_cq_create cq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003809 struct lpfc_mbx_cq_create_set cq_create_set;
James Smartda0436e2009-05-22 14:51:39 -04003810 struct lpfc_mbx_wq_create wq_create;
3811 struct lpfc_mbx_rq_create rq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003812 struct lpfc_mbx_rq_create_v2 rq_create_v2;
James Smartda0436e2009-05-22 14:51:39 -04003813 struct lpfc_mbx_mq_destroy mq_destroy;
3814 struct lpfc_mbx_eq_destroy eq_destroy;
3815 struct lpfc_mbx_cq_destroy cq_destroy;
3816 struct lpfc_mbx_wq_destroy wq_destroy;
3817 struct lpfc_mbx_rq_destroy rq_destroy;
James Smart6d368e52011-05-24 11:44:12 -04003818 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
3819 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
3820 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
James Smartda0436e2009-05-22 14:51:39 -04003821 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3822 struct lpfc_mbx_nembed_cmd nembed_cmd;
3823 struct lpfc_mbx_read_rev read_rev;
3824 struct lpfc_mbx_read_vpi read_vpi;
3825 struct lpfc_mbx_read_config rd_config;
3826 struct lpfc_mbx_request_features req_ftrs;
3827 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart962bc512013-01-03 15:44:00 -05003828 struct lpfc_mbx_query_fw_config query_fw_cfg;
James Smart8b017a32015-05-21 13:55:18 -04003829 struct lpfc_mbx_set_beacon_config beacon_config;
James Smart28baac72010-02-12 14:42:03 -05003830 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05003831 struct lpfc_mbx_pc_sli4_params sli4_params;
3832 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart7ad20aa2011-05-24 11:44:28 -04003833 struct lpfc_mbx_set_link_diag_state link_diag_state;
3834 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3835 struct lpfc_mbx_run_link_diag_test link_diag_test;
James Smart912e3ac2011-05-24 11:42:11 -04003836 struct lpfc_mbx_get_func_cfg get_func_cfg;
3837 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smart52d52442011-05-24 11:42:45 -04003838 struct lpfc_mbx_wr_object wr_object;
James Smartcd1c8302011-10-10 21:33:25 -04003839 struct lpfc_mbx_get_port_name get_port_name;
James Smart65791f12016-07-06 12:35:56 -07003840 struct lpfc_mbx_set_feature set_feature;
James Smart86478872015-05-21 13:55:21 -04003841 struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
James Smart61bda8f2016-10-13 15:06:05 -07003842 struct lpfc_mbx_set_host_data set_host_data;
James Smartcd1c8302011-10-10 21:33:25 -04003843 struct lpfc_mbx_nop nop;
James Smartda0436e2009-05-22 14:51:39 -04003844 } un;
3845};
3846
3847struct lpfc_mcqe {
3848 uint32_t word0;
3849#define lpfc_mcqe_status_SHIFT 0
3850#define lpfc_mcqe_status_MASK 0x0000FFFF
3851#define lpfc_mcqe_status_WORD word0
3852#define lpfc_mcqe_ext_status_SHIFT 16
James Smart8b017a32015-05-21 13:55:18 -04003853#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
3854#define lpfc_mcqe_ext_status_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003855 uint32_t mcqe_tag0;
3856 uint32_t mcqe_tag1;
3857 uint32_t trailer;
3858#define lpfc_trailer_valid_SHIFT 31
3859#define lpfc_trailer_valid_MASK 0x00000001
3860#define lpfc_trailer_valid_WORD trailer
3861#define lpfc_trailer_async_SHIFT 30
3862#define lpfc_trailer_async_MASK 0x00000001
3863#define lpfc_trailer_async_WORD trailer
3864#define lpfc_trailer_hpi_SHIFT 29
3865#define lpfc_trailer_hpi_MASK 0x00000001
3866#define lpfc_trailer_hpi_WORD trailer
3867#define lpfc_trailer_completed_SHIFT 28
3868#define lpfc_trailer_completed_MASK 0x00000001
3869#define lpfc_trailer_completed_WORD trailer
3870#define lpfc_trailer_consumed_SHIFT 27
3871#define lpfc_trailer_consumed_MASK 0x00000001
3872#define lpfc_trailer_consumed_WORD trailer
3873#define lpfc_trailer_type_SHIFT 16
3874#define lpfc_trailer_type_MASK 0x000000FF
3875#define lpfc_trailer_type_WORD trailer
3876#define lpfc_trailer_code_SHIFT 8
3877#define lpfc_trailer_code_MASK 0x000000FF
3878#define lpfc_trailer_code_WORD trailer
3879#define LPFC_TRAILER_CODE_LINK 0x1
3880#define LPFC_TRAILER_CODE_FCOE 0x2
3881#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04003882#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05003883#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05003884#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04003885};
3886
3887struct lpfc_acqe_link {
3888 uint32_t word0;
3889#define lpfc_acqe_link_speed_SHIFT 24
3890#define lpfc_acqe_link_speed_MASK 0x000000FF
3891#define lpfc_acqe_link_speed_WORD word0
3892#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
3893#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
3894#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
3895#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
3896#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
James Smart26d830e2015-04-07 15:07:17 -04003897#define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
3898#define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
3899#define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
James Smarta085e872015-12-16 18:12:02 -05003900#define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8
James Smartda0436e2009-05-22 14:51:39 -04003901#define lpfc_acqe_link_duplex_SHIFT 16
3902#define lpfc_acqe_link_duplex_MASK 0x000000FF
3903#define lpfc_acqe_link_duplex_WORD word0
3904#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
3905#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
3906#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
3907#define lpfc_acqe_link_status_SHIFT 8
3908#define lpfc_acqe_link_status_MASK 0x000000FF
3909#define lpfc_acqe_link_status_WORD word0
3910#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
3911#define LPFC_ASYNC_LINK_STATUS_UP 0x1
3912#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
3913#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05003914#define lpfc_acqe_link_type_SHIFT 6
3915#define lpfc_acqe_link_type_MASK 0x00000003
3916#define lpfc_acqe_link_type_WORD word0
3917#define lpfc_acqe_link_number_SHIFT 0
3918#define lpfc_acqe_link_number_MASK 0x0000003F
3919#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003920 uint32_t word1;
3921#define lpfc_acqe_link_fault_SHIFT 0
3922#define lpfc_acqe_link_fault_MASK 0x000000FF
3923#define lpfc_acqe_link_fault_WORD word1
3924#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
3925#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
3926#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart23288b72018-05-04 20:37:53 -07003927#define LPFC_ASYNC_LINK_FAULT_LR_LRR 0x3
James Smart70f3c072010-12-15 17:57:33 -05003928#define lpfc_acqe_logical_link_speed_SHIFT 16
3929#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
3930#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003931 uint32_t event_tag;
3932 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003933#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
3934#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04003935};
3936
James Smart70f3c072010-12-15 17:57:33 -05003937struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04003938 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04003939 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05003940#define lpfc_acqe_fip_fcf_count_SHIFT 0
3941#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
3942#define lpfc_acqe_fip_fcf_count_WORD word1
3943#define lpfc_acqe_fip_event_type_SHIFT 16
3944#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
3945#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003946 uint32_t event_tag;
3947 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003948#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
3949#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
3950#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
3951#define LPFC_FIP_EVENT_TYPE_CVL 0x4
3952#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04003953};
3954
3955struct lpfc_acqe_dcbx {
3956 uint32_t tlv_ttl;
3957 uint32_t reserved;
3958 uint32_t event_tag;
3959 uint32_t trailer;
3960};
3961
James Smartb19a0612010-04-06 14:48:51 -04003962struct lpfc_acqe_grp5 {
3963 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05003964#define lpfc_acqe_grp5_type_SHIFT 6
3965#define lpfc_acqe_grp5_type_MASK 0x00000003
3966#define lpfc_acqe_grp5_type_WORD word0
3967#define lpfc_acqe_grp5_number_SHIFT 0
3968#define lpfc_acqe_grp5_number_MASK 0x0000003F
3969#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04003970 uint32_t word1;
3971#define lpfc_acqe_grp5_llink_spd_SHIFT 16
3972#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
3973#define lpfc_acqe_grp5_llink_spd_WORD word1
3974 uint32_t event_tag;
3975 uint32_t trailer;
3976};
3977
James Smart70f3c072010-12-15 17:57:33 -05003978struct lpfc_acqe_fc_la {
3979 uint32_t word0;
3980#define lpfc_acqe_fc_la_speed_SHIFT 24
3981#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
3982#define lpfc_acqe_fc_la_speed_WORD word0
James Smart26d830e2015-04-07 15:07:17 -04003983#define LPFC_FC_LA_SPEED_UNKNOWN 0x0
James Smart70f3c072010-12-15 17:57:33 -05003984#define LPFC_FC_LA_SPEED_1G 0x1
3985#define LPFC_FC_LA_SPEED_2G 0x2
3986#define LPFC_FC_LA_SPEED_4G 0x4
3987#define LPFC_FC_LA_SPEED_8G 0x8
3988#define LPFC_FC_LA_SPEED_10G 0xA
3989#define LPFC_FC_LA_SPEED_16G 0x10
James Smart86478872015-05-21 13:55:21 -04003990#define LPFC_FC_LA_SPEED_32G 0x20
James Smartfbd8a6b2018-02-22 08:18:45 -08003991#define LPFC_FC_LA_SPEED_64G 0x21
3992#define LPFC_FC_LA_SPEED_128G 0x22
3993#define LPFC_FC_LA_SPEED_256G 0x23
James Smart70f3c072010-12-15 17:57:33 -05003994#define lpfc_acqe_fc_la_topology_SHIFT 16
3995#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
3996#define lpfc_acqe_fc_la_topology_WORD word0
3997#define LPFC_FC_LA_TOP_UNKOWN 0x0
3998#define LPFC_FC_LA_TOP_P2P 0x1
3999#define LPFC_FC_LA_TOP_FCAL 0x2
4000#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
4001#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
4002#define lpfc_acqe_fc_la_att_type_SHIFT 8
4003#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
4004#define lpfc_acqe_fc_la_att_type_WORD word0
4005#define LPFC_FC_LA_TYPE_LINK_UP 0x1
4006#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
4007#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
James Smart7bdedb32016-07-06 12:36:00 -07004008#define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4
4009#define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5
James Smartaeb3c812017-04-21 16:05:02 -07004010#define LPFC_FC_LA_TYPE_UNEXP_WWPN 0x6
James Smart70f3c072010-12-15 17:57:33 -05004011#define lpfc_acqe_fc_la_port_type_SHIFT 6
4012#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
4013#define lpfc_acqe_fc_la_port_type_WORD word0
4014#define LPFC_LINK_TYPE_ETHERNET 0x0
4015#define LPFC_LINK_TYPE_FC 0x1
4016#define lpfc_acqe_fc_la_port_number_SHIFT 0
4017#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
4018#define lpfc_acqe_fc_la_port_number_WORD word0
4019 uint32_t word1;
4020#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
4021#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
4022#define lpfc_acqe_fc_la_llink_spd_WORD word1
4023#define lpfc_acqe_fc_la_fault_SHIFT 0
4024#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
4025#define lpfc_acqe_fc_la_fault_WORD word1
4026#define LPFC_FC_LA_FAULT_NONE 0x0
4027#define LPFC_FC_LA_FAULT_LOCAL 0x1
4028#define LPFC_FC_LA_FAULT_REMOTE 0x2
4029 uint32_t event_tag;
4030 uint32_t trailer;
4031#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
4032#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
4033};
4034
James Smart4b8bae02012-06-12 13:55:07 -04004035struct lpfc_acqe_misconfigured_event {
4036 struct {
4037 uint32_t word0;
James Smart448193b2015-12-16 18:12:05 -05004038#define lpfc_sli_misconfigured_port0_state_SHIFT 0
4039#define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF
4040#define lpfc_sli_misconfigured_port0_state_WORD word0
4041#define lpfc_sli_misconfigured_port1_state_SHIFT 8
4042#define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF
4043#define lpfc_sli_misconfigured_port1_state_WORD word0
4044#define lpfc_sli_misconfigured_port2_state_SHIFT 16
4045#define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF
4046#define lpfc_sli_misconfigured_port2_state_WORD word0
4047#define lpfc_sli_misconfigured_port3_state_SHIFT 24
4048#define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF
4049#define lpfc_sli_misconfigured_port3_state_WORD word0
4050 uint32_t word1;
4051#define lpfc_sli_misconfigured_port0_op_SHIFT 0
4052#define lpfc_sli_misconfigured_port0_op_MASK 0x00000001
4053#define lpfc_sli_misconfigured_port0_op_WORD word1
4054#define lpfc_sli_misconfigured_port0_severity_SHIFT 1
4055#define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003
4056#define lpfc_sli_misconfigured_port0_severity_WORD word1
4057#define lpfc_sli_misconfigured_port1_op_SHIFT 8
4058#define lpfc_sli_misconfigured_port1_op_MASK 0x00000001
4059#define lpfc_sli_misconfigured_port1_op_WORD word1
4060#define lpfc_sli_misconfigured_port1_severity_SHIFT 9
4061#define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003
4062#define lpfc_sli_misconfigured_port1_severity_WORD word1
4063#define lpfc_sli_misconfigured_port2_op_SHIFT 16
4064#define lpfc_sli_misconfigured_port2_op_MASK 0x00000001
4065#define lpfc_sli_misconfigured_port2_op_WORD word1
4066#define lpfc_sli_misconfigured_port2_severity_SHIFT 17
4067#define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003
4068#define lpfc_sli_misconfigured_port2_severity_WORD word1
4069#define lpfc_sli_misconfigured_port3_op_SHIFT 24
4070#define lpfc_sli_misconfigured_port3_op_MASK 0x00000001
4071#define lpfc_sli_misconfigured_port3_op_WORD word1
4072#define lpfc_sli_misconfigured_port3_severity_SHIFT 25
4073#define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003
4074#define lpfc_sli_misconfigured_port3_severity_WORD word1
James Smart4b8bae02012-06-12 13:55:07 -04004075 } theEvent;
4076#define LPFC_SLI_EVENT_STATUS_VALID 0x00
4077#define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
4078#define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
4079#define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
James Smart448193b2015-12-16 18:12:05 -05004080#define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04
4081#define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05
James Smart4b8bae02012-06-12 13:55:07 -04004082};
4083
James Smart70f3c072010-12-15 17:57:33 -05004084struct lpfc_acqe_sli {
4085 uint32_t event_data1;
4086 uint32_t event_data2;
4087 uint32_t reserved;
4088 uint32_t trailer;
4089#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
4090#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
4091#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
4092#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
4093#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
James Smart4b8bae02012-06-12 13:55:07 -04004094#define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
James Smart946727d2015-04-07 15:07:09 -04004095#define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
James Smart70f3c072010-12-15 17:57:33 -05004096};
4097
James Smartda0436e2009-05-22 14:51:39 -04004098/*
4099 * Define the bootstrap mailbox (bmbx) region used to communicate
4100 * mailbox command between the host and port. The mailbox consists
4101 * of a payload area of 256 bytes and a completion queue of length
4102 * 16 bytes.
4103 */
4104struct lpfc_bmbx_create {
4105 struct lpfc_mqe mqe;
4106 struct lpfc_mcqe mcqe;
4107};
4108
4109#define SGL_ALIGN_SZ 64
4110#define SGL_PAGE_SIZE 4096
4111/* align SGL addr on a size boundary - adjust address up */
James Smart6d368e52011-05-24 11:44:12 -04004112#define NO_XRI 0xffff
James Smart5ffc2662009-11-18 15:39:44 -05004113
James Smartda0436e2009-05-22 14:51:39 -04004114struct wqe_common {
4115 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04004116#define wqe_xri_tag_SHIFT 0
4117#define wqe_xri_tag_MASK 0x0000FFFF
4118#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04004119#define wqe_ctxt_tag_SHIFT 16
4120#define wqe_ctxt_tag_MASK 0x0000FFFF
4121#define wqe_ctxt_tag_WORD word6
4122 uint32_t word7;
James Smartf9bb2da2011-10-10 21:34:11 -04004123#define wqe_dif_SHIFT 0
4124#define wqe_dif_MASK 0x00000003
4125#define wqe_dif_WORD word7
James Smart8012cc32012-10-31 14:44:49 -04004126#define LPFC_WQE_DIF_PASSTHRU 1
4127#define LPFC_WQE_DIF_STRIP 2
4128#define LPFC_WQE_DIF_INSERT 3
James Smartda0436e2009-05-22 14:51:39 -04004129#define wqe_ct_SHIFT 2
4130#define wqe_ct_MASK 0x00000003
4131#define wqe_ct_WORD word7
4132#define wqe_status_SHIFT 4
4133#define wqe_status_MASK 0x0000000f
4134#define wqe_status_WORD word7
4135#define wqe_cmnd_SHIFT 8
4136#define wqe_cmnd_MASK 0x000000ff
4137#define wqe_cmnd_WORD word7
4138#define wqe_class_SHIFT 16
4139#define wqe_class_MASK 0x00000007
4140#define wqe_class_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004141#define wqe_ar_SHIFT 19
4142#define wqe_ar_MASK 0x00000001
4143#define wqe_ar_WORD word7
4144#define wqe_ag_SHIFT wqe_ar_SHIFT
4145#define wqe_ag_MASK wqe_ar_MASK
4146#define wqe_ag_WORD wqe_ar_WORD
James Smartda0436e2009-05-22 14:51:39 -04004147#define wqe_pu_SHIFT 20
4148#define wqe_pu_MASK 0x00000003
4149#define wqe_pu_WORD word7
4150#define wqe_erp_SHIFT 22
4151#define wqe_erp_MASK 0x00000001
4152#define wqe_erp_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004153#define wqe_conf_SHIFT wqe_erp_SHIFT
4154#define wqe_conf_MASK wqe_erp_MASK
4155#define wqe_conf_WORD wqe_erp_WORD
James Smartda0436e2009-05-22 14:51:39 -04004156#define wqe_lnk_SHIFT 23
4157#define wqe_lnk_MASK 0x00000001
4158#define wqe_lnk_WORD word7
4159#define wqe_tmo_SHIFT 24
4160#define wqe_tmo_MASK 0x000000ff
4161#define wqe_tmo_WORD word7
4162 uint32_t abort_tag; /* word 8 in WQE */
4163 uint32_t word9;
4164#define wqe_reqtag_SHIFT 0
4165#define wqe_reqtag_MASK 0x0000FFFF
4166#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04004167#define wqe_temp_rpi_SHIFT 16
4168#define wqe_temp_rpi_MASK 0x0000FFFF
4169#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004170#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04004171#define wqe_rcvoxid_MASK 0x0000FFFF
4172#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004173 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04004174#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05004175#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04004176#define wqe_ebde_cnt_WORD word10
James Smart895427b2017-02-12 13:52:30 -08004177#define wqe_nvme_SHIFT 4
4178#define wqe_nvme_MASK 0x00000001
4179#define wqe_nvme_WORD word10
James Smart1ba981f2014-02-20 09:56:45 -05004180#define wqe_oas_SHIFT 6
4181#define wqe_oas_MASK 0x00000001
4182#define wqe_oas_WORD word10
James Smartf0d9bcc2010-10-22 11:07:09 -04004183#define wqe_lenloc_SHIFT 7
4184#define wqe_lenloc_MASK 0x00000003
4185#define wqe_lenloc_WORD word10
4186#define LPFC_WQE_LENLOC_NONE 0
4187#define LPFC_WQE_LENLOC_WORD3 1
4188#define LPFC_WQE_LENLOC_WORD12 2
4189#define LPFC_WQE_LENLOC_WORD4 3
4190#define wqe_qosd_SHIFT 9
4191#define wqe_qosd_MASK 0x00000001
4192#define wqe_qosd_WORD word10
4193#define wqe_xbl_SHIFT 11
4194#define wqe_xbl_MASK 0x00000001
4195#define wqe_xbl_WORD word10
4196#define wqe_iod_SHIFT 13
4197#define wqe_iod_MASK 0x00000001
4198#define wqe_iod_WORD word10
James Smart5fd11082018-03-05 12:04:04 -08004199#define LPFC_WQE_IOD_NONE 0
James Smartf0d9bcc2010-10-22 11:07:09 -04004200#define LPFC_WQE_IOD_WRITE 0
4201#define LPFC_WQE_IOD_READ 1
4202#define wqe_dbde_SHIFT 14
4203#define wqe_dbde_MASK 0x00000001
4204#define wqe_dbde_WORD word10
4205#define wqe_wqes_SHIFT 15
4206#define wqe_wqes_MASK 0x00000001
4207#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05004208/* Note that this field overlaps above fields */
4209#define wqe_wqid_SHIFT 1
James Smart9589b0622011-04-16 11:03:17 -04004210#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05004211#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004212#define wqe_pri_SHIFT 16
4213#define wqe_pri_MASK 0x00000007
4214#define wqe_pri_WORD word10
4215#define wqe_pv_SHIFT 19
4216#define wqe_pv_MASK 0x00000001
4217#define wqe_pv_WORD word10
4218#define wqe_xc_SHIFT 21
4219#define wqe_xc_MASK 0x00000001
4220#define wqe_xc_WORD word10
James Smartf9bb2da2011-10-10 21:34:11 -04004221#define wqe_sr_SHIFT 22
4222#define wqe_sr_MASK 0x00000001
4223#define wqe_sr_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004224#define wqe_ccpe_SHIFT 23
4225#define wqe_ccpe_MASK 0x00000001
4226#define wqe_ccpe_WORD word10
4227#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04004228#define wqe_ccp_MASK 0x000000ff
4229#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004230 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04004231#define wqe_cmd_type_SHIFT 0
4232#define wqe_cmd_type_MASK 0x0000000f
4233#define wqe_cmd_type_WORD word11
4234#define wqe_els_id_SHIFT 4
4235#define wqe_els_id_MASK 0x00000003
4236#define wqe_els_id_WORD word11
4237#define LPFC_ELS_ID_FLOGI 3
4238#define LPFC_ELS_ID_FDISC 2
4239#define LPFC_ELS_ID_LOGO 1
4240#define LPFC_ELS_ID_DEFAULT 0
James Smartf358dd02017-02-12 13:52:34 -08004241#define wqe_irsp_SHIFT 4
4242#define wqe_irsp_MASK 0x00000001
4243#define wqe_irsp_WORD word11
James Smart0bc2b7c2018-02-22 08:18:48 -08004244#define wqe_pbde_SHIFT 5
4245#define wqe_pbde_MASK 0x00000001
4246#define wqe_pbde_WORD word11
James Smartf358dd02017-02-12 13:52:34 -08004247#define wqe_sup_SHIFT 6
4248#define wqe_sup_MASK 0x00000001
4249#define wqe_sup_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004250#define wqe_wqec_SHIFT 7
4251#define wqe_wqec_MASK 0x00000001
4252#define wqe_wqec_WORD word11
James Smartf358dd02017-02-12 13:52:34 -08004253#define wqe_irsplen_SHIFT 8
4254#define wqe_irsplen_MASK 0x0000000f
4255#define wqe_irsplen_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004256#define wqe_cqid_SHIFT 16
4257#define wqe_cqid_MASK 0x0000ffff
4258#define wqe_cqid_WORD word11
4259#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04004260};
4261
4262struct wqe_did {
4263 uint32_t word5;
4264#define wqe_els_did_SHIFT 0
4265#define wqe_els_did_MASK 0x00FFFFFF
4266#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04004267#define wqe_xmit_bls_pt_SHIFT 28
4268#define wqe_xmit_bls_pt_MASK 0x00000003
4269#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004270#define wqe_xmit_bls_ar_SHIFT 30
4271#define wqe_xmit_bls_ar_MASK 0x00000001
4272#define wqe_xmit_bls_ar_WORD word5
4273#define wqe_xmit_bls_xo_SHIFT 31
4274#define wqe_xmit_bls_xo_MASK 0x00000001
4275#define wqe_xmit_bls_xo_WORD word5
4276};
4277
James Smartf0d9bcc2010-10-22 11:07:09 -04004278struct lpfc_wqe_generic{
4279 struct ulp_bde64 bde;
4280 uint32_t word3;
4281 uint32_t word4;
4282 uint32_t word5;
4283 struct wqe_common wqe_com;
4284 uint32_t payload[4];
4285};
4286
James Smartda0436e2009-05-22 14:51:39 -04004287struct els_request64_wqe {
4288 struct ulp_bde64 bde;
4289 uint32_t payload_len;
4290 uint32_t word4;
4291#define els_req64_sid_SHIFT 0
4292#define els_req64_sid_MASK 0x00FFFFFF
4293#define els_req64_sid_WORD word4
4294#define els_req64_sp_SHIFT 24
4295#define els_req64_sp_MASK 0x00000001
4296#define els_req64_sp_WORD word4
4297#define els_req64_vf_SHIFT 25
4298#define els_req64_vf_MASK 0x00000001
4299#define els_req64_vf_WORD word4
4300 struct wqe_did wqe_dest;
4301 struct wqe_common wqe_com; /* words 6-11 */
4302 uint32_t word12;
4303#define els_req64_vfid_SHIFT 1
4304#define els_req64_vfid_MASK 0x00000FFF
4305#define els_req64_vfid_WORD word12
4306#define els_req64_pri_SHIFT 13
4307#define els_req64_pri_MASK 0x00000007
4308#define els_req64_pri_WORD word12
4309 uint32_t word13;
4310#define els_req64_hopcnt_SHIFT 24
4311#define els_req64_hopcnt_MASK 0x000000ff
4312#define els_req64_hopcnt_WORD word13
James Smartaf227412013-10-10 12:23:10 -04004313 uint32_t word14;
4314 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004315};
4316
4317struct xmit_els_rsp64_wqe {
4318 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004319 uint32_t response_payload_len;
James Smart939723a2012-05-09 21:19:03 -04004320 uint32_t word4;
4321#define els_rsp64_sid_SHIFT 0
4322#define els_rsp64_sid_MASK 0x00FFFFFF
4323#define els_rsp64_sid_WORD word4
4324#define els_rsp64_sp_SHIFT 24
4325#define els_rsp64_sp_MASK 0x00000001
4326#define els_rsp64_sp_WORD word4
James Smartf0d9bcc2010-10-22 11:07:09 -04004327 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04004328 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04004329 uint32_t word12;
4330#define wqe_rsp_temp_rpi_SHIFT 0
4331#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
4332#define wqe_rsp_temp_rpi_WORD word12
4333 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004334};
4335
4336struct xmit_bls_rsp64_wqe {
4337 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04004338/* Payload0 for BA_ACC */
4339#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
4340#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
4341#define xmit_bls_rsp64_acc_seq_id_WORD payload0
4342#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
4343#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
4344#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
4345/* Payload0 for BA_RJT */
4346#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
4347#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
4348#define xmit_bls_rsp64_rjt_vspec_WORD payload0
4349#define xmit_bls_rsp64_rjt_expc_SHIFT 8
4350#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
4351#define xmit_bls_rsp64_rjt_expc_WORD payload0
4352#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
4353#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
4354#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04004355 uint32_t word1;
4356#define xmit_bls_rsp64_rxid_SHIFT 0
4357#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
4358#define xmit_bls_rsp64_rxid_WORD word1
4359#define xmit_bls_rsp64_oxid_SHIFT 16
4360#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
4361#define xmit_bls_rsp64_oxid_WORD word1
4362 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04004363#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04004364#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
4365#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04004366#define xmit_bls_rsp64_seqcntlo_SHIFT 16
4367#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
4368#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04004369 uint32_t rsrvd3;
4370 uint32_t rsrvd4;
4371 struct wqe_did wqe_dest;
4372 struct wqe_common wqe_com; /* words 6-11 */
James Smart6b5151f2012-01-18 16:24:06 -05004373 uint32_t word12;
4374#define xmit_bls_rsp64_temprpi_SHIFT 0
4375#define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
4376#define xmit_bls_rsp64_temprpi_WORD word12
4377 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004378};
James Smart6669f9b2009-10-02 15:16:45 -04004379
James Smartda0436e2009-05-22 14:51:39 -04004380struct wqe_rctl_dfctl {
4381 uint32_t word5;
4382#define wqe_si_SHIFT 2
4383#define wqe_si_MASK 0x000000001
4384#define wqe_si_WORD word5
4385#define wqe_la_SHIFT 3
4386#define wqe_la_MASK 0x000000001
4387#define wqe_la_WORD word5
James Smart1b511972011-12-13 13:23:09 -05004388#define wqe_xo_SHIFT 6
4389#define wqe_xo_MASK 0x000000001
4390#define wqe_xo_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004391#define wqe_ls_SHIFT 7
4392#define wqe_ls_MASK 0x000000001
4393#define wqe_ls_WORD word5
4394#define wqe_dfctl_SHIFT 8
4395#define wqe_dfctl_MASK 0x0000000ff
4396#define wqe_dfctl_WORD word5
4397#define wqe_type_SHIFT 16
4398#define wqe_type_MASK 0x0000000ff
4399#define wqe_type_WORD word5
4400#define wqe_rctl_SHIFT 24
4401#define wqe_rctl_MASK 0x0000000ff
4402#define wqe_rctl_WORD word5
4403};
4404
4405struct xmit_seq64_wqe {
4406 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004407 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04004408 uint32_t relative_offset;
4409 struct wqe_rctl_dfctl wge_ctl;
4410 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04004411 uint32_t xmit_len;
4412 uint32_t rsvd_12_15[3];
4413};
4414struct xmit_bcast64_wqe {
4415 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004416 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004417 uint32_t rsvd4;
4418 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4419 struct wqe_common wqe_com; /* words 6-11 */
4420 uint32_t rsvd_12_15[4];
4421};
4422
4423struct gen_req64_wqe {
4424 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004425 uint32_t request_payload_len;
4426 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04004427 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4428 struct wqe_common wqe_com; /* words 6-11 */
James Smartaf227412013-10-10 12:23:10 -04004429 uint32_t rsvd_12_14[3];
4430 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004431};
4432
James Smarta0f2d3e2017-02-12 13:52:31 -08004433/* Define NVME PRLI request to fabric. NVME is a
4434 * fabric-only protocol.
4435 * Updated to red-lined v1.08 on Sept 16, 2016
4436 */
4437struct lpfc_nvme_prli {
4438 uint32_t word1;
4439 /* The Response Code is defined in the FCP PRLI lpfc_hw.h */
4440#define prli_acc_rsp_code_SHIFT 8
4441#define prli_acc_rsp_code_MASK 0x0000000f
4442#define prli_acc_rsp_code_WORD word1
4443#define prli_estabImagePair_SHIFT 13
4444#define prli_estabImagePair_MASK 0x00000001
4445#define prli_estabImagePair_WORD word1
4446#define prli_type_code_ext_SHIFT 16
4447#define prli_type_code_ext_MASK 0x000000ff
4448#define prli_type_code_ext_WORD word1
4449#define prli_type_code_SHIFT 24
4450#define prli_type_code_MASK 0x000000ff
4451#define prli_type_code_WORD word1
4452 uint32_t word_rsvd2;
4453 uint32_t word_rsvd3;
4454 uint32_t word4;
4455#define prli_fba_SHIFT 0
4456#define prli_fba_MASK 0x00000001
4457#define prli_fba_WORD word4
4458#define prli_disc_SHIFT 3
4459#define prli_disc_MASK 0x00000001
4460#define prli_disc_WORD word4
4461#define prli_tgt_SHIFT 4
4462#define prli_tgt_MASK 0x00000001
4463#define prli_tgt_WORD word4
4464#define prli_init_SHIFT 5
4465#define prli_init_MASK 0x00000001
4466#define prli_init_WORD word4
James Smarta5ff0682018-01-30 15:58:56 -08004467#define prli_conf_SHIFT 7
4468#define prli_conf_MASK 0x00000001
4469#define prli_conf_WORD word4
James Smarta0f2d3e2017-02-12 13:52:31 -08004470 uint32_t word5;
4471#define prli_fb_sz_SHIFT 0
4472#define prli_fb_sz_MASK 0x0000ffff
4473#define prli_fb_sz_WORD word5
James Smart2d7dbc42017-02-12 13:52:35 -08004474#define LPFC_NVMET_FB_SZ_MAX 65536 /* Driver target mode only. */
James Smarta0f2d3e2017-02-12 13:52:31 -08004475};
4476
James Smartda0436e2009-05-22 14:51:39 -04004477struct create_xri_wqe {
4478 uint32_t rsrvd[5]; /* words 0-4 */
4479 struct wqe_did wqe_dest; /* word 5 */
4480 struct wqe_common wqe_com; /* words 6-11 */
4481 uint32_t rsvd_12_15[4]; /* word 12-15 */
4482};
4483
4484#define T_REQUEST_TAG 3
4485#define T_XRI_TAG 1
4486
4487struct abort_cmd_wqe {
4488 uint32_t rsrvd[3];
4489 uint32_t word3;
4490#define abort_cmd_ia_SHIFT 0
4491#define abort_cmd_ia_MASK 0x000000001
4492#define abort_cmd_ia_WORD word3
4493#define abort_cmd_criteria_SHIFT 8
4494#define abort_cmd_criteria_MASK 0x0000000ff
4495#define abort_cmd_criteria_WORD word3
4496 uint32_t rsrvd4;
4497 uint32_t rsrvd5;
4498 struct wqe_common wqe_com; /* words 6-11 */
4499 uint32_t rsvd_12_15[4]; /* word 12-15 */
4500};
4501
4502struct fcp_iwrite64_wqe {
4503 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004504 uint32_t word3;
4505#define cmd_buff_len_SHIFT 16
4506#define cmd_buff_len_MASK 0x00000ffff
4507#define cmd_buff_len_WORD word3
4508#define payload_offset_len_SHIFT 0
4509#define payload_offset_len_MASK 0x0000ffff
4510#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004511 uint32_t total_xfer_len;
4512 uint32_t initial_xfer_len;
4513 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004514 uint32_t rsrvd12;
4515 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004516};
4517
4518struct fcp_iread64_wqe {
4519 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004520 uint32_t word3;
4521#define cmd_buff_len_SHIFT 16
4522#define cmd_buff_len_MASK 0x00000ffff
4523#define cmd_buff_len_WORD word3
4524#define payload_offset_len_SHIFT 0
4525#define payload_offset_len_MASK 0x0000ffff
4526#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004527 uint32_t total_xfer_len; /* word 4 */
4528 uint32_t rsrvd5; /* word 5 */
4529 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004530 uint32_t rsrvd12;
4531 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004532};
4533
4534struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04004535 struct ulp_bde64 bde; /* words 0-2 */
James Smart0ba4b212013-10-10 12:22:38 -04004536 uint32_t word3;
4537#define cmd_buff_len_SHIFT 16
4538#define cmd_buff_len_MASK 0x00000ffff
4539#define cmd_buff_len_WORD word3
4540#define payload_offset_len_SHIFT 0
4541#define payload_offset_len_MASK 0x0000ffff
4542#define payload_offset_len_WORD word3
James Smartf0d9bcc2010-10-22 11:07:09 -04004543 uint32_t rsrvd4; /* word 4 */
4544 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04004545 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04004546 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04004547};
4548
James Smartf358dd02017-02-12 13:52:34 -08004549struct fcp_trsp64_wqe {
4550 struct ulp_bde64 bde;
4551 uint32_t response_len;
4552 uint32_t rsvd_4_5[2];
4553 struct wqe_common wqe_com; /* words 6-11 */
4554 uint32_t rsvd_12_15[4]; /* word 12-15 */
4555};
4556
4557struct fcp_tsend64_wqe {
4558 struct ulp_bde64 bde;
4559 uint32_t payload_offset_len;
4560 uint32_t relative_offset;
4561 uint32_t reserved;
4562 struct wqe_common wqe_com; /* words 6-11 */
4563 uint32_t fcp_data_len; /* word 12 */
4564 uint32_t rsvd_13_15[3]; /* word 13-15 */
4565};
4566
4567struct fcp_treceive64_wqe {
4568 struct ulp_bde64 bde;
4569 uint32_t payload_offset_len;
4570 uint32_t relative_offset;
4571 uint32_t reserved;
4572 struct wqe_common wqe_com; /* words 6-11 */
4573 uint32_t fcp_data_len; /* word 12 */
4574 uint32_t rsvd_13_15[3]; /* word 13-15 */
4575};
4576#define TXRDY_PAYLOAD_LEN 12
4577
James Smartae9e28f2017-05-15 15:20:51 -07004578#define CMD_SEND_FRAME 0xE1
4579
4580struct send_frame_wqe {
4581 struct ulp_bde64 bde; /* words 0-2 */
4582 uint32_t frame_len; /* word 3 */
4583 uint32_t fc_hdr_wd0; /* word 4 */
4584 uint32_t fc_hdr_wd1; /* word 5 */
4585 struct wqe_common wqe_com; /* words 6-11 */
4586 uint32_t fc_hdr_wd2; /* word 12 */
4587 uint32_t fc_hdr_wd3; /* word 13 */
4588 uint32_t fc_hdr_wd4; /* word 14 */
4589 uint32_t fc_hdr_wd5; /* word 15 */
4590};
James Smartda0436e2009-05-22 14:51:39 -04004591
4592union lpfc_wqe {
4593 uint32_t words[16];
4594 struct lpfc_wqe_generic generic;
4595 struct fcp_icmnd64_wqe fcp_icmd;
4596 struct fcp_iread64_wqe fcp_iread;
4597 struct fcp_iwrite64_wqe fcp_iwrite;
4598 struct abort_cmd_wqe abort_cmd;
4599 struct create_xri_wqe create_xri;
4600 struct xmit_bcast64_wqe xmit_bcast64;
4601 struct xmit_seq64_wqe xmit_sequence;
4602 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
4603 struct xmit_els_rsp64_wqe xmit_els_rsp;
4604 struct els_request64_wqe els_req;
4605 struct gen_req64_wqe gen_req;
James Smartf358dd02017-02-12 13:52:34 -08004606 struct fcp_trsp64_wqe fcp_trsp;
4607 struct fcp_tsend64_wqe fcp_tsend;
4608 struct fcp_treceive64_wqe fcp_treceive;
James Smartae9e28f2017-05-15 15:20:51 -07004609 struct send_frame_wqe send_frame;
James Smartda0436e2009-05-22 14:51:39 -04004610};
4611
James Smart0c651872013-07-15 18:33:23 -04004612union lpfc_wqe128 {
4613 uint32_t words[32];
4614 struct lpfc_wqe_generic generic;
James Smartb5c53952016-03-31 14:12:30 -07004615 struct fcp_icmnd64_wqe fcp_icmd;
4616 struct fcp_iread64_wqe fcp_iread;
4617 struct fcp_iwrite64_wqe fcp_iwrite;
James Smart205e8242018-03-05 12:04:03 -08004618 struct abort_cmd_wqe abort_cmd;
4619 struct create_xri_wqe create_xri;
4620 struct xmit_bcast64_wqe xmit_bcast64;
4621 struct xmit_seq64_wqe xmit_sequence;
4622 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
4623 struct xmit_els_rsp64_wqe xmit_els_rsp;
4624 struct els_request64_wqe els_req;
4625 struct gen_req64_wqe gen_req;
James Smartf358dd02017-02-12 13:52:34 -08004626 struct fcp_trsp64_wqe fcp_trsp;
4627 struct fcp_tsend64_wqe fcp_tsend;
4628 struct fcp_treceive64_wqe fcp_treceive;
James Smart205e8242018-03-05 12:04:03 -08004629 struct send_frame_wqe send_frame;
James Smart0c651872013-07-15 18:33:23 -04004630};
4631
James Smarta72d56b2018-05-04 20:37:52 -07004632#define MAGIC_NUMER_G6 0xFEAA0003
4633#define MAGIC_NUMER_G7 0xFEAA0005
4634
James Smart52d52442011-05-24 11:42:45 -04004635struct lpfc_grp_hdr {
4636 uint32_t size;
4637 uint32_t magic_number;
4638 uint32_t word2;
4639#define lpfc_grp_hdr_file_type_SHIFT 24
4640#define lpfc_grp_hdr_file_type_MASK 0x000000FF
4641#define lpfc_grp_hdr_file_type_WORD word2
4642#define lpfc_grp_hdr_id_SHIFT 16
4643#define lpfc_grp_hdr_id_MASK 0x000000FF
4644#define lpfc_grp_hdr_id_WORD word2
4645 uint8_t rev_name[128];
James Smart88a2cfb2011-07-22 18:36:33 -04004646 uint8_t date[12];
4647 uint8_t revision[32];
James Smart52d52442011-05-24 11:42:45 -04004648};
4649
James Smart895427b2017-02-12 13:52:30 -08004650/* Defines for WQE command type */
4651#define FCP_COMMAND 0x0
4652#define NVME_READ_CMD 0x0
4653#define FCP_COMMAND_DATA_OUT 0x1
4654#define NVME_WRITE_CMD 0x1
4655#define FCP_COMMAND_TRECEIVE 0x2
4656#define FCP_COMMAND_TRSP 0x3
4657#define FCP_COMMAND_TSEND 0x7
4658#define OTHER_COMMAND 0x8
4659#define ELS_COMMAND_NON_FIP 0xC
4660#define ELS_COMMAND_FIP 0xD
4661
4662#define LPFC_NVME_EMBED_CMD 0x0
4663#define LPFC_NVME_EMBED_WRITE 0x1
4664#define LPFC_NVME_EMBED_READ 0x2
4665
4666/* WQE Commands */
4667#define CMD_ABORT_XRI_WQE 0x0F
4668#define CMD_XMIT_SEQUENCE64_WQE 0x82
4669#define CMD_XMIT_BCAST64_WQE 0x84
4670#define CMD_ELS_REQUEST64_WQE 0x8A
4671#define CMD_XMIT_ELS_RSP64_WQE 0x95
4672#define CMD_XMIT_BLS_RSP64_WQE 0x97
4673#define CMD_FCP_IWRITE64_WQE 0x98
4674#define CMD_FCP_IREAD64_WQE 0x9A
4675#define CMD_FCP_ICMND64_WQE 0x9C
4676#define CMD_FCP_TSEND64_WQE 0x9F
4677#define CMD_FCP_TRECEIVE64_WQE 0xA1
4678#define CMD_FCP_TRSP64_WQE 0xA3
4679#define CMD_GEN_REQUEST64_WQE 0xC2
4680
4681#define CMD_WQE_MASK 0xff
4682
James Smartda0436e2009-05-22 14:51:39 -04004683
James Smart52d52442011-05-24 11:42:45 -04004684#define LPFC_FW_DUMP 1
4685#define LPFC_FW_RESET 2
4686#define LPFC_DV_RESET 3