blob: 212d668dabb382160ae04dfce3e6b1375b44832d [file] [log] [blame]
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
Auke Kok9d5c8242008-01-24 02:22:38 -080023
24/* Linux PRO/1000 Ethernet Driver main header file */
25
26#ifndef _IGB_H_
27#define _IGB_H_
28
29#include "e1000_mac.h"
30#include "e1000_82575.h"
31
Richard Cochran74d23cc2014-12-21 19:46:56 +010032#include <linux/timecounter.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000033#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000034#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000035#include <linux/bitops.h>
36#include <linux/if_vlan.h>
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000037#include <linux/i2c.h>
38#include <linux/i2c-algo-bit.h>
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000039#include <linux/pci.h>
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +000040#include <linux/mdio.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000041
Auke Kok9d5c8242008-01-24 02:22:38 -080042struct igb_adapter;
43
Jeff Kirsherb980ac12013-02-23 07:29:56 +000044#define E1000_PCS_CFG_IGN_SD 1
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000045
Alexander Duyck0ba82992011-08-26 07:45:47 +000046/* Interrupt defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000047#define IGB_START_ITR 648 /* ~6000 ints/sec */
48#define IGB_4K_ITR 980
49#define IGB_20K_ITR 196
50#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080051
Auke Kok9d5c8242008-01-24 02:22:38 -080052/* TX/RX descriptor defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000053#define IGB_DEFAULT_TXD 256
54#define IGB_DEFAULT_TX_WORK 128
55#define IGB_MIN_TXD 80
56#define IGB_MAX_TXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080057
Jeff Kirsherb980ac12013-02-23 07:29:56 +000058#define IGB_DEFAULT_RXD 256
59#define IGB_MIN_RXD 80
60#define IGB_MAX_RXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080061
Jeff Kirsherb980ac12013-02-23 07:29:56 +000062#define IGB_DEFAULT_ITR 3 /* dynamic */
63#define IGB_MAX_ITR_USECS 10000
64#define IGB_MIN_ITR_USECS 10
65#define NON_Q_VECTORS 1
66#define MAX_Q_VECTORS 8
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000067#define MAX_MSIX_ENTRIES 10
Auke Kok9d5c8242008-01-24 02:22:38 -080068
69/* Transmit and receive queues */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000070#define IGB_MAX_RX_QUEUES 8
71#define IGB_MAX_RX_QUEUES_82575 4
72#define IGB_MAX_RX_QUEUES_I211 2
73#define IGB_MAX_TX_QUEUES 8
74#define IGB_MAX_VF_MC_ENTRIES 30
75#define IGB_MAX_VF_FUNCTIONS 8
76#define IGB_MAX_VFTA_ENTRIES 128
77#define IGB_82576_VF_DEV_ID 0x10CA
78#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080079
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000080/* NVM version defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000081#define IGB_MAJOR_MASK 0xF000
82#define IGB_MINOR_MASK 0x0FF0
83#define IGB_BUILD_MASK 0x000F
84#define IGB_COMB_VER_MASK 0x00FF
85#define IGB_MAJOR_SHIFT 12
86#define IGB_MINOR_SHIFT 4
87#define IGB_COMB_VER_SHFT 8
88#define IGB_NVM_VER_INVALID 0xFFFF
89#define IGB_ETRACK_SHIFT 16
90#define NVM_ETRACK_WORD 0x0042
91#define NVM_COMB_VER_OFF 0x0083
92#define NVM_COMB_VER_PTR 0x003d
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000093
Alexander Duyck4ae196d2009-02-19 20:40:07 -080094struct vf_data_storage {
95 unsigned char vf_mac_addresses[ETH_ALEN];
96 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
97 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +000098 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000099 u32 flags;
100 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000101 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
102 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000103 u16 tx_rate;
Lior Levy70ea4782013-03-03 20:27:48 +0000104 bool spoofchk_enabled;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800105};
106
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000107#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000108#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
109#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000110#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000111
Auke Kok9d5c8242008-01-24 02:22:38 -0800112/* RX descriptor control thresholds.
113 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
114 * descriptors available in its onboard memory.
115 * Setting this to 0 disables RX descriptor prefetch.
116 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
117 * available in host memory.
118 * If PTHRESH is 0, this should also be 0.
119 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
120 * descriptors until either it has this many to write back, or the
121 * ITR timer expires.
122 */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000123#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000124#define IGB_RX_HTHRESH 8
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000125#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000126#define IGB_TX_HTHRESH 1
127#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000128 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000129#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000130 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800131
132/* this is the size past which hardware will drop packets when setting LPE=0 */
133#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
134
135/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000136#define IGB_RXBUFFER_256 256
137#define IGB_RXBUFFER_2048 2048
138#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
139#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800140
Auke Kok9d5c8242008-01-24 02:22:38 -0800141/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000142#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800143
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000144#define AUTO_ALL_MODES 0
145#define IGB_EEPROM_APME 0x0400
Auke Kok9d5c8242008-01-24 02:22:38 -0800146
147#ifndef IGB_MASTER_SLAVE
148/* Switch to override PHY master/slave setting */
149#define IGB_MASTER_SLAVE e1000_ms_hw_default
150#endif
151
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000152#define IGB_MNG_VLAN_NONE -1
Auke Kok9d5c8242008-01-24 02:22:38 -0800153
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000154enum igb_tx_flags {
155 /* cmd_type flags */
156 IGB_TX_FLAGS_VLAN = 0x01,
157 IGB_TX_FLAGS_TSO = 0x02,
158 IGB_TX_FLAGS_TSTAMP = 0x04,
159
160 /* olinfo flags */
161 IGB_TX_FLAGS_IPV4 = 0x10,
162 IGB_TX_FLAGS_CSUM = 0x20,
163};
164
165/* VLAN info */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000166#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000167#define IGB_TX_FLAGS_VLAN_SHIFT 16
168
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000169/* The largest size we can write to the descriptor is 65535. In order to
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000170 * maintain a power of two alignment we have to limit ourselves to 32K.
171 */
172#define IGB_MAX_TXD_PWR 15
173#define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
174
175/* Tx Descriptors needed, worst case */
176#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
177#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
178
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +0000179/* EEPROM byte offsets */
180#define IGB_SFF_8472_SWAP 0x5C
181#define IGB_SFF_8472_COMP 0x5E
182
183/* Bitmasks */
184#define IGB_SFF_ADDRESSING_MODE 0x4
185#define IGB_SFF_8472_UNSUP 0x00
186
Auke Kok9d5c8242008-01-24 02:22:38 -0800187/* wrapper around a pointer to a socket buffer,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000188 * so a DMA handle can be stored along with the buffer
189 */
Alexander Duyck06034642011-08-26 07:44:22 +0000190struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000191 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000192 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000193 struct sk_buff *skb;
194 unsigned int bytecount;
195 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000196 __be16 protocol;
Carolyn Wyborny9005df32014-04-11 01:45:34 +0000197
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000198 DEFINE_DMA_UNMAP_ADDR(dma);
199 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000200 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000201};
202
203struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800204 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000205 struct page *page;
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000206 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800207};
208
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000209struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800210 u64 packets;
211 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000212 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000213 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800214};
215
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000216struct igb_rx_queue_stats {
217 u64 packets;
218 u64 bytes;
219 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000220 u64 csum_err;
221 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000222};
223
Alexander Duyck0ba82992011-08-26 07:45:47 +0000224struct igb_ring_container {
225 struct igb_ring *ring; /* pointer to linked list of rings */
226 unsigned int total_bytes; /* total bytes processed this int */
227 unsigned int total_packets; /* total packets processed this int */
228 u16 work_limit; /* total work allowed per interrupt */
229 u8 count; /* total number of rings in vector */
230 u8 itr; /* current ITR setting for ring */
231};
232
Alexander Duyck047e0032009-10-27 15:49:27 +0000233struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000234 struct igb_q_vector *q_vector; /* backlink to q_vector */
235 struct net_device *netdev; /* back pointer to net_device */
236 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000237 union { /* array of buffer info structs */
238 struct igb_tx_buffer *tx_buffer_info;
239 struct igb_rx_buffer *rx_buffer_info;
240 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000241 void *desc; /* descriptor ring memory */
242 unsigned long flags; /* ring specific flags */
243 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000244 dma_addr_t dma; /* phys address of the ring */
245 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000246
247 u16 count; /* number of desc. in the ring */
248 u8 queue_index; /* logical index of the ring*/
249 u8 reg_idx; /* physical index of the ring */
Alexander Duyck238ac812011-08-26 07:43:48 +0000250
251 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000252 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800253 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000254 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800255
Auke Kok9d5c8242008-01-24 02:22:38 -0800256 union {
257 /* TX */
258 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000259 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000260 struct u64_stats_sync tx_syncp;
261 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800262 };
263 /* RX */
264 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000265 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000266 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000267 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800268 };
269 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000270} ____cacheline_internodealigned_in_smp;
271
272struct igb_q_vector {
273 struct igb_adapter *adapter; /* backlink */
274 int cpu; /* CPU for DCA */
275 u32 eims_value; /* EIMS mask value */
276
277 u16 itr_val;
278 u8 set_itr;
279 void __iomem *itr_register;
280
281 struct igb_ring_container rx, tx;
282
283 struct napi_struct napi;
284 struct rcu_head rcu; /* to avoid race with update stats on free */
285 char name[IFNAMSIZ + 9];
286
287 /* for dynamic allocation of rings associated with this q_vector */
288 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800289};
290
Alexander Duyck866cff02011-08-26 07:45:36 +0000291enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000292 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000293 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000294 IGB_RING_FLAG_TX_CTX_IDX,
295 IGB_RING_FLAG_TX_DETECT_HANG
296};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000297
Alexander Duycke032afc2011-08-26 07:44:48 +0000298#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000299
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000300#define IGB_RX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000301 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000302#define IGB_TX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000303 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000304#define IGB_TX_CTXTDESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000305 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800306
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000307/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
308static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
309 const u32 stat_err_bits)
310{
311 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
312}
313
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000314/* igb_desc_unused - calculate if we have unused descriptors */
315static inline int igb_desc_unused(struct igb_ring *ring)
316{
317 if (ring->next_to_clean > ring->next_to_use)
318 return ring->next_to_clean - ring->next_to_use - 1;
319
320 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
321}
322
Carolyn Wybornye4288932012-12-07 03:01:42 +0000323#ifdef CONFIG_IGB_HWMON
324
325#define IGB_HWMON_TYPE_LOC 0
326#define IGB_HWMON_TYPE_TEMP 1
327#define IGB_HWMON_TYPE_CAUTION 2
328#define IGB_HWMON_TYPE_MAX 3
329
330struct hwmon_attr {
331 struct device_attribute dev_attr;
332 struct e1000_hw *hw;
333 struct e1000_thermal_diode_data *sensor;
334 char name[12];
335 };
336
337struct hwmon_buff {
Guenter Roecke3670b82013-11-26 07:15:23 +0000338 struct attribute_group group;
339 const struct attribute_group *groups[2];
340 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
341 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000342 unsigned int n_hwmon;
343 };
344#endif
345
Richard Cochran720db4f2014-11-21 20:51:26 +0000346#define IGB_N_EXTTS 2
347#define IGB_N_PEROUT 2
348#define IGB_N_SDP 4
Laura Mihaela Vasilescuc342b392013-07-31 20:19:48 +0000349#define IGB_RETA_SIZE 128
350
Auke Kok9d5c8242008-01-24 02:22:38 -0800351/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800352struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000353 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000354
355 struct net_device *netdev;
356
357 unsigned long state;
358 unsigned int flags;
359
360 unsigned int num_q_vectors;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000361 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000362
Auke Kok9d5c8242008-01-24 02:22:38 -0800363 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000364 u32 rx_itr_setting;
365 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800366 u16 tx_itr;
367 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800368
Alexander Duyck238ac812011-08-26 07:43:48 +0000369 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000370 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000371 u32 tx_timeout_count;
372 int num_tx_queues;
373 struct igb_ring *tx_ring[16];
374
375 /* RX */
376 int num_rx_queues;
377 struct igb_ring *rx_ring[16];
378
379 u32 max_frame_size;
380 u32 min_frame_size;
381
382 struct timer_list watchdog_timer;
383 struct timer_list phy_info_timer;
384
385 u16 mng_vlan_id;
386 u32 bd_number;
387 u32 wol;
388 u32 en_mng_pt;
389 u16 link_speed;
390 u16 link_duplex;
391
Auke Kok9d5c8242008-01-24 02:22:38 -0800392 struct work_struct reset_task;
393 struct work_struct watchdog_task;
394 bool fc_autoneg;
395 u8 tx_timeout_factor;
396 struct timer_list blink_timer;
397 unsigned long led_status;
398
Auke Kok9d5c8242008-01-24 02:22:38 -0800399 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800400 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800401
Eric Dumazet12dcd862010-10-15 17:27:10 +0000402 spinlock_t stats64_lock;
403 struct rtnl_link_stats64 stats64;
404
Auke Kok9d5c8242008-01-24 02:22:38 -0800405 /* structs defined in e1000_hw.h */
406 struct e1000_hw hw;
407 struct e1000_hw_stats stats;
408 struct e1000_phy_info phy_info;
Auke Kok9d5c8242008-01-24 02:22:38 -0800409
410 u32 test_icr;
411 struct igb_ring test_tx_ring;
412 struct igb_ring test_rx_ring;
413
414 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000415
Alexander Duyck047e0032009-10-27 15:49:27 +0000416 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800417 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700418 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800419
420 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000421 u16 tx_ring_count;
422 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800423 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800424 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000425 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000426 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000427 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000428 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000429
430 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000431 struct ptp_clock_info ptp_caps;
432 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000433 struct work_struct ptp_tx_work;
434 struct sk_buff *ptp_tx_skb;
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000435 struct hwtstamp_config tstamp_config;
Matthew Vick428f1f72012-12-13 07:20:34 +0000436 unsigned long ptp_tx_start;
Matthew Vickfc580752012-12-13 07:20:35 +0000437 unsigned long last_rx_ptp_check;
Jakub Kicinski5499a962014-04-02 10:33:33 +0000438 unsigned long last_rx_timestamp;
Richard Cochrand339b132012-03-16 10:55:32 +0000439 spinlock_t tmreg_lock;
440 struct cyclecounter cc;
441 struct timecounter tc;
Matthew Vick428f1f72012-12-13 07:20:34 +0000442 u32 tx_hwtstamp_timeouts;
Matthew Vickfc580752012-12-13 07:20:35 +0000443 u32 rx_hwtstamp_cleared;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000444
Richard Cochran720db4f2014-11-21 20:51:26 +0000445 struct ptp_pin_desc sdp_config[IGB_N_SDP];
446 struct {
447 struct timespec start;
448 struct timespec period;
449 } perout[IGB_N_PEROUT];
450
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000451 char fw_version[32];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000452#ifdef CONFIG_IGB_HWMON
Guenter Roecke3670b82013-11-26 07:15:23 +0000453 struct hwmon_buff *igb_hwmon_buff;
Carolyn Wybornye4288932012-12-07 03:01:42 +0000454 bool ets;
455#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000456 struct i2c_algo_bit_data i2c_algo;
457 struct i2c_adapter i2c_adap;
Carolyn Wyborny603e86f2013-02-20 07:40:55 +0000458 struct i2c_client *i2c_client;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +0000459 u32 rss_indir_tbl_init;
460 u8 rss_indir_tbl[IGB_RETA_SIZE];
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000461
462 unsigned long link_check_timeout;
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000463 int copper_tries;
464 struct e1000_info ei;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +0000465 u16 eee_advert;
Auke Kok9d5c8242008-01-24 02:22:38 -0800466};
467
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +0000468#define IGB_FLAG_HAS_MSI (1 << 0)
469#define IGB_FLAG_DCA_ENABLED (1 << 1)
470#define IGB_FLAG_QUAD_PORT_A (1 << 2)
471#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
472#define IGB_FLAG_DMAC (1 << 4)
473#define IGB_FLAG_PTP (1 << 5)
474#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
475#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
Matthew Vick63d4a8f2012-11-09 05:49:54 +0000476#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000477#define IGB_FLAG_NEED_LINK_UPDATE (1 << 9)
Carolyn Wyborny2bdfc4e2013-10-17 05:23:01 +0000478#define IGB_FLAG_MEDIA_RESET (1 << 10)
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000479#define IGB_FLAG_MAS_CAPABLE (1 << 11)
480#define IGB_FLAG_MAS_ENABLE (1 << 12)
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000481#define IGB_FLAG_HAS_MSIX (1 << 13)
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +0000482#define IGB_FLAG_EEE (1 << 14)
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000483
484/* Media Auto Sense */
485#define IGB_MAS_ENABLE_0 0X0001
486#define IGB_MAS_ENABLE_1 0X0002
487#define IGB_MAS_ENABLE_2 0X0004
488#define IGB_MAS_ENABLE_3 0X0008
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800489
490/* DMA Coalescing defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000491#define IGB_MIN_TXPBSIZE 20408
492#define IGB_TX_BUF_4096 4096
493#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700494
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000495#define IGB_82576_TSYNC_SHIFT 19
496#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800497enum e1000_state_t {
498 __IGB_TESTING,
499 __IGB_RESETTING,
Jakub Kicinskied4420a2014-03-15 14:55:32 +0000500 __IGB_DOWN,
501 __IGB_PTP_TX_IN_PROGRESS,
Auke Kok9d5c8242008-01-24 02:22:38 -0800502};
503
504enum igb_boards {
505 board_82575,
506};
507
508extern char igb_driver_name[];
509extern char igb_driver_version[];
510
Joe Perches5ccc9212013-09-23 11:37:59 -0700511int igb_up(struct igb_adapter *);
512void igb_down(struct igb_adapter *);
513void igb_reinit_locked(struct igb_adapter *);
514void igb_reset(struct igb_adapter *);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -0700515int igb_reinit_queues(struct igb_adapter *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700516void igb_write_rss_indir_tbl(struct igb_adapter *);
517int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
518int igb_setup_tx_resources(struct igb_ring *);
519int igb_setup_rx_resources(struct igb_ring *);
520void igb_free_tx_resources(struct igb_ring *);
521void igb_free_rx_resources(struct igb_ring *);
522void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
523void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
524void igb_setup_tctl(struct igb_adapter *);
525void igb_setup_rctl(struct igb_adapter *);
526netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
527void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
528void igb_alloc_rx_buffers(struct igb_ring *, u16);
529void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
530bool igb_has_link(struct igb_adapter *adapter);
531void igb_set_ethtool_ops(struct net_device *);
532void igb_power_up_link(struct igb_adapter *);
533void igb_set_fw_version(struct igb_adapter *);
534void igb_ptp_init(struct igb_adapter *adapter);
535void igb_ptp_stop(struct igb_adapter *adapter);
536void igb_ptp_reset(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700537void igb_ptp_rx_hang(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700538void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
539void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
540 struct sk_buff *skb);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000541int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
542int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
Shota Suzuki72ddef02015-07-01 09:25:52 +0900543void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000544#ifdef CONFIG_IGB_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700545void igb_sysfs_exit(struct igb_adapter *adapter);
546int igb_sysfs_init(struct igb_adapter *adapter);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000547#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800548static inline s32 igb_reset_phy(struct e1000_hw *hw)
549{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000550 if (hw->phy.ops.reset)
551 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800552
553 return 0;
554}
555
556static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
557{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000558 if (hw->phy.ops.read_reg)
559 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800560
561 return 0;
562}
563
564static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
565{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000566 if (hw->phy.ops.write_reg)
567 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800568
569 return 0;
570}
571
572static inline s32 igb_get_phy_info(struct e1000_hw *hw)
573{
574 if (hw->phy.ops.get_phy_info)
575 return hw->phy.ops.get_phy_info(hw);
576
577 return 0;
578}
579
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000580static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
581{
582 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
583}
584
Auke Kok9d5c8242008-01-24 02:22:38 -0800585#endif /* _IGB_H_ */