blob: 12fc7cd67fa7399046532c5a01b4e75bb12643d2 [file] [log] [blame]
Sten Wang7a47dd72007-11-12 21:31:11 -08001/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
Francois Romieu5ac5d612007-11-28 23:02:33 +01006 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
Florian Fainelli1caf09d2012-04-11 07:18:43 +00007 * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
Sten Wang7a47dd72007-11-12 21:31:11 -08008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080027#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080032#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080037#include <linux/delay.h>
38#include <linux/mii.h>
39#include <linux/ethtool.h>
40#include <linux/crc32.h>
41#include <linux/spinlock.h>
Jeff Garzik092427b2007-11-23 21:49:27 -050042#include <linux/bitops.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/uaccess.h>
Florian Fainelli38318612010-05-31 09:18:57 +000046#include <linux/phy.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080047
48#include <asm/processor.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080049
50#define DRV_NAME "r6040"
Florian Fainelli5bdc4f52011-10-06 23:36:28 +000051#define DRV_VERSION "0.28"
52#define DRV_RELDATE "07Oct2011"
Sten Wang7a47dd72007-11-12 21:31:11 -080053
Sten Wang7a47dd72007-11-12 21:31:11 -080054/* Time in jiffies before concluding the transmitter is hung. */
Francois Romieu5ac5d612007-11-28 23:02:33 +010055#define TX_TIMEOUT (6000 * HZ / 1000)
Sten Wang7a47dd72007-11-12 21:31:11 -080056
57/* RDC MAC I/O Size */
58#define R6040_IO_SIZE 256
59
60/* MAX RDC MAC */
61#define MAX_MAC 2
62
63/* MAC registers */
64#define MCR0 0x00 /* Control register 0 */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000065#define MCR0_RCVEN 0x0002 /* Receive enable */
Shawn Linc60c9c72011-03-07 00:09:40 +000066#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
67#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000068#define MCR0_XMTEN 0x1000 /* Transmission enable */
69#define MCR0_FD 0x8000 /* Full/Half duplex */
Sten Wang7a47dd72007-11-12 21:31:11 -080070#define MCR1 0x04 /* Control register 1 */
71#define MAC_RST 0x0001 /* Reset the MAC */
72#define MBCR 0x08 /* Bus control */
73#define MT_ICR 0x0C /* TX interrupt control */
74#define MR_ICR 0x10 /* RX interrupt control */
75#define MTPR 0x14 /* TX poll command register */
Florian Fainelli940ff7e2012-04-11 07:18:41 +000076#define TM2TX 0x0001 /* Trigger MAC to transmit */
Sten Wang7a47dd72007-11-12 21:31:11 -080077#define MR_BSR 0x18 /* RX buffer size */
78#define MR_DCR 0x1A /* RX descriptor control */
79#define MLSR 0x1C /* Last status */
Florian Fainelli8dd87a22012-04-11 07:18:40 +000080#define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
81#define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
82#define TX_LATEC 0x4000 /* Transmit late collision */
Sten Wang7a47dd72007-11-12 21:31:11 -080083#define MMDIO 0x20 /* MDIO control register */
84#define MDIO_WRITE 0x4000 /* MDIO write */
85#define MDIO_READ 0x2000 /* MDIO read */
86#define MMRD 0x24 /* MDIO read data register */
87#define MMWD 0x28 /* MDIO write data register */
88#define MTD_SA0 0x2C /* TX descriptor start address 0 */
89#define MTD_SA1 0x30 /* TX descriptor start address 1 */
90#define MRD_SA0 0x34 /* RX descriptor start address 0 */
91#define MRD_SA1 0x38 /* RX descriptor start address 1 */
92#define MISR 0x3C /* Status register */
93#define MIER 0x40 /* INT enable register */
94#define MSK_INT 0x0000 /* Mask off interrupts */
Florian Fainelli3d254342008-07-13 14:28:27 +020095#define RX_FINISH 0x0001 /* RX finished */
96#define RX_NO_DESC 0x0002 /* No RX descriptor available */
97#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
98#define RX_EARLY 0x0008 /* RX early */
99#define TX_FINISH 0x0010 /* TX finished */
100#define TX_EARLY 0x0080 /* TX early */
101#define EVENT_OVRFL 0x0100 /* Event counter overflow */
102#define LINK_CHANGED 0x0200 /* PHY link changed */
Sten Wang7a47dd72007-11-12 21:31:11 -0800103#define ME_CISR 0x44 /* Event counter INT status */
104#define ME_CIER 0x48 /* Event counter INT enable */
105#define MR_CNT 0x50 /* Successfully received packet counter */
106#define ME_CNT0 0x52 /* Event counter 0 */
107#define ME_CNT1 0x54 /* Event counter 1 */
108#define ME_CNT2 0x56 /* Event counter 2 */
109#define ME_CNT3 0x58 /* Event counter 3 */
110#define MT_CNT 0x5A /* Successfully transmit packet counter */
111#define ME_CNT4 0x5C /* Event counter 4 */
112#define MP_CNT 0x5E /* Pause frame counter register */
113#define MAR0 0x60 /* Hash table 0 */
114#define MAR1 0x62 /* Hash table 1 */
115#define MAR2 0x64 /* Hash table 2 */
116#define MAR3 0x66 /* Hash table 3 */
117#define MID_0L 0x68 /* Multicast address MID0 Low */
118#define MID_0M 0x6A /* Multicast address MID0 Medium */
119#define MID_0H 0x6C /* Multicast address MID0 High */
120#define MID_1L 0x70 /* MID1 Low */
121#define MID_1M 0x72 /* MID1 Medium */
122#define MID_1H 0x74 /* MID1 High */
123#define MID_2L 0x78 /* MID2 Low */
124#define MID_2M 0x7A /* MID2 Medium */
125#define MID_2H 0x7C /* MID2 High */
126#define MID_3L 0x80 /* MID3 Low */
127#define MID_3M 0x82 /* MID3 Medium */
128#define MID_3H 0x84 /* MID3 High */
129#define PHY_CC 0x88 /* PHY status change configuration register */
Florian Fainelli31171ae2012-04-11 07:18:42 +0000130#define SCEN 0x8000 /* PHY status change enable */
131#define PHYAD_SHIFT 8 /* PHY address shift */
132#define TMRDIV_SHIFT 0 /* Timer divider shift */
Sten Wang7a47dd72007-11-12 21:31:11 -0800133#define PHY_ST 0x8A /* PHY status register */
134#define MAC_SM 0xAC /* MAC status machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000135#define MAC_SM_RST 0x0002 /* MAC status machine reset */
Sten Wang7a47dd72007-11-12 21:31:11 -0800136#define MAC_ID 0xBE /* Identifier register */
137
138#define TX_DCNT 0x80 /* TX descriptor count */
139#define RX_DCNT 0x80 /* RX descriptor count */
140#define MAX_BUF_SIZE 0x600
Francois Romieu6c323102007-11-28 22:31:00 +0100141#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
142#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
Sten Wang7a47dd72007-11-12 21:31:11 -0800143#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
Florian Fainelli3bcf8222010-04-07 16:50:58 -0700144#define MCAST_MAX 3 /* Max number multicast addresses to filter */
Sten Wang7a47dd72007-11-12 21:31:11 -0800145
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000146#define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
147
Florian Fainelli32f565d2008-07-13 14:34:15 +0200148/* Descriptor status */
149#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
150#define DSC_RX_OK 0x4000 /* RX was successful */
151#define DSC_RX_ERR 0x0800 /* RX PHY error */
152#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
153#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
154#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
155#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
156#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
157#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
158#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
159#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
160#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
161#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
162
Sten Wang7a47dd72007-11-12 21:31:11 -0800163MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
164 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
165 "Florian Fainelli <florian@openwrt.org>");
166MODULE_LICENSE("GPL");
167MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
Florian Fainellibc4de262009-04-08 15:50:43 -0700168MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
Sten Wang7a47dd72007-11-12 21:31:11 -0800169
Florian Fainelli3d254342008-07-13 14:28:27 +0200170/* RX and TX interrupts that we handle */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200171#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
172#define TX_INTS (TX_FINISH)
173#define INT_MASK (RX_INTS | TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800174
175struct r6040_descriptor {
176 u16 status, len; /* 0-3 */
177 __le32 buf; /* 4-7 */
178 __le32 ndesc; /* 8-B */
179 u32 rev1; /* C-F */
180 char *vbufp; /* 10-13 */
181 struct r6040_descriptor *vndescp; /* 14-17 */
182 struct sk_buff *skb_ptr; /* 18-1B */
183 u32 rev2; /* 1C-1F */
Florian Fainelli853d5dc2012-01-04 08:59:37 +0000184} __aligned(32);
Sten Wang7a47dd72007-11-12 21:31:11 -0800185
186struct r6040_private {
187 spinlock_t lock; /* driver lock */
Sten Wang7a47dd72007-11-12 21:31:11 -0800188 struct pci_dev *pdev;
189 struct r6040_descriptor *rx_insert_ptr;
190 struct r6040_descriptor *rx_remove_ptr;
191 struct r6040_descriptor *tx_insert_ptr;
192 struct r6040_descriptor *tx_remove_ptr;
Francois Romieu6c323102007-11-28 22:31:00 +0100193 struct r6040_descriptor *rx_ring;
194 struct r6040_descriptor *tx_ring;
195 dma_addr_t rx_ring_dma;
196 dma_addr_t tx_ring_dma;
Florian Fainelli49f26722012-01-04 08:59:33 +0000197 u16 tx_free_desc;
Florian Fainelli0db0cfc2012-04-11 07:18:37 +0000198 u16 mcr0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800199 struct net_device *dev;
Florian Fainelli38318612010-05-31 09:18:57 +0000200 struct mii_bus *mii_bus;
Sten Wang7a47dd72007-11-12 21:31:11 -0800201 struct napi_struct napi;
Sten Wang7a47dd72007-11-12 21:31:11 -0800202 void __iomem *base;
Florian Fainelli38318612010-05-31 09:18:57 +0000203 int old_link;
204 int old_duplex;
Sten Wang7a47dd72007-11-12 21:31:11 -0800205};
206
Bill Pembertonf1e24262012-12-03 09:23:30 -0500207static char version[] = DRV_NAME
Sten Wang7a47dd72007-11-12 21:31:11 -0800208 ": RDC R6040 NAPI net driver,"
Florian Fainelli9a48ce82009-01-08 11:00:52 -0800209 "version "DRV_VERSION " (" DRV_RELDATE ")";
Sten Wang7a47dd72007-11-12 21:31:11 -0800210
Sten Wang7a47dd72007-11-12 21:31:11 -0800211/* Read a word data from PHY Chip */
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200212static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800213{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000214 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800215 u16 cmd;
216
217 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
218 /* Wait for the read bit to be cleared */
219 while (limit--) {
220 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800221 if (!(cmd & MDIO_READ))
Sten Wang7a47dd72007-11-12 21:31:11 -0800222 break;
Florian Fainelli4f8d9f32014-01-15 13:04:25 -0800223 udelay(1);
Sten Wang7a47dd72007-11-12 21:31:11 -0800224 }
225
Florian Fainelli09e7fae2013-03-06 00:41:32 +0000226 if (limit < 0)
227 return -ETIMEDOUT;
228
Sten Wang7a47dd72007-11-12 21:31:11 -0800229 return ioread16(ioaddr + MMRD);
230}
231
232/* Write a word data from PHY Chip */
Florian Fainelli09e7fae2013-03-06 00:41:32 +0000233static int r6040_phy_write(void __iomem *ioaddr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000234 int phy_addr, int reg, u16 val)
Sten Wang7a47dd72007-11-12 21:31:11 -0800235{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000236 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800237 u16 cmd;
238
239 iowrite16(val, ioaddr + MMWD);
240 /* Write the command to the MDIO bus */
241 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
242 /* Wait for the write bit to be cleared */
243 while (limit--) {
244 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800245 if (!(cmd & MDIO_WRITE))
Sten Wang7a47dd72007-11-12 21:31:11 -0800246 break;
Florian Fainelli4f8d9f32014-01-15 13:04:25 -0800247 udelay(1);
Sten Wang7a47dd72007-11-12 21:31:11 -0800248 }
Florian Fainelli09e7fae2013-03-06 00:41:32 +0000249
250 return (limit < 0) ? -ETIMEDOUT : 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800251}
252
Florian Fainelli38318612010-05-31 09:18:57 +0000253static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800254{
Florian Fainelli38318612010-05-31 09:18:57 +0000255 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800256 struct r6040_private *lp = netdev_priv(dev);
257 void __iomem *ioaddr = lp->base;
258
Florian Fainelli38318612010-05-31 09:18:57 +0000259 return r6040_phy_read(ioaddr, phy_addr, reg);
Sten Wang7a47dd72007-11-12 21:31:11 -0800260}
261
Florian Fainelli38318612010-05-31 09:18:57 +0000262static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
263 int reg, u16 value)
Sten Wang7a47dd72007-11-12 21:31:11 -0800264{
Florian Fainelli38318612010-05-31 09:18:57 +0000265 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800266 struct r6040_private *lp = netdev_priv(dev);
267 void __iomem *ioaddr = lp->base;
268
Florian Fainelli09e7fae2013-03-06 00:41:32 +0000269 return r6040_phy_write(ioaddr, phy_addr, reg, value);
Florian Fainelli38318612010-05-31 09:18:57 +0000270}
271
Florian Fainellib4f12552007-12-12 22:55:34 +0100272static void r6040_free_txbufs(struct net_device *dev)
273{
274 struct r6040_private *lp = netdev_priv(dev);
275 int i;
276
277 for (i = 0; i < TX_DCNT; i++) {
278 if (lp->tx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000279 pci_unmap_single(lp->pdev,
280 le32_to_cpu(lp->tx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100281 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
282 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
Florian Fainelli3b060be2008-09-24 21:16:40 +0200283 lp->tx_insert_ptr->skb_ptr = NULL;
Florian Fainellib4f12552007-12-12 22:55:34 +0100284 }
285 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
286 }
287}
288
289static void r6040_free_rxbufs(struct net_device *dev)
290{
291 struct r6040_private *lp = netdev_priv(dev);
292 int i;
293
294 for (i = 0; i < RX_DCNT; i++) {
295 if (lp->rx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000296 pci_unmap_single(lp->pdev,
297 le32_to_cpu(lp->rx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100298 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
299 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
300 lp->rx_insert_ptr->skb_ptr = NULL;
301 }
302 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
303 }
304}
305
Florian Fainellib4f12552007-12-12 22:55:34 +0100306static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
307 dma_addr_t desc_dma, int size)
308{
309 struct r6040_descriptor *desc = desc_ring;
310 dma_addr_t mapping = desc_dma;
311
312 while (size-- > 0) {
Julia Lawall3f6602a2008-06-23 23:12:31 +0200313 mapping += sizeof(*desc);
Florian Fainellib4f12552007-12-12 22:55:34 +0100314 desc->ndesc = cpu_to_le32(mapping);
315 desc->vndescp = desc + 1;
316 desc++;
317 }
318 desc--;
319 desc->ndesc = cpu_to_le32(desc_dma);
320 desc->vndescp = desc_ring;
321}
322
Florian Fainelli3d463412008-07-13 14:32:18 +0200323static void r6040_init_txbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100324{
325 struct r6040_private *lp = netdev_priv(dev);
Florian Fainellib4f12552007-12-12 22:55:34 +0100326
327 lp->tx_free_desc = TX_DCNT;
328
329 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
330 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
Florian Fainellib4f12552007-12-12 22:55:34 +0100331}
332
Florian Fainelli3d463412008-07-13 14:32:18 +0200333static int r6040_alloc_rxbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100334{
335 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200336 struct r6040_descriptor *desc;
337 struct sk_buff *skb;
338 int rc;
Florian Fainellib4f12552007-12-12 22:55:34 +0100339
340 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
341 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
342
Florian Fainelli3d463412008-07-13 14:32:18 +0200343 /* Allocate skbs for the rx descriptors */
344 desc = lp->rx_ring;
345 do {
346 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
347 if (!skb) {
Florian Fainelli3d463412008-07-13 14:32:18 +0200348 rc = -ENOMEM;
349 goto err_exit;
350 }
351 desc->skb_ptr = skb;
352 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000353 desc->skb_ptr->data,
354 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200355 desc->status = DSC_OWNER_MAC;
Florian Fainelli3d463412008-07-13 14:32:18 +0200356 desc = desc->vndescp;
357 } while (desc != lp->rx_ring);
358
359 return 0;
360
361err_exit:
362 /* Deallocate all previously allocated skbs */
363 r6040_free_rxbufs(dev);
364 return rc;
Florian Fainellifec3a232008-07-13 14:29:20 +0200365}
Florian Fainellib4f12552007-12-12 22:55:34 +0100366
Florian Fainelli90f750a2012-04-11 07:18:36 +0000367static void r6040_reset_mac(struct r6040_private *lp)
Florian Fainellifec3a232008-07-13 14:29:20 +0200368{
Florian Fainellifec3a232008-07-13 14:29:20 +0200369 void __iomem *ioaddr = lp->base;
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000370 int limit = MAC_DEF_TIMEOUT;
Florian Fainellifec3a232008-07-13 14:29:20 +0200371 u16 cmd;
372
Florian Fainellifec3a232008-07-13 14:29:20 +0200373 iowrite16(MAC_RST, ioaddr + MCR1);
374 while (limit--) {
375 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000376 if (cmd & MAC_RST)
Florian Fainellifec3a232008-07-13 14:29:20 +0200377 break;
378 }
Florian Fainelli90f750a2012-04-11 07:18:36 +0000379
Florian Fainellifec3a232008-07-13 14:29:20 +0200380 /* Reset internal state machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000381 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Florian Fainellifec3a232008-07-13 14:29:20 +0200382 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200383 mdelay(5);
Florian Fainelli90f750a2012-04-11 07:18:36 +0000384}
385
386static void r6040_init_mac_regs(struct net_device *dev)
387{
388 struct r6040_private *lp = netdev_priv(dev);
389 void __iomem *ioaddr = lp->base;
390
391 /* Mask Off Interrupt */
392 iowrite16(MSK_INT, ioaddr + MIER);
393
394 /* Reset RDC MAC */
395 r6040_reset_mac(lp);
Florian Fainellifec3a232008-07-13 14:29:20 +0200396
397 /* MAC Bus Control Register */
398 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
399
400 /* Buffer Size Register */
401 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
402
403 /* Write TX ring start address */
404 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
405 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
406
407 /* Write RX ring start address */
Florian Fainellib4f12552007-12-12 22:55:34 +0100408 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
409 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
Florian Fainellifec3a232008-07-13 14:29:20 +0200410
411 /* Set interrupt waiting time and packet numbers */
Florian Fainelli31718de2008-07-13 14:35:00 +0200412 iowrite16(0, ioaddr + MT_ICR);
413 iowrite16(0, ioaddr + MR_ICR);
Florian Fainellifec3a232008-07-13 14:29:20 +0200414
415 /* Enable interrupts */
416 iowrite16(INT_MASK, ioaddr + MIER);
417
418 /* Enable TX and RX */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000419 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
Florian Fainellifec3a232008-07-13 14:29:20 +0200420
421 /* Let TX poll the descriptors
422 * we may got called by r6040_tx_timeout which has left
423 * some unsent tx buffers */
Florian Fainelli940ff7e2012-04-11 07:18:41 +0000424 iowrite16(TM2TX, ioaddr + MTPR);
Florian Fainellib4f12552007-12-12 22:55:34 +0100425}
Sten Wang7a47dd72007-11-12 21:31:11 -0800426
Florian Fainelli106adf32007-12-12 23:01:33 +0100427static void r6040_tx_timeout(struct net_device *dev)
428{
429 struct r6040_private *priv = netdev_priv(dev);
430 void __iomem *ioaddr = priv->base;
431
Florian Fainelli7d53b802010-04-07 21:39:27 +0000432 netdev_warn(dev, "transmit timed out, int enable %4.4x "
Florian Fainelli38318612010-05-31 09:18:57 +0000433 "status %4.4x\n",
Florian Fainelli7d53b802010-04-07 21:39:27 +0000434 ioread16(ioaddr + MIER),
Florian Fainelli38318612010-05-31 09:18:57 +0000435 ioread16(ioaddr + MISR));
Florian Fainelli106adf32007-12-12 23:01:33 +0100436
Florian Fainelli106adf32007-12-12 23:01:33 +0100437 dev->stats.tx_errors++;
Florian Fainellifec3a232008-07-13 14:29:20 +0200438
439 /* Reset MAC and re-init all registers */
440 r6040_init_mac_regs(dev);
Florian Fainelli106adf32007-12-12 23:01:33 +0100441}
442
Sten Wang7a47dd72007-11-12 21:31:11 -0800443static struct net_device_stats *r6040_get_stats(struct net_device *dev)
444{
445 struct r6040_private *priv = netdev_priv(dev);
446 void __iomem *ioaddr = priv->base;
447 unsigned long flags;
448
449 spin_lock_irqsave(&priv->lock, flags);
Florian Fainellid248fd72007-12-12 22:34:55 +0100450 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
451 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800452 spin_unlock_irqrestore(&priv->lock, flags);
453
Florian Fainellid248fd72007-12-12 22:34:55 +0100454 return &dev->stats;
Sten Wang7a47dd72007-11-12 21:31:11 -0800455}
456
457/* Stop RDC MAC and Free the allocated resource */
458static void r6040_down(struct net_device *dev)
459{
460 struct r6040_private *lp = netdev_priv(dev);
461 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800462 u16 *adrp;
Sten Wang7a47dd72007-11-12 21:31:11 -0800463
464 /* Stop MAC */
465 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000466
467 /* Reset RDC MAC */
468 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800469
470 /* Restore MAC Address to MIDx */
471 adrp = (u16 *) dev->dev_addr;
472 iowrite16(adrp[0], ioaddr + MID_0L);
473 iowrite16(adrp[1], ioaddr + MID_0M);
474 iowrite16(adrp[2], ioaddr + MID_0H);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000475
Philippe Reynes542808f2016-06-25 21:09:01 +0200476 phy_stop(dev->phydev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800477}
478
Francois Romieu5ac5d612007-11-28 23:02:33 +0100479static int r6040_close(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800480{
481 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800482 struct pci_dev *pdev = lp->pdev;
Sten Wang7a47dd72007-11-12 21:31:11 -0800483
Sten Wang7a47dd72007-11-12 21:31:11 -0800484 spin_lock_irq(&lp->lock);
Florian Fainelli129cf9a2008-07-13 14:32:45 +0200485 napi_disable(&lp->napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800486 netif_stop_queue(dev);
487 r6040_down(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800488
489 free_irq(dev->irq, dev);
490
491 /* Free RX buffer */
492 r6040_free_rxbufs(dev);
493
494 /* Free TX buffer */
495 r6040_free_txbufs(dev);
496
Sten Wang7a47dd72007-11-12 21:31:11 -0800497 spin_unlock_irq(&lp->lock);
498
Florian Fainelli58854c62009-01-09 23:19:26 -0800499 /* Free Descriptor memory */
500 if (lp->rx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000501 pci_free_consistent(pdev,
502 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000503 lp->rx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800504 }
505
506 if (lp->tx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000507 pci_free_consistent(pdev,
508 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000509 lp->tx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800510 }
511
Sten Wang7a47dd72007-11-12 21:31:11 -0800512 return 0;
513}
514
Sten Wang7a47dd72007-11-12 21:31:11 -0800515static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
516{
Philippe Reynes542808f2016-06-25 21:09:01 +0200517 if (!dev->phydev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800518 return -EINVAL;
Florian Fainelli38318612010-05-31 09:18:57 +0000519
Philippe Reynes542808f2016-06-25 21:09:01 +0200520 return phy_mii_ioctl(dev->phydev, rq, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800521}
522
523static int r6040_rx(struct net_device *dev, int limit)
524{
525 struct r6040_private *priv = netdev_priv(dev);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200526 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
527 struct sk_buff *skb_ptr, *new_skb;
528 int count = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800529 u16 err;
530
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200531 /* Limit not reached and the descriptor belongs to the CPU */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200532 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200533 /* Read the descriptor status */
534 err = descptr->status;
535 /* Global error status set */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200536 if (err & DSC_RX_ERR) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200537 /* RX dribble */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200538 if (err & DSC_RX_ERR_DRI)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200539 dev->stats.rx_frame_errors++;
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300540 /* Buffer length exceeded */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200541 if (err & DSC_RX_ERR_BUF)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200542 dev->stats.rx_length_errors++;
543 /* Packet too long */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200544 if (err & DSC_RX_ERR_LONG)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200545 dev->stats.rx_length_errors++;
546 /* Packet < 64 bytes */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200547 if (err & DSC_RX_ERR_RUNT)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200548 dev->stats.rx_length_errors++;
549 /* CRC error */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200550 if (err & DSC_RX_ERR_CRC) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200551 spin_lock(&priv->lock);
552 dev->stats.rx_crc_errors++;
553 spin_unlock(&priv->lock);
Sten Wang7a47dd72007-11-12 21:31:11 -0800554 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200555 goto next_descr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800556 }
Florian Fainelli2154c7042010-08-08 10:08:44 +0000557
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200558 /* Packet successfully received */
559 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
560 if (!new_skb) {
561 dev->stats.rx_dropped++;
562 goto next_descr;
563 }
564 skb_ptr = descptr->skb_ptr;
565 skb_ptr->dev = priv->dev;
Florian Fainelli2154c7042010-08-08 10:08:44 +0000566
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200567 /* Do not count the CRC */
568 skb_put(skb_ptr, descptr->len - 4);
569 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
570 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
571 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
Florian Fainelli2154c7042010-08-08 10:08:44 +0000572
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200573 /* Send to upper layer */
574 netif_receive_skb(skb_ptr);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200575 dev->stats.rx_packets++;
576 dev->stats.rx_bytes += descptr->len - 4;
577
578 /* put new skb into descriptor */
579 descptr->skb_ptr = new_skb;
580 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
581 descptr->skb_ptr->data,
582 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
583
584next_descr:
585 /* put the descriptor back to the MAC */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200586 descptr->status = DSC_OWNER_MAC;
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200587 descptr = descptr->vndescp;
588 count++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800589 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200590 priv->rx_remove_ptr = descptr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800591
592 return count;
593}
594
595static void r6040_tx(struct net_device *dev)
596{
597 struct r6040_private *priv = netdev_priv(dev);
598 struct r6040_descriptor *descptr;
599 void __iomem *ioaddr = priv->base;
600 struct sk_buff *skb_ptr;
601 u16 err;
602
603 spin_lock(&priv->lock);
604 descptr = priv->tx_remove_ptr;
605 while (priv->tx_free_desc < TX_DCNT) {
606 /* Check for errors */
607 err = ioread16(ioaddr + MLSR);
608
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000609 if (err & TX_FIFO_UNDR)
Florian Fainelli3440ecc2012-04-11 07:18:39 +0000610 dev->stats.tx_fifo_errors++;
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000611 if (err & (TX_EXCEEDC | TX_LATEC))
Florian Fainellid248fd72007-12-12 22:34:55 +0100612 dev->stats.tx_carrier_errors++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800613
Florian Fainelli32f565d2008-07-13 14:34:15 +0200614 if (descptr->status & DSC_OWNER_MAC)
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100615 break; /* Not complete */
Sten Wang7a47dd72007-11-12 21:31:11 -0800616 skb_ptr = descptr->skb_ptr;
Al Viroed773b4a2008-03-16 22:43:06 +0000617 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
Sten Wang7a47dd72007-11-12 21:31:11 -0800618 skb_ptr->len, PCI_DMA_TODEVICE);
619 /* Free buffer */
620 dev_kfree_skb_irq(skb_ptr);
621 descptr->skb_ptr = NULL;
622 /* To next descriptor */
623 descptr = descptr->vndescp;
624 priv->tx_free_desc++;
625 }
626 priv->tx_remove_ptr = descptr;
627
628 if (priv->tx_free_desc)
629 netif_wake_queue(dev);
630 spin_unlock(&priv->lock);
631}
632
633static int r6040_poll(struct napi_struct *napi, int budget)
634{
635 struct r6040_private *priv =
636 container_of(napi, struct r6040_private, napi);
637 struct net_device *dev = priv->dev;
638 void __iomem *ioaddr = priv->base;
639 int work_done;
640
641 work_done = r6040_rx(dev, budget);
642
643 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800644 napi_complete(napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800645 /* Enable RX interrupt */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200646 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800647 }
648 return work_done;
649}
650
651/* The RDC interrupt handler. */
652static irqreturn_t r6040_interrupt(int irq, void *dev_id)
653{
654 struct net_device *dev = dev_id;
655 struct r6040_private *lp = netdev_priv(dev);
656 void __iomem *ioaddr = lp->base;
Joe Chou3e7c4692008-12-22 19:40:02 -0800657 u16 misr, status;
Sten Wang7a47dd72007-11-12 21:31:11 -0800658
Joe Chou3e7c4692008-12-22 19:40:02 -0800659 /* Save MIER */
660 misr = ioread16(ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800661 /* Mask off RDC MAC interrupt */
662 iowrite16(MSK_INT, ioaddr + MIER);
663 /* Read MISR status and clear */
664 status = ioread16(ioaddr + MISR);
665
Florian Fainelli35976d42009-07-08 03:05:14 +0000666 if (status == 0x0000 || status == 0xffff) {
667 /* Restore RDC MAC interrupt */
668 iowrite16(misr, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800669 return IRQ_NONE;
Florian Fainelli35976d42009-07-08 03:05:14 +0000670 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800671
672 /* RX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200673 if (status & RX_INTS) {
674 if (status & RX_NO_DESC) {
675 /* RX descriptor unavailable */
676 dev->stats.rx_dropped++;
677 dev->stats.rx_missed_errors++;
678 }
679 if (status & RX_FIFO_FULL)
680 dev->stats.rx_fifo_errors++;
681
Michael Thalmeier0d9b6e72011-07-15 01:28:26 +0000682 if (likely(napi_schedule_prep(&lp->napi))) {
683 /* Mask off RX interrupt */
684 misr &= ~RX_INTS;
685 __napi_schedule(&lp->napi);
686 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800687 }
688
689 /* TX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200690 if (status & TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800691 r6040_tx(dev);
692
Joe Chou3e7c4692008-12-22 19:40:02 -0800693 /* Restore RDC MAC interrupt */
694 iowrite16(misr, ioaddr + MIER);
695
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100696 return IRQ_HANDLED;
Sten Wang7a47dd72007-11-12 21:31:11 -0800697}
698
699#ifdef CONFIG_NET_POLL_CONTROLLER
700static void r6040_poll_controller(struct net_device *dev)
701{
702 disable_irq(dev->irq);
Francois Romieu5ac5d612007-11-28 23:02:33 +0100703 r6040_interrupt(dev->irq, dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800704 enable_irq(dev->irq);
705}
706#endif
707
Sten Wang7a47dd72007-11-12 21:31:11 -0800708/* Init RDC MAC */
Florian Fainelli3d463412008-07-13 14:32:18 +0200709static int r6040_up(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800710{
711 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800712 void __iomem *ioaddr = lp->base;
Florian Fainelli3d463412008-07-13 14:32:18 +0200713 int ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800714
Florian Fainellib4f12552007-12-12 22:55:34 +0100715 /* Initialise and alloc RX/TX buffers */
Florian Fainelli3d463412008-07-13 14:32:18 +0200716 r6040_init_txbufs(dev);
717 ret = r6040_alloc_rxbufs(dev);
718 if (ret)
719 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800720
Sten Wang7a47dd72007-11-12 21:31:11 -0800721 /* improve performance (by RDC guys) */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000722 r6040_phy_write(ioaddr, 30, 17,
723 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
724 r6040_phy_write(ioaddr, 30, 17,
725 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200726 r6040_phy_write(ioaddr, 0, 19, 0x0000);
727 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800728
Florian Fainellifec3a232008-07-13 14:29:20 +0200729 /* Initialize all MAC registers */
730 r6040_init_mac_regs(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200731
Philippe Reynes542808f2016-06-25 21:09:01 +0200732 phy_start(dev->phydev);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000733
Florian Fainelli3d463412008-07-13 14:32:18 +0200734 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800735}
736
Sten Wang7a47dd72007-11-12 21:31:11 -0800737
738/* Read/set MAC address routines */
739static void r6040_mac_address(struct net_device *dev)
740{
741 struct r6040_private *lp = netdev_priv(dev);
742 void __iomem *ioaddr = lp->base;
743 u16 *adrp;
744
Florian Fainelli48529682012-01-04 08:59:38 +0000745 /* Reset MAC */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000746 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800747
748 /* Restore MAC Address */
749 adrp = (u16 *) dev->dev_addr;
750 iowrite16(adrp[0], ioaddr + MID_0L);
751 iowrite16(adrp[1], ioaddr + MID_0M);
752 iowrite16(adrp[2], ioaddr + MID_0H);
753}
754
Francois Romieu5ac5d612007-11-28 23:02:33 +0100755static int r6040_open(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800756{
Francois Romieu5ac5d612007-11-28 23:02:33 +0100757 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800758 int ret;
759
760 /* Request IRQ and Register interrupt handler */
Julia Lawall91dcbf32009-11-18 08:23:00 +0000761 ret = request_irq(dev->irq, r6040_interrupt,
Sten Wang7a47dd72007-11-12 21:31:11 -0800762 IRQF_SHARED, dev->name, dev);
763 if (ret)
Denis Kirjanovced1de42010-08-24 23:57:55 +0000764 goto out;
Sten Wang7a47dd72007-11-12 21:31:11 -0800765
766 /* Set MAC address */
767 r6040_mac_address(dev);
768
769 /* Allocate Descriptor memory */
Francois Romieu6c323102007-11-28 22:31:00 +0100770 lp->rx_ring =
771 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000772 if (!lp->rx_ring) {
773 ret = -ENOMEM;
774 goto err_free_irq;
775 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800776
Francois Romieu6c323102007-11-28 22:31:00 +0100777 lp->tx_ring =
778 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
779 if (!lp->tx_ring) {
Denis Kirjanovced1de42010-08-24 23:57:55 +0000780 ret = -ENOMEM;
781 goto err_free_rx_ring;
Francois Romieu6c323102007-11-28 22:31:00 +0100782 }
783
Florian Fainelli3d463412008-07-13 14:32:18 +0200784 ret = r6040_up(dev);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000785 if (ret)
786 goto err_free_tx_ring;
Sten Wang7a47dd72007-11-12 21:31:11 -0800787
788 napi_enable(&lp->napi);
789 netif_start_queue(dev);
790
Sten Wang7a47dd72007-11-12 21:31:11 -0800791 return 0;
Denis Kirjanovced1de42010-08-24 23:57:55 +0000792
793err_free_tx_ring:
794 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
795 lp->tx_ring_dma);
796err_free_rx_ring:
797 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
798 lp->rx_ring_dma);
799err_free_irq:
800 free_irq(dev->irq, dev);
801out:
802 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800803}
804
Stephen Hemminger613573252009-08-31 19:50:58 +0000805static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
806 struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800807{
808 struct r6040_private *lp = netdev_priv(dev);
809 struct r6040_descriptor *descptr;
810 void __iomem *ioaddr = lp->base;
811 unsigned long flags;
Sten Wang7a47dd72007-11-12 21:31:11 -0800812
813 /* Critical Section */
814 spin_lock_irqsave(&lp->lock, flags);
815
816 /* TX resource check */
817 if (!lp->tx_free_desc) {
818 spin_unlock_irqrestore(&lp->lock, flags);
Jeff Garzik092427b2007-11-23 21:49:27 -0500819 netif_stop_queue(dev);
Florian Fainelli7d53b802010-04-07 21:39:27 +0000820 netdev_err(dev, ": no tx descriptor\n");
Stephen Hemminger613573252009-08-31 19:50:58 +0000821 return NETDEV_TX_BUSY;
Sten Wang7a47dd72007-11-12 21:31:11 -0800822 }
823
824 /* Statistic Counter */
825 dev->stats.tx_packets++;
826 dev->stats.tx_bytes += skb->len;
827 /* Set TX descriptor & Transmit it */
828 lp->tx_free_desc--;
829 descptr = lp->tx_insert_ptr;
Florian Fainelli31cf3442014-01-15 13:04:26 -0800830 if (skb->len < ETH_ZLEN)
831 descptr->len = ETH_ZLEN;
Sten Wang7a47dd72007-11-12 21:31:11 -0800832 else
833 descptr->len = skb->len;
834
835 descptr->skb_ptr = skb;
836 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
837 skb->data, skb->len, PCI_DMA_TODEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200838 descptr->status = DSC_OWNER_MAC;
Richard Cochran2aa8f4c2011-06-19 03:31:42 +0000839
840 skb_tx_timestamp(skb);
841
Sten Wang7a47dd72007-11-12 21:31:11 -0800842 /* Trigger the MAC to check the TX descriptor */
Florian Fainelli940ff7e2012-04-11 07:18:41 +0000843 iowrite16(TM2TX, ioaddr + MTPR);
Sten Wang7a47dd72007-11-12 21:31:11 -0800844 lp->tx_insert_ptr = descptr->vndescp;
845
846 /* If no tx resource, stop */
847 if (!lp->tx_free_desc)
848 netif_stop_queue(dev);
849
Sten Wang7a47dd72007-11-12 21:31:11 -0800850 spin_unlock_irqrestore(&lp->lock, flags);
Stephen Hemminger613573252009-08-31 19:50:58 +0000851
852 return NETDEV_TX_OK;
Sten Wang7a47dd72007-11-12 21:31:11 -0800853}
854
Francois Romieu5ac5d612007-11-28 23:02:33 +0100855static void r6040_multicast_list(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800856{
857 struct r6040_private *lp = netdev_priv(dev);
858 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800859 unsigned long flags;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000860 struct netdev_hw_addr *ha;
Sten Wang7a47dd72007-11-12 21:31:11 -0800861 int i;
Shawn Linc60c9c72011-03-07 00:09:40 +0000862 u16 *adrp;
863 u16 hash_table[4] = { 0 };
Sten Wang7a47dd72007-11-12 21:31:11 -0800864
Shawn Linc60c9c72011-03-07 00:09:40 +0000865 spin_lock_irqsave(&lp->lock, flags);
866
867 /* Keep our MAC Address */
Sten Wang7a47dd72007-11-12 21:31:11 -0800868 adrp = (u16 *)dev->dev_addr;
869 iowrite16(adrp[0], ioaddr + MID_0L);
870 iowrite16(adrp[1], ioaddr + MID_0M);
871 iowrite16(adrp[2], ioaddr + MID_0H);
872
Sten Wang7a47dd72007-11-12 21:31:11 -0800873 /* Clear AMCP & PROM bits */
Shawn Linc60c9c72011-03-07 00:09:40 +0000874 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800875
Shawn Linc60c9c72011-03-07 00:09:40 +0000876 /* Promiscuous mode */
877 if (dev->flags & IFF_PROMISC)
878 lp->mcr0 |= MCR0_PROMISC;
Sten Wang7a47dd72007-11-12 21:31:11 -0800879
Shawn Linc60c9c72011-03-07 00:09:40 +0000880 /* Enable multicast hash table function to
881 * receive all multicast packets. */
882 else if (dev->flags & IFF_ALLMULTI) {
883 lp->mcr0 |= MCR0_HASH_EN;
884
885 for (i = 0; i < MCAST_MAX ; i++) {
886 iowrite16(0, ioaddr + MID_1L + 8 * i);
887 iowrite16(0, ioaddr + MID_1M + 8 * i);
888 iowrite16(0, ioaddr + MID_1H + 8 * i);
889 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800890
891 for (i = 0; i < 4; i++)
Shawn Linc60c9c72011-03-07 00:09:40 +0000892 hash_table[i] = 0xffff;
893 }
894 /* Use internal multicast address registers if the number of
895 * multicast addresses is not greater than MCAST_MAX. */
896 else if (netdev_mc_count(dev) <= MCAST_MAX) {
897 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000898 netdev_for_each_mc_addr(ha, dev) {
Shawn Linc60c9c72011-03-07 00:09:40 +0000899 u16 *adrp = (u16 *) ha->addr;
900 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
901 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
902 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
903 i++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800904 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000905 while (i < MCAST_MAX) {
906 iowrite16(0, ioaddr + MID_1L + 8 * i);
907 iowrite16(0, ioaddr + MID_1M + 8 * i);
908 iowrite16(0, ioaddr + MID_1H + 8 * i);
909 i++;
910 }
911 }
912 /* Otherwise, Enable multicast hash table function. */
913 else {
914 u32 crc;
915
916 lp->mcr0 |= MCR0_HASH_EN;
917
918 for (i = 0; i < MCAST_MAX ; i++) {
919 iowrite16(0, ioaddr + MID_1L + 8 * i);
920 iowrite16(0, ioaddr + MID_1M + 8 * i);
921 iowrite16(0, ioaddr + MID_1H + 8 * i);
922 }
923
924 /* Build multicast hash table */
925 netdev_for_each_mc_addr(ha, dev) {
926 u8 *addrs = ha->addr;
927
928 crc = ether_crc(ETH_ALEN, addrs);
929 crc >>= 26;
930 hash_table[crc >> 4] |= 1 << (crc & 0xf);
931 }
932 }
933
934 iowrite16(lp->mcr0, ioaddr + MCR0);
935
936 /* Fill the MAC hash tables with their values */
Florian Fainellibbc13ab2011-11-16 06:00:08 +0000937 if (lp->mcr0 & MCR0_HASH_EN) {
Sten Wang7a47dd72007-11-12 21:31:11 -0800938 iowrite16(hash_table[0], ioaddr + MAR0);
939 iowrite16(hash_table[1], ioaddr + MAR1);
940 iowrite16(hash_table[2], ioaddr + MAR2);
941 iowrite16(hash_table[3], ioaddr + MAR3);
942 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000943
944 spin_unlock_irqrestore(&lp->lock, flags);
Sten Wang7a47dd72007-11-12 21:31:11 -0800945}
946
947static void netdev_get_drvinfo(struct net_device *dev,
948 struct ethtool_drvinfo *info)
949{
950 struct r6040_private *rp = netdev_priv(dev);
951
Jiri Pirko7826d432013-01-06 00:44:26 +0000952 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
953 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
954 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Sten Wang7a47dd72007-11-12 21:31:11 -0800955}
956
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800957static const struct ethtool_ops netdev_ethtool_ops = {
Sten Wang7a47dd72007-11-12 21:31:11 -0800958 .get_drvinfo = netdev_get_drvinfo,
Florian Fainelli38318612010-05-31 09:18:57 +0000959 .get_link = ethtool_op_get_link,
Richard Cochrand88e1022012-04-03 22:59:34 +0000960 .get_ts_info = ethtool_op_get_ts_info,
Philippe Reynescffce3612016-06-25 21:09:02 +0200961 .get_link_ksettings = phy_ethtool_get_link_ksettings,
962 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Sten Wang7a47dd72007-11-12 21:31:11 -0800963};
964
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800965static const struct net_device_ops r6040_netdev_ops = {
966 .ndo_open = r6040_open,
967 .ndo_stop = r6040_close,
968 .ndo_start_xmit = r6040_start_xmit,
969 .ndo_get_stats = r6040_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000970 .ndo_set_rx_mode = r6040_multicast_list,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800971 .ndo_change_mtu = eth_change_mtu,
972 .ndo_validate_addr = eth_validate_addr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000973 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800974 .ndo_do_ioctl = r6040_ioctl,
975 .ndo_tx_timeout = r6040_tx_timeout,
976#ifdef CONFIG_NET_POLL_CONTROLLER
977 .ndo_poll_controller = r6040_poll_controller,
978#endif
979};
980
Florian Fainelli38318612010-05-31 09:18:57 +0000981static void r6040_adjust_link(struct net_device *dev)
982{
983 struct r6040_private *lp = netdev_priv(dev);
Philippe Reynes542808f2016-06-25 21:09:01 +0200984 struct phy_device *phydev = dev->phydev;
Florian Fainelli38318612010-05-31 09:18:57 +0000985 int status_changed = 0;
986 void __iomem *ioaddr = lp->base;
987
988 BUG_ON(!phydev);
989
990 if (lp->old_link != phydev->link) {
991 status_changed = 1;
992 lp->old_link = phydev->link;
993 }
994
995 /* reflect duplex change */
996 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000997 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
Florian Fainelli38318612010-05-31 09:18:57 +0000998 iowrite16(lp->mcr0, ioaddr);
999
1000 status_changed = 1;
1001 lp->old_duplex = phydev->duplex;
1002 }
1003
Florian Fainelli3eb415d2016-07-04 14:36:01 -07001004 if (status_changed)
1005 phy_print_status(phydev);
Florian Fainelli38318612010-05-31 09:18:57 +00001006}
1007
1008static int r6040_mii_probe(struct net_device *dev)
1009{
1010 struct r6040_private *lp = netdev_priv(dev);
1011 struct phy_device *phydev = NULL;
1012
1013 phydev = phy_find_first(lp->mii_bus);
1014 if (!phydev) {
1015 dev_err(&lp->pdev->dev, "no PHY found\n");
1016 return -ENODEV;
1017 }
1018
Andrew Lunn84eff6d2016-01-06 20:11:10 +01001019 phydev = phy_connect(dev, phydev_name(phydev), &r6040_adjust_link,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001020 PHY_INTERFACE_MODE_MII);
Florian Fainelli38318612010-05-31 09:18:57 +00001021
1022 if (IS_ERR(phydev)) {
1023 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1024 return PTR_ERR(phydev);
1025 }
1026
1027 /* mask with MAC supported features */
1028 phydev->supported &= (SUPPORTED_10baseT_Half
1029 | SUPPORTED_10baseT_Full
1030 | SUPPORTED_100baseT_Half
1031 | SUPPORTED_100baseT_Full
1032 | SUPPORTED_Autoneg
1033 | SUPPORTED_MII
1034 | SUPPORTED_TP);
1035
1036 phydev->advertising = phydev->supported;
Florian Fainelli38318612010-05-31 09:18:57 +00001037 lp->old_link = 0;
1038 lp->old_duplex = -1;
1039
Andrew Lunn22209432016-01-06 20:11:13 +01001040 phy_attached_info(phydev);
Florian Fainelli38318612010-05-31 09:18:57 +00001041
1042 return 0;
1043}
1044
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00001045static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Sten Wang7a47dd72007-11-12 21:31:11 -08001046{
1047 struct net_device *dev;
1048 struct r6040_private *lp;
1049 void __iomem *ioaddr;
1050 int err, io_size = R6040_IO_SIZE;
1051 static int card_idx = -1;
1052 int bar = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001053 u16 *adrp;
1054
Florian Fainelli2154c7042010-08-08 10:08:44 +00001055 pr_info("%s\n", version);
Sten Wang7a47dd72007-11-12 21:31:11 -08001056
1057 err = pci_enable_device(pdev);
1058 if (err)
Florian Fainellib0e45392008-07-21 12:32:29 +02001059 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001060
1061 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -07001062 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001063 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001064 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Sten Wang7a47dd72007-11-12 21:31:11 -08001065 "not supported by the card\n");
Devendra Nagaacaf8272012-05-29 13:38:42 +00001066 goto err_out_disable_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001067 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001068 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001069 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001070 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Jeff Garzik092427b2007-11-23 21:49:27 -05001071 "not supported by the card\n");
Devendra Nagaacaf8272012-05-29 13:38:42 +00001072 goto err_out_disable_dev;
Jeff Garzik092427b2007-11-23 21:49:27 -05001073 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001074
1075 /* IO Size check */
Michael Opdenacker6f5bec12009-06-24 21:05:09 +00001076 if (pci_resource_len(pdev, bar) < io_size) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001077 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001078 err = -EIO;
Devendra Nagaacaf8272012-05-29 13:38:42 +00001079 goto err_out_disable_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001080 }
1081
Sten Wang7a47dd72007-11-12 21:31:11 -08001082 pci_set_master(pdev);
1083
1084 dev = alloc_etherdev(sizeof(struct r6040_private));
1085 if (!dev) {
Florian Fainellib0e45392008-07-21 12:32:29 +02001086 err = -ENOMEM;
Devendra Nagaacaf8272012-05-29 13:38:42 +00001087 goto err_out_disable_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001088 }
1089 SET_NETDEV_DEV(dev, &pdev->dev);
1090 lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001091
Florian Fainellib0e45392008-07-21 12:32:29 +02001092 err = pci_request_regions(pdev, DRV_NAME);
1093
1094 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001095 dev_err(&pdev->dev, "Failed to request PCI regions\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001096 goto err_out_free_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001097 }
1098
1099 ioaddr = pci_iomap(pdev, bar, io_size);
1100 if (!ioaddr) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001101 dev_err(&pdev->dev, "ioremap failed for device\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001102 err = -EIO;
1103 goto err_out_free_res;
Sten Wang7a47dd72007-11-12 21:31:11 -08001104 }
Florian Fainelli31171ae2012-04-11 07:18:42 +00001105
Florian Fainelli84314bf2009-01-08 11:01:58 -08001106 /* If PHY status change register is still set to zero it means the
Florian Fainelli31171ae2012-04-11 07:18:42 +00001107 * bootloader didn't initialize it, so we set it to:
1108 * - enable phy status change
1109 * - enable all phy addresses
1110 * - set to lowest timer divider */
Florian Fainelli84314bf2009-01-08 11:01:58 -08001111 if (ioread16(ioaddr + PHY_CC) == 0)
Florian Fainelli31171ae2012-04-11 07:18:42 +00001112 iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
1113 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
Sten Wang7a47dd72007-11-12 21:31:11 -08001114
1115 /* Init system & device */
Sten Wang7a47dd72007-11-12 21:31:11 -08001116 lp->base = ioaddr;
1117 dev->irq = pdev->irq;
1118
1119 spin_lock_init(&lp->lock);
1120 pci_set_drvdata(pdev, dev);
1121
1122 /* Set MAC address */
1123 card_idx++;
1124
1125 adrp = (u16 *)dev->dev_addr;
1126 adrp[0] = ioread16(ioaddr + MID_0L);
1127 adrp[1] = ioread16(ioaddr + MID_0M);
1128 adrp[2] = ioread16(ioaddr + MID_0H);
1129
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001130 /* Some bootloader/BIOSes do not initialize
1131 * MAC address, warn about that */
Florian Fainelli9f113612009-01-08 15:04:45 +00001132 if (!(adrp[0] || adrp[1] || adrp[2])) {
Florian Fainelli2154c7042010-08-08 10:08:44 +00001133 netdev_warn(dev, "MAC address not initialized, "
1134 "generating random\n");
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001135 eth_hw_addr_random(dev);
Florian Fainelli9f113612009-01-08 15:04:45 +00001136 }
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001137
Sten Wang7a47dd72007-11-12 21:31:11 -08001138 /* Link new device into r6040_root_dev */
1139 lp->pdev = pdev;
Florian Fainelli129cf9a2008-07-13 14:32:45 +02001140 lp->dev = dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001141
1142 /* Init RDC private data */
Cesar Eduardo Barros77e1e432012-01-07 05:13:17 +00001143 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
Sten Wang7a47dd72007-11-12 21:31:11 -08001144
1145 /* The RDC-specific entries in the device structure. */
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001146 dev->netdev_ops = &r6040_netdev_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001147 dev->ethtool_ops = &netdev_ethtool_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001148 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001149
Sten Wang7a47dd72007-11-12 21:31:11 -08001150 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
Sten Wang7a47dd72007-11-12 21:31:11 -08001151
Florian Fainelli38318612010-05-31 09:18:57 +00001152 lp->mii_bus = mdiobus_alloc();
1153 if (!lp->mii_bus) {
1154 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001155 err = -ENOMEM;
Mark Kellye03f6142009-08-20 01:26:20 +00001156 goto err_out_unmap;
1157 }
1158
Florian Fainelli38318612010-05-31 09:18:57 +00001159 lp->mii_bus->priv = dev;
1160 lp->mii_bus->read = r6040_mdiobus_read;
1161 lp->mii_bus->write = r6040_mdiobus_write;
Florian Fainelli38318612010-05-31 09:18:57 +00001162 lp->mii_bus->name = "r6040_eth_mii";
Florian Fainelli817380e2012-01-04 08:50:40 +00001163 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1164 dev_name(&pdev->dev), card_idx);
Florian Fainelli38318612010-05-31 09:18:57 +00001165
1166 err = mdiobus_register(lp->mii_bus);
1167 if (err) {
1168 dev_err(&pdev->dev, "failed to register MII bus\n");
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001169 goto err_out_mdio;
Florian Fainelli38318612010-05-31 09:18:57 +00001170 }
1171
1172 err = r6040_mii_probe(dev);
1173 if (err) {
1174 dev_err(&pdev->dev, "failed to probe MII bus\n");
1175 goto err_out_mdio_unregister;
1176 }
1177
Sten Wang7a47dd72007-11-12 21:31:11 -08001178 /* Register net device. After this dev->name assign */
1179 err = register_netdev(dev);
1180 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001181 dev_err(&pdev->dev, "Failed to register net device\n");
Florian Fainelli38318612010-05-31 09:18:57 +00001182 goto err_out_mdio_unregister;
Sten Wang7a47dd72007-11-12 21:31:11 -08001183 }
1184 return 0;
1185
Florian Fainelli38318612010-05-31 09:18:57 +00001186err_out_mdio_unregister:
1187 mdiobus_unregister(lp->mii_bus);
Florian Fainelli38318612010-05-31 09:18:57 +00001188err_out_mdio:
1189 mdiobus_free(lp->mii_bus);
Florian Fainellib0e45392008-07-21 12:32:29 +02001190err_out_unmap:
Devendra Naga20571d82012-05-29 13:43:34 +00001191 netif_napi_del(&lp->napi);
Florian Fainellib0e45392008-07-21 12:32:29 +02001192 pci_iounmap(pdev, ioaddr);
1193err_out_free_res:
Sten Wang7a47dd72007-11-12 21:31:11 -08001194 pci_release_regions(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001195err_out_free_dev:
Sten Wang7a47dd72007-11-12 21:31:11 -08001196 free_netdev(dev);
Devendra Nagaacaf8272012-05-29 13:38:42 +00001197err_out_disable_dev:
1198 pci_disable_device(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001199err_out:
Sten Wang7a47dd72007-11-12 21:31:11 -08001200 return err;
1201}
1202
Bill Pembertonf1e24262012-12-03 09:23:30 -05001203static void r6040_remove_one(struct pci_dev *pdev)
Sten Wang7a47dd72007-11-12 21:31:11 -08001204{
1205 struct net_device *dev = pci_get_drvdata(pdev);
Florian Fainelli38318612010-05-31 09:18:57 +00001206 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001207
1208 unregister_netdev(dev);
Florian Fainelli38318612010-05-31 09:18:57 +00001209 mdiobus_unregister(lp->mii_bus);
Florian Fainelli38318612010-05-31 09:18:57 +00001210 mdiobus_free(lp->mii_bus);
Devendra Naga20571d82012-05-29 13:43:34 +00001211 netif_napi_del(&lp->napi);
Devendra Naga20571d82012-05-29 13:43:34 +00001212 pci_iounmap(pdev, lp->base);
Sten Wang7a47dd72007-11-12 21:31:11 -08001213 pci_release_regions(pdev);
1214 free_netdev(dev);
1215 pci_disable_device(pdev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001216}
1217
1218
Benoit Taine9baa3c32014-08-08 15:56:03 +02001219static const struct pci_device_id r6040_pci_tbl[] = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001220 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1221 { 0 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001222};
1223MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1224
1225static struct pci_driver r6040_driver = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001226 .name = DRV_NAME,
Sten Wang7a47dd72007-11-12 21:31:11 -08001227 .id_table = r6040_pci_tbl,
1228 .probe = r6040_init_one,
Bill Pembertonf1e24262012-12-03 09:23:30 -05001229 .remove = r6040_remove_one,
Sten Wang7a47dd72007-11-12 21:31:11 -08001230};
1231
Devendra Naga36efc942012-07-08 05:57:57 +00001232module_pci_driver(r6040_driver);