blob: afa4186cb2be88c4c0b58b970c1d2f3af5ddc5bb [file] [log] [blame]
Sten Wang7a47dd72007-11-12 21:31:11 -08001/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
Francois Romieu5ac5d612007-11-28 23:02:33 +01006 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
Sten Wang7a47dd72007-11-12 21:31:11 -08007 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080027#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080032#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
Jeff Garzik092427b2007-11-23 21:49:27 -050043#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
Florian Fainelli38318612010-05-31 09:18:57 +000047#include <linux/phy.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080048
49#include <asm/processor.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080050
51#define DRV_NAME "r6040"
Florian Fainelli5bdc4f52011-10-06 23:36:28 +000052#define DRV_VERSION "0.28"
53#define DRV_RELDATE "07Oct2011"
Sten Wang7a47dd72007-11-12 21:31:11 -080054
Sten Wang7a47dd72007-11-12 21:31:11 -080055/* Time in jiffies before concluding the transmitter is hung. */
Francois Romieu5ac5d612007-11-28 23:02:33 +010056#define TX_TIMEOUT (6000 * HZ / 1000)
Sten Wang7a47dd72007-11-12 21:31:11 -080057
58/* RDC MAC I/O Size */
59#define R6040_IO_SIZE 256
60
61/* MAX RDC MAC */
62#define MAX_MAC 2
63
64/* MAC registers */
65#define MCR0 0x00 /* Control register 0 */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000066#define MCR0_RCVEN 0x0002 /* Receive enable */
Shawn Linc60c9c72011-03-07 00:09:40 +000067#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000069#define MCR0_XMTEN 0x1000 /* Transmission enable */
70#define MCR0_FD 0x8000 /* Full/Half duplex */
Sten Wang7a47dd72007-11-12 21:31:11 -080071#define MCR1 0x04 /* Control register 1 */
72#define MAC_RST 0x0001 /* Reset the MAC */
73#define MBCR 0x08 /* Bus control */
74#define MT_ICR 0x0C /* TX interrupt control */
75#define MR_ICR 0x10 /* RX interrupt control */
76#define MTPR 0x14 /* TX poll command register */
Florian Fainelli940ff7e2012-04-11 07:18:41 +000077#define TM2TX 0x0001 /* Trigger MAC to transmit */
Sten Wang7a47dd72007-11-12 21:31:11 -080078#define MR_BSR 0x18 /* RX buffer size */
79#define MR_DCR 0x1A /* RX descriptor control */
80#define MLSR 0x1C /* Last status */
Florian Fainelli8dd87a22012-04-11 07:18:40 +000081#define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
82#define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
83#define TX_LATEC 0x4000 /* Transmit late collision */
Sten Wang7a47dd72007-11-12 21:31:11 -080084#define MMDIO 0x20 /* MDIO control register */
85#define MDIO_WRITE 0x4000 /* MDIO write */
86#define MDIO_READ 0x2000 /* MDIO read */
87#define MMRD 0x24 /* MDIO read data register */
88#define MMWD 0x28 /* MDIO write data register */
89#define MTD_SA0 0x2C /* TX descriptor start address 0 */
90#define MTD_SA1 0x30 /* TX descriptor start address 1 */
91#define MRD_SA0 0x34 /* RX descriptor start address 0 */
92#define MRD_SA1 0x38 /* RX descriptor start address 1 */
93#define MISR 0x3C /* Status register */
94#define MIER 0x40 /* INT enable register */
95#define MSK_INT 0x0000 /* Mask off interrupts */
Florian Fainelli3d254342008-07-13 14:28:27 +020096#define RX_FINISH 0x0001 /* RX finished */
97#define RX_NO_DESC 0x0002 /* No RX descriptor available */
98#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
99#define RX_EARLY 0x0008 /* RX early */
100#define TX_FINISH 0x0010 /* TX finished */
101#define TX_EARLY 0x0080 /* TX early */
102#define EVENT_OVRFL 0x0100 /* Event counter overflow */
103#define LINK_CHANGED 0x0200 /* PHY link changed */
Sten Wang7a47dd72007-11-12 21:31:11 -0800104#define ME_CISR 0x44 /* Event counter INT status */
105#define ME_CIER 0x48 /* Event counter INT enable */
106#define MR_CNT 0x50 /* Successfully received packet counter */
107#define ME_CNT0 0x52 /* Event counter 0 */
108#define ME_CNT1 0x54 /* Event counter 1 */
109#define ME_CNT2 0x56 /* Event counter 2 */
110#define ME_CNT3 0x58 /* Event counter 3 */
111#define MT_CNT 0x5A /* Successfully transmit packet counter */
112#define ME_CNT4 0x5C /* Event counter 4 */
113#define MP_CNT 0x5E /* Pause frame counter register */
114#define MAR0 0x60 /* Hash table 0 */
115#define MAR1 0x62 /* Hash table 1 */
116#define MAR2 0x64 /* Hash table 2 */
117#define MAR3 0x66 /* Hash table 3 */
118#define MID_0L 0x68 /* Multicast address MID0 Low */
119#define MID_0M 0x6A /* Multicast address MID0 Medium */
120#define MID_0H 0x6C /* Multicast address MID0 High */
121#define MID_1L 0x70 /* MID1 Low */
122#define MID_1M 0x72 /* MID1 Medium */
123#define MID_1H 0x74 /* MID1 High */
124#define MID_2L 0x78 /* MID2 Low */
125#define MID_2M 0x7A /* MID2 Medium */
126#define MID_2H 0x7C /* MID2 High */
127#define MID_3L 0x80 /* MID3 Low */
128#define MID_3M 0x82 /* MID3 Medium */
129#define MID_3H 0x84 /* MID3 High */
130#define PHY_CC 0x88 /* PHY status change configuration register */
131#define PHY_ST 0x8A /* PHY status register */
132#define MAC_SM 0xAC /* MAC status machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000133#define MAC_SM_RST 0x0002 /* MAC status machine reset */
Sten Wang7a47dd72007-11-12 21:31:11 -0800134#define MAC_ID 0xBE /* Identifier register */
135
136#define TX_DCNT 0x80 /* TX descriptor count */
137#define RX_DCNT 0x80 /* RX descriptor count */
138#define MAX_BUF_SIZE 0x600
Francois Romieu6c323102007-11-28 22:31:00 +0100139#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
140#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
Sten Wang7a47dd72007-11-12 21:31:11 -0800141#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
Florian Fainelli3bcf8222010-04-07 16:50:58 -0700142#define MCAST_MAX 3 /* Max number multicast addresses to filter */
Sten Wang7a47dd72007-11-12 21:31:11 -0800143
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000144#define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
145
Florian Fainelli32f565d2008-07-13 14:34:15 +0200146/* Descriptor status */
147#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
148#define DSC_RX_OK 0x4000 /* RX was successful */
149#define DSC_RX_ERR 0x0800 /* RX PHY error */
150#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
151#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
152#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
153#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
154#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
155#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
156#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
157#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
158#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
159#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
160
Sten Wang7a47dd72007-11-12 21:31:11 -0800161MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
162 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
163 "Florian Fainelli <florian@openwrt.org>");
164MODULE_LICENSE("GPL");
165MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
Florian Fainellibc4de262009-04-08 15:50:43 -0700166MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
Sten Wang7a47dd72007-11-12 21:31:11 -0800167
Florian Fainelli3d254342008-07-13 14:28:27 +0200168/* RX and TX interrupts that we handle */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200169#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
170#define TX_INTS (TX_FINISH)
171#define INT_MASK (RX_INTS | TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800172
173struct r6040_descriptor {
174 u16 status, len; /* 0-3 */
175 __le32 buf; /* 4-7 */
176 __le32 ndesc; /* 8-B */
177 u32 rev1; /* C-F */
178 char *vbufp; /* 10-13 */
179 struct r6040_descriptor *vndescp; /* 14-17 */
180 struct sk_buff *skb_ptr; /* 18-1B */
181 u32 rev2; /* 1C-1F */
Florian Fainelli853d5dc2012-01-04 08:59:37 +0000182} __aligned(32);
Sten Wang7a47dd72007-11-12 21:31:11 -0800183
184struct r6040_private {
185 spinlock_t lock; /* driver lock */
Sten Wang7a47dd72007-11-12 21:31:11 -0800186 struct pci_dev *pdev;
187 struct r6040_descriptor *rx_insert_ptr;
188 struct r6040_descriptor *rx_remove_ptr;
189 struct r6040_descriptor *tx_insert_ptr;
190 struct r6040_descriptor *tx_remove_ptr;
Francois Romieu6c323102007-11-28 22:31:00 +0100191 struct r6040_descriptor *rx_ring;
192 struct r6040_descriptor *tx_ring;
193 dma_addr_t rx_ring_dma;
194 dma_addr_t tx_ring_dma;
Florian Fainelli49f26722012-01-04 08:59:33 +0000195 u16 tx_free_desc;
Florian Fainelli0db0cfc2012-04-11 07:18:37 +0000196 u16 mcr0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800197 struct net_device *dev;
Florian Fainelli38318612010-05-31 09:18:57 +0000198 struct mii_bus *mii_bus;
Sten Wang7a47dd72007-11-12 21:31:11 -0800199 struct napi_struct napi;
Sten Wang7a47dd72007-11-12 21:31:11 -0800200 void __iomem *base;
Florian Fainelli38318612010-05-31 09:18:57 +0000201 struct phy_device *phydev;
202 int old_link;
203 int old_duplex;
Sten Wang7a47dd72007-11-12 21:31:11 -0800204};
205
Florian Fainelli2154c7042010-08-08 10:08:44 +0000206static char version[] __devinitdata = DRV_NAME
Sten Wang7a47dd72007-11-12 21:31:11 -0800207 ": RDC R6040 NAPI net driver,"
Florian Fainelli9a48ce82009-01-08 11:00:52 -0800208 "version "DRV_VERSION " (" DRV_RELDATE ")";
Sten Wang7a47dd72007-11-12 21:31:11 -0800209
Sten Wang7a47dd72007-11-12 21:31:11 -0800210/* Read a word data from PHY Chip */
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200211static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800212{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000213 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800214 u16 cmd;
215
216 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
217 /* Wait for the read bit to be cleared */
218 while (limit--) {
219 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800220 if (!(cmd & MDIO_READ))
Sten Wang7a47dd72007-11-12 21:31:11 -0800221 break;
222 }
223
224 return ioread16(ioaddr + MMRD);
225}
226
227/* Write a word data from PHY Chip */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000228static void r6040_phy_write(void __iomem *ioaddr,
229 int phy_addr, int reg, u16 val)
Sten Wang7a47dd72007-11-12 21:31:11 -0800230{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000231 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800232 u16 cmd;
233
234 iowrite16(val, ioaddr + MMWD);
235 /* Write the command to the MDIO bus */
236 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
237 /* Wait for the write bit to be cleared */
238 while (limit--) {
239 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800240 if (!(cmd & MDIO_WRITE))
Sten Wang7a47dd72007-11-12 21:31:11 -0800241 break;
242 }
243}
244
Florian Fainelli38318612010-05-31 09:18:57 +0000245static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800246{
Florian Fainelli38318612010-05-31 09:18:57 +0000247 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800248 struct r6040_private *lp = netdev_priv(dev);
249 void __iomem *ioaddr = lp->base;
250
Florian Fainelli38318612010-05-31 09:18:57 +0000251 return r6040_phy_read(ioaddr, phy_addr, reg);
Sten Wang7a47dd72007-11-12 21:31:11 -0800252}
253
Florian Fainelli38318612010-05-31 09:18:57 +0000254static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
255 int reg, u16 value)
Sten Wang7a47dd72007-11-12 21:31:11 -0800256{
Florian Fainelli38318612010-05-31 09:18:57 +0000257 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800258 struct r6040_private *lp = netdev_priv(dev);
259 void __iomem *ioaddr = lp->base;
260
Florian Fainelli38318612010-05-31 09:18:57 +0000261 r6040_phy_write(ioaddr, phy_addr, reg, value);
262
263 return 0;
264}
265
266static int r6040_mdiobus_reset(struct mii_bus *bus)
267{
268 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800269}
270
Florian Fainellib4f12552007-12-12 22:55:34 +0100271static void r6040_free_txbufs(struct net_device *dev)
272{
273 struct r6040_private *lp = netdev_priv(dev);
274 int i;
275
276 for (i = 0; i < TX_DCNT; i++) {
277 if (lp->tx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000278 pci_unmap_single(lp->pdev,
279 le32_to_cpu(lp->tx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100280 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
281 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
Florian Fainelli3b060be2008-09-24 21:16:40 +0200282 lp->tx_insert_ptr->skb_ptr = NULL;
Florian Fainellib4f12552007-12-12 22:55:34 +0100283 }
284 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
285 }
286}
287
288static void r6040_free_rxbufs(struct net_device *dev)
289{
290 struct r6040_private *lp = netdev_priv(dev);
291 int i;
292
293 for (i = 0; i < RX_DCNT; i++) {
294 if (lp->rx_insert_ptr->skb_ptr) {
Al Viroed773b4a2008-03-16 22:43:06 +0000295 pci_unmap_single(lp->pdev,
296 le32_to_cpu(lp->rx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100297 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
298 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
299 lp->rx_insert_ptr->skb_ptr = NULL;
300 }
301 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
302 }
303}
304
Florian Fainellib4f12552007-12-12 22:55:34 +0100305static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
306 dma_addr_t desc_dma, int size)
307{
308 struct r6040_descriptor *desc = desc_ring;
309 dma_addr_t mapping = desc_dma;
310
311 while (size-- > 0) {
Julia Lawall3f6602a2008-06-23 23:12:31 +0200312 mapping += sizeof(*desc);
Florian Fainellib4f12552007-12-12 22:55:34 +0100313 desc->ndesc = cpu_to_le32(mapping);
314 desc->vndescp = desc + 1;
315 desc++;
316 }
317 desc--;
318 desc->ndesc = cpu_to_le32(desc_dma);
319 desc->vndescp = desc_ring;
320}
321
Florian Fainelli3d463412008-07-13 14:32:18 +0200322static void r6040_init_txbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100323{
324 struct r6040_private *lp = netdev_priv(dev);
Florian Fainellib4f12552007-12-12 22:55:34 +0100325
326 lp->tx_free_desc = TX_DCNT;
327
328 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
329 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
Florian Fainellib4f12552007-12-12 22:55:34 +0100330}
331
Florian Fainelli3d463412008-07-13 14:32:18 +0200332static int r6040_alloc_rxbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100333{
334 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200335 struct r6040_descriptor *desc;
336 struct sk_buff *skb;
337 int rc;
Florian Fainellib4f12552007-12-12 22:55:34 +0100338
339 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
340 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
341
Florian Fainelli3d463412008-07-13 14:32:18 +0200342 /* Allocate skbs for the rx descriptors */
343 desc = lp->rx_ring;
344 do {
345 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
346 if (!skb) {
Florian Fainelli7d53b802010-04-07 21:39:27 +0000347 netdev_err(dev, "failed to alloc skb for rx\n");
Florian Fainelli3d463412008-07-13 14:32:18 +0200348 rc = -ENOMEM;
349 goto err_exit;
350 }
351 desc->skb_ptr = skb;
352 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000353 desc->skb_ptr->data,
354 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200355 desc->status = DSC_OWNER_MAC;
Florian Fainelli3d463412008-07-13 14:32:18 +0200356 desc = desc->vndescp;
357 } while (desc != lp->rx_ring);
358
359 return 0;
360
361err_exit:
362 /* Deallocate all previously allocated skbs */
363 r6040_free_rxbufs(dev);
364 return rc;
Florian Fainellifec3a232008-07-13 14:29:20 +0200365}
Florian Fainellib4f12552007-12-12 22:55:34 +0100366
Florian Fainelli90f750a2012-04-11 07:18:36 +0000367static void r6040_reset_mac(struct r6040_private *lp)
Florian Fainellifec3a232008-07-13 14:29:20 +0200368{
Florian Fainellifec3a232008-07-13 14:29:20 +0200369 void __iomem *ioaddr = lp->base;
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000370 int limit = MAC_DEF_TIMEOUT;
Florian Fainellifec3a232008-07-13 14:29:20 +0200371 u16 cmd;
372
Florian Fainellifec3a232008-07-13 14:29:20 +0200373 iowrite16(MAC_RST, ioaddr + MCR1);
374 while (limit--) {
375 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000376 if (cmd & MAC_RST)
Florian Fainellifec3a232008-07-13 14:29:20 +0200377 break;
378 }
Florian Fainelli90f750a2012-04-11 07:18:36 +0000379
Florian Fainellifec3a232008-07-13 14:29:20 +0200380 /* Reset internal state machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000381 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Florian Fainellifec3a232008-07-13 14:29:20 +0200382 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200383 mdelay(5);
Florian Fainelli90f750a2012-04-11 07:18:36 +0000384}
385
386static void r6040_init_mac_regs(struct net_device *dev)
387{
388 struct r6040_private *lp = netdev_priv(dev);
389 void __iomem *ioaddr = lp->base;
390
391 /* Mask Off Interrupt */
392 iowrite16(MSK_INT, ioaddr + MIER);
393
394 /* Reset RDC MAC */
395 r6040_reset_mac(lp);
Florian Fainellifec3a232008-07-13 14:29:20 +0200396
397 /* MAC Bus Control Register */
398 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
399
400 /* Buffer Size Register */
401 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
402
403 /* Write TX ring start address */
404 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
405 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
406
407 /* Write RX ring start address */
Florian Fainellib4f12552007-12-12 22:55:34 +0100408 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
409 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
Florian Fainellifec3a232008-07-13 14:29:20 +0200410
411 /* Set interrupt waiting time and packet numbers */
Florian Fainelli31718de2008-07-13 14:35:00 +0200412 iowrite16(0, ioaddr + MT_ICR);
413 iowrite16(0, ioaddr + MR_ICR);
Florian Fainellifec3a232008-07-13 14:29:20 +0200414
415 /* Enable interrupts */
416 iowrite16(INT_MASK, ioaddr + MIER);
417
418 /* Enable TX and RX */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000419 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
Florian Fainellifec3a232008-07-13 14:29:20 +0200420
421 /* Let TX poll the descriptors
422 * we may got called by r6040_tx_timeout which has left
423 * some unsent tx buffers */
Florian Fainelli940ff7e2012-04-11 07:18:41 +0000424 iowrite16(TM2TX, ioaddr + MTPR);
Florian Fainellib4f12552007-12-12 22:55:34 +0100425}
Sten Wang7a47dd72007-11-12 21:31:11 -0800426
Florian Fainelli106adf32007-12-12 23:01:33 +0100427static void r6040_tx_timeout(struct net_device *dev)
428{
429 struct r6040_private *priv = netdev_priv(dev);
430 void __iomem *ioaddr = priv->base;
431
Florian Fainelli7d53b802010-04-07 21:39:27 +0000432 netdev_warn(dev, "transmit timed out, int enable %4.4x "
Florian Fainelli38318612010-05-31 09:18:57 +0000433 "status %4.4x\n",
Florian Fainelli7d53b802010-04-07 21:39:27 +0000434 ioread16(ioaddr + MIER),
Florian Fainelli38318612010-05-31 09:18:57 +0000435 ioread16(ioaddr + MISR));
Florian Fainelli106adf32007-12-12 23:01:33 +0100436
Florian Fainelli106adf32007-12-12 23:01:33 +0100437 dev->stats.tx_errors++;
Florian Fainellifec3a232008-07-13 14:29:20 +0200438
439 /* Reset MAC and re-init all registers */
440 r6040_init_mac_regs(dev);
Florian Fainelli106adf32007-12-12 23:01:33 +0100441}
442
Sten Wang7a47dd72007-11-12 21:31:11 -0800443static struct net_device_stats *r6040_get_stats(struct net_device *dev)
444{
445 struct r6040_private *priv = netdev_priv(dev);
446 void __iomem *ioaddr = priv->base;
447 unsigned long flags;
448
449 spin_lock_irqsave(&priv->lock, flags);
Florian Fainellid248fd72007-12-12 22:34:55 +0100450 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
451 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800452 spin_unlock_irqrestore(&priv->lock, flags);
453
Florian Fainellid248fd72007-12-12 22:34:55 +0100454 return &dev->stats;
Sten Wang7a47dd72007-11-12 21:31:11 -0800455}
456
457/* Stop RDC MAC and Free the allocated resource */
458static void r6040_down(struct net_device *dev)
459{
460 struct r6040_private *lp = netdev_priv(dev);
461 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800462 u16 *adrp;
Sten Wang7a47dd72007-11-12 21:31:11 -0800463
464 /* Stop MAC */
465 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000466
467 /* Reset RDC MAC */
468 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800469
470 /* Restore MAC Address to MIDx */
471 adrp = (u16 *) dev->dev_addr;
472 iowrite16(adrp[0], ioaddr + MID_0L);
473 iowrite16(adrp[1], ioaddr + MID_0M);
474 iowrite16(adrp[2], ioaddr + MID_0H);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000475
476 phy_stop(lp->phydev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800477}
478
Francois Romieu5ac5d612007-11-28 23:02:33 +0100479static int r6040_close(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800480{
481 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800482 struct pci_dev *pdev = lp->pdev;
Sten Wang7a47dd72007-11-12 21:31:11 -0800483
Sten Wang7a47dd72007-11-12 21:31:11 -0800484 spin_lock_irq(&lp->lock);
Florian Fainelli129cf9a2008-07-13 14:32:45 +0200485 napi_disable(&lp->napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800486 netif_stop_queue(dev);
487 r6040_down(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800488
489 free_irq(dev->irq, dev);
490
491 /* Free RX buffer */
492 r6040_free_rxbufs(dev);
493
494 /* Free TX buffer */
495 r6040_free_txbufs(dev);
496
Sten Wang7a47dd72007-11-12 21:31:11 -0800497 spin_unlock_irq(&lp->lock);
498
Florian Fainelli58854c62009-01-09 23:19:26 -0800499 /* Free Descriptor memory */
500 if (lp->rx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000501 pci_free_consistent(pdev,
502 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000503 lp->rx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800504 }
505
506 if (lp->tx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000507 pci_free_consistent(pdev,
508 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000509 lp->tx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800510 }
511
Sten Wang7a47dd72007-11-12 21:31:11 -0800512 return 0;
513}
514
Sten Wang7a47dd72007-11-12 21:31:11 -0800515static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
516{
517 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800518
Florian Fainelli38318612010-05-31 09:18:57 +0000519 if (!lp->phydev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800520 return -EINVAL;
Florian Fainelli38318612010-05-31 09:18:57 +0000521
David S. Miller4cfa5802010-07-21 21:10:49 -0700522 return phy_mii_ioctl(lp->phydev, rq, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800523}
524
525static int r6040_rx(struct net_device *dev, int limit)
526{
527 struct r6040_private *priv = netdev_priv(dev);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200528 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
529 struct sk_buff *skb_ptr, *new_skb;
530 int count = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800531 u16 err;
532
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200533 /* Limit not reached and the descriptor belongs to the CPU */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200534 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200535 /* Read the descriptor status */
536 err = descptr->status;
537 /* Global error status set */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200538 if (err & DSC_RX_ERR) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200539 /* RX dribble */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200540 if (err & DSC_RX_ERR_DRI)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200541 dev->stats.rx_frame_errors++;
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300542 /* Buffer length exceeded */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200543 if (err & DSC_RX_ERR_BUF)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200544 dev->stats.rx_length_errors++;
545 /* Packet too long */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200546 if (err & DSC_RX_ERR_LONG)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200547 dev->stats.rx_length_errors++;
548 /* Packet < 64 bytes */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200549 if (err & DSC_RX_ERR_RUNT)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200550 dev->stats.rx_length_errors++;
551 /* CRC error */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200552 if (err & DSC_RX_ERR_CRC) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200553 spin_lock(&priv->lock);
554 dev->stats.rx_crc_errors++;
555 spin_unlock(&priv->lock);
Sten Wang7a47dd72007-11-12 21:31:11 -0800556 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200557 goto next_descr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800558 }
Florian Fainelli2154c7042010-08-08 10:08:44 +0000559
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200560 /* Packet successfully received */
561 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
562 if (!new_skb) {
563 dev->stats.rx_dropped++;
564 goto next_descr;
565 }
566 skb_ptr = descptr->skb_ptr;
567 skb_ptr->dev = priv->dev;
Florian Fainelli2154c7042010-08-08 10:08:44 +0000568
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200569 /* Do not count the CRC */
570 skb_put(skb_ptr, descptr->len - 4);
571 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
572 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
573 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
Florian Fainelli2154c7042010-08-08 10:08:44 +0000574
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200575 /* Send to upper layer */
576 netif_receive_skb(skb_ptr);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200577 dev->stats.rx_packets++;
578 dev->stats.rx_bytes += descptr->len - 4;
579
580 /* put new skb into descriptor */
581 descptr->skb_ptr = new_skb;
582 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
583 descptr->skb_ptr->data,
584 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
585
586next_descr:
587 /* put the descriptor back to the MAC */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200588 descptr->status = DSC_OWNER_MAC;
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200589 descptr = descptr->vndescp;
590 count++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800591 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200592 priv->rx_remove_ptr = descptr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800593
594 return count;
595}
596
597static void r6040_tx(struct net_device *dev)
598{
599 struct r6040_private *priv = netdev_priv(dev);
600 struct r6040_descriptor *descptr;
601 void __iomem *ioaddr = priv->base;
602 struct sk_buff *skb_ptr;
603 u16 err;
604
605 spin_lock(&priv->lock);
606 descptr = priv->tx_remove_ptr;
607 while (priv->tx_free_desc < TX_DCNT) {
608 /* Check for errors */
609 err = ioread16(ioaddr + MLSR);
610
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000611 if (err & TX_FIFO_UNDR)
Florian Fainelli3440ecc2012-04-11 07:18:39 +0000612 dev->stats.tx_fifo_errors++;
Florian Fainelli8dd87a22012-04-11 07:18:40 +0000613 if (err & (TX_EXCEEDC | TX_LATEC))
Florian Fainellid248fd72007-12-12 22:34:55 +0100614 dev->stats.tx_carrier_errors++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800615
Florian Fainelli32f565d2008-07-13 14:34:15 +0200616 if (descptr->status & DSC_OWNER_MAC)
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100617 break; /* Not complete */
Sten Wang7a47dd72007-11-12 21:31:11 -0800618 skb_ptr = descptr->skb_ptr;
Al Viroed773b4a2008-03-16 22:43:06 +0000619 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
Sten Wang7a47dd72007-11-12 21:31:11 -0800620 skb_ptr->len, PCI_DMA_TODEVICE);
621 /* Free buffer */
622 dev_kfree_skb_irq(skb_ptr);
623 descptr->skb_ptr = NULL;
624 /* To next descriptor */
625 descptr = descptr->vndescp;
626 priv->tx_free_desc++;
627 }
628 priv->tx_remove_ptr = descptr;
629
630 if (priv->tx_free_desc)
631 netif_wake_queue(dev);
632 spin_unlock(&priv->lock);
633}
634
635static int r6040_poll(struct napi_struct *napi, int budget)
636{
637 struct r6040_private *priv =
638 container_of(napi, struct r6040_private, napi);
639 struct net_device *dev = priv->dev;
640 void __iomem *ioaddr = priv->base;
641 int work_done;
642
643 work_done = r6040_rx(dev, budget);
644
645 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800646 napi_complete(napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800647 /* Enable RX interrupt */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200648 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800649 }
650 return work_done;
651}
652
653/* The RDC interrupt handler. */
654static irqreturn_t r6040_interrupt(int irq, void *dev_id)
655{
656 struct net_device *dev = dev_id;
657 struct r6040_private *lp = netdev_priv(dev);
658 void __iomem *ioaddr = lp->base;
Joe Chou3e7c4692008-12-22 19:40:02 -0800659 u16 misr, status;
Sten Wang7a47dd72007-11-12 21:31:11 -0800660
Joe Chou3e7c4692008-12-22 19:40:02 -0800661 /* Save MIER */
662 misr = ioread16(ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800663 /* Mask off RDC MAC interrupt */
664 iowrite16(MSK_INT, ioaddr + MIER);
665 /* Read MISR status and clear */
666 status = ioread16(ioaddr + MISR);
667
Florian Fainelli35976d42009-07-08 03:05:14 +0000668 if (status == 0x0000 || status == 0xffff) {
669 /* Restore RDC MAC interrupt */
670 iowrite16(misr, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800671 return IRQ_NONE;
Florian Fainelli35976d42009-07-08 03:05:14 +0000672 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800673
674 /* RX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200675 if (status & RX_INTS) {
676 if (status & RX_NO_DESC) {
677 /* RX descriptor unavailable */
678 dev->stats.rx_dropped++;
679 dev->stats.rx_missed_errors++;
680 }
681 if (status & RX_FIFO_FULL)
682 dev->stats.rx_fifo_errors++;
683
Michael Thalmeier0d9b6e72011-07-15 01:28:26 +0000684 if (likely(napi_schedule_prep(&lp->napi))) {
685 /* Mask off RX interrupt */
686 misr &= ~RX_INTS;
687 __napi_schedule(&lp->napi);
688 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800689 }
690
691 /* TX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200692 if (status & TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800693 r6040_tx(dev);
694
Joe Chou3e7c4692008-12-22 19:40:02 -0800695 /* Restore RDC MAC interrupt */
696 iowrite16(misr, ioaddr + MIER);
697
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100698 return IRQ_HANDLED;
Sten Wang7a47dd72007-11-12 21:31:11 -0800699}
700
701#ifdef CONFIG_NET_POLL_CONTROLLER
702static void r6040_poll_controller(struct net_device *dev)
703{
704 disable_irq(dev->irq);
Francois Romieu5ac5d612007-11-28 23:02:33 +0100705 r6040_interrupt(dev->irq, dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800706 enable_irq(dev->irq);
707}
708#endif
709
Sten Wang7a47dd72007-11-12 21:31:11 -0800710/* Init RDC MAC */
Florian Fainelli3d463412008-07-13 14:32:18 +0200711static int r6040_up(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800712{
713 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800714 void __iomem *ioaddr = lp->base;
Florian Fainelli3d463412008-07-13 14:32:18 +0200715 int ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800716
Florian Fainellib4f12552007-12-12 22:55:34 +0100717 /* Initialise and alloc RX/TX buffers */
Florian Fainelli3d463412008-07-13 14:32:18 +0200718 r6040_init_txbufs(dev);
719 ret = r6040_alloc_rxbufs(dev);
720 if (ret)
721 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800722
Sten Wang7a47dd72007-11-12 21:31:11 -0800723 /* improve performance (by RDC guys) */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000724 r6040_phy_write(ioaddr, 30, 17,
725 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
726 r6040_phy_write(ioaddr, 30, 17,
727 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200728 r6040_phy_write(ioaddr, 0, 19, 0x0000);
729 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800730
Florian Fainellifec3a232008-07-13 14:29:20 +0200731 /* Initialize all MAC registers */
732 r6040_init_mac_regs(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200733
Florian Fainelli06e92c32011-10-06 23:36:22 +0000734 phy_start(lp->phydev);
735
Florian Fainelli3d463412008-07-13 14:32:18 +0200736 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800737}
738
Sten Wang7a47dd72007-11-12 21:31:11 -0800739
740/* Read/set MAC address routines */
741static void r6040_mac_address(struct net_device *dev)
742{
743 struct r6040_private *lp = netdev_priv(dev);
744 void __iomem *ioaddr = lp->base;
745 u16 *adrp;
746
Florian Fainelli48529682012-01-04 08:59:38 +0000747 /* Reset MAC */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000748 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800749
750 /* Restore MAC Address */
751 adrp = (u16 *) dev->dev_addr;
752 iowrite16(adrp[0], ioaddr + MID_0L);
753 iowrite16(adrp[1], ioaddr + MID_0M);
754 iowrite16(adrp[2], ioaddr + MID_0H);
Otavio Salvador42099d72010-09-26 19:58:07 -0700755
756 /* Store MAC Address in perm_addr */
757 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800758}
759
Francois Romieu5ac5d612007-11-28 23:02:33 +0100760static int r6040_open(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800761{
Francois Romieu5ac5d612007-11-28 23:02:33 +0100762 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800763 int ret;
764
765 /* Request IRQ and Register interrupt handler */
Julia Lawall91dcbf32009-11-18 08:23:00 +0000766 ret = request_irq(dev->irq, r6040_interrupt,
Sten Wang7a47dd72007-11-12 21:31:11 -0800767 IRQF_SHARED, dev->name, dev);
768 if (ret)
Denis Kirjanovced1de42010-08-24 23:57:55 +0000769 goto out;
Sten Wang7a47dd72007-11-12 21:31:11 -0800770
771 /* Set MAC address */
772 r6040_mac_address(dev);
773
774 /* Allocate Descriptor memory */
Francois Romieu6c323102007-11-28 22:31:00 +0100775 lp->rx_ring =
776 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000777 if (!lp->rx_ring) {
778 ret = -ENOMEM;
779 goto err_free_irq;
780 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800781
Francois Romieu6c323102007-11-28 22:31:00 +0100782 lp->tx_ring =
783 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
784 if (!lp->tx_ring) {
Denis Kirjanovced1de42010-08-24 23:57:55 +0000785 ret = -ENOMEM;
786 goto err_free_rx_ring;
Francois Romieu6c323102007-11-28 22:31:00 +0100787 }
788
Florian Fainelli3d463412008-07-13 14:32:18 +0200789 ret = r6040_up(dev);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000790 if (ret)
791 goto err_free_tx_ring;
Sten Wang7a47dd72007-11-12 21:31:11 -0800792
793 napi_enable(&lp->napi);
794 netif_start_queue(dev);
795
Sten Wang7a47dd72007-11-12 21:31:11 -0800796 return 0;
Denis Kirjanovced1de42010-08-24 23:57:55 +0000797
798err_free_tx_ring:
799 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
800 lp->tx_ring_dma);
801err_free_rx_ring:
802 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
803 lp->rx_ring_dma);
804err_free_irq:
805 free_irq(dev->irq, dev);
806out:
807 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800808}
809
Stephen Hemminger613573252009-08-31 19:50:58 +0000810static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
811 struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800812{
813 struct r6040_private *lp = netdev_priv(dev);
814 struct r6040_descriptor *descptr;
815 void __iomem *ioaddr = lp->base;
816 unsigned long flags;
Sten Wang7a47dd72007-11-12 21:31:11 -0800817
818 /* Critical Section */
819 spin_lock_irqsave(&lp->lock, flags);
820
821 /* TX resource check */
822 if (!lp->tx_free_desc) {
823 spin_unlock_irqrestore(&lp->lock, flags);
Jeff Garzik092427b2007-11-23 21:49:27 -0500824 netif_stop_queue(dev);
Florian Fainelli7d53b802010-04-07 21:39:27 +0000825 netdev_err(dev, ": no tx descriptor\n");
Stephen Hemminger613573252009-08-31 19:50:58 +0000826 return NETDEV_TX_BUSY;
Sten Wang7a47dd72007-11-12 21:31:11 -0800827 }
828
829 /* Statistic Counter */
830 dev->stats.tx_packets++;
831 dev->stats.tx_bytes += skb->len;
832 /* Set TX descriptor & Transmit it */
833 lp->tx_free_desc--;
834 descptr = lp->tx_insert_ptr;
835 if (skb->len < MISR)
836 descptr->len = MISR;
837 else
838 descptr->len = skb->len;
839
840 descptr->skb_ptr = skb;
841 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
842 skb->data, skb->len, PCI_DMA_TODEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200843 descptr->status = DSC_OWNER_MAC;
Richard Cochran2aa8f4c2011-06-19 03:31:42 +0000844
845 skb_tx_timestamp(skb);
846
Sten Wang7a47dd72007-11-12 21:31:11 -0800847 /* Trigger the MAC to check the TX descriptor */
Florian Fainelli940ff7e2012-04-11 07:18:41 +0000848 iowrite16(TM2TX, ioaddr + MTPR);
Sten Wang7a47dd72007-11-12 21:31:11 -0800849 lp->tx_insert_ptr = descptr->vndescp;
850
851 /* If no tx resource, stop */
852 if (!lp->tx_free_desc)
853 netif_stop_queue(dev);
854
Sten Wang7a47dd72007-11-12 21:31:11 -0800855 spin_unlock_irqrestore(&lp->lock, flags);
Stephen Hemminger613573252009-08-31 19:50:58 +0000856
857 return NETDEV_TX_OK;
Sten Wang7a47dd72007-11-12 21:31:11 -0800858}
859
Francois Romieu5ac5d612007-11-28 23:02:33 +0100860static void r6040_multicast_list(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800861{
862 struct r6040_private *lp = netdev_priv(dev);
863 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800864 unsigned long flags;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000865 struct netdev_hw_addr *ha;
Sten Wang7a47dd72007-11-12 21:31:11 -0800866 int i;
Shawn Linc60c9c72011-03-07 00:09:40 +0000867 u16 *adrp;
868 u16 hash_table[4] = { 0 };
Sten Wang7a47dd72007-11-12 21:31:11 -0800869
Shawn Linc60c9c72011-03-07 00:09:40 +0000870 spin_lock_irqsave(&lp->lock, flags);
871
872 /* Keep our MAC Address */
Sten Wang7a47dd72007-11-12 21:31:11 -0800873 adrp = (u16 *)dev->dev_addr;
874 iowrite16(adrp[0], ioaddr + MID_0L);
875 iowrite16(adrp[1], ioaddr + MID_0M);
876 iowrite16(adrp[2], ioaddr + MID_0H);
877
Sten Wang7a47dd72007-11-12 21:31:11 -0800878 /* Clear AMCP & PROM bits */
Shawn Linc60c9c72011-03-07 00:09:40 +0000879 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800880
Shawn Linc60c9c72011-03-07 00:09:40 +0000881 /* Promiscuous mode */
882 if (dev->flags & IFF_PROMISC)
883 lp->mcr0 |= MCR0_PROMISC;
Sten Wang7a47dd72007-11-12 21:31:11 -0800884
Shawn Linc60c9c72011-03-07 00:09:40 +0000885 /* Enable multicast hash table function to
886 * receive all multicast packets. */
887 else if (dev->flags & IFF_ALLMULTI) {
888 lp->mcr0 |= MCR0_HASH_EN;
889
890 for (i = 0; i < MCAST_MAX ; i++) {
891 iowrite16(0, ioaddr + MID_1L + 8 * i);
892 iowrite16(0, ioaddr + MID_1M + 8 * i);
893 iowrite16(0, ioaddr + MID_1H + 8 * i);
894 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800895
896 for (i = 0; i < 4; i++)
Shawn Linc60c9c72011-03-07 00:09:40 +0000897 hash_table[i] = 0xffff;
898 }
899 /* Use internal multicast address registers if the number of
900 * multicast addresses is not greater than MCAST_MAX. */
901 else if (netdev_mc_count(dev) <= MCAST_MAX) {
902 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000903 netdev_for_each_mc_addr(ha, dev) {
Shawn Linc60c9c72011-03-07 00:09:40 +0000904 u16 *adrp = (u16 *) ha->addr;
905 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
906 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
907 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
908 i++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800909 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000910 while (i < MCAST_MAX) {
911 iowrite16(0, ioaddr + MID_1L + 8 * i);
912 iowrite16(0, ioaddr + MID_1M + 8 * i);
913 iowrite16(0, ioaddr + MID_1H + 8 * i);
914 i++;
915 }
916 }
917 /* Otherwise, Enable multicast hash table function. */
918 else {
919 u32 crc;
920
921 lp->mcr0 |= MCR0_HASH_EN;
922
923 for (i = 0; i < MCAST_MAX ; i++) {
924 iowrite16(0, ioaddr + MID_1L + 8 * i);
925 iowrite16(0, ioaddr + MID_1M + 8 * i);
926 iowrite16(0, ioaddr + MID_1H + 8 * i);
927 }
928
929 /* Build multicast hash table */
930 netdev_for_each_mc_addr(ha, dev) {
931 u8 *addrs = ha->addr;
932
933 crc = ether_crc(ETH_ALEN, addrs);
934 crc >>= 26;
935 hash_table[crc >> 4] |= 1 << (crc & 0xf);
936 }
937 }
938
939 iowrite16(lp->mcr0, ioaddr + MCR0);
940
941 /* Fill the MAC hash tables with their values */
Florian Fainellibbc13ab2011-11-16 06:00:08 +0000942 if (lp->mcr0 & MCR0_HASH_EN) {
Sten Wang7a47dd72007-11-12 21:31:11 -0800943 iowrite16(hash_table[0], ioaddr + MAR0);
944 iowrite16(hash_table[1], ioaddr + MAR1);
945 iowrite16(hash_table[2], ioaddr + MAR2);
946 iowrite16(hash_table[3], ioaddr + MAR3);
947 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000948
949 spin_unlock_irqrestore(&lp->lock, flags);
Sten Wang7a47dd72007-11-12 21:31:11 -0800950}
951
952static void netdev_get_drvinfo(struct net_device *dev,
953 struct ethtool_drvinfo *info)
954{
955 struct r6040_private *rp = netdev_priv(dev);
956
957 strcpy(info->driver, DRV_NAME);
958 strcpy(info->version, DRV_VERSION);
959 strcpy(info->bus_info, pci_name(rp->pdev));
960}
961
962static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
963{
964 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800965
Florian Fainelli38318612010-05-31 09:18:57 +0000966 return phy_ethtool_gset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800967}
968
969static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
970{
971 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800972
Florian Fainelli38318612010-05-31 09:18:57 +0000973 return phy_ethtool_sset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800974}
975
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800976static const struct ethtool_ops netdev_ethtool_ops = {
Sten Wang7a47dd72007-11-12 21:31:11 -0800977 .get_drvinfo = netdev_get_drvinfo,
978 .get_settings = netdev_get_settings,
979 .set_settings = netdev_set_settings,
Florian Fainelli38318612010-05-31 09:18:57 +0000980 .get_link = ethtool_op_get_link,
Richard Cochrand88e1022012-04-03 22:59:34 +0000981 .get_ts_info = ethtool_op_get_ts_info,
Sten Wang7a47dd72007-11-12 21:31:11 -0800982};
983
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800984static const struct net_device_ops r6040_netdev_ops = {
985 .ndo_open = r6040_open,
986 .ndo_stop = r6040_close,
987 .ndo_start_xmit = r6040_start_xmit,
988 .ndo_get_stats = r6040_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000989 .ndo_set_rx_mode = r6040_multicast_list,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800990 .ndo_change_mtu = eth_change_mtu,
991 .ndo_validate_addr = eth_validate_addr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000992 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800993 .ndo_do_ioctl = r6040_ioctl,
994 .ndo_tx_timeout = r6040_tx_timeout,
995#ifdef CONFIG_NET_POLL_CONTROLLER
996 .ndo_poll_controller = r6040_poll_controller,
997#endif
998};
999
Florian Fainelli38318612010-05-31 09:18:57 +00001000static void r6040_adjust_link(struct net_device *dev)
1001{
1002 struct r6040_private *lp = netdev_priv(dev);
1003 struct phy_device *phydev = lp->phydev;
1004 int status_changed = 0;
1005 void __iomem *ioaddr = lp->base;
1006
1007 BUG_ON(!phydev);
1008
1009 if (lp->old_link != phydev->link) {
1010 status_changed = 1;
1011 lp->old_link = phydev->link;
1012 }
1013
1014 /* reflect duplex change */
1015 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
Florian Fainelli4e16d6e2012-01-04 08:59:34 +00001016 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
Florian Fainelli38318612010-05-31 09:18:57 +00001017 iowrite16(lp->mcr0, ioaddr);
1018
1019 status_changed = 1;
1020 lp->old_duplex = phydev->duplex;
1021 }
1022
1023 if (status_changed) {
1024 pr_info("%s: link %s", dev->name, phydev->link ?
1025 "UP" : "DOWN");
1026 if (phydev->link)
1027 pr_cont(" - %d/%s", phydev->speed,
1028 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1029 pr_cont("\n");
1030 }
1031}
1032
1033static int r6040_mii_probe(struct net_device *dev)
1034{
1035 struct r6040_private *lp = netdev_priv(dev);
1036 struct phy_device *phydev = NULL;
1037
1038 phydev = phy_find_first(lp->mii_bus);
1039 if (!phydev) {
1040 dev_err(&lp->pdev->dev, "no PHY found\n");
1041 return -ENODEV;
1042 }
1043
1044 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1045 0, PHY_INTERFACE_MODE_MII);
1046
1047 if (IS_ERR(phydev)) {
1048 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1049 return PTR_ERR(phydev);
1050 }
1051
1052 /* mask with MAC supported features */
1053 phydev->supported &= (SUPPORTED_10baseT_Half
1054 | SUPPORTED_10baseT_Full
1055 | SUPPORTED_100baseT_Half
1056 | SUPPORTED_100baseT_Full
1057 | SUPPORTED_Autoneg
1058 | SUPPORTED_MII
1059 | SUPPORTED_TP);
1060
1061 phydev->advertising = phydev->supported;
1062 lp->phydev = phydev;
1063 lp->old_link = 0;
1064 lp->old_duplex = -1;
1065
1066 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1067 "(mii_bus:phy_addr=%s)\n",
1068 phydev->drv->name, dev_name(&phydev->dev));
1069
1070 return 0;
1071}
1072
Sten Wang7a47dd72007-11-12 21:31:11 -08001073static int __devinit r6040_init_one(struct pci_dev *pdev,
1074 const struct pci_device_id *ent)
1075{
1076 struct net_device *dev;
1077 struct r6040_private *lp;
1078 void __iomem *ioaddr;
1079 int err, io_size = R6040_IO_SIZE;
1080 static int card_idx = -1;
1081 int bar = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001082 u16 *adrp;
Florian Fainelli38318612010-05-31 09:18:57 +00001083 int i;
Sten Wang7a47dd72007-11-12 21:31:11 -08001084
Florian Fainelli2154c7042010-08-08 10:08:44 +00001085 pr_info("%s\n", version);
Sten Wang7a47dd72007-11-12 21:31:11 -08001086
1087 err = pci_enable_device(pdev);
1088 if (err)
Florian Fainellib0e45392008-07-21 12:32:29 +02001089 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001090
1091 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -07001092 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001093 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001094 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Sten Wang7a47dd72007-11-12 21:31:11 -08001095 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001096 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001097 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001098 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001099 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001100 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Jeff Garzik092427b2007-11-23 21:49:27 -05001101 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001102 goto err_out;
Jeff Garzik092427b2007-11-23 21:49:27 -05001103 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001104
1105 /* IO Size check */
Michael Opdenacker6f5bec12009-06-24 21:05:09 +00001106 if (pci_resource_len(pdev, bar) < io_size) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001107 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001108 err = -EIO;
1109 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001110 }
1111
Sten Wang7a47dd72007-11-12 21:31:11 -08001112 pci_set_master(pdev);
1113
1114 dev = alloc_etherdev(sizeof(struct r6040_private));
1115 if (!dev) {
Florian Fainellib0e45392008-07-21 12:32:29 +02001116 err = -ENOMEM;
1117 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001118 }
1119 SET_NETDEV_DEV(dev, &pdev->dev);
1120 lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001121
Florian Fainellib0e45392008-07-21 12:32:29 +02001122 err = pci_request_regions(pdev, DRV_NAME);
1123
1124 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001125 dev_err(&pdev->dev, "Failed to request PCI regions\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001126 goto err_out_free_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001127 }
1128
1129 ioaddr = pci_iomap(pdev, bar, io_size);
1130 if (!ioaddr) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001131 dev_err(&pdev->dev, "ioremap failed for device\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001132 err = -EIO;
1133 goto err_out_free_res;
Sten Wang7a47dd72007-11-12 21:31:11 -08001134 }
Florian Fainelli84314bf2009-01-08 11:01:58 -08001135 /* If PHY status change register is still set to zero it means the
1136 * bootloader didn't initialize it */
1137 if (ioread16(ioaddr + PHY_CC) == 0)
1138 iowrite16(0x9f07, ioaddr + PHY_CC);
Sten Wang7a47dd72007-11-12 21:31:11 -08001139
1140 /* Init system & device */
Sten Wang7a47dd72007-11-12 21:31:11 -08001141 lp->base = ioaddr;
1142 dev->irq = pdev->irq;
1143
1144 spin_lock_init(&lp->lock);
1145 pci_set_drvdata(pdev, dev);
1146
1147 /* Set MAC address */
1148 card_idx++;
1149
1150 adrp = (u16 *)dev->dev_addr;
1151 adrp[0] = ioread16(ioaddr + MID_0L);
1152 adrp[1] = ioread16(ioaddr + MID_0M);
1153 adrp[2] = ioread16(ioaddr + MID_0H);
1154
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001155 /* Some bootloader/BIOSes do not initialize
1156 * MAC address, warn about that */
Florian Fainelli9f113612009-01-08 15:04:45 +00001157 if (!(adrp[0] || adrp[1] || adrp[2])) {
Florian Fainelli2154c7042010-08-08 10:08:44 +00001158 netdev_warn(dev, "MAC address not initialized, "
1159 "generating random\n");
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001160 eth_hw_addr_random(dev);
Florian Fainelli9f113612009-01-08 15:04:45 +00001161 }
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001162
Sten Wang7a47dd72007-11-12 21:31:11 -08001163 /* Link new device into r6040_root_dev */
1164 lp->pdev = pdev;
Florian Fainelli129cf9a2008-07-13 14:32:45 +02001165 lp->dev = dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001166
1167 /* Init RDC private data */
Cesar Eduardo Barros77e1e432012-01-07 05:13:17 +00001168 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
Sten Wang7a47dd72007-11-12 21:31:11 -08001169
1170 /* The RDC-specific entries in the device structure. */
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001171 dev->netdev_ops = &r6040_netdev_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001172 dev->ethtool_ops = &netdev_ethtool_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001173 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001174
Sten Wang7a47dd72007-11-12 21:31:11 -08001175 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
Sten Wang7a47dd72007-11-12 21:31:11 -08001176
Florian Fainelli38318612010-05-31 09:18:57 +00001177 lp->mii_bus = mdiobus_alloc();
1178 if (!lp->mii_bus) {
1179 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001180 err = -ENOMEM;
Mark Kellye03f6142009-08-20 01:26:20 +00001181 goto err_out_unmap;
1182 }
1183
Florian Fainelli38318612010-05-31 09:18:57 +00001184 lp->mii_bus->priv = dev;
1185 lp->mii_bus->read = r6040_mdiobus_read;
1186 lp->mii_bus->write = r6040_mdiobus_write;
1187 lp->mii_bus->reset = r6040_mdiobus_reset;
1188 lp->mii_bus->name = "r6040_eth_mii";
Florian Fainelli817380e2012-01-04 08:50:40 +00001189 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1190 dev_name(&pdev->dev), card_idx);
Florian Fainelli38318612010-05-31 09:18:57 +00001191 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1192 if (!lp->mii_bus->irq) {
1193 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001194 err = -ENOMEM;
Florian Fainelli38318612010-05-31 09:18:57 +00001195 goto err_out_mdio;
1196 }
1197
1198 for (i = 0; i < PHY_MAX_ADDR; i++)
1199 lp->mii_bus->irq[i] = PHY_POLL;
1200
1201 err = mdiobus_register(lp->mii_bus);
1202 if (err) {
1203 dev_err(&pdev->dev, "failed to register MII bus\n");
1204 goto err_out_mdio_irq;
1205 }
1206
1207 err = r6040_mii_probe(dev);
1208 if (err) {
1209 dev_err(&pdev->dev, "failed to probe MII bus\n");
1210 goto err_out_mdio_unregister;
1211 }
1212
Sten Wang7a47dd72007-11-12 21:31:11 -08001213 /* Register net device. After this dev->name assign */
1214 err = register_netdev(dev);
1215 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001216 dev_err(&pdev->dev, "Failed to register net device\n");
Florian Fainelli38318612010-05-31 09:18:57 +00001217 goto err_out_mdio_unregister;
Sten Wang7a47dd72007-11-12 21:31:11 -08001218 }
1219 return 0;
1220
Florian Fainelli38318612010-05-31 09:18:57 +00001221err_out_mdio_unregister:
1222 mdiobus_unregister(lp->mii_bus);
1223err_out_mdio_irq:
1224 kfree(lp->mii_bus->irq);
1225err_out_mdio:
1226 mdiobus_free(lp->mii_bus);
Florian Fainellib0e45392008-07-21 12:32:29 +02001227err_out_unmap:
1228 pci_iounmap(pdev, ioaddr);
1229err_out_free_res:
Sten Wang7a47dd72007-11-12 21:31:11 -08001230 pci_release_regions(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001231err_out_free_dev:
Sten Wang7a47dd72007-11-12 21:31:11 -08001232 free_netdev(dev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001233err_out:
Sten Wang7a47dd72007-11-12 21:31:11 -08001234 return err;
1235}
1236
1237static void __devexit r6040_remove_one(struct pci_dev *pdev)
1238{
1239 struct net_device *dev = pci_get_drvdata(pdev);
Florian Fainelli38318612010-05-31 09:18:57 +00001240 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001241
1242 unregister_netdev(dev);
Florian Fainelli38318612010-05-31 09:18:57 +00001243 mdiobus_unregister(lp->mii_bus);
1244 kfree(lp->mii_bus->irq);
1245 mdiobus_free(lp->mii_bus);
Sten Wang7a47dd72007-11-12 21:31:11 -08001246 pci_release_regions(pdev);
1247 free_netdev(dev);
1248 pci_disable_device(pdev);
1249 pci_set_drvdata(pdev, NULL);
1250}
1251
1252
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001253static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001254 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1255 { 0 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001256};
1257MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1258
1259static struct pci_driver r6040_driver = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001260 .name = DRV_NAME,
Sten Wang7a47dd72007-11-12 21:31:11 -08001261 .id_table = r6040_pci_tbl,
1262 .probe = r6040_init_one,
1263 .remove = __devexit_p(r6040_remove_one),
1264};
1265
1266
1267static int __init r6040_init(void)
1268{
1269 return pci_register_driver(&r6040_driver);
1270}
1271
1272
1273static void __exit r6040_cleanup(void)
1274{
1275 pci_unregister_driver(&r6040_driver);
1276}
1277
1278module_init(r6040_init);
1279module_exit(r6040_cleanup);