blob: e80ec809f0c7778362e76271614cf932aeae3d7c [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinena2207022013-12-16 15:14:15 +020037#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030038#include <linux/component.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039
Peter Ujfalusi32043da2016-05-27 14:40:49 +030040#include "omapdss.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030041#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030042#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044/* Venc registers */
45#define VENC_REV_ID 0x00
46#define VENC_STATUS 0x04
47#define VENC_F_CONTROL 0x08
48#define VENC_VIDOUT_CTRL 0x10
49#define VENC_SYNC_CTRL 0x14
50#define VENC_LLEN 0x1C
51#define VENC_FLENS 0x20
52#define VENC_HFLTR_CTRL 0x24
53#define VENC_CC_CARR_WSS_CARR 0x28
54#define VENC_C_PHASE 0x2C
55#define VENC_GAIN_U 0x30
56#define VENC_GAIN_V 0x34
57#define VENC_GAIN_Y 0x38
58#define VENC_BLACK_LEVEL 0x3C
59#define VENC_BLANK_LEVEL 0x40
60#define VENC_X_COLOR 0x44
61#define VENC_M_CONTROL 0x48
62#define VENC_BSTAMP_WSS_DATA 0x4C
63#define VENC_S_CARR 0x50
64#define VENC_LINE21 0x54
65#define VENC_LN_SEL 0x58
66#define VENC_L21__WC_CTL 0x5C
67#define VENC_HTRIGGER_VTRIGGER 0x60
68#define VENC_SAVID__EAVID 0x64
69#define VENC_FLEN__FAL 0x68
70#define VENC_LAL__PHASE_RESET 0x6C
71#define VENC_HS_INT_START_STOP_X 0x70
72#define VENC_HS_EXT_START_STOP_X 0x74
73#define VENC_VS_INT_START_X 0x78
74#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77#define VENC_VS_EXT_STOP_Y 0x88
78#define VENC_AVID_START_STOP_X 0x90
79#define VENC_AVID_START_STOP_Y 0x94
80#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83#define VENC_TVDETGP_INT_START_STOP_X 0xB0
84#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85#define VENC_GEN_CTRL 0xB8
86#define VENC_OUTPUT_CONTROL 0xC4
87#define VENC_OUTPUT_TEST 0xC8
88#define VENC_DAC_B__DAC_C 0xC8
89
90struct venc_config {
91 u32 f_control;
92 u32 vidout_ctrl;
93 u32 sync_ctrl;
94 u32 llen;
95 u32 flens;
96 u32 hfltr_ctrl;
97 u32 cc_carr_wss_carr;
98 u32 c_phase;
99 u32 gain_u;
100 u32 gain_v;
101 u32 gain_y;
102 u32 black_level;
103 u32 blank_level;
104 u32 x_color;
105 u32 m_control;
106 u32 bstamp_wss_data;
107 u32 s_carr;
108 u32 line21;
109 u32 ln_sel;
110 u32 l21__wc_ctl;
111 u32 htrigger_vtrigger;
112 u32 savid__eavid;
113 u32 flen__fal;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
117 u32 vs_int_start_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
121 u32 vs_ext_stop_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
129 u32 gen_ctrl;
130};
131
132/* from TRM */
133static const struct venc_config venc_config_pal_trm = {
134 .f_control = 0,
135 .vidout_ctrl = 1,
136 .sync_ctrl = 0x40,
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
139 .hfltr_ctrl = 0,
140 .cc_carr_wss_carr = 0x2F7225ED,
141 .c_phase = 0,
142 .gain_u = 0x111,
143 .gain_v = 0x181,
144 .gain_y = 0x140,
145 .black_level = 0x3B,
146 .blank_level = 0x3B,
147 .x_color = 0x7,
148 .m_control = 0x2,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
151 .line21 = 0,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
155
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
171
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
175};
176
177/* from TRM */
178static const struct venc_config venc_config_ntsc_trm = {
179 .f_control = 0,
180 .vidout_ctrl = 1,
181 .sync_ctrl = 0x8040,
182 .llen = 0x359,
183 .flens = 0x20C,
184 .hfltr_ctrl = 0,
185 .cc_carr_wss_carr = 0x043F2631,
186 .c_phase = 0,
187 .gain_u = 0x102,
188 .gain_v = 0x16C,
189 .gain_y = 0x12F,
190 .black_level = 0x43,
191 .blank_level = 0x38,
192 .x_color = 0x7,
193 .m_control = 0x1,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
196 .line21 = 0,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
200
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
216
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
220};
221
222static const struct venc_config venc_config_pal_bdghi = {
223 .f_control = 0,
224 .vidout_ctrl = 0,
225 .sync_ctrl = 0,
226 .hfltr_ctrl = 0,
227 .x_color = 0,
228 .line21 = 0,
229 .ln_sel = 21,
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
234
235 .llen = 864-1,
236 .flens = 625-1,
237 .cc_carr_wss_carr = 0x2F7625ED,
238 .c_phase = 0xDF,
239 .gain_u = 0x111,
240 .gain_v = 0x181,
241 .gain_y = 0x140,
242 .black_level = 0x3e,
243 .blank_level = 0x3e,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
263};
264
265const struct omap_video_timings omap_dss_pal_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300266 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300267 .vactive = 574,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300268 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300269 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300270 .hfront_porch = 12,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300271 .hback_porch = 68,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300272 .vsync_len = 5,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300273 .vfront_porch = 5,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300274 .vback_porch = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530275
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100276 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
277 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
278 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Peter Ujfalusi53058292016-09-22 14:06:55 +0300279
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300280 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
281 DISPLAY_FLAGS_VSYNC_LOW,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300282};
283EXPORT_SYMBOL(omap_dss_pal_timings);
284
285const struct omap_video_timings omap_dss_ntsc_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300286 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300287 .vactive = 482,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300288 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300289 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300290 .hfront_porch = 16,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300291 .hback_porch = 58,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300292 .vsync_len = 6,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300293 .vfront_porch = 6,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300294 .vback_porch = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530295
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100296 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
297 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
298 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Peter Ujfalusi53058292016-09-22 14:06:55 +0300299
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300300 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
301 DISPLAY_FLAGS_VSYNC_LOW,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300302};
303EXPORT_SYMBOL(omap_dss_ntsc_timings);
304
305static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000306 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300307 void __iomem *base;
308 struct mutex venc_lock;
309 u32 wss_data;
310 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300311
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300312 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530313
314 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530315 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530316 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530317
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300318 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300319} venc;
320
321static inline void venc_write_reg(int idx, u32 val)
322{
323 __raw_writel(val, venc.base + idx);
324}
325
326static inline u32 venc_read_reg(int idx)
327{
328 u32 l = __raw_readl(venc.base + idx);
329 return l;
330}
331
332static void venc_write_config(const struct venc_config *config)
333{
334 DSSDBG("write venc conf\n");
335
336 venc_write_reg(VENC_LLEN, config->llen);
337 venc_write_reg(VENC_FLENS, config->flens);
338 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
339 venc_write_reg(VENC_C_PHASE, config->c_phase);
340 venc_write_reg(VENC_GAIN_U, config->gain_u);
341 venc_write_reg(VENC_GAIN_V, config->gain_v);
342 venc_write_reg(VENC_GAIN_Y, config->gain_y);
343 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
344 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
345 venc_write_reg(VENC_M_CONTROL, config->m_control);
346 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
347 venc.wss_data);
348 venc_write_reg(VENC_S_CARR, config->s_carr);
349 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
350 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
351 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
352 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
353 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
354 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
355 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
356 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
357 config->vs_int_stop_x__vs_int_start_y);
358 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
359 config->vs_int_stop_y__vs_ext_start_x);
360 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
361 config->vs_ext_stop_x__vs_ext_start_y);
362 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
363 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
364 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
365 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
366 config->fid_int_start_x__fid_int_start_y);
367 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
368 config->fid_int_offset_y__fid_ext_start_x);
369 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
370 config->fid_ext_start_y__fid_ext_offset_y);
371
372 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
373 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
374 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
375 venc_write_reg(VENC_X_COLOR, config->x_color);
376 venc_write_reg(VENC_LINE21, config->line21);
377 venc_write_reg(VENC_LN_SEL, config->ln_sel);
378 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
379 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
380 config->tvdetgp_int_start_stop_x);
381 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
382 config->tvdetgp_int_start_stop_y);
383 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
384 venc_write_reg(VENC_F_CONTROL, config->f_control);
385 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
386}
387
388static void venc_reset(void)
389{
390 int t = 1000;
391
392 venc_write_reg(VENC_F_CONTROL, 1<<8);
393 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
394 if (--t == 0) {
395 DSSERR("Failed to reset venc\n");
396 return;
397 }
398 }
399
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300400#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300401 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300402 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300403 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300404#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300405}
406
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300407static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300408{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300409 int r;
410
411 DSSDBG("venc_runtime_get\n");
412
413 r = pm_runtime_get_sync(&venc.pdev->dev);
414 WARN_ON(r < 0);
415 return r < 0 ? r : 0;
416}
417
418static void venc_runtime_put(void)
419{
420 int r;
421
422 DSSDBG("venc_runtime_put\n");
423
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200424 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300425 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300426}
427
428static const struct venc_config *venc_timings_to_config(
429 struct omap_video_timings *timings)
430{
431 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
432 return &venc_config_pal_trm;
433
434 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
435 return &venc_config_ntsc_trm;
436
437 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300438 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300439}
440
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200441static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200442{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200443 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200444 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200445 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200446
Archit Taneja156fd992012-07-06 20:52:37 +0530447 r = venc_runtime_get();
448 if (r)
449 goto err0;
450
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200451 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530452 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200453
Archit Tanejafebe2902012-08-16 11:55:15 +0530454 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200455 dss_set_dac_pwrdn_bgz(1);
456
457 l = 0;
458
Archit Tanejafebe2902012-08-16 11:55:15 +0530459 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200460 l |= 1 << 1;
461 else /* S-Video */
462 l |= (1 << 0) | (1 << 2);
463
Archit Taneja89e71952012-08-16 11:56:31 +0530464 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200465 l |= 1 << 3;
466
467 venc_write_reg(VENC_OUTPUT_CONTROL, l);
468
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200469 dss_mgr_set_timings(channel, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200470
Mark Brownec874102012-03-19 14:56:39 +0000471 r = regulator_enable(venc.vdda_dac_reg);
472 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530473 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200474
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200475 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200476 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530477 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200478
479 return 0;
480
Archit Taneja156fd992012-07-06 20:52:37 +0530481err2:
482 regulator_disable(venc.vdda_dac_reg);
483err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200484 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
485 dss_set_dac_pwrdn_bgz(0);
486
Archit Taneja156fd992012-07-06 20:52:37 +0530487 venc_runtime_put();
488err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200489 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200490}
491
492static void venc_power_off(struct omap_dss_device *dssdev)
493{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200494 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530495
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200496 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
497 dss_set_dac_pwrdn_bgz(0);
498
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200499 dss_mgr_disable(channel);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200500
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200501 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530502
503 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200504}
505
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300506static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300507{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300508 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530509 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300510
Archit Taneja156fd992012-07-06 20:52:37 +0530511 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300512
513 mutex_lock(&venc.venc_lock);
514
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200515 if (!out->dispc_channel_connected) {
Archit Taneja8f1f7362012-09-07 17:54:27 +0530516 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530517 r = -ENODEV;
518 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300519 }
520
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200521 r = venc_power_on(dssdev);
522 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300523 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200524
525 venc.wss_data = 0;
526
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300527 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530528
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300529 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300530err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200531 mutex_unlock(&venc.venc_lock);
532 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300533}
534
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300535static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300536{
Archit Taneja156fd992012-07-06 20:52:37 +0530537 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200538
539 mutex_lock(&venc.venc_lock);
540
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200541 venc_power_off(dssdev);
542
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200543 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300544}
545
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300546static void venc_set_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530547 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200548{
549 DSSDBG("venc_set_timings\n");
550
Archit Taneja156fd992012-07-06 20:52:37 +0530551 mutex_lock(&venc.venc_lock);
552
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200553 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530554 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200555 venc.wss_data = 0;
556
Archit Tanejaa5abf472012-07-20 16:15:44 +0530557 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530558
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300559 dispc_set_tv_pclk(13500000);
560
Archit Taneja156fd992012-07-06 20:52:37 +0530561 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200562}
563
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300564static int venc_check_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530565 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200566{
567 DSSDBG("venc_check_timings\n");
568
569 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
570 return 0;
571
572 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
573 return 0;
574
575 return -EINVAL;
576}
577
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300578static void venc_get_timings(struct omap_dss_device *dssdev,
579 struct omap_video_timings *timings)
580{
581 mutex_lock(&venc.venc_lock);
582
583 *timings = venc.timings;
584
585 mutex_unlock(&venc.venc_lock);
586}
587
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300588static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200589{
590 /* Invert due to VENC_L21_WC_CTL:INV=1 */
591 return (venc.wss_data >> 8) ^ 0xfffff;
592}
593
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300594static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200595{
596 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300597 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200598
599 DSSDBG("venc_set_wss\n");
600
601 mutex_lock(&venc.venc_lock);
602
Archit Tanejaa5abf472012-07-20 16:15:44 +0530603 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200604
605 /* Invert due to VENC_L21_WC_CTL:INV=1 */
606 venc.wss_data = (wss ^ 0xfffff) << 8;
607
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300608 r = venc_runtime_get();
609 if (r)
610 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200611
612 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
613 venc.wss_data);
614
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300615 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200616
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300617err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200618 mutex_unlock(&venc.venc_lock);
619
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300620 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200621}
622
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300623static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530624 enum omap_dss_venc_type type)
625{
626 mutex_lock(&venc.venc_lock);
627
628 venc.type = type;
629
630 mutex_unlock(&venc.venc_lock);
631}
632
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300633static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530634 bool invert_polarity)
635{
636 mutex_lock(&venc.venc_lock);
637
638 venc.invert_polarity = invert_polarity;
639
640 mutex_unlock(&venc.venc_lock);
641}
642
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300643static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300644{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300645 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300646
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300647 if (venc.vdda_dac_reg != NULL)
648 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200649
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200650 if (venc.pdev->dev.of_node)
651 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
652 else
653 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200654
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300655 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200656 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
657 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300658 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200659 }
660
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300661 venc.vdda_dac_reg = vdda_dac;
662
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300663 return 0;
664}
665
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200666static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300667{
668#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
669
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300670 if (venc_runtime_get())
671 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300672
673 DUMPREG(VENC_F_CONTROL);
674 DUMPREG(VENC_VIDOUT_CTRL);
675 DUMPREG(VENC_SYNC_CTRL);
676 DUMPREG(VENC_LLEN);
677 DUMPREG(VENC_FLENS);
678 DUMPREG(VENC_HFLTR_CTRL);
679 DUMPREG(VENC_CC_CARR_WSS_CARR);
680 DUMPREG(VENC_C_PHASE);
681 DUMPREG(VENC_GAIN_U);
682 DUMPREG(VENC_GAIN_V);
683 DUMPREG(VENC_GAIN_Y);
684 DUMPREG(VENC_BLACK_LEVEL);
685 DUMPREG(VENC_BLANK_LEVEL);
686 DUMPREG(VENC_X_COLOR);
687 DUMPREG(VENC_M_CONTROL);
688 DUMPREG(VENC_BSTAMP_WSS_DATA);
689 DUMPREG(VENC_S_CARR);
690 DUMPREG(VENC_LINE21);
691 DUMPREG(VENC_LN_SEL);
692 DUMPREG(VENC_L21__WC_CTL);
693 DUMPREG(VENC_HTRIGGER_VTRIGGER);
694 DUMPREG(VENC_SAVID__EAVID);
695 DUMPREG(VENC_FLEN__FAL);
696 DUMPREG(VENC_LAL__PHASE_RESET);
697 DUMPREG(VENC_HS_INT_START_STOP_X);
698 DUMPREG(VENC_HS_EXT_START_STOP_X);
699 DUMPREG(VENC_VS_INT_START_X);
700 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
701 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
702 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
703 DUMPREG(VENC_VS_EXT_STOP_Y);
704 DUMPREG(VENC_AVID_START_STOP_X);
705 DUMPREG(VENC_AVID_START_STOP_Y);
706 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
707 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
708 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
709 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
710 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
711 DUMPREG(VENC_GEN_CTRL);
712 DUMPREG(VENC_OUTPUT_CONTROL);
713 DUMPREG(VENC_OUTPUT_TEST);
714
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300715 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300716
717#undef DUMPREG
718}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000719
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300720static int venc_get_clocks(struct platform_device *pdev)
721{
722 struct clk *clk;
723
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300724 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300725 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300726 if (IS_ERR(clk)) {
727 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300728 return PTR_ERR(clk);
729 }
730 } else {
731 clk = NULL;
732 }
733
734 venc.tv_dac_clk = clk;
735
736 return 0;
737}
738
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300739static int venc_connect(struct omap_dss_device *dssdev,
740 struct omap_dss_device *dst)
741{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200742 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300743 int r;
744
745 r = venc_init_regulator();
746 if (r)
747 return r;
748
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200749 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300750 if (r)
751 return r;
752
753 r = omapdss_output_set_device(dssdev, dst);
754 if (r) {
755 DSSERR("failed to connect output to new device: %s\n",
756 dst->name);
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200757 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300758 return r;
759 }
760
761 return 0;
762}
763
764static void venc_disconnect(struct omap_dss_device *dssdev,
765 struct omap_dss_device *dst)
766{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200767 enum omap_channel channel = dssdev->dispc_channel;
768
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300769 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300770
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300771 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300772 return;
773
774 omapdss_output_unset_device(dssdev);
775
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200776 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300777}
778
779static const struct omapdss_atv_ops venc_ops = {
780 .connect = venc_connect,
781 .disconnect = venc_disconnect,
782
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300783 .enable = venc_display_enable,
784 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300785
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300786 .check_timings = venc_check_timings,
787 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300788 .get_timings = venc_get_timings,
789
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300790 .set_type = venc_set_type,
791 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300792
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300793 .set_wss = venc_set_wss,
794 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300795};
796
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300797static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530798{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300799 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530800
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300801 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530802 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300803 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200804 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200805 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300806 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300807 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530808
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300809 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530810}
811
Tomi Valkeinenede92692015-06-04 14:12:16 +0300812static void venc_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530813{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300814 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530815
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300816 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530817}
818
Tomi Valkeinena2207022013-12-16 15:14:15 +0200819static int venc_probe_of(struct platform_device *pdev)
820{
821 struct device_node *node = pdev->dev.of_node;
822 struct device_node *ep;
823 u32 channels;
824 int r;
825
826 ep = omapdss_of_get_first_endpoint(node);
827 if (!ep)
828 return 0;
829
830 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
831
832 r = of_property_read_u32(ep, "ti,channels", &channels);
833 if (r) {
834 dev_err(&pdev->dev,
835 "failed to read property 'ti,channels': %d\n", r);
836 goto err;
837 }
838
839 switch (channels) {
840 case 1:
841 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
842 break;
843 case 2:
844 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
845 break;
846 default:
847 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
848 r = -EINVAL;
849 goto err;
850 }
851
852 of_node_put(ep);
853
854 return 0;
855err:
856 of_node_put(ep);
857
858 return 0;
859}
860
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000861/* VENC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300862static int venc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000863{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300864 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000865 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000866 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300867 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000868
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000869 venc.pdev = pdev;
870
871 mutex_init(&venc.venc_lock);
872
873 venc.wss_data = 0;
874
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000875 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
876 if (!venc_mem) {
877 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200878 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000879 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200880
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100881 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
882 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000883 if (!venc.base) {
884 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200885 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000886 }
887
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300888 r = venc_get_clocks(pdev);
889 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200890 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300891
892 pm_runtime_enable(&pdev->dev);
893
894 r = venc_runtime_get();
895 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200896 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000897
898 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000899 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000900
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300901 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000902
Tomi Valkeinena2207022013-12-16 15:14:15 +0200903 if (pdev->dev.of_node) {
904 r = venc_probe_of(pdev);
905 if (r) {
906 DSSERR("Invalid DT data\n");
907 goto err_probe_of;
908 }
909 }
910
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200911 dss_debugfs_create_file("venc", venc_dump_regs);
912
Archit Taneja81b87f52012-09-26 16:30:49 +0530913 venc_init_output(pdev);
914
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200915 return 0;
916
Tomi Valkeinena2207022013-12-16 15:14:15 +0200917err_probe_of:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200918err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300919 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300920 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000921}
922
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300923static void venc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000924{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300925 struct platform_device *pdev = to_platform_device(dev);
926
Archit Taneja81b87f52012-09-26 16:30:49 +0530927 venc_uninit_output(pdev);
928
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300929 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300930}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300931
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300932static const struct component_ops venc_component_ops = {
933 .bind = venc_bind,
934 .unbind = venc_unbind,
935};
936
937static int venc_probe(struct platform_device *pdev)
938{
939 return component_add(&pdev->dev, &venc_component_ops);
940}
941
942static int venc_remove(struct platform_device *pdev)
943{
944 component_del(&pdev->dev, &venc_component_ops);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000945 return 0;
946}
947
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300948static int venc_runtime_suspend(struct device *dev)
949{
950 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530951 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300952
953 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300954
955 return 0;
956}
957
958static int venc_runtime_resume(struct device *dev)
959{
960 int r;
961
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300962 r = dispc_runtime_get();
963 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200964 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300965
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300966 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530967 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968
969 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300970}
971
972static const struct dev_pm_ops venc_pm_ops = {
973 .runtime_suspend = venc_runtime_suspend,
974 .runtime_resume = venc_runtime_resume,
975};
976
Tomi Valkeinena2207022013-12-16 15:14:15 +0200977static const struct of_device_id venc_of_match[] = {
978 { .compatible = "ti,omap2-venc", },
979 { .compatible = "ti,omap3-venc", },
980 { .compatible = "ti,omap4-venc", },
981 {},
982};
983
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000984static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300985 .probe = venc_probe,
986 .remove = venc_remove,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000987 .driver = {
988 .name = "omapdss_venc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300989 .pm = &venc_pm_ops,
Tomi Valkeinena2207022013-12-16 15:14:15 +0200990 .of_match_table = venc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300991 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000992 },
993};
994
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200995int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000996{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300997 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000998}
999
Tomi Valkeinenede92692015-06-04 14:12:16 +03001000void venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001001{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001002 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001003}