blob: 65e4ec5493685e5045cbbd92ec0892435fecd34c [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Moni Shoua1049f132016-01-14 17:47:38 +020035#include <linux/etherdevice.h>
Moni Shoua3ef967a2016-01-14 17:50:41 +020036#include <net/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070038#include <linux/netdevice.h>
Wengang Wang0ef2f052015-10-08 13:27:04 +080039#include <linux/vmalloc.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020040
Roland Dreier225c7b12007-05-08 18:00:38 -070041#include <rdma/ib_cache.h>
42#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030043#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000044#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
Moni Shoua2f484852015-02-03 16:48:36 +020046#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070047#include <linux/mlx4/qp.h>
48
49#include "mlx4_ib.h"
Leon Romanovsky9ce28a22016-09-22 17:31:14 +030050#include <rdma/mlx4-abi.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070051
Yishai Hadas35f05da2015-02-08 11:49:34 +020052static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
53 struct mlx4_ib_cq *recv_cq);
54static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
55 struct mlx4_ib_cq *recv_cq);
56
Roland Dreier225c7b12007-05-08 18:00:38 -070057enum {
58 MLX4_IB_ACK_REQ_FREQ = 8,
59};
60
61enum {
62 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070063 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
64 MLX4_IB_LINK_TYPE_IB = 0,
65 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
68enum {
69 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070070 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030071 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
72 * tag. (LRH would only use 8 bytes, so Ethernet is the
73 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070074 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030075 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080076 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070077};
78
79struct mlx4_ib_sqp {
80 struct mlx4_ib_qp qp;
81 int pkey_index;
82 u32 qkey;
83 u32 send_psn;
84 struct ib_ud_header ud_header;
85 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
Moni Shouae1b866c2016-01-14 17:50:42 +020086 struct ib_qp *roce_v2_gsi;
Roland Dreier225c7b12007-05-08 18:00:38 -070087};
88
Jack Morgenstein83904132007-10-18 17:36:43 +020089enum {
Eli Cohen417608c2009-11-12 11:19:44 -080090 MLX4_IB_MIN_SQ_STRIDE = 6,
91 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020092};
93
Or Gerlitz3987a2d2012-01-17 13:39:07 +020094enum {
95 MLX4_RAW_QP_MTU = 7,
96 MLX4_RAW_QP_MSGMAX = 31,
97};
98
Moni Shoua297e0da2013-12-12 18:03:14 +020099#ifndef ETH_ALEN
100#define ETH_ALEN 6
101#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200102
Roland Dreier225c7b12007-05-08 18:00:38 -0700103static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300104 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
105 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
106 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
107 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
108 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
109 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
110 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
111 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
112 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
113 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +0300114 [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300115 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
116 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700117};
118
Guy Levi400b1eb2017-07-04 16:24:24 +0300119enum mlx4_ib_source_type {
120 MLX4_IB_QP_SRC = 0,
121 MLX4_IB_RWQ_SRC = 1,
122};
123
Roland Dreier225c7b12007-05-08 18:00:38 -0700124static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
125{
126 return container_of(mqp, struct mlx4_ib_sqp, qp);
127}
128
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000129static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700130{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000131 if (!mlx4_is_master(dev->dev))
132 return 0;
133
Jack Morgenstein47605df2012-08-03 08:40:57 +0000134 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
135 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
136 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700137}
138
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000139static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
140{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000141 int proxy_sqp = 0;
142 int real_sqp = 0;
143 int i;
144 /* PPF or Native -- real SQP */
145 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
146 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
147 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
148 if (real_sqp)
149 return 1;
150 /* VF or PF -- proxy SQP */
151 if (mlx4_is_mfunc(dev->dev)) {
152 for (i = 0; i < dev->dev->caps.num_ports; i++) {
153 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
154 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
155 proxy_sqp = 1;
156 break;
157 }
158 }
159 }
Moni Shouae1b866c2016-01-14 17:50:42 +0200160 if (proxy_sqp)
161 return 1;
162
163 return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000164}
165
166/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700167static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
168{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000169 int proxy_qp0 = 0;
170 int real_qp0 = 0;
171 int i;
172 /* PPF or Native -- real QP0 */
173 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
174 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
175 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
176 if (real_qp0)
177 return 1;
178 /* VF or PF -- proxy QP0 */
179 if (mlx4_is_mfunc(dev->dev)) {
180 for (i = 0; i < dev->dev->caps.num_ports; i++) {
181 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
182 proxy_qp0 = 1;
183 break;
184 }
185 }
186 }
187 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700188}
189
190static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
191{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800192 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700193}
194
195static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
196{
197 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
198}
199
200static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
201{
202 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
203}
204
Roland Dreier0e6e7412007-06-18 08:13:48 -0700205/*
206 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200207 * first four bytes of every 64 byte chunk with
208 * 0x7FFFFFF | (invalid_ownership_value << 31).
209 *
210 * When the max work request size is less than or equal to the WQE
211 * basic block size, as an optimization, we can stamp all WQEs with
212 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700213 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200214static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700215{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700216 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700217 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200218 int s;
219 int ind;
220 void *buf;
221 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700222 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700223
Jack Morgensteinea54b102008-01-28 10:40:59 +0200224 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700225 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200226 for (i = 0; i < s; i += 64) {
227 ind = (i >> qp->sq.wqe_shift) + n;
228 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
229 cpu_to_be32(0xffffffff);
230 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
231 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
232 *wqe = stamp;
233 }
234 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700235 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
Brenden Blanco224e92e2016-07-19 12:16:54 -0700236 s = (ctrl->qpn_vlan.fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200237 for (i = 64; i < s; i += 64) {
238 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700239 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200240 }
241 }
242}
243
244static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
245{
246 struct mlx4_wqe_ctrl_seg *ctrl;
247 struct mlx4_wqe_inline_seg *inl;
248 void *wqe;
249 int s;
250
251 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
252 s = sizeof(struct mlx4_wqe_ctrl_seg);
253
254 if (qp->ibqp.qp_type == IB_QPT_UD) {
255 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
256 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
257 memset(dgram, 0, sizeof *dgram);
258 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
259 s += sizeof(struct mlx4_wqe_datagram_seg);
260 }
261
262 /* Pad the remainder of the WQE with an inline data segment. */
263 if (size > s) {
264 inl = wqe + s;
265 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
266 }
267 ctrl->srcrb_flags = 0;
Brenden Blanco224e92e2016-07-19 12:16:54 -0700268 ctrl->qpn_vlan.fence_size = size / 16;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200269 /*
270 * Make sure descriptor is fully written before setting ownership bit
271 * (because HW can start executing as soon as we do).
272 */
273 wmb();
274
275 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
276 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
277
278 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
279}
280
281/* Post NOP WQE to prevent wrap-around in the middle of WR */
282static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
283{
284 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
285 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
286 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
287 ind += s;
288 }
289 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700290}
291
Roland Dreier225c7b12007-05-08 18:00:38 -0700292static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
293{
294 struct ib_event event;
295 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
296
297 if (type == MLX4_EVENT_TYPE_PATH_MIG)
298 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
299
300 if (ibqp->event_handler) {
301 event.device = ibqp->device;
302 event.element.qp = ibqp;
303 switch (type) {
304 case MLX4_EVENT_TYPE_PATH_MIG:
305 event.event = IB_EVENT_PATH_MIG;
306 break;
307 case MLX4_EVENT_TYPE_COMM_EST:
308 event.event = IB_EVENT_COMM_EST;
309 break;
310 case MLX4_EVENT_TYPE_SQ_DRAINED:
311 event.event = IB_EVENT_SQ_DRAINED;
312 break;
313 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
314 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
315 break;
316 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
317 event.event = IB_EVENT_QP_FATAL;
318 break;
319 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
320 event.event = IB_EVENT_PATH_MIG_ERR;
321 break;
322 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
323 event.event = IB_EVENT_QP_REQ_ERR;
324 break;
325 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
326 event.event = IB_EVENT_QP_ACCESS_ERR;
327 break;
328 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300329 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700330 "on QP %06x\n", type, qp->qpn);
331 return;
332 }
333
334 ibqp->event_handler(&event, ibqp->qp_context);
335 }
336}
337
Guy Levi400b1eb2017-07-04 16:24:24 +0300338static void mlx4_ib_wq_event(struct mlx4_qp *qp, enum mlx4_event type)
339{
340 pr_warn_ratelimited("Unexpected event type %d on WQ 0x%06x. Events are not supported for WQs\n",
341 type, qp->qpn);
342}
343
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000344static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700345{
346 /*
347 * UD WQEs must have a datagram segment.
348 * RC and UC WQEs might have a remote address segment.
349 * MLX WQEs need two extra inline data segments (for the UD
350 * header and space for the ICRC).
351 */
352 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000353 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700354 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700355 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800356 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000357 case MLX4_IB_QPT_PROXY_SMI_OWNER:
358 case MLX4_IB_QPT_PROXY_SMI:
359 case MLX4_IB_QPT_PROXY_GSI:
360 return sizeof (struct mlx4_wqe_ctrl_seg) +
361 sizeof (struct mlx4_wqe_datagram_seg) + 64;
362 case MLX4_IB_QPT_TUN_SMI_OWNER:
363 case MLX4_IB_QPT_TUN_GSI:
364 return sizeof (struct mlx4_wqe_ctrl_seg) +
365 sizeof (struct mlx4_wqe_datagram_seg);
366
367 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700368 return sizeof (struct mlx4_wqe_ctrl_seg) +
369 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000370 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700371 return sizeof (struct mlx4_wqe_ctrl_seg) +
Yishai Hadasf2940e22016-06-22 17:27:28 +0300372 sizeof (struct mlx4_wqe_masked_atomic_seg) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000374 case MLX4_IB_QPT_SMI:
375 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700376 return sizeof (struct mlx4_wqe_ctrl_seg) +
377 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700378 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
379 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700380 sizeof (struct mlx4_wqe_inline_seg),
381 sizeof (struct mlx4_wqe_data_seg)) +
382 ALIGN(4 +
383 sizeof (struct mlx4_wqe_inline_seg),
384 sizeof (struct mlx4_wqe_data_seg));
385 default:
386 return sizeof (struct mlx4_wqe_ctrl_seg);
387 }
388}
389
Eli Cohen24463042007-05-17 10:32:41 +0300390static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Maor Gottliebea30b962017-06-21 09:26:28 +0300391 int is_user, int has_rq, struct mlx4_ib_qp *qp,
392 u32 inl_recv_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700393{
Eli Cohen24463042007-05-17 10:32:41 +0300394 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300395 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
396 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300397 return -EINVAL;
398
Sean Hefty0a1405d2011-06-02 11:32:15 -0700399 if (!has_rq) {
Maor Gottliebea30b962017-06-21 09:26:28 +0300400 if (cap->max_recv_wr || inl_recv_sz)
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700401 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300402
Roland Dreier0e6e7412007-06-18 08:13:48 -0700403 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700404 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300405 u32 max_inl_recv_sz = dev->dev->caps.max_rq_sg *
406 sizeof(struct mlx4_wqe_data_seg);
407 u32 wqe_size;
408
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700409 /* HW requires >= 1 RQ entry with >= 1 gather entry */
Maor Gottliebea30b962017-06-21 09:26:28 +0300410 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge ||
411 inl_recv_sz > max_inl_recv_sz))
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700412 return -EINVAL;
413
Roland Dreier0e6e7412007-06-18 08:13:48 -0700414 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700415 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Maor Gottliebea30b962017-06-21 09:26:28 +0300416 wqe_size = qp->rq.max_gs * sizeof(struct mlx4_wqe_data_seg);
417 qp->rq.wqe_shift = ilog2(max_t(u32, wqe_size, inl_recv_sz));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700418 }
Eli Cohen24463042007-05-17 10:32:41 +0300419
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300420 /* leave userspace return values as they were, so as not to break ABI */
421 if (is_user) {
422 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
423 cap->max_recv_sge = qp->rq.max_gs;
424 } else {
425 cap->max_recv_wr = qp->rq.max_post =
426 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
427 cap->max_recv_sge = min(qp->rq.max_gs,
428 min(dev->dev->caps.max_sq_sg,
429 dev->dev->caps.max_rq_sg));
430 }
Eli Cohen24463042007-05-17 10:32:41 +0300431
432 return 0;
433}
434
435static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300436 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp,
437 bool shrink_wqe)
Eli Cohen24463042007-05-17 10:32:41 +0300438{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200439 int s;
440
Eli Cohen24463042007-05-17 10:32:41 +0300441 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300442 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
443 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700444 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700445 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
446 return -EINVAL;
447
448 /*
449 * For MLX transport we need 2 extra S/G entries:
450 * one for the header and one for the checksum at the end
451 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000452 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
453 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700454 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
455 return -EINVAL;
456
Jack Morgensteinea54b102008-01-28 10:40:59 +0200457 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
458 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700459 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700460
Roland Dreiercd155c12008-05-20 14:00:02 -0700461 if (s > dev->dev->caps.max_sq_desc_sz)
462 return -EINVAL;
463
Roland Dreier0e6e7412007-06-18 08:13:48 -0700464 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200465 * Hermon supports shrinking WQEs, such that a single work
466 * request can include multiple units of 1 << wqe_shift. This
467 * way, work requests can differ in size, and do not have to
468 * be a power of 2 in size, saving memory and speeding up send
469 * WR posting. Unfortunately, if we do this then the
470 * wqe_index field in CQEs can't be used to look up the WR ID
471 * anymore, so we do this only if selective signaling is off.
472 *
473 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200474 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200475 * constant-sized WRs to make sure a WR is always fully within
476 * a single page-sized chunk.
477 *
478 * Finally, we use NOP work requests to pad the end of the
479 * work queue, to avoid wrap-around in the middle of WR. We
480 * set NEC bit to avoid getting completions with error for
481 * these NOP WRs, but since NEC is only supported starting
482 * with firmware 2.2.232, we use constant-sized WRs for older
483 * firmware.
484 *
485 * And, since MLX QPs only support SEND, we use constant-sized
486 * WRs in this case.
487 *
488 * We look for the smallest value of wqe_shift such that the
489 * resulting number of wqes does not exceed device
490 * capabilities.
491 *
492 * We set WQE size to at least 64 bytes, this way stamping
493 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700494 */
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300495 if (shrink_wqe && dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
Jack Morgensteinea54b102008-01-28 10:40:59 +0200496 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000497 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
498 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
499 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200500 qp->sq.wqe_shift = ilog2(64);
501 else
502 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
503
504 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200505 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
506
507 /*
508 * We need to leave 2 KB + 1 WR of headroom in the SQ to
509 * allow HW to prefetch.
510 */
511 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
512 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
513 qp->sq_max_wqes_per_wr +
514 qp->sq_spare_wqes);
515
516 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
517 break;
518
519 if (qp->sq_max_wqes_per_wr <= 1)
520 return -EINVAL;
521
522 ++qp->sq.wqe_shift;
523 }
524
Roland Dreiercd155c12008-05-20 14:00:02 -0700525 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
526 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700527 send_wqe_overhead(type, qp->flags)) /
528 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700529
530 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
531 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700532 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
533 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700534 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700535 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700536 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700537 qp->sq.offset = 0;
538 }
539
Jack Morgensteinea54b102008-01-28 10:40:59 +0200540 cap->max_send_wr = qp->sq.max_post =
541 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700542 cap->max_send_sge = min(qp->sq.max_gs,
543 min(dev->dev->caps.max_sq_sg,
544 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700545 /* We don't support inline sends for kernel QPs (yet) */
546 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700547
548 return 0;
549}
550
Jack Morgenstein83904132007-10-18 17:36:43 +0200551static int set_user_sq_size(struct mlx4_ib_dev *dev,
552 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300553 struct mlx4_ib_create_qp *ucmd)
554{
Jack Morgenstein83904132007-10-18 17:36:43 +0200555 /* Sanity check SQ size before proceeding */
556 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
557 ucmd->log_sq_stride >
558 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
559 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
560 return -EINVAL;
561
Roland Dreier0e6e7412007-06-18 08:13:48 -0700562 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300563 qp->sq.wqe_shift = ucmd->log_sq_stride;
564
Roland Dreier0e6e7412007-06-18 08:13:48 -0700565 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
566 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300567
568 return 0;
569}
570
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000571static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
572{
573 int i;
574
575 qp->sqp_proxy_rcv =
576 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
577 GFP_KERNEL);
578 if (!qp->sqp_proxy_rcv)
579 return -ENOMEM;
580 for (i = 0; i < qp->rq.wqe_cnt; i++) {
581 qp->sqp_proxy_rcv[i].addr =
582 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
583 GFP_KERNEL);
584 if (!qp->sqp_proxy_rcv[i].addr)
585 goto err;
586 qp->sqp_proxy_rcv[i].map =
587 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
588 sizeof (struct mlx4_ib_proxy_sqp_hdr),
589 DMA_FROM_DEVICE);
Sebastian Ottcc47d3692015-03-16 18:49:59 +0100590 if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
591 kfree(qp->sqp_proxy_rcv[i].addr);
592 goto err;
593 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000594 }
595 return 0;
596
597err:
598 while (i > 0) {
599 --i;
600 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
601 sizeof (struct mlx4_ib_proxy_sqp_hdr),
602 DMA_FROM_DEVICE);
603 kfree(qp->sqp_proxy_rcv[i].addr);
604 }
605 kfree(qp->sqp_proxy_rcv);
606 qp->sqp_proxy_rcv = NULL;
607 return -ENOMEM;
608}
609
610static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
611{
612 int i;
613
614 for (i = 0; i < qp->rq.wqe_cnt; i++) {
615 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
616 sizeof (struct mlx4_ib_proxy_sqp_hdr),
617 DMA_FROM_DEVICE);
618 kfree(qp->sqp_proxy_rcv[i].addr);
619 }
620 kfree(qp->sqp_proxy_rcv);
621}
622
Sean Hefty0a1405d2011-06-02 11:32:15 -0700623static int qp_has_rq(struct ib_qp_init_attr *attr)
624{
625 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
626 return 0;
627
628 return !attr->srq;
629}
630
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300631static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
632{
633 int i;
634 for (i = 0; i < dev->caps.num_ports; i++) {
635 if (qpn == dev->caps.qp0_proxy[i])
636 return !!dev->caps.qp0_qkey[i];
637 }
638 return 0;
639}
640
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +0300641static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
642 struct mlx4_ib_qp *qp)
643{
644 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
645 mlx4_counter_free(dev->dev, qp->counter_index->index);
646 list_del(&qp->counter_index->list);
647 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
648
649 kfree(qp->counter_index);
650 qp->counter_index = NULL;
651}
652
Guy Levi400b1eb2017-07-04 16:24:24 +0300653/*
654 * This function allocates a WQN from a range which is consecutive and aligned
655 * to its size. In case the range is full, then it creates a new range and
656 * allocates WQN from it. The new range will be used for following allocations.
657 */
658static int mlx4_ib_alloc_wqn(struct mlx4_ib_ucontext *context,
659 struct mlx4_ib_qp *qp, int range_size, int *wqn)
660{
661 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
662 struct mlx4_wqn_range *range;
663 int err = 0;
664
665 mutex_lock(&context->wqn_ranges_mutex);
666
667 range = list_first_entry_or_null(&context->wqn_ranges_list,
668 struct mlx4_wqn_range, list);
669
670 if (!range || (range->refcount == range->size) || range->dirty) {
671 range = kzalloc(sizeof(*range), GFP_KERNEL);
672 if (!range) {
673 err = -ENOMEM;
674 goto out;
675 }
676
677 err = mlx4_qp_reserve_range(dev->dev, range_size,
678 range_size, &range->base_wqn, 0,
679 qp->mqp.usage);
680 if (err) {
681 kfree(range);
682 goto out;
683 }
684
685 range->size = range_size;
686 list_add(&range->list, &context->wqn_ranges_list);
687 } else if (range_size != 1) {
688 /*
689 * Requesting a new range (>1) when last range is still open, is
690 * not valid.
691 */
692 err = -EINVAL;
693 goto out;
694 }
695
696 qp->wqn_range = range;
697
698 *wqn = range->base_wqn + range->refcount;
699
700 range->refcount++;
701
702out:
703 mutex_unlock(&context->wqn_ranges_mutex);
704
705 return err;
706}
707
708static void mlx4_ib_release_wqn(struct mlx4_ib_ucontext *context,
709 struct mlx4_ib_qp *qp, bool dirty_release)
710{
711 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
712 struct mlx4_wqn_range *range;
713
714 mutex_lock(&context->wqn_ranges_mutex);
715
716 range = qp->wqn_range;
717
718 range->refcount--;
719 if (!range->refcount) {
720 mlx4_qp_release_range(dev->dev, range->base_wqn,
721 range->size);
722 list_del(&range->list);
723 kfree(range);
724 } else if (dirty_release) {
725 /*
726 * A range which one of its WQNs is destroyed, won't be able to be
727 * reused for further WQN allocations.
728 * The next created WQ will allocate a new range.
729 */
730 range->dirty = 1;
731 }
732
733 mutex_unlock(&context->wqn_ranges_mutex);
734}
735
Roland Dreier225c7b12007-05-08 18:00:38 -0700736static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
Guy Levi400b1eb2017-07-04 16:24:24 +0300737 enum mlx4_ib_source_type src,
Roland Dreier225c7b12007-05-08 18:00:38 -0700738 struct ib_qp_init_attr *init_attr,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300739 struct ib_udata *udata, int sqpn,
740 struct mlx4_ib_qp **caller_qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700741{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700742 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700743 int err;
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300744 struct ib_qp_cap backup_cap;
Bart Van Asscheb42dde42016-11-14 08:44:11 -0800745 struct mlx4_ib_sqp *sqp = NULL;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000746 struct mlx4_ib_qp *qp;
747 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200748 struct mlx4_ib_cq *mcq;
749 unsigned long flags;
Guy Levi400b1eb2017-07-04 16:24:24 +0300750 int range_size = 0;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000751
752 /* When tunneling special qps, we use a plain UD qp */
753 if (sqpn) {
754 if (mlx4_is_mfunc(dev->dev) &&
755 (!mlx4_is_master(dev->dev) ||
756 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
757 if (init_attr->qp_type == IB_QPT_GSI)
758 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300759 else {
760 if (mlx4_is_master(dev->dev) ||
761 qp0_enabled_vf(dev->dev, sqpn))
762 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
763 else
764 qp_type = MLX4_IB_QPT_PROXY_SMI;
765 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000766 }
767 qpn = sqpn;
768 /* add extra sg entry for tunneling */
769 init_attr->cap.max_recv_sge++;
770 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
771 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
772 container_of(init_attr,
773 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
774 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
775 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
776 !mlx4_is_master(dev->dev))
777 return -EINVAL;
778 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
779 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300780 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
781 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
782 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000783 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
784 else
785 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000786 /* we are definitely in the PPF here, since we are creating
787 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
788 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
789 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000790 sqpn = qpn;
791 }
792
793 if (!*caller_qp) {
794 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
795 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
796 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300797 sqp = kzalloc(sizeof(struct mlx4_ib_sqp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000798 if (!sqp)
799 return -ENOMEM;
800 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200801 qp->pri.vid = 0xFFFF;
802 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000803 } else {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300804 qp = kzalloc(sizeof(struct mlx4_ib_qp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000805 if (!qp)
806 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200807 qp->pri.vid = 0xFFFF;
808 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000809 }
810 } else
811 qp = *caller_qp;
812
813 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -0700814
815 mutex_init(&qp->mutex);
816 spin_lock_init(&qp->sq.lock);
817 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700818 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000819 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -0700820
821 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200822 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
823 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700824
Roland Dreier225c7b12007-05-08 18:00:38 -0700825
826 if (pd->uobject) {
Guy Levi400b1eb2017-07-04 16:24:24 +0300827 union {
828 struct mlx4_ib_create_qp qp;
829 struct mlx4_ib_create_wq wq;
830 } ucmd;
831 size_t copy_len;
Roland Dreier225c7b12007-05-08 18:00:38 -0700832
Guy Levi400b1eb2017-07-04 16:24:24 +0300833 copy_len = (src == MLX4_IB_QP_SRC) ?
834 sizeof(struct mlx4_ib_create_qp) :
835 min(sizeof(struct mlx4_ib_create_wq), udata->inlen);
836
837 if (ib_copy_from_udata(&ucmd, udata, copy_len)) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700838 err = -EFAULT;
839 goto err;
840 }
841
Guy Levi400b1eb2017-07-04 16:24:24 +0300842 if (src == MLX4_IB_RWQ_SRC) {
843 if (ucmd.wq.comp_mask || ucmd.wq.reserved1 ||
844 ucmd.wq.reserved[0] || ucmd.wq.reserved[1] ||
845 ucmd.wq.reserved[2]) {
846 pr_debug("user command isn't supported\n");
847 err = -EOPNOTSUPP;
848 goto err;
849 }
850
851 if (ucmd.wq.log_range_size >
852 ilog2(dev->dev->caps.max_rss_tbl_sz)) {
853 pr_debug("WQN range size must be equal or smaller than %d\n",
854 dev->dev->caps.max_rss_tbl_sz);
855 err = -EOPNOTSUPP;
856 goto err;
857 }
858 range_size = 1 << ucmd.wq.log_range_size;
859 } else {
860 qp->inl_recv_sz = ucmd.qp.inl_recv_sz;
861 }
862
Maor Gottliebea30b962017-06-21 09:26:28 +0300863 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
Guy Levi400b1eb2017-07-04 16:24:24 +0300864 qp_has_rq(init_attr), qp, qp->inl_recv_sz);
Maor Gottliebea30b962017-06-21 09:26:28 +0300865 if (err)
866 goto err;
867
Guy Levi400b1eb2017-07-04 16:24:24 +0300868 if (src == MLX4_IB_QP_SRC) {
869 qp->sq_no_prefetch = ucmd.qp.sq_no_prefetch;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700870
Guy Levi400b1eb2017-07-04 16:24:24 +0300871 err = set_user_sq_size(dev, qp,
872 (struct mlx4_ib_create_qp *)
873 &ucmd);
874 if (err)
875 goto err;
876 } else {
877 qp->sq_no_prefetch = 1;
878 qp->sq.wqe_cnt = 1;
879 qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
880 /* Allocated buffer expects to have at least that SQ
881 * size.
882 */
883 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
884 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
885 }
Eli Cohen24463042007-05-17 10:32:41 +0300886
Guy Levi400b1eb2017-07-04 16:24:24 +0300887 qp->umem = ib_umem_get(pd->uobject->context,
888 (src == MLX4_IB_QP_SRC) ? ucmd.qp.buf_addr :
889 ucmd.wq.buf_addr, qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700890 if (IS_ERR(qp->umem)) {
891 err = PTR_ERR(qp->umem);
892 goto err;
893 }
894
895 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300896 qp->umem->page_shift, &qp->mtt);
Roland Dreier225c7b12007-05-08 18:00:38 -0700897 if (err)
898 goto err_buf;
899
900 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
901 if (err)
902 goto err_mtt;
903
Sean Hefty0a1405d2011-06-02 11:32:15 -0700904 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700905 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
Guy Levi400b1eb2017-07-04 16:24:24 +0300906 (src == MLX4_IB_QP_SRC) ? ucmd.qp.db_addr :
907 ucmd.wq.db_addr, &qp->db);
Roland Dreier02d89b82007-05-23 15:16:08 -0700908 if (err)
909 goto err_mtt;
910 }
Moshe Shemeshf3301872017-06-21 09:29:36 +0300911 qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
Roland Dreier225c7b12007-05-08 18:00:38 -0700912 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300913 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
914 qp_has_rq(init_attr), qp, 0);
915 if (err)
916 goto err;
917
Roland Dreier0e6e7412007-06-18 08:13:48 -0700918 qp->sq_no_prefetch = 0;
919
Eli Cohenb832be12008-04-16 21:09:27 -0700920 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
921 qp->flags |= MLX4_IB_QP_LSO;
922
Matan Barakc1c98502013-11-07 15:25:17 +0200923 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
924 if (dev->steering_support ==
925 MLX4_STEERING_MODE_DEVICE_MANAGED)
926 qp->flags |= MLX4_IB_QP_NETIF;
927 else
928 goto err;
929 }
930
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300931 memcpy(&backup_cap, &init_attr->cap, sizeof(backup_cap));
932 err = set_kernel_sq_size(dev, &init_attr->cap,
933 qp_type, qp, true);
Eli Cohen24463042007-05-17 10:32:41 +0300934 if (err)
935 goto err;
936
Sean Hefty0a1405d2011-06-02 11:32:15 -0700937 if (qp_has_rq(init_attr)) {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300938 err = mlx4_db_alloc(dev->dev, &qp->db, 0);
Roland Dreier02d89b82007-05-23 15:16:08 -0700939 if (err)
940 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700941
Roland Dreier02d89b82007-05-23 15:16:08 -0700942 *qp->db.db = 0;
943 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700944
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300945 if (mlx4_buf_alloc(dev->dev, qp->buf_size, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300946 &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300947 memcpy(&init_attr->cap, &backup_cap,
948 sizeof(backup_cap));
949 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type,
950 qp, false);
951 if (err)
952 goto err_db;
953
954 if (mlx4_buf_alloc(dev->dev, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300955 PAGE_SIZE * 2, &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300956 err = -ENOMEM;
957 goto err_db;
958 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700959 }
960
961 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
962 &qp->mtt);
963 if (err)
964 goto err_buf;
965
Leon Romanovsky8900b892017-05-23 14:38:15 +0300966 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700967 if (err)
968 goto err_mtt;
969
Leon Romanovskyee370952015-12-17 09:31:53 +0200970 qp->sq.wrid = kmalloc_array(qp->sq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300971 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800972 if (!qp->sq.wrid)
973 qp->sq.wrid = __vmalloc(qp->sq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300974 GFP_KERNEL, PAGE_KERNEL);
Leon Romanovskyee370952015-12-17 09:31:53 +0200975 qp->rq.wrid = kmalloc_array(qp->rq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300976 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800977 if (!qp->rq.wrid)
978 qp->rq.wrid = __vmalloc(qp->rq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300979 GFP_KERNEL, PAGE_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700980 if (!qp->sq.wrid || !qp->rq.wrid) {
981 err = -ENOMEM;
982 goto err_wrid;
983 }
Moshe Shemeshf3301872017-06-21 09:29:36 +0300984 qp->mqp.usage = MLX4_RES_USAGE_DRIVER;
Roland Dreier225c7b12007-05-08 18:00:38 -0700985 }
986
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700987 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000988 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
989 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
990 if (alloc_proxy_bufs(pd->device, qp)) {
991 err = -ENOMEM;
992 goto err_wrid;
993 }
994 }
Guy Levi400b1eb2017-07-04 16:24:24 +0300995 } else if (src == MLX4_IB_RWQ_SRC) {
996 err = mlx4_ib_alloc_wqn(to_mucontext(pd->uobject->context), qp,
997 range_size, &qpn);
998 if (err)
999 goto err_wrid;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001000 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001001 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
1002 * otherwise, the WQE BlueFlame setup flow wrongly causes
1003 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001004 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001005 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +02001006 (init_attr->cap.max_send_wr ?
1007 MLX4_RESERVE_ETH_BF_QP : 0) |
1008 (init_attr->cap.max_recv_wr ?
Moshe Shemeshf3301872017-06-21 09:29:36 +03001009 MLX4_RESERVE_A0_QP : 0),
1010 qp->mqp.usage);
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001011 else
Matan Barakc1c98502013-11-07 15:25:17 +02001012 if (qp->flags & MLX4_IB_QP_NETIF)
1013 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
1014 else
1015 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Moshe Shemeshf3301872017-06-21 09:29:36 +03001016 &qpn, 0, qp->mqp.usage);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001017 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001018 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001019 }
1020
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001021 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
1022 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1023
Leon Romanovsky8900b892017-05-23 14:38:15 +03001024 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001025 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001026 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001027
Sean Hefty0a1405d2011-06-02 11:32:15 -07001028 if (init_attr->qp_type == IB_QPT_XRC_TGT)
1029 qp->mqp.qpn |= (1 << 23);
1030
Roland Dreier225c7b12007-05-08 18:00:38 -07001031 /*
1032 * Hardware wants QPN written in big-endian order (after
1033 * shifting) for send doorbell. Precompute this value to save
1034 * a little bit when posting sends.
1035 */
1036 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
1037
Guy Levi400b1eb2017-07-04 16:24:24 +03001038 qp->mqp.event = (src == MLX4_IB_QP_SRC) ? mlx4_ib_qp_event :
1039 mlx4_ib_wq_event;
1040
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001041 if (!*caller_qp)
1042 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001043
1044 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1045 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
1046 to_mcq(init_attr->recv_cq));
1047 /* Maintain device to QPs access, needed for further handling
1048 * via reset flow
1049 */
1050 list_add_tail(&qp->qps_list, &dev->qp_list);
1051 /* Maintain CQ to QPs access, needed for further handling
1052 * via reset flow
1053 */
1054 mcq = to_mcq(init_attr->send_cq);
1055 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
1056 mcq = to_mcq(init_attr->recv_cq);
1057 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
1058 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
1059 to_mcq(init_attr->recv_cq));
1060 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001061 return 0;
1062
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001063err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +02001064 if (!sqpn) {
1065 if (qp->flags & MLX4_IB_QP_NETIF)
1066 mlx4_ib_steer_qp_free(dev, qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001067 else if (src == MLX4_IB_RWQ_SRC)
1068 mlx4_ib_release_wqn(to_mucontext(pd->uobject->context),
1069 qp, 0);
Matan Barakc1c98502013-11-07 15:25:17 +02001070 else
1071 mlx4_qp_release_range(dev->dev, qpn, 1);
1072 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001073err_proxy:
1074 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1075 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001076err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -07001077 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001078 if (qp_has_rq(init_attr))
1079 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -07001080 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001081 kvfree(qp->sq.wrid);
1082 kvfree(qp->rq.wrid);
Roland Dreier225c7b12007-05-08 18:00:38 -07001083 }
1084
1085err_mtt:
1086 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1087
1088err_buf:
1089 if (pd->uobject)
1090 ib_umem_release(qp->umem);
1091 else
1092 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
1093
1094err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -07001095 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001096 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001097
1098err:
Bart Van Asscheb42dde42016-11-14 08:44:11 -08001099 if (sqp)
1100 kfree(sqp);
1101 else if (!*caller_qp)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001102 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001103 return err;
1104}
1105
1106static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
1107{
1108 switch (state) {
1109 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
1110 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
1111 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
1112 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
1113 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
1114 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
1115 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
1116 default: return -1;
1117 }
1118}
1119
1120static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001121 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001122{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001123 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001124 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001125 __acquire(&recv_cq->lock);
1126 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001127 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001128 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
1129 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001130 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001131 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
1132 }
1133}
1134
1135static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001136 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001137{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001138 if (send_cq == recv_cq) {
1139 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001140 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001141 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001142 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001143 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001144 } else {
1145 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001146 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001147 }
1148}
1149
Eli Cohenfa417f72010-10-24 21:08:52 -07001150static void del_gid_entries(struct mlx4_ib_qp *qp)
1151{
1152 struct mlx4_ib_gid_entry *ge, *tmp;
1153
1154 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1155 list_del(&ge->list);
1156 kfree(ge);
1157 }
1158}
1159
Sean Hefty0a1405d2011-06-02 11:32:15 -07001160static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
1161{
1162 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
1163 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
1164 else
1165 return to_mpd(qp->ibqp.pd);
1166}
1167
Guy Levi400b1eb2017-07-04 16:24:24 +03001168static void get_cqs(struct mlx4_ib_qp *qp, enum mlx4_ib_source_type src,
Sean Hefty0a1405d2011-06-02 11:32:15 -07001169 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
1170{
1171 switch (qp->ibqp.qp_type) {
1172 case IB_QPT_XRC_TGT:
1173 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
1174 *recv_cq = *send_cq;
1175 break;
1176 case IB_QPT_XRC_INI:
1177 *send_cq = to_mcq(qp->ibqp.send_cq);
1178 *recv_cq = *send_cq;
1179 break;
1180 default:
Guy Levi400b1eb2017-07-04 16:24:24 +03001181 *recv_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.recv_cq) :
1182 to_mcq(qp->ibwq.cq);
1183 *send_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.send_cq) :
1184 *recv_cq;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001185 break;
1186 }
1187}
1188
Roland Dreier225c7b12007-05-08 18:00:38 -07001189static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
Guy Levi400b1eb2017-07-04 16:24:24 +03001190 enum mlx4_ib_source_type src, int is_user)
Roland Dreier225c7b12007-05-08 18:00:38 -07001191{
1192 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001193 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -07001194
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001195 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001196 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1197 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001198 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001199 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001200 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001201 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1202 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001203 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001204 }
1205 if (qp->alt.smac) {
1206 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1207 qp->alt.smac = 0;
1208 }
1209 if (qp->pri.vid < 0x1000) {
1210 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1211 qp->pri.vid = 0xFFFF;
1212 qp->pri.candidate_vid = 0xFFFF;
1213 qp->pri.update_vid = 0;
1214 }
1215 if (qp->alt.vid < 0x1000) {
1216 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1217 qp->alt.vid = 0xFFFF;
1218 qp->alt.candidate_vid = 0xFFFF;
1219 qp->alt.update_vid = 0;
1220 }
1221 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001222
Guy Levi400b1eb2017-07-04 16:24:24 +03001223 get_cqs(qp, src, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001224
Yishai Hadas35f05da2015-02-08 11:49:34 +02001225 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001226 mlx4_ib_lock_cqs(send_cq, recv_cq);
1227
Yishai Hadas35f05da2015-02-08 11:49:34 +02001228 /* del from lists under both locks above to protect reset flow paths */
1229 list_del(&qp->qps_list);
1230 list_del(&qp->cq_send_list);
1231 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001232 if (!is_user) {
1233 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1234 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1235 if (send_cq != recv_cq)
1236 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1237 }
1238
1239 mlx4_qp_remove(dev->dev, &qp->mqp);
1240
1241 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001242 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001243
1244 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001245
Matan Barakc1c98502013-11-07 15:25:17 +02001246 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1247 if (qp->flags & MLX4_IB_QP_NETIF)
1248 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001249 else if (src == MLX4_IB_RWQ_SRC)
1250 mlx4_ib_release_wqn(to_mucontext(
1251 qp->ibwq.uobject->context), qp, 1);
Matan Barakc1c98502013-11-07 15:25:17 +02001252 else
1253 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1254 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001255
Roland Dreier225c7b12007-05-08 18:00:38 -07001256 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1257
1258 if (is_user) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001259 if (qp->rq.wqe_cnt) {
1260 struct mlx4_ib_ucontext *mcontext = !src ?
1261 to_mucontext(qp->ibqp.uobject->context) :
1262 to_mucontext(qp->ibwq.uobject->context);
1263 mlx4_ib_db_unmap_user(mcontext, &qp->db);
1264 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001265 ib_umem_release(qp->umem);
1266 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001267 kvfree(qp->sq.wrid);
1268 kvfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001269 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1270 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1271 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001272 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001273 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001274 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001275 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001276
1277 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001278}
1279
Jack Morgenstein47605df2012-08-03 08:40:57 +00001280static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1281{
1282 /* Native or PPF */
1283 if (!mlx4_is_mfunc(dev->dev) ||
1284 (mlx4_is_master(dev->dev) &&
1285 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1286 return dev->dev->phys_caps.base_sqpn +
1287 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1288 attr->port_num - 1;
1289 }
1290 /* PF or VF -- creating proxies */
1291 if (attr->qp_type == IB_QPT_SMI)
1292 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1293 else
1294 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1295}
1296
Moni Shouae1b866c2016-01-14 17:50:42 +02001297static struct ib_qp *_mlx4_ib_create_qp(struct ib_pd *pd,
1298 struct ib_qp_init_attr *init_attr,
1299 struct ib_udata *udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001300{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001301 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001302 int err;
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001303 int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001304 u16 xrcdn = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001305
Ron Livne521e5752008-07-14 23:48:48 -07001306 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001307 * We only support LSO, vendor flag1, and multicast loopback blocking,
1308 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001309 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001310 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1311 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001312 MLX4_IB_SRIOV_TUNNEL_QP |
1313 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001314 MLX4_IB_QP_NETIF |
Leon Romanovsky8900b892017-05-23 14:38:15 +03001315 MLX4_IB_QP_CREATE_ROCE_V2_GSI))
Eli Cohenb832be12008-04-16 21:09:27 -07001316 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001317
Matan Barakc1c98502013-11-07 15:25:17 +02001318 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1319 if (init_attr->qp_type != IB_QPT_UD)
1320 return ERR_PTR(-EINVAL);
1321 }
1322
Moni Shouae1b866c2016-01-14 17:50:42 +02001323 if (init_attr->create_flags) {
1324 if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1325 return ERR_PTR(-EINVAL);
1326
1327 if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
Moni Shouae1b866c2016-01-14 17:50:42 +02001328 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1329 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1330 init_attr->qp_type != IB_QPT_UD) ||
1331 (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1332 init_attr->qp_type > IB_QPT_GSI) ||
1333 (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1334 init_attr->qp_type != IB_QPT_GSI))
1335 return ERR_PTR(-EINVAL);
1336 }
Eli Cohenb846f252008-04-16 21:09:27 -07001337
Roland Dreier225c7b12007-05-08 18:00:38 -07001338 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001339 case IB_QPT_XRC_TGT:
1340 pd = to_mxrcd(init_attr->xrcd)->pd;
1341 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1342 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1343 /* fall through */
1344 case IB_QPT_XRC_INI:
1345 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1346 return ERR_PTR(-ENOSYS);
1347 init_attr->recv_cq = init_attr->send_cq;
1348 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001349 case IB_QPT_RC:
1350 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001351 case IB_QPT_RAW_PACKET:
Leon Romanovsky8900b892017-05-23 14:38:15 +03001352 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001353 if (!qp)
1354 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001355 qp->pri.vid = 0xFFFF;
1356 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001357 /* fall through */
1358 case IB_QPT_UD:
1359 {
Guy Levi400b1eb2017-07-04 16:24:24 +03001360 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1361 init_attr, udata, 0, &qp);
Dotan Barak5b420d92016-06-22 17:27:31 +03001362 if (err) {
1363 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001364 return ERR_PTR(err);
Dotan Barak5b420d92016-06-22 17:27:31 +03001365 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001366
1367 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001368 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001369
1370 break;
1371 }
1372 case IB_QPT_SMI:
1373 case IB_QPT_GSI:
1374 {
Moni Shouae1b866c2016-01-14 17:50:42 +02001375 int sqpn;
1376
Roland Dreier225c7b12007-05-08 18:00:38 -07001377 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001378 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001379 return ERR_PTR(-EINVAL);
Moni Shouae1b866c2016-01-14 17:50:42 +02001380 if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
Moshe Shemeshf3301872017-06-21 09:29:36 +03001381 int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev,
1382 1, 1, &sqpn, 0,
1383 MLX4_RES_USAGE_DRIVER);
Moni Shouae1b866c2016-01-14 17:50:42 +02001384
1385 if (res)
1386 return ERR_PTR(res);
1387 } else {
1388 sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1389 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001390
Guy Levi400b1eb2017-07-04 16:24:24 +03001391 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1392 init_attr, udata, sqpn, &qp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001393 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001394 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001395
1396 qp->port = init_attr->port_num;
Moni Shouae1b866c2016-01-14 17:50:42 +02001397 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1398 init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001399 break;
1400 }
1401 default:
1402 /* Don't support raw QPs */
1403 return ERR_PTR(-EINVAL);
1404 }
1405
1406 return &qp->ibqp;
1407}
1408
Moni Shouae1b866c2016-01-14 17:50:42 +02001409struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1410 struct ib_qp_init_attr *init_attr,
1411 struct ib_udata *udata) {
1412 struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1413 struct ib_qp *ibqp;
1414 struct mlx4_ib_dev *dev = to_mdev(device);
1415
1416 ibqp = _mlx4_ib_create_qp(pd, init_attr, udata);
1417
1418 if (!IS_ERR(ibqp) &&
1419 (init_attr->qp_type == IB_QPT_GSI) &&
1420 !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1421 struct mlx4_ib_sqp *sqp = to_msqp((to_mqp(ibqp)));
1422 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1423
1424 if (is_eth &&
1425 dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1426 init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1427 sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1428
1429 if (IS_ERR(sqp->roce_v2_gsi)) {
1430 pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1431 sqp->roce_v2_gsi = NULL;
1432 } else {
1433 sqp = to_msqp(to_mqp(sqp->roce_v2_gsi));
1434 sqp->qp.flags |= MLX4_IB_ROCE_V2_GSI_QP;
1435 }
1436
1437 init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1438 }
1439 }
1440 return ibqp;
1441}
1442
1443static int _mlx4_ib_destroy_qp(struct ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -07001444{
1445 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1446 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001447 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -07001448
1449 if (is_qp0(dev, mqp))
1450 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1451
Jack Morgensteinc482af62016-11-27 15:18:19 +02001452 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI &&
1453 dev->qp1_proxy[mqp->port - 1] == mqp) {
Matan Barak9433c182014-05-15 15:29:28 +03001454 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1455 dev->qp1_proxy[mqp->port - 1] = NULL;
1456 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1457 }
1458
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001459 if (mqp->counter_index)
1460 mlx4_ib_free_qp_counter(dev, mqp);
1461
Sean Hefty0a1405d2011-06-02 11:32:15 -07001462 pd = get_pd(mqp);
Guy Levi400b1eb2017-07-04 16:24:24 +03001463 destroy_qp_common(dev, mqp, MLX4_IB_QP_SRC, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -07001464
1465 if (is_sqp(dev, mqp))
1466 kfree(to_msqp(mqp));
1467 else
1468 kfree(mqp);
1469
1470 return 0;
1471}
1472
Moni Shouae1b866c2016-01-14 17:50:42 +02001473int mlx4_ib_destroy_qp(struct ib_qp *qp)
1474{
1475 struct mlx4_ib_qp *mqp = to_mqp(qp);
1476
1477 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1478 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
1479
1480 if (sqp->roce_v2_gsi)
1481 ib_destroy_qp(sqp->roce_v2_gsi);
1482 }
1483
1484 return _mlx4_ib_destroy_qp(qp);
1485}
1486
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001487static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001488{
1489 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001490 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1491 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1492 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1493 case MLX4_IB_QPT_XRC_INI:
1494 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1495 case MLX4_IB_QPT_SMI:
1496 case MLX4_IB_QPT_GSI:
1497 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1498
1499 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1500 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1501 MLX4_QP_ST_MLX : -1);
1502 case MLX4_IB_QPT_PROXY_SMI:
1503 case MLX4_IB_QPT_TUN_SMI:
1504 case MLX4_IB_QPT_PROXY_GSI:
1505 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1506 MLX4_QP_ST_UD : -1);
1507 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001508 }
1509}
1510
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001511static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001512 int attr_mask)
1513{
1514 u8 dest_rd_atomic;
1515 u32 access_flags;
1516 u32 hw_access_flags = 0;
1517
1518 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1519 dest_rd_atomic = attr->max_dest_rd_atomic;
1520 else
1521 dest_rd_atomic = qp->resp_depth;
1522
1523 if (attr_mask & IB_QP_ACCESS_FLAGS)
1524 access_flags = attr->qp_access_flags;
1525 else
1526 access_flags = qp->atomic_rd_en;
1527
1528 if (!dest_rd_atomic)
1529 access_flags &= IB_ACCESS_REMOTE_WRITE;
1530
1531 if (access_flags & IB_ACCESS_REMOTE_READ)
1532 hw_access_flags |= MLX4_QP_BIT_RRE;
1533 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1534 hw_access_flags |= MLX4_QP_BIT_RAE;
1535 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1536 hw_access_flags |= MLX4_QP_BIT_RWE;
1537
1538 return cpu_to_be32(hw_access_flags);
1539}
1540
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001541static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001542 int attr_mask)
1543{
1544 if (attr_mask & IB_QP_PKEY_INDEX)
1545 sqp->pkey_index = attr->pkey_index;
1546 if (attr_mask & IB_QP_QKEY)
1547 sqp->qkey = attr->qkey;
1548 if (attr_mask & IB_QP_SQ_PSN)
1549 sqp->send_psn = attr->sq_psn;
1550}
1551
1552static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1553{
1554 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1555}
1556
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001557static int _mlx4_set_path(struct mlx4_ib_dev *dev,
1558 const struct rdma_ah_attr *ah,
Moni Shoua297e0da2013-12-12 18:03:14 +02001559 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001560 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001561{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001562 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001563 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001564 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001565
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001566 path->grh_mylmc = rdma_ah_get_path_bits(ah) & 0x7f;
1567 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
1568 if (rdma_ah_get_static_rate(ah)) {
1569 path->static_rate = rdma_ah_get_static_rate(ah) +
1570 MLX4_STAT_RATE_OFFSET;
Roland Dreier225c7b12007-05-08 18:00:38 -07001571 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1572 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1573 --path->static_rate;
1574 } else
1575 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001576
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001577 if (rdma_ah_get_ah_flags(ah) & IB_AH_GRH) {
1578 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
1579 int real_sgid_index =
1580 mlx4_ib_gid_index_to_real_index(dev, port,
1581 grh->sgid_index);
Moni Shoua5070cd22015-07-30 18:33:30 +03001582
1583 if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001584 pr_err("sgid_index (%u) too large. max is %d\n",
Moni Shoua5070cd22015-07-30 18:33:30 +03001585 real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001586 return -1;
1587 }
1588
1589 path->grh_mylmc |= 1 << 7;
Moni Shoua5070cd22015-07-30 18:33:30 +03001590 path->mgid_index = real_sgid_index;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001591 path->hop_limit = grh->hop_limit;
Roland Dreier225c7b12007-05-08 18:00:38 -07001592 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001593 cpu_to_be32((grh->traffic_class << 20) |
1594 (grh->flow_label));
1595 memcpy(path->rgid, grh->dgid.raw, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001596 }
1597
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001598 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001599 if (!(rdma_ah_get_ah_flags(ah) & IB_AH_GRH))
Eli Cohenfa417f72010-10-24 21:08:52 -07001600 return -1;
1601
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001602 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001603 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001604
1605 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001606 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001607 if (smac_info->vid < 0x1000) {
1608 /* both valid vlan ids */
1609 if (smac_info->vid != vlan_tag) {
1610 /* different VIDs. unreg old and reg new */
1611 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1612 if (err)
1613 return err;
1614 smac_info->candidate_vid = vlan_tag;
1615 smac_info->candidate_vlan_index = vidx;
1616 smac_info->candidate_vlan_port = port;
1617 smac_info->update_vid = 1;
1618 path->vlan_index = vidx;
1619 } else {
1620 path->vlan_index = smac_info->vlan_index;
1621 }
1622 } else {
1623 /* no current vlan tag in qp */
1624 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1625 if (err)
1626 return err;
1627 smac_info->candidate_vid = vlan_tag;
1628 smac_info->candidate_vlan_index = vidx;
1629 smac_info->candidate_vlan_port = port;
1630 smac_info->update_vid = 1;
1631 path->vlan_index = vidx;
1632 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001633 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001634 path->fl = 1 << 6;
1635 } else {
1636 /* have current vlan tag. unregister it at modify-qp success */
1637 if (smac_info->vid < 0x1000) {
1638 smac_info->candidate_vid = 0xFFFF;
1639 smac_info->update_vid = 1;
1640 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001641 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001642
1643 /* get smac_index for RoCE use.
1644 * If no smac was yet assigned, register one.
1645 * If one was already assigned, but the new mac differs,
1646 * unregister the old one and register the new one.
1647 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001648 if ((!smac_info->smac && !smac_info->smac_port) ||
1649 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001650 /* register candidate now, unreg if needed, after success */
1651 smac_index = mlx4_register_mac(dev->dev, port, smac);
1652 if (smac_index >= 0) {
1653 smac_info->candidate_smac_index = smac_index;
1654 smac_info->candidate_smac = smac;
1655 smac_info->candidate_smac_port = port;
1656 } else {
1657 return -EINVAL;
1658 }
1659 } else {
1660 smac_index = smac_info->smac_index;
1661 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001662 memcpy(path->dmac, ah->roce.dmac, 6);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001663 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1664 /* put MAC table smac index for IBoE */
1665 path->grh_mylmc = (u8) (smac_index) | 0x80;
1666 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001667 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001668 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001669 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001670
Roland Dreier225c7b12007-05-08 18:00:38 -07001671 return 0;
1672}
1673
Moni Shoua297e0da2013-12-12 18:03:14 +02001674static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1675 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001676 struct mlx4_ib_qp *mqp,
Matan Barakdbf727d2015-10-15 18:38:51 +03001677 struct mlx4_qp_path *path, u8 port,
1678 u16 vlan_id, u8 *smac)
Moni Shoua297e0da2013-12-12 18:03:14 +02001679{
1680 return _mlx4_set_path(dev, &qp->ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001681 mlx4_mac_to_u64(smac),
1682 vlan_id,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001683 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001684}
1685
1686static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1687 const struct ib_qp_attr *qp,
1688 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001689 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001690 struct mlx4_qp_path *path, u8 port)
1691{
1692 return _mlx4_set_path(dev, &qp->alt_ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001693 0,
1694 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001695 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001696}
1697
Eli Cohenfa417f72010-10-24 21:08:52 -07001698static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1699{
1700 struct mlx4_ib_gid_entry *ge, *tmp;
1701
1702 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1703 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1704 ge->added = 1;
1705 ge->port = qp->port;
1706 }
1707 }
1708}
1709
Matan Barakdbf727d2015-10-15 18:38:51 +03001710static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1711 struct mlx4_ib_qp *qp,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001712 struct mlx4_qp_context *context)
1713{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001714 u64 u64_mac;
1715 int smac_index;
1716
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001717 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001718
1719 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001720 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001721 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1722 if (smac_index >= 0) {
1723 qp->pri.candidate_smac_index = smac_index;
1724 qp->pri.candidate_smac = u64_mac;
1725 qp->pri.candidate_smac_port = qp->port;
1726 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1727 } else {
1728 return -ENOENT;
1729 }
1730 }
1731 return 0;
1732}
1733
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001734static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1735{
1736 struct counter_index *new_counter_index;
1737 int err;
1738 u32 tmp_idx;
1739
1740 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1741 IB_LINK_LAYER_ETHERNET ||
1742 !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1743 !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1744 return 0;
1745
Moshe Shemeshf3301872017-06-21 09:29:36 +03001746 err = mlx4_counter_alloc(dev->dev, &tmp_idx, MLX4_RES_USAGE_DRIVER);
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001747 if (err)
1748 return err;
1749
1750 new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1751 if (!new_counter_index) {
1752 mlx4_counter_free(dev->dev, tmp_idx);
1753 return -ENOMEM;
1754 }
1755
1756 new_counter_index->index = tmp_idx;
1757 new_counter_index->allocated = 1;
1758 qp->counter_index = new_counter_index;
1759
1760 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
1761 list_add_tail(&new_counter_index->list,
1762 &dev->counters_table[qp->port - 1].counters_list);
1763 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
1764
1765 return 0;
1766}
1767
Moni Shoua3b5daf22016-01-14 17:50:39 +02001768enum {
1769 MLX4_QPC_ROCE_MODE_1 = 0,
1770 MLX4_QPC_ROCE_MODE_2 = 2,
1771 MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
1772};
1773
1774static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
1775{
1776 switch (gid_type) {
1777 case IB_GID_TYPE_ROCE:
1778 return MLX4_QPC_ROCE_MODE_1;
1779 case IB_GID_TYPE_ROCE_UDP_ENCAP:
1780 return MLX4_QPC_ROCE_MODE_2;
1781 default:
1782 return MLX4_QPC_ROCE_MODE_UNDEFINED;
1783 }
1784}
1785
Guy Levi400b1eb2017-07-04 16:24:24 +03001786static int __mlx4_ib_modify_qp(void *src, enum mlx4_ib_source_type src_type,
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001787 const struct ib_qp_attr *attr, int attr_mask,
1788 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001789{
Guy Levi400b1eb2017-07-04 16:24:24 +03001790 struct ib_uobject *ibuobject;
1791 struct ib_srq *ibsrq;
1792 enum ib_qp_type qp_type;
1793 struct mlx4_ib_dev *dev;
1794 struct mlx4_ib_qp *qp;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001795 struct mlx4_ib_pd *pd;
1796 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001797 struct mlx4_qp_context *context;
1798 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001799 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02001800 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001801 int err = -EINVAL;
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001802 int counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07001803
Guy Levi400b1eb2017-07-04 16:24:24 +03001804 if (src_type == MLX4_IB_RWQ_SRC) {
1805 struct ib_wq *ibwq;
1806
1807 ibwq = (struct ib_wq *)src;
1808 ibuobject = ibwq->uobject;
1809 ibsrq = NULL;
1810 qp_type = IB_QPT_RAW_PACKET;
1811 qp = to_mqp((struct ib_qp *)ibwq);
1812 dev = to_mdev(ibwq->device);
1813 pd = to_mpd(ibwq->pd);
1814 } else {
1815 struct ib_qp *ibqp;
1816
1817 ibqp = (struct ib_qp *)src;
1818 ibuobject = ibqp->uobject;
1819 ibsrq = ibqp->srq;
1820 qp_type = ibqp->qp_type;
1821 qp = to_mqp(ibqp);
1822 dev = to_mdev(ibqp->device);
1823 pd = get_pd(qp);
1824 }
1825
Jack Morgenstein3dec4872014-09-11 14:11:19 +03001826 /* APM is not supported under RoCE */
1827 if (attr_mask & IB_QP_ALT_PATH &&
1828 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1829 IB_LINK_LAYER_ETHERNET)
1830 return -ENOTSUPP;
1831
Roland Dreier225c7b12007-05-08 18:00:38 -07001832 context = kzalloc(sizeof *context, GFP_KERNEL);
1833 if (!context)
1834 return -ENOMEM;
1835
Roland Dreier225c7b12007-05-08 18:00:38 -07001836 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001837 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001838
1839 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1840 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1841 else {
1842 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1843 switch (attr->path_mig_state) {
1844 case IB_MIG_MIGRATED:
1845 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1846 break;
1847 case IB_MIG_REARM:
1848 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1849 break;
1850 case IB_MIG_ARMED:
1851 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1852 break;
1853 }
1854 }
1855
Maor Gottliebea30b962017-06-21 09:26:28 +03001856 if (qp->inl_recv_sz)
1857 context->param3 |= cpu_to_be32(1 << 25);
1858
Guy Levi400b1eb2017-07-04 16:24:24 +03001859 if (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001860 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Guy Levi400b1eb2017-07-04 16:24:24 +03001861 else if (qp_type == IB_QPT_RAW_PACKET)
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001862 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Guy Levi400b1eb2017-07-04 16:24:24 +03001863 else if (qp_type == IB_QPT_UD) {
Eli Cohenb832be12008-04-16 21:09:27 -07001864 if (qp->flags & MLX4_IB_QP_LSO)
1865 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1866 ilog2(dev->dev->caps.max_gso_sz);
1867 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001868 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001869 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001870 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001871 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001872 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001873 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001874 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001875 context->mtu_msgmax = (attr->path_mtu << 5) |
1876 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001877 }
1878
Roland Dreier0e6e7412007-06-18 08:13:48 -07001879 if (qp->rq.wqe_cnt)
1880 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001881 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1882
Roland Dreier0e6e7412007-06-18 08:13:48 -07001883 if (qp->sq.wqe_cnt)
1884 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001885 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1886
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001887 if (new_state == IB_QPS_RESET && qp->counter_index)
1888 mlx4_ib_free_qp_counter(dev, qp);
1889
Sean Hefty0a1405d2011-06-02 11:32:15 -07001890 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001891 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001892 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Guy Levi400b1eb2017-07-04 16:24:24 +03001893 if (qp_type == IB_QPT_RAW_PACKET)
Dotan Barak02d7ef62013-04-21 15:10:00 +00001894 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001895 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001896
Guy Levi400b1eb2017-07-04 16:24:24 +03001897 if (ibuobject)
Huy Nguyen85743f12016-02-17 17:24:26 +02001898 context->usr_page = cpu_to_be32(
1899 mlx4_to_hw_uar_index(dev->dev,
Guy Levi400b1eb2017-07-04 16:24:24 +03001900 to_mucontext(ibuobject->context)
1901 ->uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07001902 else
Huy Nguyen85743f12016-02-17 17:24:26 +02001903 context->usr_page = cpu_to_be32(
1904 mlx4_to_hw_uar_index(dev->dev, dev->priv_uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07001905
1906 if (attr_mask & IB_QP_DEST_QPN)
1907 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1908
1909 if (attr_mask & IB_QP_PORT) {
1910 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1911 !(attr_mask & IB_QP_AV)) {
1912 mlx4_set_sched(&context->pri_path, attr->port_num);
1913 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1914 }
1915 }
1916
Or Gerlitzcfcde112011-06-15 14:49:57 +00001917 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001918 err = create_qp_lb_counter(dev, qp);
1919 if (err)
1920 goto out;
1921
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001922 counter_index =
1923 dev->counters_table[qp->port - 1].default_counter;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001924 if (qp->counter_index)
1925 counter_index = qp->counter_index->index;
1926
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001927 if (counter_index != -1) {
1928 context->pri_path.counter_index = counter_index;
Or Gerlitzcfcde112011-06-15 14:49:57 +00001929 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001930 if (qp->counter_index) {
1931 context->pri_path.fl |=
1932 MLX4_FL_ETH_SRC_CHECK_MC_LB;
1933 context->pri_path.vlan_control |=
1934 MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
1935 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001936 } else
Eran Ben Elisha47d84172015-06-15 17:58:58 +03001937 context->pri_path.counter_index =
1938 MLX4_SINK_COUNTER_INDEX(dev->dev);
Matan Barakc1c98502013-11-07 15:25:17 +02001939
1940 if (qp->flags & MLX4_IB_QP_NETIF) {
1941 mlx4_ib_steer_qp_reg(dev, qp, 1);
1942 steer_qp = 1;
1943 }
Moni Shouae1b866c2016-01-14 17:50:42 +02001944
Guy Levi400b1eb2017-07-04 16:24:24 +03001945 if (qp_type == IB_QPT_GSI) {
Moni Shouae1b866c2016-01-14 17:50:42 +02001946 enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
1947 IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
1948 u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
1949
1950 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
1951 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001952 }
1953
Roland Dreier225c7b12007-05-08 18:00:38 -07001954 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001955 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1956 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07001957 context->pri_path.pkey_index = attr->pkey_index;
1958 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1959 }
1960
Roland Dreier225c7b12007-05-08 18:00:38 -07001961 if (attr_mask & IB_QP_AV) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001962 u8 port_num = mlx4_is_bonded(dev->dev) ? 1 :
Matan Barakdbf727d2015-10-15 18:38:51 +03001963 attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1964 union ib_gid gid;
Eran Ben Elishabf08e882016-11-10 11:31:01 +02001965 struct ib_gid_attr gid_attr = {.gid_type = IB_GID_TYPE_IB};
Matan Barakdbf727d2015-10-15 18:38:51 +03001966 u16 vlan = 0xffff;
1967 u8 smac[ETH_ALEN];
1968 int status = 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001969 int is_eth =
1970 rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
1971 rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
Matan Barakdbf727d2015-10-15 18:38:51 +03001972
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001973 if (is_eth) {
1974 int index =
1975 rdma_ah_read_grh(&attr->ah_attr)->sgid_index;
Matan Barakdbf727d2015-10-15 18:38:51 +03001976
Guy Levi400b1eb2017-07-04 16:24:24 +03001977 status = ib_get_cached_gid(&dev->ib_dev, port_num,
Matan Barakdbf727d2015-10-15 18:38:51 +03001978 index, &gid, &gid_attr);
1979 if (!status && !memcmp(&gid, &zgid, sizeof(gid)))
1980 status = -ENOENT;
1981 if (!status && gid_attr.ndev) {
1982 vlan = rdma_vlan_dev_vlan_id(gid_attr.ndev);
1983 memcpy(smac, gid_attr.ndev->dev_addr, ETH_ALEN);
1984 dev_put(gid_attr.ndev);
1985 }
1986 }
1987 if (status)
1988 goto out;
1989
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001990 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Matan Barakdbf727d2015-10-15 18:38:51 +03001991 port_num, vlan, smac))
Roland Dreier225c7b12007-05-08 18:00:38 -07001992 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001993
1994 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1995 MLX4_QP_OPTPAR_SCHED_QUEUE);
Moni Shoua3b5daf22016-01-14 17:50:39 +02001996
1997 if (is_eth &&
1998 (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
1999 u8 qpc_roce_mode = gid_type_to_qpc(gid_attr.gid_type);
2000
2001 if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
2002 err = -EINVAL;
2003 goto out;
2004 }
2005 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2006 }
2007
Roland Dreier225c7b12007-05-08 18:00:38 -07002008 }
2009
2010 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07002011 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07002012 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
2013 }
2014
2015 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002016 if (attr->alt_port_num == 0 ||
2017 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04002018 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002019
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002020 if (attr->alt_pkey_index >=
2021 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04002022 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002023
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002024 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
2025 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02002026 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04002027 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002028
2029 context->alt_path.pkey_index = attr->alt_pkey_index;
2030 context->alt_path.ackto = attr->alt_timeout << 3;
2031 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
2032 }
2033
Guy Levi400b1eb2017-07-04 16:24:24 +03002034 get_cqs(qp, src_type, &send_cq, &recv_cq);
Sean Hefty0a1405d2011-06-02 11:32:15 -07002035 context->pd = cpu_to_be32(pd->pdn);
2036 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
2037 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
2038 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002039
Roland Dreier95d04f02008-07-23 08:12:26 -07002040 /* Set "fast registration enabled" for all kernel QPs */
Guy Levi400b1eb2017-07-04 16:24:24 +03002041 if (!ibuobject)
Roland Dreier95d04f02008-07-23 08:12:26 -07002042 context->params1 |= cpu_to_be32(1 << 11);
2043
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002044 if (attr_mask & IB_QP_RNR_RETRY) {
2045 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2046 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
2047 }
2048
Roland Dreier225c7b12007-05-08 18:00:38 -07002049 if (attr_mask & IB_QP_RETRY_CNT) {
2050 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2051 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
2052 }
2053
2054 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2055 if (attr->max_rd_atomic)
2056 context->params1 |=
2057 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2058 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
2059 }
2060
2061 if (attr_mask & IB_QP_SQ_PSN)
2062 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2063
Roland Dreier225c7b12007-05-08 18:00:38 -07002064 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2065 if (attr->max_dest_rd_atomic)
2066 context->params2 |=
2067 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2068 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
2069 }
2070
2071 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
2072 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
2073 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
2074 }
2075
Guy Levi400b1eb2017-07-04 16:24:24 +03002076 if (ibsrq)
Roland Dreier225c7b12007-05-08 18:00:38 -07002077 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
2078
2079 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2080 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2081 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
2082 }
2083 if (attr_mask & IB_QP_RQ_PSN)
2084 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2085
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002086 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07002087 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002088 if (qp->mlx4_ib_qp_type &
2089 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
2090 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
2091 else {
2092 if (mlx4_is_mfunc(dev->dev) &&
2093 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
2094 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
2095 MLX4_RESERVED_QKEY_BASE) {
2096 pr_err("Cannot use reserved QKEY"
2097 " 0x%x (range 0xffff0000..0xffffffff"
2098 " is reserved)\n", attr->qkey);
2099 err = -EINVAL;
2100 goto out;
2101 }
2102 context->qkey = cpu_to_be32(attr->qkey);
2103 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002104 optpar |= MLX4_QP_OPTPAR_Q_KEY;
2105 }
2106
Guy Levi400b1eb2017-07-04 16:24:24 +03002107 if (ibsrq)
2108 context->srqn = cpu_to_be32(1 << 24 |
2109 to_msrq(ibsrq)->msrq.srqn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002110
Guy Levi400b1eb2017-07-04 16:24:24 +03002111 if (qp->rq.wqe_cnt &&
2112 cur_state == IB_QPS_RESET &&
2113 new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07002114 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2115
2116 if (cur_state == IB_QPS_INIT &&
2117 new_state == IB_QPS_RTR &&
Guy Levi400b1eb2017-07-04 16:24:24 +03002118 (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI ||
2119 qp_type == IB_QPT_UD || qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002120 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002121 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2122 qp->mlx4_ib_qp_type &
2123 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002124 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002125 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
2126 context->pri_path.fl = 0x80;
2127 } else {
2128 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2129 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07002130 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002131 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002132 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2133 IB_LINK_LAYER_ETHERNET) {
2134 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
2135 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
2136 context->pri_path.feup = 1 << 7; /* don't fsm */
2137 /* handle smac_index */
2138 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
2139 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
2140 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
Matan Barakdbf727d2015-10-15 18:38:51 +03002141 err = handle_eth_ud_smac_index(dev, qp, context);
Majd Dibbinybede98e2015-01-29 10:41:41 +02002142 if (err) {
2143 err = -EINVAL;
2144 goto out;
2145 }
Matan Barak9433c182014-05-15 15:29:28 +03002146 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
2147 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002148 }
2149 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002150 }
2151
Guy Levi400b1eb2017-07-04 16:24:24 +03002152 if (qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00002153 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
2154 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002155 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
2156 /* set QP to receive both tunneled & non-tunneled packets */
Or Gerlitz8e1a03b2014-09-10 17:15:11 +03002157 if (!(context->flags & cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET)))
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002158 context->srqn = cpu_to_be32(7 << 28);
2159 }
2160 }
Eli Cohen3528f692013-04-21 15:10:01 +00002161
Guy Levi400b1eb2017-07-04 16:24:24 +03002162 if (qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002163 int is_eth = rdma_port_get_link_layer(
2164 &dev->ib_dev, qp->port) ==
2165 IB_LINK_LAYER_ETHERNET;
2166 if (is_eth) {
2167 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
2168 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
2169 }
2170 }
2171
Roland Dreier225c7b12007-05-08 18:00:38 -07002172 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
2173 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
2174 sqd_event = 1;
2175 else
2176 sqd_event = 0;
2177
Guy Levi400b1eb2017-07-04 16:24:24 +03002178 if (!ibuobject &&
2179 cur_state == IB_QPS_RESET &&
2180 new_state == IB_QPS_INIT)
Moni Shoua3b5daf22016-01-14 17:50:39 +02002181 context->rlkey_roce_mode |= (1 << 4);
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07002182
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002183 /*
2184 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07002185 * ownership bits of the send queue are set and the SQ
2186 * headroom is stamped so that the hardware doesn't start
2187 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002188 */
Guy Levi400b1eb2017-07-04 16:24:24 +03002189 if (!ibuobject &&
2190 cur_state == IB_QPS_RESET &&
2191 new_state == IB_QPS_INIT) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002192 struct mlx4_wqe_ctrl_seg *ctrl;
2193 int i;
2194
Roland Dreier0e6e7412007-06-18 08:13:48 -07002195 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002196 ctrl = get_send_wqe(qp, i);
2197 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07002198 if (qp->sq_max_wqes_per_wr == 1)
Brenden Blanco224e92e2016-07-19 12:16:54 -07002199 ctrl->qpn_vlan.fence_size =
2200 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07002201
Jack Morgensteinea54b102008-01-28 10:40:59 +02002202 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002203 }
2204 }
2205
Roland Dreier225c7b12007-05-08 18:00:38 -07002206 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
2207 to_mlx4_state(new_state), context, optpar,
2208 sqd_event, &qp->mqp);
2209 if (err)
2210 goto out;
2211
2212 qp->state = new_state;
2213
2214 if (attr_mask & IB_QP_ACCESS_FLAGS)
2215 qp->atomic_rd_en = attr->qp_access_flags;
2216 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2217 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07002218 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002219 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07002220 update_mcg_macs(dev, qp);
2221 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002222 if (attr_mask & IB_QP_ALT_PATH)
2223 qp->alt_port = attr->alt_port_num;
2224
2225 if (is_sqp(dev, qp))
2226 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
2227
2228 /*
2229 * If we moved QP0 to RTR, bring the IB link up; if we moved
2230 * QP0 to RESET or ERROR, bring the link back down.
2231 */
2232 if (is_qp0(dev, qp)) {
2233 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002234 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002235 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002236 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07002237
2238 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2239 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2240 mlx4_CLOSE_PORT(dev->dev, qp->port);
2241 }
2242
2243 /*
2244 * If we moved a kernel QP to RESET, clean up all old CQ
2245 * entries and reinitialize the QP.
2246 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002247 if (new_state == IB_QPS_RESET) {
Guy Levi400b1eb2017-07-04 16:24:24 +03002248 if (!ibuobject) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002249 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
Guy Levi400b1eb2017-07-04 16:24:24 +03002250 ibsrq ? to_msrq(ibsrq) : NULL);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002251 if (send_cq != recv_cq)
2252 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002253
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002254 qp->rq.head = 0;
2255 qp->rq.tail = 0;
2256 qp->sq.head = 0;
2257 qp->sq.tail = 0;
2258 qp->sq_next_wqe = 0;
2259 if (qp->rq.wqe_cnt)
2260 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02002261
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002262 if (qp->flags & MLX4_IB_QP_NETIF)
2263 mlx4_ib_steer_qp_reg(dev, qp, 0);
2264 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03002265 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002266 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2267 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03002268 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002269 }
2270 if (qp->alt.smac) {
2271 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2272 qp->alt.smac = 0;
2273 }
2274 if (qp->pri.vid < 0x1000) {
2275 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2276 qp->pri.vid = 0xFFFF;
2277 qp->pri.candidate_vid = 0xFFFF;
2278 qp->pri.update_vid = 0;
2279 }
2280
2281 if (qp->alt.vid < 0x1000) {
2282 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2283 qp->alt.vid = 0xFFFF;
2284 qp->alt.candidate_vid = 0xFFFF;
2285 qp->alt.update_vid = 0;
2286 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002287 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002288out:
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002289 if (err && qp->counter_index)
2290 mlx4_ib_free_qp_counter(dev, qp);
Matan Barakc1c98502013-11-07 15:25:17 +02002291 if (err && steer_qp)
2292 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002293 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03002294 if (qp->pri.candidate_smac ||
2295 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002296 if (err) {
2297 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2298 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03002299 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002300 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2301 qp->pri.smac = qp->pri.candidate_smac;
2302 qp->pri.smac_index = qp->pri.candidate_smac_index;
2303 qp->pri.smac_port = qp->pri.candidate_smac_port;
2304 }
2305 qp->pri.candidate_smac = 0;
2306 qp->pri.candidate_smac_index = 0;
2307 qp->pri.candidate_smac_port = 0;
2308 }
2309 if (qp->alt.candidate_smac) {
2310 if (err) {
2311 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2312 } else {
2313 if (qp->alt.smac)
2314 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2315 qp->alt.smac = qp->alt.candidate_smac;
2316 qp->alt.smac_index = qp->alt.candidate_smac_index;
2317 qp->alt.smac_port = qp->alt.candidate_smac_port;
2318 }
2319 qp->alt.candidate_smac = 0;
2320 qp->alt.candidate_smac_index = 0;
2321 qp->alt.candidate_smac_port = 0;
2322 }
2323
2324 if (qp->pri.update_vid) {
2325 if (err) {
2326 if (qp->pri.candidate_vid < 0x1000)
2327 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2328 qp->pri.candidate_vid);
2329 } else {
2330 if (qp->pri.vid < 0x1000)
2331 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2332 qp->pri.vid);
2333 qp->pri.vid = qp->pri.candidate_vid;
2334 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2335 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2336 }
2337 qp->pri.candidate_vid = 0xFFFF;
2338 qp->pri.update_vid = 0;
2339 }
2340
2341 if (qp->alt.update_vid) {
2342 if (err) {
2343 if (qp->alt.candidate_vid < 0x1000)
2344 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2345 qp->alt.candidate_vid);
2346 } else {
2347 if (qp->alt.vid < 0x1000)
2348 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2349 qp->alt.vid);
2350 qp->alt.vid = qp->alt.candidate_vid;
2351 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2352 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2353 }
2354 qp->alt.candidate_vid = 0xFFFF;
2355 qp->alt.update_vid = 0;
2356 }
2357
Roland Dreier225c7b12007-05-08 18:00:38 -07002358 return err;
2359}
2360
Moni Shouae1b866c2016-01-14 17:50:42 +02002361static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2362 int attr_mask, struct ib_udata *udata)
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002363{
2364 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2365 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2366 enum ib_qp_state cur_state, new_state;
2367 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02002368 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002369 mutex_lock(&qp->mutex);
2370
2371 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2372 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2373
Moni Shoua297e0da2013-12-12 18:03:14 +02002374 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2375 ll = IB_LINK_LAYER_UNSPECIFIED;
2376 } else {
2377 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2378 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
2379 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02002380
2381 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02002382 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002383 pr_debug("qpn 0x%x: invalid attribute mask specified "
2384 "for transition %d to %d. qp_type %d,"
2385 " attr_mask 0x%x\n",
2386 ibqp->qp_num, cur_state, new_state,
2387 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002388 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002389 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002390
Moni Shouac6215742015-02-03 16:48:39 +02002391 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2392 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2393 if ((ibqp->qp_type == IB_QPT_RC) ||
2394 (ibqp->qp_type == IB_QPT_UD) ||
2395 (ibqp->qp_type == IB_QPT_UC) ||
2396 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2397 (ibqp->qp_type == IB_QPT_XRC_INI)) {
2398 attr->port_num = mlx4_ib_bond_next_port(dev);
2399 }
2400 } else {
2401 /* no sense in changing port_num
2402 * when ports are bonded */
2403 attr_mask &= ~IB_QP_PORT;
2404 }
2405 }
2406
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002407 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002408 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002409 pr_debug("qpn 0x%x: invalid port number (%d) specified "
2410 "for transition %d to %d. qp_type %d\n",
2411 ibqp->qp_num, attr->port_num, cur_state,
2412 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002413 goto out;
2414 }
2415
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002416 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2417 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2418 IB_LINK_LAYER_ETHERNET))
2419 goto out;
2420
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002421 if (attr_mask & IB_QP_PKEY_INDEX) {
2422 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002423 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2424 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2425 "for transition %d to %d. qp_type %d\n",
2426 ibqp->qp_num, attr->pkey_index, cur_state,
2427 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002428 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002429 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002430 }
2431
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002432 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2433 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002434 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2435 "Transition %d to %d. qp_type %d\n",
2436 ibqp->qp_num, attr->max_rd_atomic, cur_state,
2437 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002438 goto out;
2439 }
2440
2441 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2442 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002443 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2444 "Transition %d to %d. qp_type %d\n",
2445 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2446 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002447 goto out;
2448 }
2449
2450 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2451 err = 0;
2452 goto out;
2453 }
2454
Guy Levi400b1eb2017-07-04 16:24:24 +03002455 err = __mlx4_ib_modify_qp(ibqp, MLX4_IB_QP_SRC, attr, attr_mask,
2456 cur_state, new_state);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002457
Moni Shouac6215742015-02-03 16:48:39 +02002458 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2459 attr->port_num = 1;
2460
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002461out:
2462 mutex_unlock(&qp->mutex);
2463 return err;
2464}
2465
Moni Shouae1b866c2016-01-14 17:50:42 +02002466int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2467 int attr_mask, struct ib_udata *udata)
2468{
2469 struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2470 int ret;
2471
2472 ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2473
2474 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2475 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
2476 int err = 0;
2477
2478 if (sqp->roce_v2_gsi)
2479 err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2480 if (err)
2481 pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2482 err);
2483 }
2484 return ret;
2485}
2486
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002487static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2488{
2489 int i;
2490 for (i = 0; i < dev->caps.num_ports; i++) {
2491 if (qpn == dev->caps.qp0_proxy[i] ||
2492 qpn == dev->caps.qp0_tunnel[i]) {
2493 *qkey = dev->caps.qp0_qkey[i];
2494 return 0;
2495 }
2496 }
2497 return -EINVAL;
2498}
2499
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002500static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002501 struct ib_ud_wr *wr,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002502 void *wqe, unsigned *mlx_seg_len)
2503{
2504 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2505 struct ib_device *ib_dev = &mdev->ib_dev;
2506 struct mlx4_wqe_mlx_seg *mlx = wqe;
2507 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002508 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002509 u16 pkey;
2510 u32 qkey;
2511 int send_size;
2512 int header_size;
2513 int spc;
2514 int i;
2515
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002516 if (wr->wr.opcode != IB_WR_SEND)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002517 return -EINVAL;
2518
2519 send_size = 0;
2520
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002521 for (i = 0; i < wr->wr.num_sge; ++i)
2522 send_size += wr->wr.sg_list[i].length;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002523
2524 /* for proxy-qp0 sends, need to add in size of tunnel header */
2525 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2526 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2527 send_size += sizeof (struct mlx4_ib_tunnel_header);
2528
Moni Shoua25f40222015-12-23 14:56:56 +02002529 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002530
2531 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2532 sqp->ud_header.lrh.service_level =
2533 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2534 sqp->ud_header.lrh.destination_lid =
2535 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2536 sqp->ud_header.lrh.source_lid =
2537 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2538 }
2539
2540 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2541
2542 /* force loopback */
2543 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2544 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2545
2546 sqp->ud_header.lrh.virtual_lane = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002547 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002548 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2549 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2550 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002551 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002552 else
2553 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002554 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002555
2556 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002557 if (mlx4_is_master(mdev->dev)) {
2558 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2559 return -EINVAL;
2560 } else {
2561 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2562 return -EINVAL;
2563 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002564 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2565 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2566
2567 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2568 sqp->ud_header.immediate_present = 0;
2569
2570 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2571
2572 /*
2573 * Inline data segments may not cross a 64 byte boundary. If
2574 * our UD header is bigger than the space available up to the
2575 * next 64 byte boundary in the WQE, use two inline data
2576 * segments to hold the UD header.
2577 */
2578 spc = MLX4_INLINE_ALIGN -
2579 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2580 if (header_size <= spc) {
2581 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2582 memcpy(inl + 1, sqp->header_buf, header_size);
2583 i = 1;
2584 } else {
2585 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2586 memcpy(inl + 1, sqp->header_buf, spc);
2587
2588 inl = (void *) (inl + 1) + spc;
2589 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2590 /*
2591 * Need a barrier here to make sure all the data is
2592 * visible before the byte_count field is set.
2593 * Otherwise the HCA prefetcher could grab the 64-byte
2594 * chunk with this inline segment and get a valid (!=
2595 * 0xffffffff) byte count but stale data, and end up
2596 * generating a packet with bad headers.
2597 *
2598 * The first inline segment's byte_count field doesn't
2599 * need a barrier, because it comes after a
2600 * control/MLX segment and therefore is at an offset
2601 * of 16 mod 64.
2602 */
2603 wmb();
2604 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2605 i = 2;
2606 }
2607
2608 *mlx_seg_len =
2609 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2610 return 0;
2611}
2612
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03002613static u8 sl_to_vl(struct mlx4_ib_dev *dev, u8 sl, int port_num)
2614{
2615 union sl2vl_tbl_to_u64 tmp_vltab;
2616 u8 vl;
2617
2618 if (sl > 15)
2619 return 0xf;
2620 tmp_vltab.sl64 = atomic64_read(&dev->sl2vl[port_num - 1]);
2621 vl = tmp_vltab.sl8[sl >> 1];
2622 if (sl & 1)
2623 vl &= 0x0f;
2624 else
2625 vl >>= 4;
2626 return vl;
2627}
2628
Talat Batheesha748d602017-02-14 07:24:53 +02002629static int fill_gid_by_hw_index(struct mlx4_ib_dev *ibdev, u8 port_num,
2630 int index, union ib_gid *gid,
2631 enum ib_gid_type *gid_type)
2632{
2633 struct mlx4_ib_iboe *iboe = &ibdev->iboe;
2634 struct mlx4_port_gid_table *port_gid_table;
2635 unsigned long flags;
2636
2637 port_gid_table = &iboe->gids[port_num - 1];
2638 spin_lock_irqsave(&iboe->lock, flags);
2639 memcpy(gid, &port_gid_table->gids[index].gid, sizeof(*gid));
2640 *gid_type = port_gid_table->gids[index].gid_type;
2641 spin_unlock_irqrestore(&iboe->lock, flags);
2642 if (!memcmp(gid, &zgid, sizeof(*gid)))
2643 return -ENOENT;
2644
2645 return 0;
2646}
2647
Moni Shoua3ef967a2016-01-14 17:50:41 +02002648#define MLX4_ROCEV2_QP1_SPORT 0xC000
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002649static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_ud_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07002650 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07002651{
Eli Cohena4788682010-01-27 13:57:03 +00002652 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Talat Batheesha748d602017-02-14 07:24:53 +02002653 struct mlx4_ib_dev *ibdev = to_mdev(ib_dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002654 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002655 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002656 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002657 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002658 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07002659 u16 pkey;
2660 int send_size;
2661 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07002662 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07002663 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002664 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08002665 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08002666 bool is_eth;
2667 bool is_vlan = false;
2668 bool is_grh;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002669 bool is_udp = false;
2670 int ip_version = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002671
2672 send_size = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002673 for (i = 0; i < wr->wr.num_sge; ++i)
2674 send_size += wr->wr.sg_list[i].length;
Roland Dreier225c7b12007-05-08 18:00:38 -07002675
Eli Cohenfa417f72010-10-24 21:08:52 -07002676 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
2677 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002678 if (is_eth) {
Talat Batheesha748d602017-02-14 07:24:53 +02002679 enum ib_gid_type gid_type;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002680 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2681 /* When multi-function is enabled, the ib_core gid
2682 * indexes don't necessarily match the hw ones, so
2683 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002684 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
2685 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2686 ah->av.ib.gid_index, &sgid.raw[0]);
2687 if (err)
2688 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002689 } else {
Talat Batheesha748d602017-02-14 07:24:53 +02002690 err = fill_gid_by_hw_index(ibdev, sqp->qp.port,
2691 ah->av.ib.gid_index,
2692 &sgid, &gid_type);
Moni Shoua3ef967a2016-01-14 17:50:41 +02002693 if (!err) {
Talat Batheesha748d602017-02-14 07:24:53 +02002694 is_udp = gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002695 if (is_udp) {
2696 if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
2697 ip_version = 4;
2698 else
2699 ip_version = 6;
2700 is_grh = false;
2701 }
2702 } else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002703 return err;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002704 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002705 }
Bart Van Assche0e9855d2014-03-10 10:33:05 +01002706 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002707 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
2708 is_vlan = 1;
2709 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002710 }
Moni Shoua25f40222015-12-23 14:56:56 +02002711 err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
Moni Shoua3ef967a2016-01-14 17:50:41 +02002712 ip_version, is_udp, 0, &sqp->ud_header);
Moni Shoua25f40222015-12-23 14:56:56 +02002713 if (err)
2714 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002715
Eli Cohenfa417f72010-10-24 21:08:52 -07002716 if (!is_eth) {
2717 sqp->ud_header.lrh.service_level =
2718 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2719 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
2720 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2721 }
2722
Moni Shoua3ef967a2016-01-14 17:50:41 +02002723 if (is_grh || (ip_version == 6)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002724 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07002725 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07002726 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07002727 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
2728 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002729 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002730 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002731 } else {
2732 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2733 /* When multi-function is enabled, the ib_core gid
2734 * indexes don't necessarily match the hw ones, so
2735 * we must use our own cache
2736 */
2737 sqp->ud_header.grh.source_gid.global.subnet_prefix =
Jack Morgenstein8ec07bf2016-09-12 19:16:20 +03002738 cpu_to_be64(atomic64_read(&(to_mdev(ib_dev)->sriov.
2739 demux[sqp->qp.port - 1].
2740 subnet_prefix)));
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002741 sqp->ud_header.grh.source_gid.global.interface_id =
2742 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2743 guid_cache[ah->av.ib.gid_index];
2744 } else {
2745 ib_get_cached_gid(ib_dev,
2746 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2747 ah->av.ib.gid_index,
2748 &sqp->ud_header.grh.source_gid, NULL);
2749 }
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002750 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002751 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07002752 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002753 }
2754
Moni Shoua3ef967a2016-01-14 17:50:41 +02002755 if (ip_version == 4) {
2756 sqp->ud_header.ip4.tos =
2757 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
2758 sqp->ud_header.ip4.id = 0;
2759 sqp->ud_header.ip4.frag_off = htons(IP_DF);
2760 sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
2761
2762 memcpy(&sqp->ud_header.ip4.saddr,
2763 sgid.raw + 12, 4);
2764 memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
2765 sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
2766 }
2767
2768 if (is_udp) {
2769 sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
2770 sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
2771 sqp->ud_header.udp.csum = 0;
2772 }
2773
Roland Dreier225c7b12007-05-08 18:00:38 -07002774 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07002775
2776 if (!is_eth) {
2777 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
2778 (sqp->ud_header.lrh.destination_lid ==
2779 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
2780 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002781 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
2782 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07002783 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2784 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002785
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002786 switch (wr->wr.opcode) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002787 case IB_WR_SEND:
2788 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2789 sqp->ud_header.immediate_present = 0;
2790 break;
2791 case IB_WR_SEND_WITH_IMM:
2792 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2793 sqp->ud_header.immediate_present = 1;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002794 sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002795 break;
2796 default:
2797 return -EINVAL;
2798 }
2799
Eli Cohenfa417f72010-10-24 21:08:52 -07002800 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002801 struct in6_addr in6;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002802 u16 ether_type;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002803 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
2804
Selvin Xavier69ae5432016-12-19 11:28:46 -08002805 ether_type = (!is_udp) ? ETH_P_IBOE:
Moni Shoua3ef967a2016-01-14 17:50:41 +02002806 (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
2807
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002808 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07002809
Moni Shoua1049f132016-01-14 17:47:38 +02002810 ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
Eli Cohenfa417f72010-10-24 21:08:52 -07002811 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002812 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
2813 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
2814 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002815
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03002816
Eli Cohenfa417f72010-10-24 21:08:52 -07002817 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
2818 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002819 if (!is_vlan) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002820 sqp->ud_header.eth.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002821 } else {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002822 sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002823 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
2824 }
Eli Cohenfa417f72010-10-24 21:08:52 -07002825 } else {
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03002826 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 :
2827 sl_to_vl(to_mdev(ib_dev),
2828 sqp->ud_header.lrh.service_level,
2829 sqp->qp.port);
2830 if (sqp->qp.ibqp.qp_num && sqp->ud_header.lrh.virtual_lane == 15)
2831 return -EINVAL;
Eli Cohenfa417f72010-10-24 21:08:52 -07002832 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
2833 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
2834 }
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002835 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002836 if (!sqp->qp.ibqp.qp_num)
2837 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
2838 else
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002839 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->pkey_index, &pkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002840 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002841 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002842 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002843 sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
2844 sqp->qkey : wr->remote_qkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002845 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
2846
2847 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2848
2849 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002850 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07002851 for (i = 0; i < header_size / 4; ++i) {
2852 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002853 pr_err(" [%02x] ", i * 4);
2854 pr_cont(" %08x",
2855 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07002856 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002857 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002858 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002859 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002860 }
2861
Roland Dreiere61ef242007-06-18 09:23:47 -07002862 /*
2863 * Inline data segments may not cross a 64 byte boundary. If
2864 * our UD header is bigger than the space available up to the
2865 * next 64 byte boundary in the WQE, use two inline data
2866 * segments to hold the UD header.
2867 */
2868 spc = MLX4_INLINE_ALIGN -
2869 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2870 if (header_size <= spc) {
2871 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2872 memcpy(inl + 1, sqp->header_buf, header_size);
2873 i = 1;
2874 } else {
2875 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2876 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07002877
Roland Dreiere61ef242007-06-18 09:23:47 -07002878 inl = (void *) (inl + 1) + spc;
2879 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2880 /*
2881 * Need a barrier here to make sure all the data is
2882 * visible before the byte_count field is set.
2883 * Otherwise the HCA prefetcher could grab the 64-byte
2884 * chunk with this inline segment and get a valid (!=
2885 * 0xffffffff) byte count but stale data, and end up
2886 * generating a packet with bad headers.
2887 *
2888 * The first inline segment's byte_count field doesn't
2889 * need a barrier, because it comes after a
2890 * control/MLX segment and therefore is at an offset
2891 * of 16 mod 64.
2892 */
2893 wmb();
2894 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2895 i = 2;
2896 }
2897
Roland Dreierf4380002008-04-16 21:09:28 -07002898 *mlx_seg_len =
2899 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2900 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002901}
2902
2903static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2904{
2905 unsigned cur;
2906 struct mlx4_ib_cq *cq;
2907
2908 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002909 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07002910 return 0;
2911
2912 cq = to_mcq(ib_cq);
2913 spin_lock(&cq->lock);
2914 cur = wq->head - wq->tail;
2915 spin_unlock(&cq->lock);
2916
Roland Dreier0e6e7412007-06-18 08:13:48 -07002917 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07002918}
2919
Roland Dreier95d04f02008-07-23 08:12:26 -07002920static __be32 convert_access(int acc)
2921{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002922 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
2923 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
2924 (acc & IB_ACCESS_REMOTE_WRITE ?
2925 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
2926 (acc & IB_ACCESS_REMOTE_READ ?
2927 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07002928 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
2929 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
2930}
2931
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03002932static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
2933 struct ib_reg_wr *wr)
2934{
2935 struct mlx4_ib_mr *mr = to_mmr(wr->mr);
2936
2937 fseg->flags = convert_access(wr->access);
2938 fseg->mem_key = cpu_to_be32(wr->key);
2939 fseg->buf_list = cpu_to_be64(mr->page_map);
2940 fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
2941 fseg->reg_len = cpu_to_be64(mr->ibmr.length);
2942 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
2943 fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
2944 fseg->reserved[0] = 0;
2945 fseg->reserved[1] = 0;
2946}
2947
Roland Dreier95d04f02008-07-23 08:12:26 -07002948static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
2949{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00002950 memset(iseg, 0, sizeof(*iseg));
2951 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07002952}
2953
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002954static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
2955 u64 remote_addr, u32 rkey)
2956{
2957 rseg->raddr = cpu_to_be64(remote_addr);
2958 rseg->rkey = cpu_to_be32(rkey);
2959 rseg->reserved = 0;
2960}
2961
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002962static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
2963 struct ib_atomic_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002964{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002965 if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
2966 aseg->swap_add = cpu_to_be64(wr->swap);
2967 aseg->compare = cpu_to_be64(wr->compare_add);
2968 } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
2969 aseg->swap_add = cpu_to_be64(wr->compare_add);
2970 aseg->compare = cpu_to_be64(wr->compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002971 } else {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002972 aseg->swap_add = cpu_to_be64(wr->compare_add);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002973 aseg->compare = 0;
2974 }
2975
2976}
2977
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002978static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002979 struct ib_atomic_wr *wr)
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002980{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002981 aseg->swap_add = cpu_to_be64(wr->swap);
2982 aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
2983 aseg->compare = cpu_to_be64(wr->compare_add);
2984 aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002985}
2986
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002987static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002988 struct ib_ud_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002989{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002990 memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
2991 dseg->dqpn = cpu_to_be32(wr->remote_qpn);
2992 dseg->qkey = cpu_to_be32(wr->remote_qkey);
2993 dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
2994 memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002995}
2996
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002997static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
2998 struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002999 struct ib_ud_wr *wr,
Jack Morgenstein97982f52014-05-29 16:31:02 +03003000 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003001{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003002 union mlx4_ext_av *av = &to_mah(wr->ah)->av;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003003 struct mlx4_av sqp_av = {0};
3004 int port = *((u8 *) &av->ib.port_pd) & 0x3;
3005
3006 /* force loopback */
3007 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
3008 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
3009 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
3010 cpu_to_be32(0xf0000000);
3011
3012 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03003013 if (qpt == MLX4_IB_QPT_PROXY_GSI)
3014 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
3015 else
3016 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00003017 /* Use QKEY from the QP context, which is set by master */
3018 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003019}
3020
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003021static void build_tunnel_header(struct ib_ud_wr *wr, void *wqe, unsigned *mlx_seg_len)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003022{
3023 struct mlx4_wqe_inline_seg *inl = wqe;
3024 struct mlx4_ib_tunnel_header hdr;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003025 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003026 int spc;
3027 int i;
3028
3029 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003030 hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
3031 hdr.pkey_index = cpu_to_be16(wr->pkey_index);
3032 hdr.qkey = cpu_to_be32(wr->remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003033 memcpy(hdr.mac, ah->av.eth.mac, 6);
3034 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003035
3036 spc = MLX4_INLINE_ALIGN -
3037 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3038 if (sizeof (hdr) <= spc) {
3039 memcpy(inl + 1, &hdr, sizeof (hdr));
3040 wmb();
3041 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
3042 i = 1;
3043 } else {
3044 memcpy(inl + 1, &hdr, spc);
3045 wmb();
3046 inl->byte_count = cpu_to_be32(1 << 31 | spc);
3047
3048 inl = (void *) (inl + 1) + spc;
3049 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
3050 wmb();
3051 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
3052 i = 2;
3053 }
3054
3055 *mlx_seg_len =
3056 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
3057}
3058
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003059static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07003060{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003061 u32 *t = dseg;
3062 struct mlx4_wqe_inline_seg *iseg = dseg;
3063
3064 t[1] = 0;
3065
3066 /*
3067 * Need a barrier here before writing the byte_count field to
3068 * make sure that all the data is visible before the
3069 * byte_count field is set. Otherwise, if the segment begins
3070 * a new cacheline, the HCA prefetcher could grab the 64-byte
3071 * chunk and get a valid (!= * 0xffffffff) byte count but
3072 * stale data, and end up sending the wrong data.
3073 */
3074 wmb();
3075
3076 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
3077}
3078
3079static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3080{
Roland Dreierd420d9e2007-07-18 11:46:27 -07003081 dseg->lkey = cpu_to_be32(sg->lkey);
3082 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003083
3084 /*
3085 * Need a barrier here before writing the byte_count field to
3086 * make sure that all the data is visible before the
3087 * byte_count field is set. Otherwise, if the segment begins
3088 * a new cacheline, the HCA prefetcher could grab the 64-byte
3089 * chunk and get a valid (!= * 0xffffffff) byte count but
3090 * stale data, and end up sending the wrong data.
3091 */
3092 wmb();
3093
3094 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07003095}
3096
Roland Dreier2242fa42007-10-09 19:59:05 -07003097static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3098{
3099 dseg->byte_count = cpu_to_be32(sg->length);
3100 dseg->lkey = cpu_to_be32(sg->lkey);
3101 dseg->addr = cpu_to_be64(sg->addr);
3102}
3103
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003104static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_ud_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003105 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08003106 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07003107{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003108 unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
Eli Cohenb832be12008-04-16 21:09:27 -07003109
Eli Cohen417608c2009-11-12 11:19:44 -08003110 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
3111 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07003112
3113 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003114 wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
Eli Cohenb832be12008-04-16 21:09:27 -07003115 return -EINVAL;
3116
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003117 memcpy(wqe->header, wr->header, wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003118
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003119 *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003120 *lso_seg_len = halign;
3121 return 0;
3122}
3123
Roland Dreier95d04f02008-07-23 08:12:26 -07003124static __be32 send_ieth(struct ib_send_wr *wr)
3125{
3126 switch (wr->opcode) {
3127 case IB_WR_SEND_WITH_IMM:
3128 case IB_WR_RDMA_WRITE_WITH_IMM:
3129 return wr->ex.imm_data;
3130
3131 case IB_WR_SEND_WITH_INV:
3132 return cpu_to_be32(wr->ex.invalidate_rkey);
3133
3134 default:
3135 return 0;
3136 }
3137}
3138
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003139static void add_zero_len_inline(void *wqe)
3140{
3141 struct mlx4_wqe_inline_seg *inl = wqe;
3142 memset(wqe, 0, 16);
3143 inl->byte_count = cpu_to_be32(1 << 31);
3144}
3145
Roland Dreier225c7b12007-05-08 18:00:38 -07003146int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3147 struct ib_send_wr **bad_wr)
3148{
3149 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3150 void *wqe;
3151 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003152 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07003153 unsigned long flags;
3154 int nreq;
3155 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02003156 unsigned ind;
3157 int uninitialized_var(stamp);
3158 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07003159 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003160 __be32 dummy;
3161 __be32 *lso_wqe;
3162 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08003163 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07003164 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003165 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003166
Moni Shouae1b866c2016-01-14 17:50:42 +02003167 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
3168 struct mlx4_ib_sqp *sqp = to_msqp(qp);
3169
3170 if (sqp->roce_v2_gsi) {
3171 struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
Talat Batheesha748d602017-02-14 07:24:53 +02003172 enum ib_gid_type gid_type;
Moni Shouae1b866c2016-01-14 17:50:42 +02003173 union ib_gid gid;
3174
Talat Batheesha748d602017-02-14 07:24:53 +02003175 if (!fill_gid_by_hw_index(mdev, sqp->qp.port,
3176 ah->av.ib.gid_index,
3177 &gid, &gid_type))
3178 qp = (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
3179 to_mqp(sqp->roce_v2_gsi) : qp;
3180 else
Moni Shouae1b866c2016-01-14 17:50:42 +02003181 pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
3182 ah->av.ib.gid_index);
Moni Shouae1b866c2016-01-14 17:50:42 +02003183 }
3184 }
3185
Roland Dreier96db0e02007-10-30 10:53:54 -07003186 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02003187 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3188 err = -EIO;
3189 *bad_wr = wr;
3190 nreq = 0;
3191 goto out;
3192 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003193
Jack Morgensteinea54b102008-01-28 10:40:59 +02003194 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003195
3196 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003197 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08003198 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003199
Roland Dreier225c7b12007-05-08 18:00:38 -07003200 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
3201 err = -ENOMEM;
3202 *bad_wr = wr;
3203 goto out;
3204 }
3205
3206 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
3207 err = -EINVAL;
3208 *bad_wr = wr;
3209 goto out;
3210 }
3211
Roland Dreier0e6e7412007-06-18 08:13:48 -07003212 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02003213 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07003214
3215 ctrl->srcrb_flags =
3216 (wr->send_flags & IB_SEND_SIGNALED ?
3217 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
3218 (wr->send_flags & IB_SEND_SOLICITED ?
3219 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07003220 ((wr->send_flags & IB_SEND_IP_CSUM) ?
3221 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
3222 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07003223 qp->sq_signal_bits;
3224
Roland Dreier95d04f02008-07-23 08:12:26 -07003225 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07003226
3227 wqe += sizeof *ctrl;
3228 size = sizeof *ctrl / 16;
3229
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003230 switch (qp->mlx4_ib_qp_type) {
3231 case MLX4_IB_QPT_RC:
3232 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07003233 switch (wr->opcode) {
3234 case IB_WR_ATOMIC_CMP_AND_SWP:
3235 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003236 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003237 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3238 atomic_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003239 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3240
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003241 set_atomic_seg(wqe, atomic_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003242 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003243
Roland Dreier225c7b12007-05-08 18:00:38 -07003244 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3245 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
3246
3247 break;
3248
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003249 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003250 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3251 atomic_wr(wr)->rkey);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003252 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3253
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003254 set_masked_atomic_seg(wqe, atomic_wr(wr));
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003255 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
3256
3257 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3258 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3259
3260 break;
3261
Roland Dreier225c7b12007-05-08 18:00:38 -07003262 case IB_WR_RDMA_READ:
3263 case IB_WR_RDMA_WRITE:
3264 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003265 set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3266 rdma_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003267 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3268 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003269 break;
3270
Roland Dreier95d04f02008-07-23 08:12:26 -07003271 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07003272 ctrl->srcrb_flags |=
3273 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07003274 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3275 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3276 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3277 break;
3278
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003279 case IB_WR_REG_MR:
3280 ctrl->srcrb_flags |=
3281 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3282 set_reg_seg(wqe, reg_wr(wr));
3283 wqe += sizeof(struct mlx4_wqe_fmr_seg);
3284 size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3285 break;
3286
Roland Dreier225c7b12007-05-08 18:00:38 -07003287 default:
3288 /* No extra segments required for sends */
3289 break;
3290 }
3291 break;
3292
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003293 case MLX4_IB_QPT_TUN_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003294 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3295 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003296 if (unlikely(err)) {
3297 *bad_wr = wr;
3298 goto out;
3299 }
3300 wqe += seglen;
3301 size += seglen / 16;
3302 break;
3303 case MLX4_IB_QPT_TUN_SMI:
3304 case MLX4_IB_QPT_TUN_GSI:
3305 /* this is a UD qp used in MAD responses to slaves. */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003306 set_datagram_seg(wqe, ud_wr(wr));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003307 /* set the forced-loopback bit in the data seg av */
3308 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3309 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3310 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3311 break;
3312 case MLX4_IB_QPT_UD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003313 set_datagram_seg(wqe, ud_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003314 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3315 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07003316
3317 if (wr->opcode == IB_WR_LSO) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003318 err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3319 &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07003320 if (unlikely(err)) {
3321 *bad_wr = wr;
3322 goto out;
3323 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003324 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07003325 wqe += seglen;
3326 size += seglen / 16;
3327 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003328 break;
3329
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003330 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003331 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3332 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003333 if (unlikely(err)) {
3334 *bad_wr = wr;
3335 goto out;
3336 }
3337 wqe += seglen;
3338 size += seglen / 16;
3339 /* to start tunnel header on a cache-line boundary */
3340 add_zero_len_inline(wqe);
3341 wqe += 16;
3342 size++;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003343 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003344 wqe += seglen;
3345 size += seglen / 16;
3346 break;
3347 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003348 case MLX4_IB_QPT_PROXY_GSI:
3349 /* If we are tunneling special qps, this is a UD qp.
3350 * In this case we first add a UD segment targeting
3351 * the tunnel qp, and then add a header with address
3352 * information */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003353 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3354 ud_wr(wr),
Jack Morgenstein97982f52014-05-29 16:31:02 +03003355 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003356 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3357 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003358 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003359 wqe += seglen;
3360 size += seglen / 16;
3361 break;
3362
3363 case MLX4_IB_QPT_SMI:
3364 case MLX4_IB_QPT_GSI:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003365 err = build_mlx_header(to_msqp(qp), ud_wr(wr), ctrl,
3366 &seglen);
Roland Dreierf4380002008-04-16 21:09:28 -07003367 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003368 *bad_wr = wr;
3369 goto out;
3370 }
Roland Dreierf4380002008-04-16 21:09:28 -07003371 wqe += seglen;
3372 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003373 break;
3374
3375 default:
3376 break;
3377 }
3378
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003379 /*
3380 * Write data segments in reverse order, so as to
3381 * overwrite cacheline stamp last within each
3382 * cacheline. This avoids issues with WQE
3383 * prefetching.
3384 */
Roland Dreier225c7b12007-05-08 18:00:38 -07003385
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003386 dseg = wqe;
3387 dseg += wr->num_sge - 1;
3388 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003389
3390 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003391 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3392 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3393 qp->mlx4_ib_qp_type &
3394 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003395 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003396 size += sizeof (struct mlx4_wqe_data_seg) / 16;
3397 }
3398
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003399 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3400 set_data_seg(dseg, wr->sg_list + i);
3401
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003402 /*
3403 * Possibly overwrite stamping in cacheline with LSO
3404 * segment only after making sure all data segments
3405 * are written.
3406 */
3407 wmb();
3408 *lso_wqe = lso_hdr_sz;
3409
Brenden Blanco224e92e2016-07-19 12:16:54 -07003410 ctrl->qpn_vlan.fence_size = (wr->send_flags & IB_SEND_FENCE ?
3411 MLX4_WQE_CTRL_FENCE : 0) | size;
Roland Dreier225c7b12007-05-08 18:00:38 -07003412
3413 /*
3414 * Make sure descriptor is fully written before
3415 * setting ownership bit (because HW can start
3416 * executing as soon as we do).
3417 */
3418 wmb();
3419
Roland Dreier59b0ed122007-05-19 08:51:58 -07003420 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02003421 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07003422 err = -EINVAL;
3423 goto out;
3424 }
3425
3426 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08003427 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003428
Jack Morgensteinea54b102008-01-28 10:40:59 +02003429 stamp = ind + qp->sq_spare_wqes;
3430 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
3431
Roland Dreier0e6e7412007-06-18 08:13:48 -07003432 /*
3433 * We can improve latency by not stamping the last
3434 * send queue WQE until after ringing the doorbell, so
3435 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02003436 *
3437 * Same optimization applies to padding with NOP wqe
3438 * in case of WQE shrinking (used to prevent wrap-around
3439 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07003440 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02003441 if (wr->next) {
3442 stamp_send_wqe(qp, stamp, size * 16);
3443 ind = pad_wraparound(qp, ind);
3444 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003445 }
3446
3447out:
3448 if (likely(nreq)) {
3449 qp->sq.head += nreq;
3450
3451 /*
3452 * Make sure that descriptors are written before
3453 * doorbell record.
3454 */
3455 wmb();
3456
3457 writel(qp->doorbell_qpn,
3458 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3459
3460 /*
3461 * Make sure doorbells don't leak out of SQ spinlock
3462 * and reach the HCA out of order.
3463 */
3464 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07003465
Jack Morgensteinea54b102008-01-28 10:40:59 +02003466 stamp_send_wqe(qp, stamp, size * 16);
3467
3468 ind = pad_wraparound(qp, ind);
3469 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07003470 }
3471
Roland Dreier96db0e02007-10-30 10:53:54 -07003472 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07003473
3474 return err;
3475}
3476
3477int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3478 struct ib_recv_wr **bad_wr)
3479{
3480 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3481 struct mlx4_wqe_data_seg *scat;
3482 unsigned long flags;
3483 int err = 0;
3484 int nreq;
3485 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003486 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003487 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003488 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003489
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003490 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003491 spin_lock_irqsave(&qp->rq.lock, flags);
3492
Yishai Hadas35f05da2015-02-08 11:49:34 +02003493 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3494 err = -EIO;
3495 *bad_wr = wr;
3496 nreq = 0;
3497 goto out;
3498 }
3499
Roland Dreier0e6e7412007-06-18 08:13:48 -07003500 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003501
3502 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08003503 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003504 err = -ENOMEM;
3505 *bad_wr = wr;
3506 goto out;
3507 }
3508
3509 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3510 err = -EINVAL;
3511 *bad_wr = wr;
3512 goto out;
3513 }
3514
3515 scat = get_recv_wqe(qp, ind);
3516
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003517 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3518 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3519 ib_dma_sync_single_for_device(ibqp->device,
3520 qp->sqp_proxy_rcv[ind].map,
3521 sizeof (struct mlx4_ib_proxy_sqp_hdr),
3522 DMA_FROM_DEVICE);
3523 scat->byte_count =
3524 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3525 /* use dma lkey from upper layer entry */
3526 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3527 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3528 scat++;
3529 max_gs--;
3530 }
3531
Roland Dreier2242fa42007-10-09 19:59:05 -07003532 for (i = 0; i < wr->num_sge; ++i)
3533 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003534
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003535 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003536 scat[i].byte_count = 0;
3537 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3538 scat[i].addr = 0;
3539 }
3540
3541 qp->rq.wrid[ind] = wr->wr_id;
3542
Roland Dreier0e6e7412007-06-18 08:13:48 -07003543 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003544 }
3545
3546out:
3547 if (likely(nreq)) {
3548 qp->rq.head += nreq;
3549
3550 /*
3551 * Make sure that descriptors are written before
3552 * doorbell record.
3553 */
3554 wmb();
3555
3556 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3557 }
3558
3559 spin_unlock_irqrestore(&qp->rq.lock, flags);
3560
3561 return err;
3562}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003563
3564static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3565{
3566 switch (mlx4_state) {
3567 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3568 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3569 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3570 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3571 case MLX4_QP_STATE_SQ_DRAINING:
3572 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3573 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3574 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3575 default: return -1;
3576 }
3577}
3578
3579static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3580{
3581 switch (mlx4_mig_state) {
3582 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3583 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3584 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3585 default: return -1;
3586 }
3587}
3588
3589static int to_ib_qp_access_flags(int mlx4_flags)
3590{
3591 int ib_flags = 0;
3592
3593 if (mlx4_flags & MLX4_QP_BIT_RRE)
3594 ib_flags |= IB_ACCESS_REMOTE_READ;
3595 if (mlx4_flags & MLX4_QP_BIT_RWE)
3596 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3597 if (mlx4_flags & MLX4_QP_BIT_RAE)
3598 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3599
3600 return ib_flags;
3601}
3602
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003603static void to_rdma_ah_attr(struct mlx4_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003604 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003605 struct mlx4_qp_path *path)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003606{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003607 struct mlx4_dev *dev = ibdev->dev;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003608 u8 port_num = path->sched_queue & 0x40 ? 2 : 1;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003609
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003610 memset(ah_attr, 0, sizeof(*ah_attr));
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003611 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port_num);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003612 if (port_num == 0 || port_num > dev->caps.num_ports)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003613 return;
3614
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003615 if (ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003616 rdma_ah_set_sl(ah_attr, ((path->sched_queue >> 3) & 0x7) |
3617 ((path->sched_queue & 4) << 1));
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003618 else
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003619 rdma_ah_set_sl(ah_attr, (path->sched_queue >> 2) & 0xf);
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003620 rdma_ah_set_port_num(ah_attr, port_num);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003621
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003622 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
3623 rdma_ah_set_path_bits(ah_attr, path->grh_mylmc & 0x7f);
3624 rdma_ah_set_static_rate(ah_attr,
3625 path->static_rate ? path->static_rate - 5 : 0);
3626 if (path->grh_mylmc & (1 << 7)) {
3627 rdma_ah_set_grh(ah_attr, NULL,
3628 be32_to_cpu(path->tclass_flowlabel) & 0xfffff,
3629 path->mgid_index,
3630 path->hop_limit,
3631 (be32_to_cpu(path->tclass_flowlabel)
3632 >> 20) & 0xff);
3633 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003634 }
3635}
3636
3637int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3638 struct ib_qp_init_attr *qp_init_attr)
3639{
3640 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3641 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3642 struct mlx4_qp_context context;
3643 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07003644 int err = 0;
3645
3646 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003647
3648 if (qp->state == IB_QPS_RESET) {
3649 qp_attr->qp_state = IB_QPS_RESET;
3650 goto done;
3651 }
3652
3653 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07003654 if (err) {
3655 err = -EINVAL;
3656 goto out;
3657 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003658
3659 mlx4_state = be32_to_cpu(context.flags) >> 28;
3660
Dotan Barak0df670302008-04-16 21:09:34 -07003661 qp->state = to_ib_qp_state(mlx4_state);
3662 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003663 qp_attr->path_mtu = context.mtu_msgmax >> 5;
3664 qp_attr->path_mig_state =
3665 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
3666 qp_attr->qkey = be32_to_cpu(context.qkey);
3667 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
3668 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
3669 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
3670 qp_attr->qp_access_flags =
3671 to_ib_qp_access_flags(be32_to_cpu(context.params2));
3672
3673 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003674 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
3675 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003676 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003677 qp_attr->alt_port_num =
3678 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003679 }
3680
3681 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07003682 if (qp_attr->qp_state == IB_QPS_INIT)
3683 qp_attr->port_num = qp->port;
3684 else
3685 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003686
3687 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3688 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
3689
3690 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
3691
3692 qp_attr->max_dest_rd_atomic =
3693 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
3694 qp_attr->min_rnr_timer =
3695 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
3696 qp_attr->timeout = context.pri_path.ackto >> 3;
3697 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
3698 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
3699 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
3700
3701done:
3702 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003703 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3704 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3705
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003706 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003707 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3708 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3709 } else {
3710 qp_attr->cap.max_send_wr = 0;
3711 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003712 }
3713
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003714 /*
3715 * We don't support inline sends for kernel QPs (yet), and we
3716 * don't know what userspace's value should be.
3717 */
3718 qp_attr->cap.max_inline_data = 0;
3719
3720 qp_init_attr->cap = qp_attr->cap;
3721
Ron Livne521e5752008-07-14 23:48:48 -07003722 qp_init_attr->create_flags = 0;
3723 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3724 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3725
3726 if (qp->flags & MLX4_IB_QP_LSO)
3727 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
3728
Matan Barakc1c98502013-11-07 15:25:17 +02003729 if (qp->flags & MLX4_IB_QP_NETIF)
3730 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
3731
Dotan Barak46db5672012-08-23 14:09:03 +00003732 qp_init_attr->sq_sig_type =
3733 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
3734 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3735
Dotan Barak0df670302008-04-16 21:09:34 -07003736out:
3737 mutex_unlock(&qp->mutex);
3738 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003739}
3740
Guy Levi400b1eb2017-07-04 16:24:24 +03003741struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
3742 struct ib_wq_init_attr *init_attr,
3743 struct ib_udata *udata)
3744{
3745 struct mlx4_ib_dev *dev;
3746 struct ib_qp_init_attr ib_qp_init_attr;
3747 struct mlx4_ib_qp *qp;
3748 struct mlx4_ib_create_wq ucmd;
3749 int err, required_cmd_sz;
3750
3751 if (!(udata && pd->uobject))
3752 return ERR_PTR(-EINVAL);
3753
3754 required_cmd_sz = offsetof(typeof(ucmd), reserved) +
3755 sizeof(ucmd.reserved);
3756 if (udata->inlen < required_cmd_sz) {
3757 pr_debug("invalid inlen\n");
3758 return ERR_PTR(-EINVAL);
3759 }
3760
3761 if (udata->inlen > sizeof(ucmd) &&
3762 !ib_is_udata_cleared(udata, sizeof(ucmd),
3763 udata->inlen - sizeof(ucmd))) {
3764 pr_debug("inlen is not supported\n");
3765 return ERR_PTR(-EOPNOTSUPP);
3766 }
3767
3768 if (udata->outlen)
3769 return ERR_PTR(-EOPNOTSUPP);
3770
3771 dev = to_mdev(pd->device);
3772
3773 if (init_attr->wq_type != IB_WQT_RQ) {
3774 pr_debug("unsupported wq type %d\n", init_attr->wq_type);
3775 return ERR_PTR(-EOPNOTSUPP);
3776 }
3777
3778 if (init_attr->create_flags) {
3779 pr_debug("unsupported create_flags %u\n",
3780 init_attr->create_flags);
3781 return ERR_PTR(-EOPNOTSUPP);
3782 }
3783
3784 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
3785 if (!qp)
3786 return ERR_PTR(-ENOMEM);
3787
3788 qp->pri.vid = 0xFFFF;
3789 qp->alt.vid = 0xFFFF;
3790
3791 memset(&ib_qp_init_attr, 0, sizeof(ib_qp_init_attr));
3792 ib_qp_init_attr.qp_context = init_attr->wq_context;
3793 ib_qp_init_attr.qp_type = IB_QPT_RAW_PACKET;
3794 ib_qp_init_attr.cap.max_recv_wr = init_attr->max_wr;
3795 ib_qp_init_attr.cap.max_recv_sge = init_attr->max_sge;
3796 ib_qp_init_attr.recv_cq = init_attr->cq;
3797 ib_qp_init_attr.send_cq = ib_qp_init_attr.recv_cq; /* Dummy CQ */
3798
3799 err = create_qp_common(dev, pd, MLX4_IB_RWQ_SRC, &ib_qp_init_attr,
3800 udata, 0, &qp);
3801 if (err) {
3802 kfree(qp);
3803 return ERR_PTR(err);
3804 }
3805
3806 qp->ibwq.event_handler = init_attr->event_handler;
3807 qp->ibwq.wq_num = qp->mqp.qpn;
3808 qp->ibwq.state = IB_WQS_RESET;
3809
3810 return &qp->ibwq;
3811}
3812
3813static int ib_wq2qp_state(enum ib_wq_state state)
3814{
3815 switch (state) {
3816 case IB_WQS_RESET:
3817 return IB_QPS_RESET;
3818 case IB_WQS_RDY:
3819 return IB_QPS_RTR;
3820 default:
3821 return IB_QPS_ERR;
3822 }
3823}
3824
3825static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state)
3826{
3827 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
3828 enum ib_qp_state qp_cur_state;
3829 enum ib_qp_state qp_new_state;
3830 int attr_mask;
3831 int err;
3832
3833 /* ib_qp.state represents the WQ HW state while ib_wq.state represents
3834 * the WQ logic state.
3835 */
3836 qp_cur_state = qp->state;
3837 qp_new_state = ib_wq2qp_state(new_state);
3838
3839 if (ib_wq2qp_state(new_state) == qp_cur_state)
3840 return 0;
3841
3842 if (new_state == IB_WQS_RDY) {
3843 struct ib_qp_attr attr = {};
3844
3845 attr.port_num = qp->port;
3846 attr_mask = IB_QP_PORT;
3847
3848 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, &attr,
3849 attr_mask, IB_QPS_RESET, IB_QPS_INIT);
3850 if (err) {
3851 pr_debug("WQN=0x%06x failed to apply RST->INIT on the HW QP\n",
3852 ibwq->wq_num);
3853 return err;
3854 }
3855
3856 qp_cur_state = IB_QPS_INIT;
3857 }
3858
3859 attr_mask = 0;
3860 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL, attr_mask,
3861 qp_cur_state, qp_new_state);
3862
3863 if (err && (qp_cur_state == IB_QPS_INIT)) {
3864 qp_new_state = IB_QPS_RESET;
3865 if (__mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL,
3866 attr_mask, IB_QPS_INIT, IB_QPS_RESET)) {
3867 pr_warn("WQN=0x%06x failed with reverting HW's resources failure\n",
3868 ibwq->wq_num);
3869 qp_new_state = IB_QPS_INIT;
3870 }
3871 }
3872
3873 qp->state = qp_new_state;
3874
3875 return err;
3876}
3877
3878int mlx4_ib_modify_wq(struct ib_wq *ibwq, struct ib_wq_attr *wq_attr,
3879 u32 wq_attr_mask, struct ib_udata *udata)
3880{
3881 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
3882 struct mlx4_ib_modify_wq ucmd = {};
3883 size_t required_cmd_sz;
3884 enum ib_wq_state cur_state, new_state;
3885 int err = 0;
3886
3887 required_cmd_sz = offsetof(typeof(ucmd), reserved) +
3888 sizeof(ucmd.reserved);
3889 if (udata->inlen < required_cmd_sz)
3890 return -EINVAL;
3891
3892 if (udata->inlen > sizeof(ucmd) &&
3893 !ib_is_udata_cleared(udata, sizeof(ucmd),
3894 udata->inlen - sizeof(ucmd)))
3895 return -EOPNOTSUPP;
3896
3897 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
3898 return -EFAULT;
3899
3900 if (ucmd.comp_mask || ucmd.reserved)
3901 return -EOPNOTSUPP;
3902
3903 if (wq_attr_mask & IB_WQ_FLAGS)
3904 return -EOPNOTSUPP;
3905
3906 cur_state = wq_attr_mask & IB_WQ_CUR_STATE ? wq_attr->curr_wq_state :
3907 ibwq->state;
3908 new_state = wq_attr_mask & IB_WQ_STATE ? wq_attr->wq_state : cur_state;
3909
3910 if (cur_state < IB_WQS_RESET || cur_state > IB_WQS_ERR ||
3911 new_state < IB_WQS_RESET || new_state > IB_WQS_ERR)
3912 return -EINVAL;
3913
3914 if ((new_state == IB_WQS_RDY) && (cur_state == IB_WQS_ERR))
3915 return -EINVAL;
3916
3917 if ((new_state == IB_WQS_ERR) && (cur_state == IB_WQS_RESET))
3918 return -EINVAL;
3919
3920 /* Can update HW state only if a RSS QP has already associated to this
3921 * WQ, so we can apply its port on the WQ.
3922 */
3923 if (qp->rss_usecnt)
3924 err = _mlx4_ib_modify_wq(ibwq, new_state);
3925
3926 if (!err)
3927 ibwq->state = new_state;
3928
3929 return err;
3930}
3931
3932int mlx4_ib_destroy_wq(struct ib_wq *ibwq)
3933{
3934 struct mlx4_ib_dev *dev = to_mdev(ibwq->device);
3935 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
3936
3937 if (qp->counter_index)
3938 mlx4_ib_free_qp_counter(dev, qp);
3939
3940 destroy_qp_common(dev, qp, MLX4_IB_RWQ_SRC, 1);
3941
3942 kfree(qp);
3943
3944 return 0;
3945}