blob: b0a44222863c4ac2f6312a2d7c1eac2adfffc83c [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Mitko Haralanova74d5302018-05-02 06:43:24 -07004 * Copyright(c) 2015-2018 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040073
74#include "chip_registers.h"
75#include "common.h"
76#include "verbs.h"
77#include "pio.h"
78#include "chip.h"
79#include "mad.h"
80#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080081#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080082#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040083
84/* bumped 1 from s/w major version of TrueScale */
85#define HFI1_CHIP_VERS_MAJ 3U
86
87/* don't care about this except printing */
88#define HFI1_CHIP_VERS_MIN 0U
89
90/* The Organization Unique Identifier (Mfg code), and its position in GUID */
91#define HFI1_OUI 0x001175
92#define HFI1_OUI_LSB 40
93
94#define DROP_PACKET_OFF 0
95#define DROP_PACKET_ON 1
96
Jan Sokolowski641f3482017-11-06 06:38:16 -080097#define NEIGHBOR_TYPE_HFI 0
98#define NEIGHBOR_TYPE_SWITCH 1
99
Mike Marciniszyn77241052015-07-30 15:17:43 -0400100extern unsigned long hfi1_cap_mask;
101#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
102#define HFI1_CAP_UGET_MASK(mask, cap) \
103 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
104#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
105#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
106#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
107#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
108#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
109 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800110/* Offline Disabled Reason is 4-bits */
111#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400112
113/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500114 * Control context is always 0 and handles the error packets.
115 * It also handles the VL15 and multicast packets.
116 */
117#define HFI1_CTRL_CTXT 0
118
119/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500120 * Driver context will store software counters for each of the events
121 * associated with these status registers
122 */
123#define NUM_CCE_ERR_STATUS_COUNTERS 41
124#define NUM_RCV_ERR_STATUS_COUNTERS 64
125#define NUM_MISC_ERR_STATUS_COUNTERS 13
126#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
127#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
128#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
129#define NUM_SEND_ERR_STATUS_COUNTERS 3
130#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
131#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
132
133/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400134 * per driver stats, either not device nor port-specific, or
135 * summed over all of the devices and ports.
136 * They are described by name via ipathfs filesystem, so layout
137 * and number of elements can change without breaking compatibility.
138 * If members are added or deleted hfi1_statnames[] in debugfs.c must
139 * change to match.
140 */
141struct hfi1_ib_stats {
142 __u64 sps_ints; /* number of interrupts handled */
143 __u64 sps_errints; /* number of error interrupts */
144 __u64 sps_txerrs; /* tx-related packet errors */
145 __u64 sps_rcverrs; /* non-crc rcv packet errors */
146 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
147 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
148 __u64 sps_ctxts; /* number of contexts currently open */
149 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
150 __u64 sps_buffull;
151 __u64 sps_hdrfull;
152};
153
154extern struct hfi1_ib_stats hfi1_stats;
155extern const struct pci_error_handlers hfi1_pci_err_handler;
156
157/*
158 * First-cut criterion for "device is active" is
159 * two thousand dwords combined Tx, Rx traffic per
160 * 5-second interval. SMA packets are 64 dwords,
161 * and occur "a few per second", presumably each way.
162 */
163#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
164
165/*
166 * Below contains all data related to a single context (formerly called port).
167 */
168
Mike Marciniszyn77241052015-07-30 15:17:43 -0400169struct hfi1_opcode_stats_perctx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
172 ssize_t size; /* total size of eager buffers */
173 u32 count; /* size of buffers array */
174 u32 numbufs; /* number of buffers allocated */
175 u32 alloced; /* number of rcvarray entries used */
176 u32 rcvtid_size; /* size of each eager rcv tid */
177 u32 threshold; /* head update threshold */
178 struct eager_buffer {
179 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700180 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400181 ssize_t len;
182 } *buffers;
183 struct {
184 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700185 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400186 } *rcvtids;
187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700194typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400195struct hfi1_ctxtdata {
196 /* shadow the ctxt's RcvCtrl register */
197 u64 rcvctrl;
198 /* rcvhdrq base, needs mmap before useful */
199 void *rcvhdrq;
200 /* kernel virtual address where hdrqtail is updated */
201 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400202 /* when waiting for rcv or pioavail */
203 wait_queue_head_t wait;
204 /* rcvhdrq size (for freeing) */
205 size_t rcvhdrq_size;
206 /* number of rcvhdrq entries */
207 u16 rcvhdrq_cnt;
208 /* size of each of the rcvhdrq entries */
209 u16 rcvhdrqentsize;
210 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700211 dma_addr_t rcvhdrq_dma;
212 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400213 struct ctxt_eager_bufs egrbufs;
214 /* this receive context's assigned PIO ACK send context */
215 struct send_context *sc;
216
217 /* dynamic receive available interrupt timeout */
218 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700219 /* Reference count the base context usage */
220 struct kref kref;
221
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700222 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700223 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700224 /*
225 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700226 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700227 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400228 u16 subctxt_cnt;
229 /* non-zero if ctxt is being shared. */
230 u16 subctxt_id;
231 u8 uuid[16];
232 /* job key */
233 u16 jkey;
234 /* number of RcvArray groups for this context. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700235 u16 rcv_array_groups;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400236 /* index of first eager TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700237 u16 eager_base;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400238 /* number of expected TID entries */
Mike Marciniszync8314812018-05-15 18:31:09 -0700239 u16 expected_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400240 /* index of first expected TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700241 u16 expected_base;
242 /* array of tid_groups */
243 struct tid_group *groups;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500244
245 struct exp_tid_set tid_group_list;
246 struct exp_tid_set tid_used_list;
247 struct exp_tid_set tid_full_list;
248
Kaike Waned71e862018-06-04 11:43:54 -0700249 /* lock protecting all Expected TID data of user contexts */
250 struct mutex exp_mutex;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400251 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400252 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253 /* per-context event flags for fileops/intr communication */
254 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400255 /* total number of polled urgent packets */
256 u32 urgent;
257 /* saved total number of polled urgent packets for poll edge trigger */
258 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400259 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700260 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400261 /* so file ops can get at unit */
262 struct hfi1_devdata *dd;
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700263 /* per context recv functions */
264 const rhf_rcv_function_ptr *rhf_rcv_function_map;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400265 /* so functions that need physical port can get it easily */
266 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700267 /* associated msix interrupt */
268 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400269 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
270 void *subctxt_uregbase;
271 /* An array of pages for the eager receive buffers * N */
272 void *subctxt_rcvegrbuf;
273 /* An array of pages for the eager header queue entries * N */
274 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700275 /* Bitmask of in use context(s) */
276 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400277 /* The version of the library which opened this ctxt */
278 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* Type of packets or conditions we want to poll for */
280 u16 poll_type;
281 /* receive packet sequence counter */
282 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400283 /* ctxt rcvhdrq head offset */
284 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400285 /* QPs waiting for context processing */
286 struct list_head qp_wait_list;
287 /* interrupt handling */
288 u64 imask; /* clear interrupt mask */
289 int ireg; /* clear interrupt register */
Mike Marciniszync8314812018-05-15 18:31:09 -0700290 int numa_id; /* numa node of this context */
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700291 /* verbs rx_stats per rcd */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400292 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400293
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800294 /* Is ASPM interrupt supported for this context */
295 bool aspm_intr_supported;
296 /* ASPM state (enabled/disabled) for this context */
297 bool aspm_enabled;
298 /* Timer for re-enabling ASPM if interrupt activity quietens down */
299 struct timer_list aspm_timer;
300 /* Lock to serialize between intr, timer intr and user threads */
301 spinlock_t aspm_lock;
302 /* Is ASPM processing enabled for this context (in intr context) */
303 bool aspm_intr_enable;
304 /* Last interrupt timestamp */
305 ktime_t aspm_ts_last_intr;
306 /* Last timestamp at which we scheduled a timer for this context */
307 ktime_t aspm_ts_timer_sched;
308
Mike Marciniszyn77241052015-07-30 15:17:43 -0400309 /*
310 * The interrupt handler for a particular receive context can vary
311 * throughout it's lifetime. This is not a lock protected data member so
312 * it must be updated atomically and the prev and new value must always
313 * be valid. Worst case is we process an extra interrupt and up to 64
314 * packets with the wrong interrupt handler.
315 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400316 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700317
318 /* Indicates that this is vnic context */
319 bool is_vnic;
320
321 /* vnic queue index this context is mapped to */
322 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400323};
324
325/*
326 * Represents a single packet at a high level. Put commonly computed things in
327 * here so we do not have to keep doing them over and over. The rule of thumb is
328 * if something is used one time to derive some value, store that something in
329 * here. If it is used multiple times, then store the result of that derivation
330 * in here.
331 */
332struct hfi1_packet {
333 void *ebuf;
334 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700335 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336 struct hfi1_ctxtdata *rcd;
337 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800338 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700339 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700340 struct ib_grh *grh;
Don Hiatt81cd3892018-05-15 18:28:15 -0700341 struct opa_16b_mgmt *mgmt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342 u64 rhf;
343 u32 maxcnt;
344 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700345 u32 dlid;
346 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400348 s16 etail;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800349 u16 pkey;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800350 u8 hlen;
351 u8 numpkt;
352 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400353 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400354 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700355 u8 extra_byte;
356 u8 pad;
357 u8 sc;
358 u8 sl;
359 u8 opcode;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800360 bool migrated;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400361};
362
Don Hiattd98bb7f2017-08-04 13:54:16 -0700363/* Packet types */
364#define HFI1_PKT_TYPE_9B 0
365#define HFI1_PKT_TYPE_16B 1
366
Don Hiatt72c07e22017-08-04 13:53:58 -0700367/*
368 * OPA 16B Header
369 */
370#define OPA_16B_L4_MASK 0xFFull
371#define OPA_16B_SC_MASK 0x1F00000ull
372#define OPA_16B_SC_SHIFT 20
373#define OPA_16B_LID_MASK 0xFFFFFull
374#define OPA_16B_DLID_MASK 0xF000ull
375#define OPA_16B_DLID_SHIFT 20
376#define OPA_16B_DLID_HIGH_SHIFT 12
377#define OPA_16B_SLID_MASK 0xF00ull
378#define OPA_16B_SLID_SHIFT 20
379#define OPA_16B_SLID_HIGH_SHIFT 8
380#define OPA_16B_BECN_MASK 0x80000000ull
381#define OPA_16B_BECN_SHIFT 31
382#define OPA_16B_FECN_MASK 0x10000000ull
383#define OPA_16B_FECN_SHIFT 28
384#define OPA_16B_L2_MASK 0x60000000ull
385#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700386#define OPA_16B_PKEY_MASK 0xFFFF0000ull
387#define OPA_16B_PKEY_SHIFT 16
388#define OPA_16B_LEN_MASK 0x7FF00000ull
389#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700390#define OPA_16B_RC_MASK 0xE000000ull
391#define OPA_16B_RC_SHIFT 25
392#define OPA_16B_AGE_MASK 0xFF0000ull
393#define OPA_16B_AGE_SHIFT 16
394#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700395
396/*
397 * OPA 16B L2/L4 Encodings
398 */
Mike Marciniszyne08aa592017-10-02 11:04:11 -0700399#define OPA_16B_L4_9B 0x00
Don Hiatt72c07e22017-08-04 13:53:58 -0700400#define OPA_16B_L2_TYPE 0x02
Don Hiatt4171a692018-05-15 18:28:07 -0700401#define OPA_16B_L4_FM 0x08
Don Hiatt72c07e22017-08-04 13:53:58 -0700402#define OPA_16B_L4_IB_LOCAL 0x09
403#define OPA_16B_L4_IB_GLOBAL 0x0A
404#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
405
Don Hiatt81cd3892018-05-15 18:28:15 -0700406/*
407 * OPA 16B Management
408 */
409#define OPA_16B_L4_FM_PAD 3 /* fixed 3B pad */
410#define OPA_16B_L4_FM_HLEN 24 /* 16B(16) + L4_FM(8) */
411
Don Hiatt72c07e22017-08-04 13:53:58 -0700412static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
413{
414 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
415}
416
417static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
418{
419 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
420}
421
422static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
423{
424 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
425 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
426 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
427}
428
429static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
430{
431 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
432 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
433 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
434}
435
436static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
437{
438 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
439}
440
441static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
442{
443 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
444}
445
446static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
447{
448 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
449}
450
Don Hiatt5786adf32017-08-04 13:54:10 -0700451static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
452{
453 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
454}
455
Don Hiatt863cf892017-08-04 13:54:29 -0700456static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
457{
458 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
459}
460
461static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
462{
463 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
464}
465
466static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
467{
468 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
469}
470
471static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
472{
473 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
474}
475
Don Hiatt5b6cabb2017-08-04 13:54:41 -0700476#define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
477
Don Hiatt72c07e22017-08-04 13:53:58 -0700478/*
479 * BTH
480 */
481#define OPA_16B_BTH_PAD_MASK 7
482static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
483{
484 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
485 OPA_16B_BTH_PAD_MASK);
486}
487
Don Hiatt81cd3892018-05-15 18:28:15 -0700488/*
489 * 16B Management
490 */
491#define OPA_16B_MGMT_QPN_MASK 0xFFFFFF
492static inline u32 hfi1_16B_get_dest_qpn(struct opa_16b_mgmt *mgmt)
493{
494 return be32_to_cpu(mgmt->dest_qpn) & OPA_16B_MGMT_QPN_MASK;
495}
496
497static inline u32 hfi1_16B_get_src_qpn(struct opa_16b_mgmt *mgmt)
498{
499 return be32_to_cpu(mgmt->src_qpn) & OPA_16B_MGMT_QPN_MASK;
500}
501
502static inline void hfi1_16B_set_qpn(struct opa_16b_mgmt *mgmt,
503 u32 dest_qp, u32 src_qp)
504{
505 mgmt->dest_qpn = cpu_to_be32(dest_qp & OPA_16B_MGMT_QPN_MASK);
506 mgmt->src_qpn = cpu_to_be32(src_qp & OPA_16B_MGMT_QPN_MASK);
507}
508
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800509struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400510
511/*
512 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
513 * Mostly for MADs that set or query link parameters, also ipath
514 * config interfaces
515 */
516#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
517#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
518#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
519#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
520#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
521#define HFI1_IB_CFG_SPD 5 /* current Link spd */
522#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
523#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
524#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
525#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
526#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
527#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
528#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
529#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
530#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
531#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
532#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
533#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
534#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
535#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
536#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
537
538/*
539 * HFI or Host Link States
540 *
541 * These describe the states the driver thinks the logical and physical
542 * states are in. Used as an argument to set_link_state(). Implemented
543 * as bits for easy multi-state checking. The actual state can only be
544 * one.
545 */
546#define __HLS_UP_INIT_BP 0
547#define __HLS_UP_ARMED_BP 1
548#define __HLS_UP_ACTIVE_BP 2
549#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
550#define __HLS_DN_POLL_BP 4
551#define __HLS_DN_DISABLE_BP 5
552#define __HLS_DN_OFFLINE_BP 6
553#define __HLS_VERIFY_CAP_BP 7
554#define __HLS_GOING_UP_BP 8
555#define __HLS_GOING_OFFLINE_BP 9
556#define __HLS_LINK_COOLDOWN_BP 10
557
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500558#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
559#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
560#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
561#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
562#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
563#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
564#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
565#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
566#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
567#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
568#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400569
570#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700571#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400572
Ira Weiny156d24d2017-09-26 07:00:43 -0700573#define HLS_DEFAULT HLS_DN_POLL
574
Mike Marciniszyn77241052015-07-30 15:17:43 -0400575/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700576#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400577/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700578#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400579/* default partition key */
580#define DEFAULT_PKEY 0xffff
581
582/*
583 * Possible fabric manager config parameters for fm_{get,set}_table()
584 */
585#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
586#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
587#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
588#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
589#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
590#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
591
592/*
593 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
594 * these are bits so they can be combined, e.g.
595 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
596 */
597#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
598#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
599#define HFI1_RCVCTRL_CTXT_ENB 0x04
600#define HFI1_RCVCTRL_CTXT_DIS 0x08
601#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
602#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
603#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
604#define HFI1_RCVCTRL_PKEY_DIS 0x80
605#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
606#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
607#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
608#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
609#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
610#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
611#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
612#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
613
614/* partition enforcement flags */
615#define HFI1_PART_ENFORCE_IN 0x1
616#define HFI1_PART_ENFORCE_OUT 0x2
617
618/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700619#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400620
621/* Counter flags */
622#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
623#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
624#define CNTR_DISABLED 0x2 /* Disable this counter */
625#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
626#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500627#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400628#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
629#define CNTR_MODE_W 0x0
630#define CNTR_MODE_R 0x1
631
632/* VLs Supported/Operational */
633#define HFI1_MIN_VLS_SUPPORTED 1
634#define HFI1_MAX_VLS_SUPPORTED 8
635
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700636#define HFI1_GUIDS_PER_PORT 5
637#define HFI1_PORT_GUID_INDEX 0
638
Mike Marciniszyn77241052015-07-30 15:17:43 -0400639static inline void incr_cntr64(u64 *cntr)
640{
641 if (*cntr < (u64)-1LL)
642 (*cntr)++;
643}
644
645static inline void incr_cntr32(u32 *cntr)
646{
647 if (*cntr < (u32)-1LL)
648 (*cntr)++;
649}
650
651#define MAX_NAME_SIZE 64
652struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800653 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700654 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400655 void *arg;
Mitko Haralanov957558c2016-02-03 14:33:40 -0800656 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700657 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400658};
659
660/* per-SL CCA information */
661struct cca_timer {
662 struct hrtimer hrtimer;
663 struct hfi1_pportdata *ppd; /* read-only */
664 int sl; /* read-only */
665 u16 ccti; /* read/write - current value of CCTI */
666};
667
668struct link_down_reason {
669 /*
670 * SMA-facing value. Should be set from .latest when
671 * HLS_UP_* -> HLS_DN_* transition actually occurs.
672 */
673 u8 sma;
674 u8 latest;
675};
676
677enum {
678 LO_PRIO_TABLE,
679 HI_PRIO_TABLE,
680 MAX_PRIO_TABLE
681};
682
683struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800684 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400685 spinlock_t lock;
686 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
687};
688
689/*
690 * The structure below encapsulates data relevant to a physical IB Port.
691 * Current chips support only one such port, but the separation
692 * clarifies things a bit. Note that to conform to IB conventions,
693 * port-numbers are one-based. The first or only port is port1.
694 */
695struct hfi1_pportdata {
696 struct hfi1_ibport ibport_data;
697
698 struct hfi1_devdata *dd;
699 struct kobject pport_cc_kobj;
700 struct kobject sc2vl_kobj;
701 struct kobject sl2sc_kobj;
702 struct kobject vl2mtu_kobj;
703
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800704 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400705 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700706 /* Values for SI tuning of SerDes */
707 u32 port_type;
708 u32 tx_preset_eq;
709 u32 tx_preset_noeq;
710 u32 rx_preset;
711 u8 local_atten;
712 u8 remote_atten;
713 u8 default_atten;
714 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400715
Jakub Byczkowski91618602017-08-13 08:08:34 -0700716 /* did we read platform config from scratch registers? */
717 bool config_from_scratch;
718
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700719 /* GUIDs for this interface, in host order, guids[0] is a port guid */
720 u64 guids[HFI1_GUIDS_PER_PORT];
721
Mike Marciniszyn77241052015-07-30 15:17:43 -0400722 /* GUID for peer interface, in host order */
723 u64 neighbor_guid;
724
725 /* up or down physical link state */
726 u32 linkup;
727
728 /*
729 * this address is mapped read-only into user processes so they can
730 * get status cheaply, whenever they want. One qword of status per port
731 */
732 u64 *statusp;
733
734 /* SendDMA related entries */
735
736 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700737 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400738
739 /* move out of interrupt context */
740 struct work_struct link_vc_work;
741 struct work_struct link_up_work;
742 struct work_struct link_down_work;
743 struct work_struct sma_message_work;
744 struct work_struct freeze_work;
745 struct work_struct link_downgrade_work;
746 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700747 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400748 /* host link state variables */
749 struct mutex hls_lock;
750 u32 host_link_state;
751
Mike Marciniszyn77241052015-07-30 15:17:43 -0400752 /* these are the "32 bit" regs */
753
754 u32 ibmtu; /* The MTU programmed for this unit */
755 /*
756 * Current max size IB packet (in bytes) including IB headers, that
757 * we can send. Changes when ibmtu changes.
758 */
759 u32 ibmaxlen;
760 u32 current_egress_rate; /* units [10^6 bits/sec] */
761 /* LID programmed for this instance */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -0700762 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400763 /* list of pkeys programmed; 0 if not set */
764 u16 pkeys[MAX_PKEY_VALUES];
765 u16 link_width_supported;
766 u16 link_width_downgrade_supported;
767 u16 link_speed_supported;
768 u16 link_width_enabled;
769 u16 link_width_downgrade_enabled;
770 u16 link_speed_enabled;
771 u16 link_width_active;
772 u16 link_width_downgrade_tx_active;
773 u16 link_width_downgrade_rx_active;
774 u16 link_speed_active;
775 u8 vls_supported;
776 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800777 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400778 /* LID mask control */
779 u8 lmc;
780 /* Rx Polarity inversion (compensate for ~tx on partner) */
781 u8 rx_pol_inv;
782
783 u8 hw_pidx; /* physical port index */
784 u8 port; /* IB port number and index into dd->pports - 1 */
785 /* type of neighbor node */
786 u8 neighbor_type;
787 u8 neighbor_normal;
788 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
789 u8 neighbor_port_number;
790 u8 is_sm_config_started;
791 u8 offline_disabled_reason;
792 u8 is_active_optimize_enabled;
793 u8 driver_link_ready; /* driver ready for active link */
794 u8 link_enabled; /* link enabled? */
795 u8 linkinit_reason;
796 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luick673b9752016-08-31 07:24:33 -0700797 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400798
799 /* placeholders for IB MAD packet settings */
800 u8 overrun_threshold;
801 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700802 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400803
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800804 /* Used to override LED behavior for things like maintenance beaconing*/
805 /*
806 * Alternates per phase of blink
807 * [0] holds LED off duration, [1] holds LED on duration
808 */
809 unsigned long led_override_vals[2];
810 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400811 atomic_t led_override_timer_active;
812 /* Used to flash LEDs in override mode */
813 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800814
Mike Marciniszyn77241052015-07-30 15:17:43 -0400815 u32 sm_trap_qp;
816 u32 sa_qp;
817
818 /*
819 * cca_timer_lock protects access to the per-SL cca_timer
820 * structures (specifically the ccti member).
821 */
822 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
823 struct cca_timer cca_timer[OPA_MAX_SLS];
824
825 /* List of congestion control table entries */
826 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
827
828 /* congestion entries, each entry corresponding to a SL */
829 struct opa_congestion_setting_entry_shadow
830 congestion_entries[OPA_MAX_SLS];
831
832 /*
833 * cc_state_lock protects (write) access to the per-port
834 * struct cc_state.
835 */
836 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
837
838 struct cc_state __rcu *cc_state;
839
840 /* Total number of congestion control table entries */
841 u16 total_cct_entry;
842
843 /* Bit map identifying service level */
844 u32 cc_sl_control_map;
845
846 /* CA's max number of 64 entry units in the congestion control table */
847 u8 cc_max_table_entries;
848
Jubin John4d114fd2016-02-14 20:21:43 -0800849 /*
850 * begin congestion log related entries
851 * cc_log_lock protects all congestion log related data
852 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400853 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800854 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400855 u16 threshold_event_counter;
856 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
857 int cc_log_idx; /* index for logging events */
858 int cc_mad_idx; /* index for reporting events */
859 /* end congestion log related entries */
860
861 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
862
863 /* port relative counter buffer */
864 u64 *cntrs;
865 /* port relative synthetic counter buffer */
866 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800867 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400868 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800869 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400870 u64 port_xmit_constraint_errors;
871 u64 port_rcv_constraint_errors;
872 /* count of 'link_err' interrupts from DC */
873 u64 link_downed;
874 /* number of times link retrained successfully */
875 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500876 /* number of times a link unknown frame was reported */
877 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400878 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
879 u16 port_ltp_crc_mode;
880 /* port_crc_mode_enabled is the crc we support */
881 u8 port_crc_mode_enabled;
882 /* mgmt_allowed is also returned in 'portinfo' MADs */
883 u8 mgmt_allowed;
884 u8 part_enforce; /* partition enforcement flags */
885 struct link_down_reason local_link_down_reason;
886 struct link_down_reason neigh_link_down_reason;
887 /* Value to be sent to link peer on LinkDown .*/
888 u8 remote_link_down_reason;
889 /* Error events that will cause a port bounce. */
890 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500891 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800892 /* Does this port need to prescan for FECNs */
893 bool cc_prescan;
Kamenee Arumugam07190072018-02-01 10:52:28 -0800894 /*
895 * Sample sendWaitCnt & sendWaitVlCnt during link transition
896 * and counter request.
897 */
898 u64 port_vl_xmit_wait_last[C_VL_COUNT + 1];
899 u16 prev_link_width;
900 u64 vl_xmit_flit_cnt[C_VL_COUNT + 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400901};
902
Mike Marciniszyn77241052015-07-30 15:17:43 -0400903typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700904typedef void (*hfi1_make_req)(struct rvt_qp *qp,
905 struct hfi1_pkt_state *ps,
906 struct rvt_swqe *wqe);
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700907extern const rhf_rcv_function_ptr normal_rhf_rcv_functions[];
Don Hiatt88733e32017-08-04 13:54:23 -0700908
Mike Marciniszyn77241052015-07-30 15:17:43 -0400909
910/* return values for the RHF receive functions */
911#define RHF_RCV_CONTINUE 0 /* keep going */
912#define RHF_RCV_DONE 1 /* stop, this packet processed */
913#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
914
915struct rcv_array_data {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400916 u16 ngroups;
917 u16 nctxt_extra;
Mike Marciniszync8314812018-05-15 18:31:09 -0700918 u8 group_size;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400919};
920
921struct per_vl_data {
922 u16 mtu;
923 struct send_context *sc;
924};
925
926/* 16 to directly index */
927#define PER_VL_SEND_CONTEXTS 16
928
929struct err_info_rcvport {
930 u8 status_and_code;
931 u64 packet_flit1;
932 u64 packet_flit2;
933};
934
935struct err_info_constraint {
936 u8 status;
937 u16 pkey;
938 u32 slid;
939};
940
941struct hfi1_temp {
942 unsigned int curr; /* current temperature */
943 unsigned int lo_lim; /* low temperature limit */
944 unsigned int hi_lim; /* high temperature limit */
945 unsigned int crit_lim; /* critical temperature limit */
946 u8 triggers; /* temperature triggers */
947};
948
Dean Luickdba715f2016-07-06 17:28:52 -0400949struct hfi1_i2c_bus {
950 struct hfi1_devdata *controlling_dd; /* current controlling device */
951 struct i2c_adapter adapter; /* bus details */
952 struct i2c_algo_bit_data algo; /* bus algorithm details */
953 int num; /* bus number, 0 or 1 */
954};
955
Dean Luick78eb1292016-03-05 08:49:45 -0800956/* common data between shared ASIC HFIs */
957struct hfi1_asic_data {
958 struct hfi1_devdata *dds[2]; /* back pointers */
959 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400960 struct hfi1_i2c_bus *i2c_bus0;
961 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800962};
963
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700964/* sizes for both the QP and RSM map tables */
965#define NUM_MAP_ENTRIES 256
966#define NUM_MAP_REGS 32
967
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700968/*
969 * Number of VNIC contexts used. Ensure it is less than or equal to
970 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
971 */
972#define HFI1_NUM_VNIC_CTXT 8
973
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700974/* Number of VNIC RSM entries */
975#define NUM_VNIC_MAP_ENTRIES 8
976
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700977/* Virtual NIC information */
978struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700979 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700980 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700981 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700982 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700983 u8 rmt_start;
984 u8 num_ctxt;
985 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700986};
987
988struct hfi1_vnic_vport_info;
989
Mike Marciniszyn77241052015-07-30 15:17:43 -0400990/* device data struct now contains only "general per-device" info.
991 * fields related to a physical IB port are in a hfi1_pportdata struct.
992 */
993struct sdma_engine;
994struct sdma_vl_map;
995
996#define BOARD_VERS_MAX 96 /* how long the version string can be */
997#define SERIAL_MAX 16 /* length of the serial number */
998
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800999typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001000struct hfi1_devdata {
1001 struct hfi1_ibdev verbs_dev; /* must be first */
1002 struct list_head list;
1003 /* pointers to related structs for this device */
1004 /* pci access data structure */
1005 struct pci_dev *pcidev;
1006 struct cdev user_cdev;
1007 struct cdev diag_cdev;
1008 struct cdev ui_cdev;
1009 struct device *user_device;
1010 struct device *diag_device;
1011 struct device *ui_device;
1012
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001013 /* first mapping up to RcvArray */
1014 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001015 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001016
1017 /* second uncached mapping from RcvArray to pio send buffers */
1018 u8 __iomem *kregbase2;
1019 /* for detecting offset above kregbase2 address */
1020 u32 base2_start;
1021
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001022 /* Per VL data. Enough for all VLs but not all elements are set/used. */
1023 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001024 /* send context data */
1025 struct send_context_info *send_contexts;
1026 /* map hardware send contexts to software index */
1027 u8 *hw_to_sw;
1028 /* spinlock for allocating and releasing send context resources */
1029 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001030 /* lock for pio_map */
1031 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001032 /* Send Context initialization lock. */
1033 spinlock_t sc_init_lock;
1034 /* lock for sdma_map */
1035 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001036 /* array of kernel send contexts */
1037 struct send_context **kernel_send_context;
1038 /* array of vl maps */
1039 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001040 /* default flags to last descriptor */
1041 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001042
1043 /* fields common to all SDMA engines */
1044
Mike Marciniszyn77241052015-07-30 15:17:43 -04001045 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1046 dma_addr_t sdma_heads_phys;
1047 void *sdma_pad_dma; /* DMA'ed by chip */
1048 dma_addr_t sdma_pad_phys;
1049 /* for deallocation */
1050 size_t sdma_heads_size;
1051 /* number from the chip */
1052 u32 chip_sdma_engines;
1053 /* num used */
1054 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001055 /* array of engines sized by num_sdma */
1056 struct sdma_engine *per_sdma;
1057 /* array of vl maps */
1058 struct sdma_vl_map __rcu *sdma_map;
1059 /* SPC freeze waitqueue and variable */
1060 wait_queue_head_t sdma_unfreeze_wq;
1061 atomic_t sdma_unfreeze_count;
1062
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001063 u32 lcb_access_count; /* count of LCB users */
1064
Dean Luick78eb1292016-03-05 08:49:45 -08001065 /* common data between shared ASIC HFIs in this OS */
1066 struct hfi1_asic_data *asic_data;
1067
Mike Marciniszyn77241052015-07-30 15:17:43 -04001068 /* mem-mapped pointer to base of PIO buffers */
1069 void __iomem *piobase;
1070 /*
1071 * write-combining mem-mapped pointer to base of RcvArray
1072 * memory.
1073 */
1074 void __iomem *rcvarray_wc;
1075 /*
1076 * credit return base - a per-NUMA range of DMA address that
1077 * the chip will use to update the per-context free counter
1078 */
1079 struct credit_return_base *cr_base;
1080
1081 /* send context numbers and sizes for each type */
1082 struct sc_config_sizes sc_sizes[SC_MAX];
1083
Mike Marciniszyn77241052015-07-30 15:17:43 -04001084 char *boardname; /* human readable board info */
1085
Mike Marciniszyn77241052015-07-30 15:17:43 -04001086 /* reset value */
1087 u64 z_int_counter;
1088 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001089 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001090
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001091 u64 __percpu *send_schedule;
Michael J. Ruhld7d62612017-10-02 11:04:19 -07001092 /* number of reserved contexts for VNIC usage */
1093 u16 num_vnic_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001094 /* number of receive contexts in use by the driver */
1095 u32 num_rcv_contexts;
1096 /* number of pio send contexts in use by the driver */
1097 u32 num_send_contexts;
1098 /*
1099 * number of ctxts available for PSM open
1100 */
1101 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001102 /* total number of available user/PSM contexts */
1103 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001104 /* base receive interrupt timeout, in CSR units */
1105 u32 rcv_intr_timeout_csr;
1106
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001107 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001108 u64 __iomem *egrtidbase;
1109 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1110 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001111 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001112 struct mutex dc8051_lock; /* exclusive access to 8051 */
1113 struct workqueue_struct *update_cntr_wq;
1114 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001115 /* exclusive access to 8051 memory */
1116 spinlock_t dc8051_memlock;
1117 int dc8051_timed_out; /* remember if the 8051 timed out */
1118 /*
1119 * A page that will hold event notification bitmaps for all
1120 * contexts. This page will be mapped into all processes.
1121 */
1122 unsigned long *events;
1123 /*
1124 * per unit status, see also portdata statusp
1125 * mapped read-only into user processes so they can get unit and
1126 * IB link status cheaply
1127 */
1128 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001129
1130 /* revision register shadow */
1131 u64 revision;
1132 /* Base GUID for device (network order) */
1133 u64 base_guid;
1134
1135 /* these are the "32 bit" regs */
1136
1137 /* value we put in kr_rcvhdrsize */
1138 u32 rcvhdrsize;
1139 /* number of receive contexts the chip supports */
1140 u32 chip_rcv_contexts;
1141 /* number of receive array entries */
1142 u32 chip_rcv_array_count;
1143 /* number of PIO send contexts the chip supports */
1144 u32 chip_send_contexts;
1145 /* number of bytes in the PIO memory buffer */
1146 u32 chip_pio_mem_size;
1147 /* number of bytes in the SDMA memory buffer */
1148 u32 chip_sdma_mem_size;
1149
1150 /* size of each rcvegrbuffer */
1151 u32 rcvegrbufsize;
1152 /* log2 of above */
1153 u16 rcvegrbufsize_shift;
1154 /* both sides of the PCIe link are gen3 capable */
1155 u8 link_gen3_capable;
Ira Weiny156d24d2017-09-26 07:00:43 -07001156 u8 dc_shutdown;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001157 /* localbus width (1, 2,4,8,16,32) from config space */
1158 u32 lbus_width;
1159 /* localbus speed in MHz */
1160 u32 lbus_speed;
1161 int unit; /* unit # of this chip */
1162 int node; /* home node of this chip */
1163
1164 /* save these PCI fields to restore after a reset */
1165 u32 pcibar0;
1166 u32 pcibar1;
1167 u32 pci_rom;
1168 u16 pci_command;
1169 u16 pcie_devctl;
1170 u16 pcie_lnkctl;
1171 u16 pcie_devctl2;
1172 u32 pci_msix0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001173 u32 pci_tph2;
1174
1175 /*
1176 * ASCII serial number, from flash, large enough for original
1177 * all digit strings, and longer serial number format
1178 */
1179 u8 serial[SERIAL_MAX];
1180 /* human readable board version */
1181 u8 boardversion[BOARD_VERS_MAX];
1182 u8 lbus_info[32]; /* human readable localbus info */
1183 /* chip major rev, from CceRevision */
1184 u8 majrev;
1185 /* chip minor rev, from CceRevision */
1186 u8 minrev;
1187 /* hardware ID */
1188 u8 hfi1_id;
1189 /* implementation code */
1190 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001191 /* vAU of this device */
1192 u8 vau;
1193 /* vCU of this device */
1194 u8 vcu;
1195 /* link credits of this device */
1196 u16 link_credits;
1197 /* initial vl15 credits to use */
1198 u16 vl15_init;
1199
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001200 /*
1201 * Cached value for vl15buf, read during verify cap interrupt. VL15
1202 * credits are to be kept at 0 and set when handling the link-up
1203 * interrupt. This removes the possibility of receiving VL15 MAD
1204 * packets before this HFI is ready.
1205 */
1206 u16 vl15buf_cached;
1207
Mike Marciniszyn77241052015-07-30 15:17:43 -04001208 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001209 u8 n_krcv_queues;
1210 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001211
Mike Marciniszyn77241052015-07-30 15:17:43 -04001212 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001213 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001214
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001215 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001216 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001217 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001218
1219 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001220
1221 /* MSI-X information */
1222 struct hfi1_msix_entry *msix_entries;
1223 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001224 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225
1226 /* INTx information */
1227 u32 requested_intx_irq; /* did we request one? */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001228
1229 /* general interrupt: mask of handled interrupts */
1230 u64 gi_mask[CCE_NUM_INT_CSRS];
1231
1232 struct rcv_array_data rcv_entries;
1233
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001234 /* cycle length of PS* counters in HW (in picoseconds) */
1235 u16 psxmitwait_check_rate;
1236
Mike Marciniszyn77241052015-07-30 15:17:43 -04001237 /*
1238 * 64 bit synthetic counters
1239 */
1240 struct timer_list synth_stats_timer;
1241
1242 /*
1243 * device counters
1244 */
1245 char *cntrnames;
1246 size_t cntrnameslen;
1247 size_t ndevcntrs;
1248 u64 *cntrs;
1249 u64 *scntrs;
1250
1251 /*
1252 * remembered values for synthetic counters
1253 */
1254 u64 last_tx;
1255 u64 last_rx;
1256
1257 /*
1258 * per-port counters
1259 */
1260 size_t nportcntrs;
1261 char *portcntrnames;
1262 size_t portcntrnameslen;
1263
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264 struct err_info_rcvport err_info_rcvport;
1265 struct err_info_constraint err_info_rcv_constraint;
1266 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001267
1268 atomic_t drop_packet;
1269 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001270 u8 err_info_uncorrectable;
1271 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001272
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001273 /*
1274 * Software counters for the status bits defined by the
1275 * associated error status registers
1276 */
1277 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1278 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1279 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1280 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1281 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1282 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1283 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1284
1285 /* Software counter that spans all contexts */
1286 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1287 /* Software counter that spans all DMA engines */
1288 u64 sw_send_dma_eng_err_status_cnt[
1289 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1290 /* Software counter that aggregates all cce_err_status errors */
1291 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001292 /* Software counter that aggregates all bypass packet rcv errors */
1293 u64 sw_rcv_bypass_packet_errors;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001294
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001295 /* Save the enabled LCB error bits */
1296 u64 lcb_err_en;
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -07001297 struct cpu_mask_set *comp_vect;
1298 int *comp_vect_mappings;
1299 u32 comp_vect_possible_cpus;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001300
Mike Marciniszyn77241052015-07-30 15:17:43 -04001301 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001302 * Capability to have different send engines simply by changing a
1303 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001304 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001305 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001306 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001307 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1308 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001309 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1310 struct hfi1_vnic_vport_info *vinfo,
1311 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001312 /* hfi1_pportdata, points to array of (physical) port-specific
1313 * data structs, indexed by pidx (0..n-1)
1314 */
1315 struct hfi1_pportdata *pport;
1316 /* receive context data */
1317 struct hfi1_ctxtdata **rcd;
1318 u64 __percpu *int_counter;
Mike Marciniszyn1b311f82017-10-23 06:06:08 -07001319 /* verbs tx opcode stats */
1320 struct hfi1_opcode_stats_perctx __percpu *tx_opstats;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001321 /* device (not port) flags, basically device capabilities */
1322 u16 flags;
1323 /* Number of physical ports available */
1324 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001325 /* Lowest context number which can be used by user processes or VNIC */
1326 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001327 /* adding a new field here would make it part of this cacheline */
1328
1329 /* seqlock for sc2vl */
1330 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1331 u64 sc2vl[4];
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001332 u64 __percpu *rcv_limit;
1333 u16 rhf_offset; /* offset of RHF within receive header entry */
1334 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001335
1336 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1337 u8 oui1;
1338 u8 oui2;
1339 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001340
Mike Marciniszyn77241052015-07-30 15:17:43 -04001341 /* Timer and counter used to detect RcvBufOvflCnt changes */
1342 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343
Mike Marciniszyn77241052015-07-30 15:17:43 -04001344 wait_queue_head_t event_queue;
1345
Mark F. Brown46b010d2015-11-09 19:18:20 -05001346 /* receive context tail dummy address */
1347 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001348 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001349
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001350 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001351 /* Serialize ASPM enable/disable between multiple verbs contexts */
1352 spinlock_t aspm_lock;
1353 /* Number of verbs contexts which have disabled ASPM */
1354 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001355 /* Keeps track of user space clients */
1356 atomic_t user_refcount;
1357 /* Used to wait for outstanding user space clients before dev removal */
1358 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001359
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001360 bool eprom_available; /* true if EPROM is available for this device */
1361 bool aspm_supported; /* Does HW support ASPM */
1362 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001363 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001364
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001365 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001366
1367 /* vnic data */
1368 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001369};
1370
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001371static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1372{
1373 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1374}
1375
Mike Marciniszyn77241052015-07-30 15:17:43 -04001376/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001377#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1378#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1379#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1380#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001381
1382/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001383#define PT_EXPECTED 0
1384#define PT_EAGER 1
1385#define PT_INVALID_FLUSH 2
1386#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001387
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001388struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001389struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001390struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001391
Mike Marciniszyn77241052015-07-30 15:17:43 -04001392/* Private data for file operations */
1393struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001394 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001395 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001396 struct hfi1_user_sdma_comp_q *cq;
1397 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001398 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001399 /* for cpu affinity; -1 if none */
1400 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001401 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001402 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001403 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001404 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1405 u32 tid_limit;
1406 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001407 u32 *invalid_tids;
1408 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001409 /* protect invalid_tids array and invalid_tid_idx */
1410 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001411 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001412};
1413
1414extern struct list_head hfi1_dev_list;
1415extern spinlock_t hfi1_devs_lock;
1416struct hfi1_devdata *hfi1_lookup(int unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001417
Michael J. Ruhl21e5acc2017-09-26 07:00:56 -07001418static inline unsigned long uctxt_offset(struct hfi1_ctxtdata *uctxt)
1419{
1420 return (uctxt->ctxt - uctxt->dd->first_dyn_alloc_ctxt) *
1421 HFI1_MAX_SHARED_CTXTS;
1422}
1423
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001424int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001425int hfi1_count_active_units(void);
1426
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001427int hfi1_diag_add(struct hfi1_devdata *dd);
1428void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001429void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1430
1431void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1432
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001433int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1434int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001435int hfi1_create_kctxts(struct hfi1_devdata *dd);
1436int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1437 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001438void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001439void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1440 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1441void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001442int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1443void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld59075a2017-09-26 07:01:16 -07001444struct hfi1_ctxtdata *hfi1_rcd_get_by_index_safe(struct hfi1_devdata *dd,
1445 u16 ctxt);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001446struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001447int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1448int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1449int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001450void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001451void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1452void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1453void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001454
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001455extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001456void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1457 struct hfi1_pkt_state *ps,
1458 struct rvt_swqe *wqe);
1459
1460void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1461 struct hfi1_pkt_state *ps,
1462 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001463
Dean Luickf4f30031c2015-10-26 10:28:44 -04001464/* receive packet handler dispositions */
1465#define RCV_PKT_OK 0x0 /* keep going */
1466#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1467#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1468
1469/* calculate the current RHF address */
1470static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1471{
1472 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1473}
1474
Mike Marciniszyn77241052015-07-30 15:17:43 -04001475int hfi1_reset_device(int);
1476
Jim Snowfb9036d2016-01-11 18:32:21 -05001477void receive_interrupt_work(struct work_struct *work);
1478
1479/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001480static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001481{
Don Hiattcb4270572017-04-09 10:16:22 -07001482 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001483}
1484
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001485#define HFI1_JKEY_WIDTH 16
1486#define HFI1_JKEY_MASK (BIT(16) - 1)
1487#define HFI1_ADMIN_JKEY_RANGE 32
1488
1489/*
1490 * J_KEYs are split and allocated in the following groups:
1491 * 0 - 31 - users with administrator privileges
1492 * 32 - 63 - kernel protocols using KDETH packets
1493 * 64 - 65535 - all other users using KDETH packets
1494 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001495static inline u16 generate_jkey(kuid_t uid)
1496{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001497 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1498
1499 if (capable(CAP_SYS_ADMIN))
1500 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1501 else if (jkey < 64)
1502 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1503
1504 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001505}
1506
1507/*
1508 * active_egress_rate
1509 *
1510 * returns the active egress rate in units of [10^6 bits/sec]
1511 */
1512static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1513{
1514 u16 link_speed = ppd->link_speed_active;
1515 u16 link_width = ppd->link_width_active;
1516 u32 egress_rate;
1517
1518 if (link_speed == OPA_LINK_SPEED_25G)
1519 egress_rate = 25000;
1520 else /* assume OPA_LINK_SPEED_12_5G */
1521 egress_rate = 12500;
1522
1523 switch (link_width) {
1524 case OPA_LINK_WIDTH_4X:
1525 egress_rate *= 4;
1526 break;
1527 case OPA_LINK_WIDTH_3X:
1528 egress_rate *= 3;
1529 break;
1530 case OPA_LINK_WIDTH_2X:
1531 egress_rate *= 2;
1532 break;
1533 default:
1534 /* assume IB_WIDTH_1X */
1535 break;
1536 }
1537
1538 return egress_rate;
1539}
1540
1541/*
1542 * egress_cycles
1543 *
1544 * Returns the number of 'fabric clock cycles' to egress a packet
1545 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1546 * rate is (approximately) 805 MHz, the units of the returned value
1547 * are (1/805 MHz).
1548 */
1549static inline u32 egress_cycles(u32 len, u32 rate)
1550{
1551 u32 cycles;
1552
1553 /*
1554 * cycles is:
1555 *
1556 * (length) [bits] / (rate) [bits/sec]
1557 * ---------------------------------------------------
1558 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1559 */
1560
1561 cycles = len * 8; /* bits */
1562 cycles *= 805;
1563 cycles /= rate;
1564
1565 return cycles;
1566}
1567
1568void set_link_ipg(struct hfi1_pportdata *ppd);
Don Hiatt5b6cabb2017-08-04 13:54:41 -07001569void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001570 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001571void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001572 u16 pkey, u32 slid, u32 dlid, u8 sc5,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001573 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001574void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001575 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001576 u8 sc5, const struct ib_grh *old_grh);
1577typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001578 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001579 u8 sc5, const struct ib_grh *old_grh);
1580
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001581#define PKEY_CHECK_INVALID -1
Don Hiatt566d53a2017-08-04 13:54:47 -07001582int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001583 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001584
1585#define PACKET_EGRESS_TIMEOUT 350
1586static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1587{
1588 /* Pause at least 1us, to ensure chip returns all credits */
1589 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1590
1591 udelay(usec ? usec : 1);
1592}
1593
1594/**
1595 * sc_to_vlt() reverse lookup sc to vl
1596 * @dd - devdata
1597 * @sc5 - 5 bit sc
1598 */
1599static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1600{
1601 unsigned seq;
1602 u8 rval;
1603
1604 if (sc5 >= OPA_MAX_SCS)
1605 return (u8)(0xff);
1606
1607 do {
1608 seq = read_seqbegin(&dd->sc2vl_lock);
1609 rval = *(((u8 *)dd->sc2vl) + sc5);
1610 } while (read_seqretry(&dd->sc2vl_lock, seq));
1611
1612 return rval;
1613}
1614
1615#define PKEY_MEMBER_MASK 0x8000
1616#define PKEY_LOW_15_MASK 0x7fff
1617
1618/*
1619 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1620 * being an entry from the ingress partition key table), return 0
1621 * otherwise. Use the matching criteria for ingress partition keys
1622 * specified in the OPAv1 spec., section 9.10.14.
1623 */
1624static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1625{
1626 u16 mkey = pkey & PKEY_LOW_15_MASK;
1627 u16 ment = ent & PKEY_LOW_15_MASK;
1628
1629 if (mkey == ment) {
1630 /*
1631 * If pkey[15] is clear (limited partition member),
1632 * is bit 15 in the corresponding table element
1633 * clear (limited member)?
1634 */
1635 if (!(pkey & PKEY_MEMBER_MASK))
1636 return !!(ent & PKEY_MEMBER_MASK);
1637 return 1;
1638 }
1639 return 0;
1640}
1641
1642/*
1643 * ingress_pkey_table_search - search the entire pkey table for
1644 * an entry which matches 'pkey'. return 0 if a match is found,
1645 * and 1 otherwise.
1646 */
1647static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1648{
1649 int i;
1650
1651 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1652 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1653 return 0;
1654 }
1655 return 1;
1656}
1657
1658/*
1659 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1660 * i.e., increment port_rcv_constraint_errors for the port, and record
1661 * the 'error info' for this failure.
1662 */
1663static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt2e903b62017-12-22 08:46:00 -08001664 u32 slid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001665{
1666 struct hfi1_devdata *dd = ppd->dd;
1667
1668 incr_cntr64(&ppd->port_rcv_constraint_errors);
1669 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1670 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1671 dd->err_info_rcv_constraint.slid = slid;
1672 dd->err_info_rcv_constraint.pkey = pkey;
1673 }
1674}
1675
1676/*
1677 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1678 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1679 * is a hint as to the best place in the partition key table to begin
1680 * searching. This function should not be called on the data path because
1681 * of performance reasons. On datapath pkey check is expected to be done
1682 * by HW and rcv_pkey_check function should be called instead.
1683 */
1684static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001685 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001686{
Don Hiatt5786adf32017-08-04 13:54:10 -07001687 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001688 return 0;
1689
1690 /* If SC15, pkey[0:14] must be 0x7fff */
1691 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1692 goto bad;
1693
1694 /* Is the pkey = 0x0, or 0x8000? */
1695 if ((pkey & PKEY_LOW_15_MASK) == 0)
1696 goto bad;
1697
1698 /* The most likely matching pkey has index 'idx' */
1699 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1700 return 0;
1701
1702 /* no match - try the whole table */
1703 if (!ingress_pkey_table_search(ppd, pkey))
1704 return 0;
1705
1706bad:
1707 ingress_pkey_table_fail(ppd, pkey, slid);
1708 return 1;
1709}
1710
1711/*
1712 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1713 * otherwise. It only ensures pkey is vlid for QP0. This function
1714 * should be called on the data path instead of ingress_pkey_check
1715 * as on data path, pkey check is done by HW (except for QP0).
1716 */
1717static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1718 u8 sc5, u16 slid)
1719{
1720 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1721 return 0;
1722
1723 /* If SC15, pkey[0:14] must be 0x7fff */
1724 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1725 goto bad;
1726
1727 return 0;
1728bad:
1729 ingress_pkey_table_fail(ppd, pkey, slid);
1730 return 1;
1731}
1732
1733/* MTU handling */
1734
1735/* MTU enumeration, 256-4k match IB */
1736#define OPA_MTU_0 0
1737#define OPA_MTU_256 1
1738#define OPA_MTU_512 2
1739#define OPA_MTU_1024 3
1740#define OPA_MTU_2048 4
1741#define OPA_MTU_4096 5
1742
1743u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1744int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001745u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001746static inline int valid_ib_mtu(unsigned int mtu)
1747{
1748 return mtu == 256 || mtu == 512 ||
1749 mtu == 1024 || mtu == 2048 ||
1750 mtu == 4096;
1751}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001752
Mike Marciniszyn77241052015-07-30 15:17:43 -04001753static inline int valid_opa_max_mtu(unsigned int mtu)
1754{
1755 return mtu >= 2048 &&
1756 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1757}
1758
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001759int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001760
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001761int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1762void hfi1_disable_after_error(struct hfi1_devdata *dd);
1763int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1764int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001765
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001766int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1767int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001768
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001769void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1770void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001771void reset_link_credits(struct hfi1_devdata *dd);
1772void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1773
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001774int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001775
Mike Marciniszyn77241052015-07-30 15:17:43 -04001776static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1777{
1778 return ppd->dd;
1779}
1780
1781static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1782{
1783 return container_of(dev, struct hfi1_devdata, verbs_dev);
1784}
1785
1786static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1787{
1788 return dd_from_dev(to_idev(ibdev));
1789}
1790
1791static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1792{
1793 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1794}
1795
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001796static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1797{
1798 return container_of(rdi, struct hfi1_ibdev, rdi);
1799}
1800
Mike Marciniszyn77241052015-07-30 15:17:43 -04001801static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1802{
1803 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1804 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1805
1806 WARN_ON(pidx >= dd->num_pports);
1807 return &dd->pport[pidx].ibport_data;
1808}
1809
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001810static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1811{
1812 return &rcd->ppd->ibport_data;
1813}
1814
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001815void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1816 bool do_cnp);
1817static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1818 bool do_cnp)
1819{
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001820 bool becn;
1821 bool fecn;
Don Hiatt88733e32017-08-04 13:54:23 -07001822
1823 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1824 fecn = hfi1_16B_get_fecn(pkt->hdr);
1825 becn = hfi1_16B_get_becn(pkt->hdr);
1826 } else {
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001827 fecn = ib_bth_get_fecn(pkt->ohdr);
1828 becn = ib_bth_get_becn(pkt->ohdr);
Don Hiatt88733e32017-08-04 13:54:23 -07001829 }
1830 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001831 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001832 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001833 }
1834 return false;
1835}
1836
Mike Marciniszyn77241052015-07-30 15:17:43 -04001837/*
1838 * Return the indexed PKEY from the port PKEY table.
1839 */
1840static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1841{
1842 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1843 u16 ret;
1844
1845 if (index >= ARRAY_SIZE(ppd->pkeys))
1846 ret = 0;
1847 else
1848 ret = ppd->pkeys[index];
1849
1850 return ret;
1851}
1852
1853/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001854 * Return the indexed GUID from the port GUIDs table.
1855 */
1856static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1857{
1858 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1859
1860 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1861 return cpu_to_be64(ppd->guids[index]);
1862}
1863
1864/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001865 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001866 */
1867static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1868{
1869 return rcu_dereference(ppd->cc_state);
1870}
1871
1872/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001873 * Called by writers of cc_state only, must call under cc_state_lock.
1874 */
1875static inline
1876struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1877{
1878 return rcu_dereference_protected(ppd->cc_state,
1879 lockdep_is_held(&ppd->cc_state_lock));
1880}
1881
1882/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001883 * values for dd->flags (_device_ related flags)
1884 */
1885#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1886#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1887#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1888#define HFI1_HAS_SDMA_TIMEOUT 0x8
1889#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1890#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Alex Estrin8d3e7112018-05-02 06:43:15 -07001891#define HFI1_SHUTDOWN 0x100 /* device is shutting down */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001892
1893/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1894#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1895
Mike Marciniszyn77241052015-07-30 15:17:43 -04001896/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001897 /* base context has not finished initializing */
1898#define HFI1_CTXT_BASE_UNINIT 1
1899 /* base context initaliation failed */
1900#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001901 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001902#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001903 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001904#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001905
1906/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001907struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1908 const struct pci_device_id *ent);
1909void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001910struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1911
Easwar Hariharan22434722016-03-07 11:35:03 -08001912/* LED beaconing functions */
1913void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1914 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001915void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001916
1917#define HFI1_CREDIT_RETURN_RATE (100)
1918
1919/*
1920 * The number of words for the KDETH protocol field. If this is
1921 * larger then the actual field used, then part of the payload
1922 * will be in the header.
1923 *
1924 * Optimally, we want this sized so that a typical case will
1925 * use full cache lines. The typical local KDETH header would
1926 * be:
1927 *
1928 * Bytes Field
1929 * 8 LRH
1930 * 12 BHT
1931 * ?? KDETH
1932 * 8 RHF
1933 * ---
1934 * 28 + KDETH
1935 *
1936 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1937 */
1938#define DEFAULT_RCVHDRSIZE 9
1939
1940/*
1941 * Maximal header byte count:
1942 *
1943 * Bytes Field
1944 * 8 LRH
1945 * 40 GRH (optional)
1946 * 12 BTH
1947 * ?? KDETH
1948 * 8 RHF
1949 * ---
1950 * 68 + KDETH
1951 *
1952 * We also want to maintain a cache line alignment to assist DMA'ing
1953 * of the header bytes. Round up to a good size.
1954 */
1955#define DEFAULT_RCVHDR_ENTSIZE 32
1956
Ira Weiny3faa3d92016-07-28 15:21:19 -04001957bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1958 u32 nlocked, u32 npages);
1959int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1960 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001961void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1962 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001963
1964static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1965{
Jubin John50e5dcb2016-02-14 20:19:41 -08001966 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001967}
1968
1969static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1970{
1971 /*
1972 * volatile because it's a DMA target from the chip, routine is
1973 * inlined, and don't want register caching or reordering.
1974 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001975 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001976}
1977
1978/*
1979 * sysfs interface.
1980 */
1981
1982extern const char ib_hfi1_version[];
1983
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001984int hfi1_device_create(struct hfi1_devdata *dd);
1985void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001986
1987int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1988 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001989int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1990void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001991/* Hook for sysfs read of QSFP */
1992int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1993
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001994int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
Michael J. Ruhl82a97922018-02-01 10:43:42 -08001995void hfi1_clean_up_interrupts(struct hfi1_devdata *dd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001996void hfi1_pcie_cleanup(struct pci_dev *pdev);
1997int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001998void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001999int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07002000int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07002001int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07002002int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002003int do_pcie_gen3_transition(struct hfi1_devdata *dd);
2004int parse_platform_config(struct hfi1_devdata *dd);
2005int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002006 enum platform_config_table_type_encoding
2007 table_type, int table_index, int field_index,
2008 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002009
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08002010struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002011
2012/*
2013 * Flush write combining store buffers (if present) and perform a write
2014 * barrier.
2015 */
2016static inline void flush_wc(void)
2017{
2018 asm volatile("sfence" : : : "memory");
2019}
2020
2021void handle_eflags(struct hfi1_packet *packet);
Kaike Wanbf808b52017-08-13 08:09:04 -07002022void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002023
Mike Marciniszyn77241052015-07-30 15:17:43 -04002024/* global module parameter variables */
2025extern unsigned int hfi1_max_mtu;
2026extern unsigned int hfi1_cu;
2027extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05002028extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07002029extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05002030extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04002031extern int krcvqsset;
2032extern uint kdeth_qp;
2033extern uint loopback;
2034extern uint quick_linkup;
2035extern uint rcv_intr_timeout;
2036extern uint rcv_intr_count;
2037extern uint rcv_intr_dynamic;
2038extern ushort link_crc_mask;
2039
2040extern struct mutex hfi1_mutex;
2041
2042/* Number of seconds before our card status check... */
2043#define STATUS_TIMEOUT 60
2044
2045#define DRIVER_NAME "hfi1"
2046#define HFI1_USER_MINOR_BASE 0
2047#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002048#define HFI1_NMINORS 255
2049
2050#define PCI_VENDOR_ID_INTEL 0x8086
2051#define PCI_DEVICE_ID_INTEL0 0x24f0
2052#define PCI_DEVICE_ID_INTEL1 0x24f1
2053
2054#define HFI1_PKT_USER_SC_INTEGRITY \
2055 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002056 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002057 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2058 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2059
2060#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2061 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2062
2063static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2064 u16 ctxt_type)
2065{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002066 u64 base_sc_integrity;
2067
2068 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2069 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2070 return 0;
2071
2072 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002073 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2074 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2075 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2076 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2077 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002078#ifndef CONFIG_FAULT_INJECTION
Mike Marciniszyn77241052015-07-30 15:17:43 -04002079 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002080#endif
Mike Marciniszyn77241052015-07-30 15:17:43 -04002081 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2082 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2083 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2084 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2085 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2086 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2087 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2088 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002089 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2090 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2091
2092 if (ctxt_type == SC_USER)
Mitko Haralanova74d5302018-05-02 06:43:24 -07002093 base_sc_integrity |=
2094#ifndef CONFIG_FAULT_INJECTION
2095 SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK |
2096#endif
2097 HFI1_PKT_USER_SC_INTEGRITY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002098 else
2099 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2100
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002101 /* turn on send-side job key checks if !A0 */
2102 if (!is_ax(dd))
2103 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2104
Mike Marciniszyn77241052015-07-30 15:17:43 -04002105 return base_sc_integrity;
2106}
2107
2108static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2109{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002110 u64 base_sdma_integrity;
2111
2112 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2113 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2114 return 0;
2115
2116 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002117 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002118 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2119 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2120 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2121 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2122 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2123 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2124 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2125 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2126 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2127 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2128 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002129 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2130 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2131
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002132 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2133 base_sdma_integrity |=
2134 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2135
2136 /* turn on send-side job key checks if !A0 */
2137 if (!is_ax(dd))
2138 base_sdma_integrity |=
2139 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2140
Mike Marciniszyn77241052015-07-30 15:17:43 -04002141 return base_sdma_integrity;
2142}
2143
2144/*
2145 * hfi1_early_err is used (only!) to print early errors before devdata is
2146 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2147 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2148 * the same as dd_dev_err, but is used when the message really needs
2149 * the IB port# to be definitive as to what's happening..
2150 */
2151#define hfi1_early_err(dev, fmt, ...) \
2152 dev_err(dev, fmt, ##__VA_ARGS__)
2153
2154#define hfi1_early_info(dev, fmt, ...) \
2155 dev_info(dev, fmt, ##__VA_ARGS__)
2156
2157#define dd_dev_emerg(dd, fmt, ...) \
2158 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002159 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002160
Mike Marciniszyn77241052015-07-30 15:17:43 -04002161#define dd_dev_err(dd, fmt, ...) \
2162 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002163 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002164
2165#define dd_dev_err_ratelimited(dd, fmt, ...) \
2166 dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002167 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2168 ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002169
Mike Marciniszyn77241052015-07-30 15:17:43 -04002170#define dd_dev_warn(dd, fmt, ...) \
2171 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002172 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002173
2174#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2175 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002176 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2177 ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002178
2179#define dd_dev_info(dd, fmt, ...) \
2180 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002181 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002182
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002183#define dd_dev_info_ratelimited(dd, fmt, ...) \
2184 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002185 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2186 ##__VA_ARGS__)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002187
Ira Weinya1edc182016-01-11 13:04:32 -05002188#define dd_dev_dbg(dd, fmt, ...) \
2189 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002190 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Ira Weinya1edc182016-01-11 13:04:32 -05002191
Mike Marciniszyn77241052015-07-30 15:17:43 -04002192#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002193 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002194 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002195
2196/*
2197 * this is used for formatting hw error messages...
2198 */
2199struct hfi1_hwerror_msgs {
2200 u64 mask;
2201 const char *msg;
2202 size_t sz;
2203};
2204
2205/* in intr.c... */
2206void hfi1_format_hwerrors(u64 hwerrs,
2207 const struct hfi1_hwerror_msgs *hwerrmsgs,
2208 size_t nhwerrmsgs, char *msg, size_t lmsg);
2209
2210#define USER_OPCODE_CHECK_VAL 0xC0
2211#define USER_OPCODE_CHECK_MASK 0xC0
2212#define OPCODE_CHECK_VAL_DISABLED 0x0
2213#define OPCODE_CHECK_MASK_DISABLED 0x0
2214
2215static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2216{
2217 struct hfi1_pportdata *ppd;
2218 int i;
2219
2220 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2221 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002222 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002223
2224 ppd = (struct hfi1_pportdata *)(dd + 1);
2225 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002226 ppd->ibport_data.rvp.z_rc_acks =
2227 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2228 ppd->ibport_data.rvp.z_rc_qacks =
2229 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002230 }
2231}
2232
2233/* Control LED state */
2234static inline void setextled(struct hfi1_devdata *dd, u32 on)
2235{
2236 if (on)
2237 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2238 else
2239 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2240}
2241
Dean Luick765a6fa2016-03-05 08:50:06 -08002242/* return the i2c resource given the target */
2243static inline u32 i2c_target(u32 target)
2244{
2245 return target ? CR_I2C2 : CR_I2C1;
2246}
2247
2248/* return the i2c chain chip resource that this HFI uses for QSFP */
2249static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2250{
2251 return i2c_target(dd->hfi1_id);
2252}
2253
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002254/* Is this device integrated or discrete? */
2255static inline bool is_integrated(struct hfi1_devdata *dd)
2256{
2257 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2258}
2259
Mike Marciniszyn77241052015-07-30 15:17:43 -04002260int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2261
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002262#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2263#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002264
Don Hiattd98bb7f2017-08-04 13:54:16 -07002265static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2266 struct rdma_ah_attr *attr)
2267{
2268 struct hfi1_pportdata *ppd;
2269 struct hfi1_ibport *ibp;
2270 u32 dlid = rdma_ah_get_dlid(attr);
2271
2272 /*
2273 * Kernel clients may not have setup GRH information
2274 * Set that here.
2275 */
2276 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2277 ppd = ppd_from_ibp(ibp);
2278 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2279 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2280 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2281 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2282 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2283 (rdma_ah_get_make_grd(attr))) {
2284 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2285 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2286 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2287 }
2288}
2289
Don Hiatt90397462017-05-12 09:20:20 -07002290/*
2291 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002292 * in the OPA multicast range.
2293 *
2294 * The LID might either reside in ah.dlid or might be
2295 * in the GRH of the address handle as DGID if extended
2296 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002297 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002298static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002299{
Don Hiatt72c07e22017-08-04 13:53:58 -07002300 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2301 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2302}
2303
2304#define opa_get_lid(lid, format) \
2305 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2306
2307/* Convert a lid to a specific lid space */
2308static inline u32 __opa_get_lid(u32 lid, u8 format)
2309{
2310 bool is_mcast = hfi1_check_mcast(lid);
2311
2312 switch (format) {
2313 case OPA_PORT_PACKET_FORMAT_8B:
2314 case OPA_PORT_PACKET_FORMAT_10B:
2315 if (is_mcast)
2316 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2317 0xF0000);
2318 return lid & 0xFFFFF;
2319 case OPA_PORT_PACKET_FORMAT_16B:
2320 if (is_mcast)
2321 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2322 0xF00000);
2323 return lid & 0xFFFFFF;
2324 case OPA_PORT_PACKET_FORMAT_9B:
2325 if (is_mcast)
2326 return (lid -
2327 opa_get_mcast_base(OPA_MCAST_NR) +
2328 be16_to_cpu(IB_MULTICAST_LID_BASE));
2329 else
2330 return lid & 0xFFFF;
2331 default:
2332 return lid;
2333 }
2334}
2335
2336/* Return true if the given lid is the OPA 16B multicast range */
2337static inline bool hfi1_is_16B_mcast(u32 lid)
2338{
2339 return ((lid >=
2340 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2341 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002342}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002343
2344static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2345{
2346 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2347 u32 dlid = rdma_ah_get_dlid(attr);
2348
2349 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2350 * This is how the address will be laid out:
2351 * Assuming MCAST_NR to be 4,
2352 * 32 bit permissive LID = 0xFFFFFFFF
2353 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2354 * Unicast LID range = 0xEFFFFFFF to 1
2355 * Invalid LID = 0
2356 */
2357 if (ib_is_opa_gid(&grh->dgid))
2358 dlid = opa_get_lid_from_gid(&grh->dgid);
2359 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2360 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2361 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2362 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2363 opa_get_mcast_base(OPA_MCAST_NR);
2364 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2365 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2366
2367 rdma_ah_set_dlid(attr, dlid);
2368}
2369
2370static inline u8 hfi1_get_packet_type(u32 lid)
2371{
2372 /* 9B if lid > 0xF0000000 */
2373 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2374 return HFI1_PKT_TYPE_9B;
2375
2376 /* 16B if lid > 0xC000 */
2377 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2378 return HFI1_PKT_TYPE_16B;
2379
2380 return HFI1_PKT_TYPE_9B;
2381}
2382
2383static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2384{
2385 /*
2386 * If there was an incoming 16B packet with permissive
2387 * LIDs, OPA GIDs would have been programmed when those
2388 * packets were received. A 16B packet will have to
2389 * be sent in response to that packet. Return a 16B
2390 * header type if that's the case.
2391 */
2392 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2393 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2394 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2395
2396 /*
2397 * Return a 16B header type if either the the destination
2398 * or source lid is extended.
2399 */
2400 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2401 return HFI1_PKT_TYPE_16B;
2402
2403 return hfi1_get_packet_type(lid);
2404}
Don Hiatt88733e32017-08-04 13:54:23 -07002405
2406static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2407 struct ib_grh *grh, u32 slid,
2408 u32 dlid)
2409{
2410 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2411 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2412
2413 if (!ibp)
2414 return;
2415
2416 grh->hop_limit = 1;
2417 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2418 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2419 grh->sgid.global.interface_id =
2420 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2421 else
2422 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2423
2424 /*
2425 * Upper layers (like mad) may compare the dgid in the
2426 * wc that is obtained here with the sgid_index in
2427 * the wr. Since sgid_index in wr is always 0 for
2428 * extended lids, set the dgid here to the default
2429 * IB gid.
2430 */
2431 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2432 grh->dgid.global.interface_id =
2433 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2434}
2435
2436static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2437{
2438 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2439 SIZE_OF_LT) & 0x7;
2440}
2441
2442static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2443 u16 lrh0, u16 len,
2444 u16 dlid, u16 slid)
2445{
2446 hdr->lrh[0] = cpu_to_be16(lrh0);
2447 hdr->lrh[1] = cpu_to_be16(dlid);
2448 hdr->lrh[2] = cpu_to_be16(len);
2449 hdr->lrh[3] = cpu_to_be16(slid);
2450}
2451
2452static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2453 u32 slid, u32 dlid,
2454 u16 len, u16 pkey,
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08002455 bool becn, bool fecn, u8 l4,
Don Hiatt88733e32017-08-04 13:54:23 -07002456 u8 sc)
2457{
2458 u32 lrh0 = 0;
2459 u32 lrh1 = 0x40000000;
2460 u32 lrh2 = 0;
2461 u32 lrh3 = 0;
2462
2463 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2464 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2465 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2466 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2467 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2468 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2469 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2470 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2471 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2472 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07002473 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | ((u32)pkey << OPA_16B_PKEY_SHIFT);
Don Hiatt88733e32017-08-04 13:54:23 -07002474 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2475
2476 hdr->lrh[0] = lrh0;
2477 hdr->lrh[1] = lrh1;
2478 hdr->lrh[2] = lrh2;
2479 hdr->lrh[3] = lrh3;
2480}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002481#endif /* _HFI1_KERNEL_H */