blob: b07f42cfa5bff33becaf45f5837dcb10bef5b2a5 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Don Hiattd98bb7f2017-08-04 13:54:16 -070073#include <rdma/opa_addr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040074
75#include "chip_registers.h"
76#include "common.h"
77#include "verbs.h"
78#include "pio.h"
79#include "chip.h"
80#include "mad.h"
81#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080082#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080083#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040084
85/* bumped 1 from s/w major version of TrueScale */
86#define HFI1_CHIP_VERS_MAJ 3U
87
88/* don't care about this except printing */
89#define HFI1_CHIP_VERS_MIN 0U
90
91/* The Organization Unique Identifier (Mfg code), and its position in GUID */
92#define HFI1_OUI 0x001175
93#define HFI1_OUI_LSB 40
94
95#define DROP_PACKET_OFF 0
96#define DROP_PACKET_ON 1
97
98extern unsigned long hfi1_cap_mask;
99#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
100#define HFI1_CAP_UGET_MASK(mask, cap) \
101 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
102#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
103#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
104#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
105#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
106#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
107 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800108/* Offline Disabled Reason is 4-bits */
109#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400110
111/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500112 * Control context is always 0 and handles the error packets.
113 * It also handles the VL15 and multicast packets.
114 */
115#define HFI1_CTRL_CTXT 0
116
117/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500118 * Driver context will store software counters for each of the events
119 * associated with these status registers
120 */
121#define NUM_CCE_ERR_STATUS_COUNTERS 41
122#define NUM_RCV_ERR_STATUS_COUNTERS 64
123#define NUM_MISC_ERR_STATUS_COUNTERS 13
124#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
125#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
126#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
127#define NUM_SEND_ERR_STATUS_COUNTERS 3
128#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
129#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
130
131/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400132 * per driver stats, either not device nor port-specific, or
133 * summed over all of the devices and ports.
134 * They are described by name via ipathfs filesystem, so layout
135 * and number of elements can change without breaking compatibility.
136 * If members are added or deleted hfi1_statnames[] in debugfs.c must
137 * change to match.
138 */
139struct hfi1_ib_stats {
140 __u64 sps_ints; /* number of interrupts handled */
141 __u64 sps_errints; /* number of error interrupts */
142 __u64 sps_txerrs; /* tx-related packet errors */
143 __u64 sps_rcverrs; /* non-crc rcv packet errors */
144 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
145 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
146 __u64 sps_ctxts; /* number of contexts currently open */
147 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
148 __u64 sps_buffull;
149 __u64 sps_hdrfull;
150};
151
152extern struct hfi1_ib_stats hfi1_stats;
153extern const struct pci_error_handlers hfi1_pci_err_handler;
154
155/*
156 * First-cut criterion for "device is active" is
157 * two thousand dwords combined Tx, Rx traffic per
158 * 5-second interval. SMA packets are 64 dwords,
159 * and occur "a few per second", presumably each way.
160 */
161#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
162
163/*
164 * Below contains all data related to a single context (formerly called port).
165 */
166
167#ifdef CONFIG_DEBUG_FS
168struct hfi1_opcode_stats_perctx;
169#endif
170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
172 ssize_t size; /* total size of eager buffers */
173 u32 count; /* size of buffers array */
174 u32 numbufs; /* number of buffers allocated */
175 u32 alloced; /* number of rcvarray entries used */
176 u32 rcvtid_size; /* size of each eager rcv tid */
177 u32 threshold; /* head update threshold */
178 struct eager_buffer {
179 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700180 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400181 ssize_t len;
182 } *buffers;
183 struct {
184 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700185 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400186 } *rcvtids;
187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszyn77241052015-07-30 15:17:43 -0400194struct hfi1_ctxtdata {
195 /* shadow the ctxt's RcvCtrl register */
196 u64 rcvctrl;
197 /* rcvhdrq base, needs mmap before useful */
198 void *rcvhdrq;
199 /* kernel virtual address where hdrqtail is updated */
200 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201 /* when waiting for rcv or pioavail */
202 wait_queue_head_t wait;
203 /* rcvhdrq size (for freeing) */
204 size_t rcvhdrq_size;
205 /* number of rcvhdrq entries */
206 u16 rcvhdrq_cnt;
207 /* size of each of the rcvhdrq entries */
208 u16 rcvhdrqentsize;
209 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700210 dma_addr_t rcvhdrq_dma;
211 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400212 struct ctxt_eager_bufs egrbufs;
213 /* this receive context's assigned PIO ACK send context */
214 struct send_context *sc;
215
216 /* dynamic receive available interrupt timeout */
217 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700218 /* Reference count the base context usage */
219 struct kref kref;
220
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700221 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700222 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700223 /*
224 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700225 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700226 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400227 u16 subctxt_cnt;
228 /* non-zero if ctxt is being shared. */
229 u16 subctxt_id;
230 u8 uuid[16];
231 /* job key */
232 u16 jkey;
233 /* number of RcvArray groups for this context. */
234 u32 rcv_array_groups;
235 /* index of first eager TID entry. */
236 u32 eager_base;
237 /* number of expected TID entries */
238 u32 expected_count;
239 /* index of first expected TID entry. */
240 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500241
242 struct exp_tid_set tid_group_list;
243 struct exp_tid_set tid_used_list;
244 struct exp_tid_set tid_full_list;
245
Mike Marciniszyn77241052015-07-30 15:17:43 -0400246 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500247 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400248 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400249 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400250 /* per-context event flags for fileops/intr communication */
251 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* total number of polled urgent packets */
253 u32 urgent;
254 /* saved total number of polled urgent packets for poll edge trigger */
255 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400256 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700257 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400258 /* so file ops can get at unit */
259 struct hfi1_devdata *dd;
260 /* so functions that need physical port can get it easily */
261 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700262 /* associated msix interrupt */
263 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400264 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
265 void *subctxt_uregbase;
266 /* An array of pages for the eager receive buffers * N */
267 void *subctxt_rcvegrbuf;
268 /* An array of pages for the eager header queue entries * N */
269 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700270 /* Bitmask of in use context(s) */
271 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400272 /* The version of the library which opened this ctxt */
273 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400274 /* Type of packets or conditions we want to poll for */
275 u16 poll_type;
276 /* receive packet sequence counter */
277 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400278 /* ctxt rcvhdrq head offset */
279 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400280 /* QPs waiting for context processing */
281 struct list_head qp_wait_list;
282 /* interrupt handling */
283 u64 imask; /* clear interrupt mask */
284 int ireg; /* clear interrupt register */
285 unsigned numa_id; /* numa node of this context */
286 /* verbs stats per CTX */
287 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400288
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800289 /* Is ASPM interrupt supported for this context */
290 bool aspm_intr_supported;
291 /* ASPM state (enabled/disabled) for this context */
292 bool aspm_enabled;
293 /* Timer for re-enabling ASPM if interrupt activity quietens down */
294 struct timer_list aspm_timer;
295 /* Lock to serialize between intr, timer intr and user threads */
296 spinlock_t aspm_lock;
297 /* Is ASPM processing enabled for this context (in intr context) */
298 bool aspm_intr_enable;
299 /* Last interrupt timestamp */
300 ktime_t aspm_ts_last_intr;
301 /* Last timestamp at which we scheduled a timer for this context */
302 ktime_t aspm_ts_timer_sched;
303
Mike Marciniszyn77241052015-07-30 15:17:43 -0400304 /*
305 * The interrupt handler for a particular receive context can vary
306 * throughout it's lifetime. This is not a lock protected data member so
307 * it must be updated atomically and the prev and new value must always
308 * be valid. Worst case is we process an extra interrupt and up to 64
309 * packets with the wrong interrupt handler.
310 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400311 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700312
313 /* Indicates that this is vnic context */
314 bool is_vnic;
315
316 /* vnic queue index this context is mapped to */
317 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400318};
319
320/*
321 * Represents a single packet at a high level. Put commonly computed things in
322 * here so we do not have to keep doing them over and over. The rule of thumb is
323 * if something is used one time to derive some value, store that something in
324 * here. If it is used multiple times, then store the result of that derivation
325 * in here.
326 */
327struct hfi1_packet {
328 void *ebuf;
329 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700330 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400331 struct hfi1_ctxtdata *rcd;
332 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800333 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700334 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700335 struct ib_grh *grh;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336 u64 rhf;
337 u32 maxcnt;
338 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700339 u32 dlid;
340 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400341 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800343 u8 hlen;
344 u8 numpkt;
345 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400346 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700348 u8 extra_byte;
349 u8 pad;
350 u8 sc;
351 u8 sl;
352 u8 opcode;
353 bool becn;
354 bool fecn;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400355};
356
Don Hiattd98bb7f2017-08-04 13:54:16 -0700357/* Packet types */
358#define HFI1_PKT_TYPE_9B 0
359#define HFI1_PKT_TYPE_16B 1
360
Don Hiatt72c07e22017-08-04 13:53:58 -0700361/*
362 * OPA 16B Header
363 */
364#define OPA_16B_L4_MASK 0xFFull
365#define OPA_16B_SC_MASK 0x1F00000ull
366#define OPA_16B_SC_SHIFT 20
367#define OPA_16B_LID_MASK 0xFFFFFull
368#define OPA_16B_DLID_MASK 0xF000ull
369#define OPA_16B_DLID_SHIFT 20
370#define OPA_16B_DLID_HIGH_SHIFT 12
371#define OPA_16B_SLID_MASK 0xF00ull
372#define OPA_16B_SLID_SHIFT 20
373#define OPA_16B_SLID_HIGH_SHIFT 8
374#define OPA_16B_BECN_MASK 0x80000000ull
375#define OPA_16B_BECN_SHIFT 31
376#define OPA_16B_FECN_MASK 0x10000000ull
377#define OPA_16B_FECN_SHIFT 28
378#define OPA_16B_L2_MASK 0x60000000ull
379#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700380#define OPA_16B_PKEY_MASK 0xFFFF0000ull
381#define OPA_16B_PKEY_SHIFT 16
382#define OPA_16B_LEN_MASK 0x7FF00000ull
383#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700384#define OPA_16B_RC_MASK 0xE000000ull
385#define OPA_16B_RC_SHIFT 25
386#define OPA_16B_AGE_MASK 0xFF0000ull
387#define OPA_16B_AGE_SHIFT 16
388#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700389
390/*
391 * OPA 16B L2/L4 Encodings
392 */
393#define OPA_16B_L2_TYPE 0x02
394#define OPA_16B_L4_IB_LOCAL 0x09
395#define OPA_16B_L4_IB_GLOBAL 0x0A
396#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
397
398static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
399{
400 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
401}
402
403static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
404{
405 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
406}
407
408static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
409{
410 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
411 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
412 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
413}
414
415static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
416{
417 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
418 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
419 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
420}
421
422static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
423{
424 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
425}
426
427static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
428{
429 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
430}
431
432static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
433{
434 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
435}
436
Don Hiatt5786adf32017-08-04 13:54:10 -0700437static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
438{
439 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
440}
441
Don Hiatt863cf892017-08-04 13:54:29 -0700442static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
443{
444 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
445}
446
447static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
448{
449 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
450}
451
452static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
453{
454 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
455}
456
457static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
458{
459 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
460}
461
Don Hiatt72c07e22017-08-04 13:53:58 -0700462/*
463 * BTH
464 */
465#define OPA_16B_BTH_PAD_MASK 7
466static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
467{
468 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
469 OPA_16B_BTH_PAD_MASK);
470}
471
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800472struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400473
474/*
475 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
476 * Mostly for MADs that set or query link parameters, also ipath
477 * config interfaces
478 */
479#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
480#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
481#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
482#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
483#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
484#define HFI1_IB_CFG_SPD 5 /* current Link spd */
485#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
486#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
487#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
488#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
489#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
490#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
491#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
492#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
493#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
494#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
495#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
496#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
497#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
498#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
499#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
500
501/*
502 * HFI or Host Link States
503 *
504 * These describe the states the driver thinks the logical and physical
505 * states are in. Used as an argument to set_link_state(). Implemented
506 * as bits for easy multi-state checking. The actual state can only be
507 * one.
508 */
509#define __HLS_UP_INIT_BP 0
510#define __HLS_UP_ARMED_BP 1
511#define __HLS_UP_ACTIVE_BP 2
512#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
513#define __HLS_DN_POLL_BP 4
514#define __HLS_DN_DISABLE_BP 5
515#define __HLS_DN_OFFLINE_BP 6
516#define __HLS_VERIFY_CAP_BP 7
517#define __HLS_GOING_UP_BP 8
518#define __HLS_GOING_OFFLINE_BP 9
519#define __HLS_LINK_COOLDOWN_BP 10
520
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500521#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
522#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
523#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
524#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
525#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
526#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
527#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
528#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
529#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
530#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
531#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400532
533#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700534#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400535
536/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700537#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400538/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700539#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400540/* default partition key */
541#define DEFAULT_PKEY 0xffff
542
543/*
544 * Possible fabric manager config parameters for fm_{get,set}_table()
545 */
546#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
547#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
548#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
549#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
550#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
551#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
552
553/*
554 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
555 * these are bits so they can be combined, e.g.
556 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
557 */
558#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
559#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
560#define HFI1_RCVCTRL_CTXT_ENB 0x04
561#define HFI1_RCVCTRL_CTXT_DIS 0x08
562#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
563#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
564#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
565#define HFI1_RCVCTRL_PKEY_DIS 0x80
566#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
567#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
568#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
569#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
570#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
571#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
572#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
573#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
574
575/* partition enforcement flags */
576#define HFI1_PART_ENFORCE_IN 0x1
577#define HFI1_PART_ENFORCE_OUT 0x2
578
579/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700580#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400581
582/* Counter flags */
583#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
584#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
585#define CNTR_DISABLED 0x2 /* Disable this counter */
586#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
587#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500588#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400589#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
590#define CNTR_MODE_W 0x0
591#define CNTR_MODE_R 0x1
592
593/* VLs Supported/Operational */
594#define HFI1_MIN_VLS_SUPPORTED 1
595#define HFI1_MAX_VLS_SUPPORTED 8
596
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700597#define HFI1_GUIDS_PER_PORT 5
598#define HFI1_PORT_GUID_INDEX 0
599
Mike Marciniszyn77241052015-07-30 15:17:43 -0400600static inline void incr_cntr64(u64 *cntr)
601{
602 if (*cntr < (u64)-1LL)
603 (*cntr)++;
604}
605
606static inline void incr_cntr32(u32 *cntr)
607{
608 if (*cntr < (u32)-1LL)
609 (*cntr)++;
610}
611
612#define MAX_NAME_SIZE 64
613struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800614 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700615 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400616 void *arg;
617 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800618 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700619 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400620};
621
622/* per-SL CCA information */
623struct cca_timer {
624 struct hrtimer hrtimer;
625 struct hfi1_pportdata *ppd; /* read-only */
626 int sl; /* read-only */
627 u16 ccti; /* read/write - current value of CCTI */
628};
629
630struct link_down_reason {
631 /*
632 * SMA-facing value. Should be set from .latest when
633 * HLS_UP_* -> HLS_DN_* transition actually occurs.
634 */
635 u8 sma;
636 u8 latest;
637};
638
639enum {
640 LO_PRIO_TABLE,
641 HI_PRIO_TABLE,
642 MAX_PRIO_TABLE
643};
644
645struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800646 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400647 spinlock_t lock;
648 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
649};
650
651/*
652 * The structure below encapsulates data relevant to a physical IB Port.
653 * Current chips support only one such port, but the separation
654 * clarifies things a bit. Note that to conform to IB conventions,
655 * port-numbers are one-based. The first or only port is port1.
656 */
657struct hfi1_pportdata {
658 struct hfi1_ibport ibport_data;
659
660 struct hfi1_devdata *dd;
661 struct kobject pport_cc_kobj;
662 struct kobject sc2vl_kobj;
663 struct kobject sl2sc_kobj;
664 struct kobject vl2mtu_kobj;
665
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800666 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400667 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700668 /* Values for SI tuning of SerDes */
669 u32 port_type;
670 u32 tx_preset_eq;
671 u32 tx_preset_noeq;
672 u32 rx_preset;
673 u8 local_atten;
674 u8 remote_atten;
675 u8 default_atten;
676 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400677
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700678 /* GUIDs for this interface, in host order, guids[0] is a port guid */
679 u64 guids[HFI1_GUIDS_PER_PORT];
680
Mike Marciniszyn77241052015-07-30 15:17:43 -0400681 /* GUID for peer interface, in host order */
682 u64 neighbor_guid;
683
684 /* up or down physical link state */
685 u32 linkup;
686
687 /*
688 * this address is mapped read-only into user processes so they can
689 * get status cheaply, whenever they want. One qword of status per port
690 */
691 u64 *statusp;
692
693 /* SendDMA related entries */
694
695 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700696 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400697
698 /* move out of interrupt context */
699 struct work_struct link_vc_work;
700 struct work_struct link_up_work;
701 struct work_struct link_down_work;
702 struct work_struct sma_message_work;
703 struct work_struct freeze_work;
704 struct work_struct link_downgrade_work;
705 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700706 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400707 /* host link state variables */
708 struct mutex hls_lock;
709 u32 host_link_state;
710
Mike Marciniszyn77241052015-07-30 15:17:43 -0400711 /* these are the "32 bit" regs */
712
713 u32 ibmtu; /* The MTU programmed for this unit */
714 /*
715 * Current max size IB packet (in bytes) including IB headers, that
716 * we can send. Changes when ibmtu changes.
717 */
718 u32 ibmaxlen;
719 u32 current_egress_rate; /* units [10^6 bits/sec] */
720 /* LID programmed for this instance */
721 u16 lid;
722 /* list of pkeys programmed; 0 if not set */
723 u16 pkeys[MAX_PKEY_VALUES];
724 u16 link_width_supported;
725 u16 link_width_downgrade_supported;
726 u16 link_speed_supported;
727 u16 link_width_enabled;
728 u16 link_width_downgrade_enabled;
729 u16 link_speed_enabled;
730 u16 link_width_active;
731 u16 link_width_downgrade_tx_active;
732 u16 link_width_downgrade_rx_active;
733 u16 link_speed_active;
734 u8 vls_supported;
735 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800736 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400737 /* LID mask control */
738 u8 lmc;
739 /* Rx Polarity inversion (compensate for ~tx on partner) */
740 u8 rx_pol_inv;
741
742 u8 hw_pidx; /* physical port index */
743 u8 port; /* IB port number and index into dd->pports - 1 */
744 /* type of neighbor node */
745 u8 neighbor_type;
746 u8 neighbor_normal;
747 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
748 u8 neighbor_port_number;
749 u8 is_sm_config_started;
750 u8 offline_disabled_reason;
751 u8 is_active_optimize_enabled;
752 u8 driver_link_ready; /* driver ready for active link */
753 u8 link_enabled; /* link enabled? */
754 u8 linkinit_reason;
755 u8 local_tx_rate; /* rate given to 8051 firmware */
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -0700756 u8 pstate; /* info only */
Dean Luick673b9752016-08-31 07:24:33 -0700757 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400758
759 /* placeholders for IB MAD packet settings */
760 u8 overrun_threshold;
761 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700762 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400763
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800764 /* Used to override LED behavior for things like maintenance beaconing*/
765 /*
766 * Alternates per phase of blink
767 * [0] holds LED off duration, [1] holds LED on duration
768 */
769 unsigned long led_override_vals[2];
770 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400771 atomic_t led_override_timer_active;
772 /* Used to flash LEDs in override mode */
773 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800774
Mike Marciniszyn77241052015-07-30 15:17:43 -0400775 u32 sm_trap_qp;
776 u32 sa_qp;
777
778 /*
779 * cca_timer_lock protects access to the per-SL cca_timer
780 * structures (specifically the ccti member).
781 */
782 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
783 struct cca_timer cca_timer[OPA_MAX_SLS];
784
785 /* List of congestion control table entries */
786 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
787
788 /* congestion entries, each entry corresponding to a SL */
789 struct opa_congestion_setting_entry_shadow
790 congestion_entries[OPA_MAX_SLS];
791
792 /*
793 * cc_state_lock protects (write) access to the per-port
794 * struct cc_state.
795 */
796 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
797
798 struct cc_state __rcu *cc_state;
799
800 /* Total number of congestion control table entries */
801 u16 total_cct_entry;
802
803 /* Bit map identifying service level */
804 u32 cc_sl_control_map;
805
806 /* CA's max number of 64 entry units in the congestion control table */
807 u8 cc_max_table_entries;
808
Jubin John4d114fd2016-02-14 20:21:43 -0800809 /*
810 * begin congestion log related entries
811 * cc_log_lock protects all congestion log related data
812 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400813 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800814 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400815 u16 threshold_event_counter;
816 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
817 int cc_log_idx; /* index for logging events */
818 int cc_mad_idx; /* index for reporting events */
819 /* end congestion log related entries */
820
821 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
822
823 /* port relative counter buffer */
824 u64 *cntrs;
825 /* port relative synthetic counter buffer */
826 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800827 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400828 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800829 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400830 u64 port_xmit_constraint_errors;
831 u64 port_rcv_constraint_errors;
832 /* count of 'link_err' interrupts from DC */
833 u64 link_downed;
834 /* number of times link retrained successfully */
835 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500836 /* number of times a link unknown frame was reported */
837 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400838 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
839 u16 port_ltp_crc_mode;
840 /* port_crc_mode_enabled is the crc we support */
841 u8 port_crc_mode_enabled;
842 /* mgmt_allowed is also returned in 'portinfo' MADs */
843 u8 mgmt_allowed;
844 u8 part_enforce; /* partition enforcement flags */
845 struct link_down_reason local_link_down_reason;
846 struct link_down_reason neigh_link_down_reason;
847 /* Value to be sent to link peer on LinkDown .*/
848 u8 remote_link_down_reason;
849 /* Error events that will cause a port bounce. */
850 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500851 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800852 /* Does this port need to prescan for FECNs */
853 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400854};
855
856typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
857
858typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700859typedef void (*hfi1_make_req)(struct rvt_qp *qp,
860 struct hfi1_pkt_state *ps,
861 struct rvt_swqe *wqe);
862
Mike Marciniszyn77241052015-07-30 15:17:43 -0400863
864/* return values for the RHF receive functions */
865#define RHF_RCV_CONTINUE 0 /* keep going */
866#define RHF_RCV_DONE 1 /* stop, this packet processed */
867#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
868
869struct rcv_array_data {
870 u8 group_size;
871 u16 ngroups;
872 u16 nctxt_extra;
873};
874
875struct per_vl_data {
876 u16 mtu;
877 struct send_context *sc;
878};
879
880/* 16 to directly index */
881#define PER_VL_SEND_CONTEXTS 16
882
883struct err_info_rcvport {
884 u8 status_and_code;
885 u64 packet_flit1;
886 u64 packet_flit2;
887};
888
889struct err_info_constraint {
890 u8 status;
891 u16 pkey;
892 u32 slid;
893};
894
895struct hfi1_temp {
896 unsigned int curr; /* current temperature */
897 unsigned int lo_lim; /* low temperature limit */
898 unsigned int hi_lim; /* high temperature limit */
899 unsigned int crit_lim; /* critical temperature limit */
900 u8 triggers; /* temperature triggers */
901};
902
Dean Luickdba715f2016-07-06 17:28:52 -0400903struct hfi1_i2c_bus {
904 struct hfi1_devdata *controlling_dd; /* current controlling device */
905 struct i2c_adapter adapter; /* bus details */
906 struct i2c_algo_bit_data algo; /* bus algorithm details */
907 int num; /* bus number, 0 or 1 */
908};
909
Dean Luick78eb1292016-03-05 08:49:45 -0800910/* common data between shared ASIC HFIs */
911struct hfi1_asic_data {
912 struct hfi1_devdata *dds[2]; /* back pointers */
913 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400914 struct hfi1_i2c_bus *i2c_bus0;
915 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800916};
917
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700918/* sizes for both the QP and RSM map tables */
919#define NUM_MAP_ENTRIES 256
920#define NUM_MAP_REGS 32
921
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700922/*
923 * Number of VNIC contexts used. Ensure it is less than or equal to
924 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
925 */
926#define HFI1_NUM_VNIC_CTXT 8
927
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700928/* Number of VNIC RSM entries */
929#define NUM_VNIC_MAP_ENTRIES 8
930
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700931/* Virtual NIC information */
932struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700933 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700934 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700935 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700936 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700937 u8 rmt_start;
938 u8 num_ctxt;
939 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700940};
941
942struct hfi1_vnic_vport_info;
943
Mike Marciniszyn77241052015-07-30 15:17:43 -0400944/* device data struct now contains only "general per-device" info.
945 * fields related to a physical IB port are in a hfi1_pportdata struct.
946 */
947struct sdma_engine;
948struct sdma_vl_map;
949
950#define BOARD_VERS_MAX 96 /* how long the version string can be */
951#define SERIAL_MAX 16 /* length of the serial number */
952
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800953typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400954struct hfi1_devdata {
955 struct hfi1_ibdev verbs_dev; /* must be first */
956 struct list_head list;
957 /* pointers to related structs for this device */
958 /* pci access data structure */
959 struct pci_dev *pcidev;
960 struct cdev user_cdev;
961 struct cdev diag_cdev;
962 struct cdev ui_cdev;
963 struct device *user_device;
964 struct device *diag_device;
965 struct device *ui_device;
966
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700967 /* first mapping up to RcvArray */
968 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400969 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700970
971 /* second uncached mapping from RcvArray to pio send buffers */
972 u8 __iomem *kregbase2;
973 /* for detecting offset above kregbase2 address */
974 u32 base2_start;
975
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700976 /* Per VL data. Enough for all VLs but not all elements are set/used. */
977 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400978 /* send context data */
979 struct send_context_info *send_contexts;
980 /* map hardware send contexts to software index */
981 u8 *hw_to_sw;
982 /* spinlock for allocating and releasing send context resources */
983 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800984 /* lock for pio_map */
985 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700986 /* Send Context initialization lock. */
987 spinlock_t sc_init_lock;
988 /* lock for sdma_map */
989 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800990 /* array of kernel send contexts */
991 struct send_context **kernel_send_context;
992 /* array of vl maps */
993 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700994 /* default flags to last descriptor */
995 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400996
997 /* fields common to all SDMA engines */
998
Mike Marciniszyn77241052015-07-30 15:17:43 -0400999 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1000 dma_addr_t sdma_heads_phys;
1001 void *sdma_pad_dma; /* DMA'ed by chip */
1002 dma_addr_t sdma_pad_phys;
1003 /* for deallocation */
1004 size_t sdma_heads_size;
1005 /* number from the chip */
1006 u32 chip_sdma_engines;
1007 /* num used */
1008 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001009 /* array of engines sized by num_sdma */
1010 struct sdma_engine *per_sdma;
1011 /* array of vl maps */
1012 struct sdma_vl_map __rcu *sdma_map;
1013 /* SPC freeze waitqueue and variable */
1014 wait_queue_head_t sdma_unfreeze_wq;
1015 atomic_t sdma_unfreeze_count;
1016
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001017 u32 lcb_access_count; /* count of LCB users */
1018
Dean Luick78eb1292016-03-05 08:49:45 -08001019 /* common data between shared ASIC HFIs in this OS */
1020 struct hfi1_asic_data *asic_data;
1021
Mike Marciniszyn77241052015-07-30 15:17:43 -04001022 /* mem-mapped pointer to base of PIO buffers */
1023 void __iomem *piobase;
1024 /*
1025 * write-combining mem-mapped pointer to base of RcvArray
1026 * memory.
1027 */
1028 void __iomem *rcvarray_wc;
1029 /*
1030 * credit return base - a per-NUMA range of DMA address that
1031 * the chip will use to update the per-context free counter
1032 */
1033 struct credit_return_base *cr_base;
1034
1035 /* send context numbers and sizes for each type */
1036 struct sc_config_sizes sc_sizes[SC_MAX];
1037
Mike Marciniszyn77241052015-07-30 15:17:43 -04001038 char *boardname; /* human readable board info */
1039
Mike Marciniszyn77241052015-07-30 15:17:43 -04001040 /* reset value */
1041 u64 z_int_counter;
1042 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001043 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001044
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001045 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001046 /* number of receive contexts in use by the driver */
1047 u32 num_rcv_contexts;
1048 /* number of pio send contexts in use by the driver */
1049 u32 num_send_contexts;
1050 /*
1051 * number of ctxts available for PSM open
1052 */
1053 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001054 /* total number of available user/PSM contexts */
1055 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056 /* base receive interrupt timeout, in CSR units */
1057 u32 rcv_intr_timeout_csr;
1058
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001059 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060 u64 __iomem *egrtidbase;
1061 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1062 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001063 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001064 struct mutex dc8051_lock; /* exclusive access to 8051 */
1065 struct workqueue_struct *update_cntr_wq;
1066 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001067 /* exclusive access to 8051 memory */
1068 spinlock_t dc8051_memlock;
1069 int dc8051_timed_out; /* remember if the 8051 timed out */
1070 /*
1071 * A page that will hold event notification bitmaps for all
1072 * contexts. This page will be mapped into all processes.
1073 */
1074 unsigned long *events;
1075 /*
1076 * per unit status, see also portdata statusp
1077 * mapped read-only into user processes so they can get unit and
1078 * IB link status cheaply
1079 */
1080 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001081
1082 /* revision register shadow */
1083 u64 revision;
1084 /* Base GUID for device (network order) */
1085 u64 base_guid;
1086
1087 /* these are the "32 bit" regs */
1088
1089 /* value we put in kr_rcvhdrsize */
1090 u32 rcvhdrsize;
1091 /* number of receive contexts the chip supports */
1092 u32 chip_rcv_contexts;
1093 /* number of receive array entries */
1094 u32 chip_rcv_array_count;
1095 /* number of PIO send contexts the chip supports */
1096 u32 chip_send_contexts;
1097 /* number of bytes in the PIO memory buffer */
1098 u32 chip_pio_mem_size;
1099 /* number of bytes in the SDMA memory buffer */
1100 u32 chip_sdma_mem_size;
1101
1102 /* size of each rcvegrbuffer */
1103 u32 rcvegrbufsize;
1104 /* log2 of above */
1105 u16 rcvegrbufsize_shift;
1106 /* both sides of the PCIe link are gen3 capable */
1107 u8 link_gen3_capable;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001108 /* default link down value (poll/sleep) */
1109 u8 link_default;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001110 /* localbus width (1, 2,4,8,16,32) from config space */
1111 u32 lbus_width;
1112 /* localbus speed in MHz */
1113 u32 lbus_speed;
1114 int unit; /* unit # of this chip */
1115 int node; /* home node of this chip */
1116
1117 /* save these PCI fields to restore after a reset */
1118 u32 pcibar0;
1119 u32 pcibar1;
1120 u32 pci_rom;
1121 u16 pci_command;
1122 u16 pcie_devctl;
1123 u16 pcie_lnkctl;
1124 u16 pcie_devctl2;
1125 u32 pci_msix0;
1126 u32 pci_lnkctl3;
1127 u32 pci_tph2;
1128
1129 /*
1130 * ASCII serial number, from flash, large enough for original
1131 * all digit strings, and longer serial number format
1132 */
1133 u8 serial[SERIAL_MAX];
1134 /* human readable board version */
1135 u8 boardversion[BOARD_VERS_MAX];
1136 u8 lbus_info[32]; /* human readable localbus info */
1137 /* chip major rev, from CceRevision */
1138 u8 majrev;
1139 /* chip minor rev, from CceRevision */
1140 u8 minrev;
1141 /* hardware ID */
1142 u8 hfi1_id;
1143 /* implementation code */
1144 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001145 /* vAU of this device */
1146 u8 vau;
1147 /* vCU of this device */
1148 u8 vcu;
1149 /* link credits of this device */
1150 u16 link_credits;
1151 /* initial vl15 credits to use */
1152 u16 vl15_init;
1153
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001154 /*
1155 * Cached value for vl15buf, read during verify cap interrupt. VL15
1156 * credits are to be kept at 0 and set when handling the link-up
1157 * interrupt. This removes the possibility of receiving VL15 MAD
1158 * packets before this HFI is ready.
1159 */
1160 u16 vl15buf_cached;
1161
Mike Marciniszyn77241052015-07-30 15:17:43 -04001162 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001163 u8 n_krcv_queues;
1164 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001165
Mike Marciniszyn77241052015-07-30 15:17:43 -04001166 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001167 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001168
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001169 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001170 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001171 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001172
1173 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001174
1175 /* MSI-X information */
1176 struct hfi1_msix_entry *msix_entries;
1177 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001178 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001179
1180 /* INTx information */
1181 u32 requested_intx_irq; /* did we request one? */
1182 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1183
1184 /* general interrupt: mask of handled interrupts */
1185 u64 gi_mask[CCE_NUM_INT_CSRS];
1186
1187 struct rcv_array_data rcv_entries;
1188
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001189 /* cycle length of PS* counters in HW (in picoseconds) */
1190 u16 psxmitwait_check_rate;
1191
Mike Marciniszyn77241052015-07-30 15:17:43 -04001192 /*
1193 * 64 bit synthetic counters
1194 */
1195 struct timer_list synth_stats_timer;
1196
1197 /*
1198 * device counters
1199 */
1200 char *cntrnames;
1201 size_t cntrnameslen;
1202 size_t ndevcntrs;
1203 u64 *cntrs;
1204 u64 *scntrs;
1205
1206 /*
1207 * remembered values for synthetic counters
1208 */
1209 u64 last_tx;
1210 u64 last_rx;
1211
1212 /*
1213 * per-port counters
1214 */
1215 size_t nportcntrs;
1216 char *portcntrnames;
1217 size_t portcntrnameslen;
1218
Mike Marciniszyn77241052015-07-30 15:17:43 -04001219 struct err_info_rcvport err_info_rcvport;
1220 struct err_info_constraint err_info_rcv_constraint;
1221 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222
1223 atomic_t drop_packet;
1224 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001225 u8 err_info_uncorrectable;
1226 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001227
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001228 /*
1229 * Software counters for the status bits defined by the
1230 * associated error status registers
1231 */
1232 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1233 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1234 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1235 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1236 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1237 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1238 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1239
1240 /* Software counter that spans all contexts */
1241 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1242 /* Software counter that spans all DMA engines */
1243 u64 sw_send_dma_eng_err_status_cnt[
1244 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1245 /* Software counter that aggregates all cce_err_status errors */
1246 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001247 /* Software counter that aggregates all bypass packet rcv errors */
1248 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001249 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001250 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1251
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001252 /* Save the enabled LCB error bits */
1253 u64 lcb_err_en;
1254
Mike Marciniszyn77241052015-07-30 15:17:43 -04001255 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001256 * Capability to have different send engines simply by changing a
1257 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001258 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001259 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001260 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001261 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1262 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001263 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1264 struct hfi1_vnic_vport_info *vinfo,
1265 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001266 /* hfi1_pportdata, points to array of (physical) port-specific
1267 * data structs, indexed by pidx (0..n-1)
1268 */
1269 struct hfi1_pportdata *pport;
1270 /* receive context data */
1271 struct hfi1_ctxtdata **rcd;
1272 u64 __percpu *int_counter;
1273 /* device (not port) flags, basically device capabilities */
1274 u16 flags;
1275 /* Number of physical ports available */
1276 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001277 /* Lowest context number which can be used by user processes or VNIC */
1278 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001279 /* adding a new field here would make it part of this cacheline */
1280
1281 /* seqlock for sc2vl */
1282 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1283 u64 sc2vl[4];
1284 /* receive interrupt functions */
1285 rhf_rcv_function_ptr *rhf_rcv_function_map;
1286 u64 __percpu *rcv_limit;
1287 u16 rhf_offset; /* offset of RHF within receive header entry */
1288 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001289
1290 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1291 u8 oui1;
1292 u8 oui2;
1293 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001294 u8 dc_shutdown;
1295
Mike Marciniszyn77241052015-07-30 15:17:43 -04001296 /* Timer and counter used to detect RcvBufOvflCnt changes */
1297 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001298
Mike Marciniszyn77241052015-07-30 15:17:43 -04001299 wait_queue_head_t event_queue;
1300
Mark F. Brown46b010d2015-11-09 19:18:20 -05001301 /* receive context tail dummy address */
1302 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001303 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001304
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001305 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001306 /* Serialize ASPM enable/disable between multiple verbs contexts */
1307 spinlock_t aspm_lock;
1308 /* Number of verbs contexts which have disabled ASPM */
1309 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001310 /* Keeps track of user space clients */
1311 atomic_t user_refcount;
1312 /* Used to wait for outstanding user space clients before dev removal */
1313 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001314
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001315 bool eprom_available; /* true if EPROM is available for this device */
1316 bool aspm_supported; /* Does HW support ASPM */
1317 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001318 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001319
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001320 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001321
1322 /* vnic data */
1323 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001324};
1325
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001326static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1327{
1328 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1329}
1330
Mike Marciniszyn77241052015-07-30 15:17:43 -04001331/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001332#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1333#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1334#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1335#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001336
1337/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001338#define PT_EXPECTED 0
1339#define PT_EAGER 1
1340#define PT_INVALID_FLUSH 2
1341#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001342
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001343struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001344struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001345struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001346
Mike Marciniszyn77241052015-07-30 15:17:43 -04001347/* Private data for file operations */
1348struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001349 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001350 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001351 struct hfi1_user_sdma_comp_q *cq;
1352 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001353 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001354 /* for cpu affinity; -1 if none */
1355 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001356 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001357 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001358 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001359 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1360 u32 tid_limit;
1361 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001362 u32 *invalid_tids;
1363 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001364 /* protect invalid_tids array and invalid_tid_idx */
1365 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001366 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001367};
1368
1369extern struct list_head hfi1_dev_list;
1370extern spinlock_t hfi1_devs_lock;
1371struct hfi1_devdata *hfi1_lookup(int unit);
1372extern u32 hfi1_cpulist_count;
1373extern unsigned long *hfi1_cpulist;
1374
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001375int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001376int hfi1_count_active_units(void);
1377
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001378int hfi1_diag_add(struct hfi1_devdata *dd);
1379void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001380void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1381
1382void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1383
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001384int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1385int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001386int hfi1_create_kctxts(struct hfi1_devdata *dd);
1387int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1388 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001389void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001390void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1391 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1392void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001393int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1394void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001395struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001396int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1397int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1398int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001399void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001400void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1401void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1402void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001403
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001404extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001405void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1406 struct hfi1_pkt_state *ps,
1407 struct rvt_swqe *wqe);
1408
1409void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1410 struct hfi1_pkt_state *ps,
1411 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001412
Dean Luickf4f30031c2015-10-26 10:28:44 -04001413/* receive packet handler dispositions */
1414#define RCV_PKT_OK 0x0 /* keep going */
1415#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1416#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1417
1418/* calculate the current RHF address */
1419static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1420{
1421 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1422}
1423
Mike Marciniszyn77241052015-07-30 15:17:43 -04001424int hfi1_reset_device(int);
1425
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001426/* return the driver's idea of the physical OPA port state */
1427static inline u32 driver_pstate(struct hfi1_pportdata *ppd)
1428{
1429 /*
Bartlomiej Dudek64a296f2017-08-04 13:52:32 -07001430 * When DC is shut down and state is changed, its CSRs are not
1431 * impacted, therefore host_link_state should be used to get
1432 * current physical state.
1433 */
1434 if (ppd->dd->dc_shutdown)
1435 return driver_physical_state(ppd);
1436 /*
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001437 * The driver does some processing from the time the physical
1438 * link state is at LINKUP to the time the SM can be notified
1439 * as such. Return IB_PORTPHYSSTATE_TRAINING until the software
1440 * state is ready.
1441 */
1442 if (ppd->pstate == PLS_LINKUP &&
1443 !(ppd->host_link_state & HLS_UP))
1444 return IB_PORTPHYSSTATE_TRAINING;
1445 else
1446 return chip_to_opa_pstate(ppd->dd, ppd->pstate);
1447}
1448
Jim Snowfb9036d2016-01-11 18:32:21 -05001449void receive_interrupt_work(struct work_struct *work);
1450
1451/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001452static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001453{
Don Hiattcb4270572017-04-09 10:16:22 -07001454 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001455}
1456
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001457#define HFI1_JKEY_WIDTH 16
1458#define HFI1_JKEY_MASK (BIT(16) - 1)
1459#define HFI1_ADMIN_JKEY_RANGE 32
1460
1461/*
1462 * J_KEYs are split and allocated in the following groups:
1463 * 0 - 31 - users with administrator privileges
1464 * 32 - 63 - kernel protocols using KDETH packets
1465 * 64 - 65535 - all other users using KDETH packets
1466 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001467static inline u16 generate_jkey(kuid_t uid)
1468{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001469 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1470
1471 if (capable(CAP_SYS_ADMIN))
1472 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1473 else if (jkey < 64)
1474 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1475
1476 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001477}
1478
1479/*
1480 * active_egress_rate
1481 *
1482 * returns the active egress rate in units of [10^6 bits/sec]
1483 */
1484static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1485{
1486 u16 link_speed = ppd->link_speed_active;
1487 u16 link_width = ppd->link_width_active;
1488 u32 egress_rate;
1489
1490 if (link_speed == OPA_LINK_SPEED_25G)
1491 egress_rate = 25000;
1492 else /* assume OPA_LINK_SPEED_12_5G */
1493 egress_rate = 12500;
1494
1495 switch (link_width) {
1496 case OPA_LINK_WIDTH_4X:
1497 egress_rate *= 4;
1498 break;
1499 case OPA_LINK_WIDTH_3X:
1500 egress_rate *= 3;
1501 break;
1502 case OPA_LINK_WIDTH_2X:
1503 egress_rate *= 2;
1504 break;
1505 default:
1506 /* assume IB_WIDTH_1X */
1507 break;
1508 }
1509
1510 return egress_rate;
1511}
1512
1513/*
1514 * egress_cycles
1515 *
1516 * Returns the number of 'fabric clock cycles' to egress a packet
1517 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1518 * rate is (approximately) 805 MHz, the units of the returned value
1519 * are (1/805 MHz).
1520 */
1521static inline u32 egress_cycles(u32 len, u32 rate)
1522{
1523 u32 cycles;
1524
1525 /*
1526 * cycles is:
1527 *
1528 * (length) [bits] / (rate) [bits/sec]
1529 * ---------------------------------------------------
1530 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1531 */
1532
1533 cycles = len * 8; /* bits */
1534 cycles *= 805;
1535 cycles /= rate;
1536
1537 return cycles;
1538}
1539
1540void set_link_ipg(struct hfi1_pportdata *ppd);
1541void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1542 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001543void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001544 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1545 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001546void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1547 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1548 u8 sc5, const struct ib_grh *old_grh);
1549typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1550 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1551 u8 sc5, const struct ib_grh *old_grh);
1552
1553/* We support only two types - 9B and 16B for now */
1554static const hfi1_handle_cnp hfi1_handle_cnp_tbl[2] = {
1555 [HFI1_PKT_TYPE_9B] = &return_cnp,
1556 [HFI1_PKT_TYPE_16B] = &return_cnp_16B
1557};
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001558#define PKEY_CHECK_INVALID -1
1559int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1560 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001561
1562#define PACKET_EGRESS_TIMEOUT 350
1563static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1564{
1565 /* Pause at least 1us, to ensure chip returns all credits */
1566 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1567
1568 udelay(usec ? usec : 1);
1569}
1570
1571/**
1572 * sc_to_vlt() reverse lookup sc to vl
1573 * @dd - devdata
1574 * @sc5 - 5 bit sc
1575 */
1576static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1577{
1578 unsigned seq;
1579 u8 rval;
1580
1581 if (sc5 >= OPA_MAX_SCS)
1582 return (u8)(0xff);
1583
1584 do {
1585 seq = read_seqbegin(&dd->sc2vl_lock);
1586 rval = *(((u8 *)dd->sc2vl) + sc5);
1587 } while (read_seqretry(&dd->sc2vl_lock, seq));
1588
1589 return rval;
1590}
1591
1592#define PKEY_MEMBER_MASK 0x8000
1593#define PKEY_LOW_15_MASK 0x7fff
1594
1595/*
1596 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1597 * being an entry from the ingress partition key table), return 0
1598 * otherwise. Use the matching criteria for ingress partition keys
1599 * specified in the OPAv1 spec., section 9.10.14.
1600 */
1601static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1602{
1603 u16 mkey = pkey & PKEY_LOW_15_MASK;
1604 u16 ment = ent & PKEY_LOW_15_MASK;
1605
1606 if (mkey == ment) {
1607 /*
1608 * If pkey[15] is clear (limited partition member),
1609 * is bit 15 in the corresponding table element
1610 * clear (limited member)?
1611 */
1612 if (!(pkey & PKEY_MEMBER_MASK))
1613 return !!(ent & PKEY_MEMBER_MASK);
1614 return 1;
1615 }
1616 return 0;
1617}
1618
1619/*
1620 * ingress_pkey_table_search - search the entire pkey table for
1621 * an entry which matches 'pkey'. return 0 if a match is found,
1622 * and 1 otherwise.
1623 */
1624static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1625{
1626 int i;
1627
1628 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1629 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1630 return 0;
1631 }
1632 return 1;
1633}
1634
1635/*
1636 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1637 * i.e., increment port_rcv_constraint_errors for the port, and record
1638 * the 'error info' for this failure.
1639 */
1640static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1641 u16 slid)
1642{
1643 struct hfi1_devdata *dd = ppd->dd;
1644
1645 incr_cntr64(&ppd->port_rcv_constraint_errors);
1646 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1647 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1648 dd->err_info_rcv_constraint.slid = slid;
1649 dd->err_info_rcv_constraint.pkey = pkey;
1650 }
1651}
1652
1653/*
1654 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1655 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1656 * is a hint as to the best place in the partition key table to begin
1657 * searching. This function should not be called on the data path because
1658 * of performance reasons. On datapath pkey check is expected to be done
1659 * by HW and rcv_pkey_check function should be called instead.
1660 */
1661static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001662 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001663{
Don Hiatt5786adf32017-08-04 13:54:10 -07001664 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001665 return 0;
1666
1667 /* If SC15, pkey[0:14] must be 0x7fff */
1668 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1669 goto bad;
1670
1671 /* Is the pkey = 0x0, or 0x8000? */
1672 if ((pkey & PKEY_LOW_15_MASK) == 0)
1673 goto bad;
1674
1675 /* The most likely matching pkey has index 'idx' */
1676 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1677 return 0;
1678
1679 /* no match - try the whole table */
1680 if (!ingress_pkey_table_search(ppd, pkey))
1681 return 0;
1682
1683bad:
1684 ingress_pkey_table_fail(ppd, pkey, slid);
1685 return 1;
1686}
1687
1688/*
1689 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1690 * otherwise. It only ensures pkey is vlid for QP0. This function
1691 * should be called on the data path instead of ingress_pkey_check
1692 * as on data path, pkey check is done by HW (except for QP0).
1693 */
1694static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1695 u8 sc5, u16 slid)
1696{
1697 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1698 return 0;
1699
1700 /* If SC15, pkey[0:14] must be 0x7fff */
1701 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1702 goto bad;
1703
1704 return 0;
1705bad:
1706 ingress_pkey_table_fail(ppd, pkey, slid);
1707 return 1;
1708}
1709
1710/* MTU handling */
1711
1712/* MTU enumeration, 256-4k match IB */
1713#define OPA_MTU_0 0
1714#define OPA_MTU_256 1
1715#define OPA_MTU_512 2
1716#define OPA_MTU_1024 3
1717#define OPA_MTU_2048 4
1718#define OPA_MTU_4096 5
1719
1720u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1721int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001722u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001723static inline int valid_ib_mtu(unsigned int mtu)
1724{
1725 return mtu == 256 || mtu == 512 ||
1726 mtu == 1024 || mtu == 2048 ||
1727 mtu == 4096;
1728}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001729
Mike Marciniszyn77241052015-07-30 15:17:43 -04001730static inline int valid_opa_max_mtu(unsigned int mtu)
1731{
1732 return mtu >= 2048 &&
1733 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1734}
1735
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001736int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001737
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001738int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1739void hfi1_disable_after_error(struct hfi1_devdata *dd);
1740int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1741int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001742
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001743int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1744int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001745
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001746void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1747void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001748void reset_link_credits(struct hfi1_devdata *dd);
1749void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1750
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001751int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001752
Mike Marciniszyn77241052015-07-30 15:17:43 -04001753static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1754{
1755 return ppd->dd;
1756}
1757
1758static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1759{
1760 return container_of(dev, struct hfi1_devdata, verbs_dev);
1761}
1762
1763static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1764{
1765 return dd_from_dev(to_idev(ibdev));
1766}
1767
1768static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1769{
1770 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1771}
1772
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001773static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1774{
1775 return container_of(rdi, struct hfi1_ibdev, rdi);
1776}
1777
Mike Marciniszyn77241052015-07-30 15:17:43 -04001778static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1779{
1780 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1781 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1782
1783 WARN_ON(pidx >= dd->num_pports);
1784 return &dd->pport[pidx].ibport_data;
1785}
1786
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001787static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1788{
1789 return &rcd->ppd->ibport_data;
1790}
1791
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001792void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1793 bool do_cnp);
1794static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1795 bool do_cnp)
1796{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001797 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001798
Don Hiatt88733e32017-08-04 13:54:23 -07001799 u32 bth1;
1800 bool becn = false;
1801 bool fecn = false;
1802
1803 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1804 fecn = hfi1_16B_get_fecn(pkt->hdr);
1805 becn = hfi1_16B_get_becn(pkt->hdr);
1806 } else {
1807 bth1 = be32_to_cpu(ohdr->bth[1]);
1808 fecn = bth1 & IB_FECN_SMASK;
1809 becn = bth1 & IB_BECN_SMASK;
1810 }
1811 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001812 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001813 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001814 }
1815 return false;
1816}
1817
Mike Marciniszyn77241052015-07-30 15:17:43 -04001818/*
1819 * Return the indexed PKEY from the port PKEY table.
1820 */
1821static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1822{
1823 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1824 u16 ret;
1825
1826 if (index >= ARRAY_SIZE(ppd->pkeys))
1827 ret = 0;
1828 else
1829 ret = ppd->pkeys[index];
1830
1831 return ret;
1832}
1833
1834/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001835 * Return the indexed GUID from the port GUIDs table.
1836 */
1837static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1838{
1839 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1840
1841 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1842 return cpu_to_be64(ppd->guids[index]);
1843}
1844
1845/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001846 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001847 */
1848static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1849{
1850 return rcu_dereference(ppd->cc_state);
1851}
1852
1853/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001854 * Called by writers of cc_state only, must call under cc_state_lock.
1855 */
1856static inline
1857struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1858{
1859 return rcu_dereference_protected(ppd->cc_state,
1860 lockdep_is_held(&ppd->cc_state_lock));
1861}
1862
1863/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001864 * values for dd->flags (_device_ related flags)
1865 */
1866#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1867#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1868#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1869#define HFI1_HAS_SDMA_TIMEOUT 0x8
1870#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1871#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001872
1873/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1874#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1875
Mike Marciniszyn77241052015-07-30 15:17:43 -04001876/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001877 /* base context has not finished initializing */
1878#define HFI1_CTXT_BASE_UNINIT 1
1879 /* base context initaliation failed */
1880#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001881 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001882#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001883 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001884#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001885
1886/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001887struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1888 const struct pci_device_id *ent);
1889void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001890struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1891
Easwar Hariharan22434722016-03-07 11:35:03 -08001892/* LED beaconing functions */
1893void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1894 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001895void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001896
1897#define HFI1_CREDIT_RETURN_RATE (100)
1898
1899/*
1900 * The number of words for the KDETH protocol field. If this is
1901 * larger then the actual field used, then part of the payload
1902 * will be in the header.
1903 *
1904 * Optimally, we want this sized so that a typical case will
1905 * use full cache lines. The typical local KDETH header would
1906 * be:
1907 *
1908 * Bytes Field
1909 * 8 LRH
1910 * 12 BHT
1911 * ?? KDETH
1912 * 8 RHF
1913 * ---
1914 * 28 + KDETH
1915 *
1916 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1917 */
1918#define DEFAULT_RCVHDRSIZE 9
1919
1920/*
1921 * Maximal header byte count:
1922 *
1923 * Bytes Field
1924 * 8 LRH
1925 * 40 GRH (optional)
1926 * 12 BTH
1927 * ?? KDETH
1928 * 8 RHF
1929 * ---
1930 * 68 + KDETH
1931 *
1932 * We also want to maintain a cache line alignment to assist DMA'ing
1933 * of the header bytes. Round up to a good size.
1934 */
1935#define DEFAULT_RCVHDR_ENTSIZE 32
1936
Ira Weiny3faa3d92016-07-28 15:21:19 -04001937bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1938 u32 nlocked, u32 npages);
1939int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1940 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001941void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1942 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001943
1944static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1945{
Jubin John50e5dcb2016-02-14 20:19:41 -08001946 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001947}
1948
1949static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1950{
1951 /*
1952 * volatile because it's a DMA target from the chip, routine is
1953 * inlined, and don't want register caching or reordering.
1954 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001955 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001956}
1957
1958/*
1959 * sysfs interface.
1960 */
1961
1962extern const char ib_hfi1_version[];
1963
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001964int hfi1_device_create(struct hfi1_devdata *dd);
1965void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001966
1967int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1968 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001969int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1970void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001971/* Hook for sysfs read of QSFP */
1972int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1973
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001974int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
1975void hfi1_pcie_cleanup(struct pci_dev *pdev);
1976int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001977void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001978int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07001979int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07001980int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07001981int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001982int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1983int parse_platform_config(struct hfi1_devdata *dd);
1984int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001985 enum platform_config_table_type_encoding
1986 table_type, int table_index, int field_index,
1987 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001988
Mike Marciniszyn77241052015-07-30 15:17:43 -04001989const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001990const char *get_card_name(struct rvt_dev_info *rdi);
1991struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001992
1993/*
1994 * Flush write combining store buffers (if present) and perform a write
1995 * barrier.
1996 */
1997static inline void flush_wc(void)
1998{
1999 asm volatile("sfence" : : : "memory");
2000}
2001
2002void handle_eflags(struct hfi1_packet *packet);
2003int process_receive_ib(struct hfi1_packet *packet);
2004int process_receive_bypass(struct hfi1_packet *packet);
2005int process_receive_error(struct hfi1_packet *packet);
2006int kdeth_process_expected(struct hfi1_packet *packet);
2007int kdeth_process_eager(struct hfi1_packet *packet);
2008int process_receive_invalid(struct hfi1_packet *packet);
2009
Mike Marciniszyn77241052015-07-30 15:17:43 -04002010/* global module parameter variables */
2011extern unsigned int hfi1_max_mtu;
2012extern unsigned int hfi1_cu;
2013extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05002014extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07002015extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05002016extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04002017extern int krcvqsset;
2018extern uint kdeth_qp;
2019extern uint loopback;
2020extern uint quick_linkup;
2021extern uint rcv_intr_timeout;
2022extern uint rcv_intr_count;
2023extern uint rcv_intr_dynamic;
2024extern ushort link_crc_mask;
2025
2026extern struct mutex hfi1_mutex;
2027
2028/* Number of seconds before our card status check... */
2029#define STATUS_TIMEOUT 60
2030
2031#define DRIVER_NAME "hfi1"
2032#define HFI1_USER_MINOR_BASE 0
2033#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002034#define HFI1_NMINORS 255
2035
2036#define PCI_VENDOR_ID_INTEL 0x8086
2037#define PCI_DEVICE_ID_INTEL0 0x24f0
2038#define PCI_DEVICE_ID_INTEL1 0x24f1
2039
2040#define HFI1_PKT_USER_SC_INTEGRITY \
2041 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002042 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002043 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2044 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2045
2046#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2047 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2048
2049static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2050 u16 ctxt_type)
2051{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002052 u64 base_sc_integrity;
2053
2054 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2055 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2056 return 0;
2057
2058 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002059 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2060 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2061 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2062 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2063 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2064 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
2065 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2066 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2067 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2068 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2069 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2070 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2071 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2072 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002073 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2074 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2075
2076 if (ctxt_type == SC_USER)
2077 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
2078 else
2079 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2080
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002081 /* turn on send-side job key checks if !A0 */
2082 if (!is_ax(dd))
2083 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2084
Mike Marciniszyn77241052015-07-30 15:17:43 -04002085 return base_sc_integrity;
2086}
2087
2088static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2089{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002090 u64 base_sdma_integrity;
2091
2092 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2093 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2094 return 0;
2095
2096 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002097 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002098 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2099 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2100 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2101 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2102 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2103 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2104 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2105 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2106 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2107 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2108 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002109 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2110 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2111
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002112 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2113 base_sdma_integrity |=
2114 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2115
2116 /* turn on send-side job key checks if !A0 */
2117 if (!is_ax(dd))
2118 base_sdma_integrity |=
2119 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2120
Mike Marciniszyn77241052015-07-30 15:17:43 -04002121 return base_sdma_integrity;
2122}
2123
2124/*
2125 * hfi1_early_err is used (only!) to print early errors before devdata is
2126 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2127 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2128 * the same as dd_dev_err, but is used when the message really needs
2129 * the IB port# to be definitive as to what's happening..
2130 */
2131#define hfi1_early_err(dev, fmt, ...) \
2132 dev_err(dev, fmt, ##__VA_ARGS__)
2133
2134#define hfi1_early_info(dev, fmt, ...) \
2135 dev_info(dev, fmt, ##__VA_ARGS__)
2136
2137#define dd_dev_emerg(dd, fmt, ...) \
2138 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
2139 get_unit_name((dd)->unit), ##__VA_ARGS__)
2140#define dd_dev_err(dd, fmt, ...) \
2141 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
2142 get_unit_name((dd)->unit), ##__VA_ARGS__)
2143#define dd_dev_warn(dd, fmt, ...) \
2144 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
2145 get_unit_name((dd)->unit), ##__VA_ARGS__)
2146
2147#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2148 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2149 get_unit_name((dd)->unit), ##__VA_ARGS__)
2150
2151#define dd_dev_info(dd, fmt, ...) \
2152 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
2153 get_unit_name((dd)->unit), ##__VA_ARGS__)
2154
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002155#define dd_dev_info_ratelimited(dd, fmt, ...) \
2156 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2157 get_unit_name((dd)->unit), ##__VA_ARGS__)
2158
Ira Weinya1edc182016-01-11 13:04:32 -05002159#define dd_dev_dbg(dd, fmt, ...) \
2160 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2161 get_unit_name((dd)->unit), ##__VA_ARGS__)
2162
Mike Marciniszyn77241052015-07-30 15:17:43 -04002163#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002164 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2165 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002166
2167/*
2168 * this is used for formatting hw error messages...
2169 */
2170struct hfi1_hwerror_msgs {
2171 u64 mask;
2172 const char *msg;
2173 size_t sz;
2174};
2175
2176/* in intr.c... */
2177void hfi1_format_hwerrors(u64 hwerrs,
2178 const struct hfi1_hwerror_msgs *hwerrmsgs,
2179 size_t nhwerrmsgs, char *msg, size_t lmsg);
2180
2181#define USER_OPCODE_CHECK_VAL 0xC0
2182#define USER_OPCODE_CHECK_MASK 0xC0
2183#define OPCODE_CHECK_VAL_DISABLED 0x0
2184#define OPCODE_CHECK_MASK_DISABLED 0x0
2185
2186static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2187{
2188 struct hfi1_pportdata *ppd;
2189 int i;
2190
2191 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2192 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002193 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002194
2195 ppd = (struct hfi1_pportdata *)(dd + 1);
2196 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002197 ppd->ibport_data.rvp.z_rc_acks =
2198 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2199 ppd->ibport_data.rvp.z_rc_qacks =
2200 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002201 }
2202}
2203
2204/* Control LED state */
2205static inline void setextled(struct hfi1_devdata *dd, u32 on)
2206{
2207 if (on)
2208 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2209 else
2210 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2211}
2212
Dean Luick765a6fa2016-03-05 08:50:06 -08002213/* return the i2c resource given the target */
2214static inline u32 i2c_target(u32 target)
2215{
2216 return target ? CR_I2C2 : CR_I2C1;
2217}
2218
2219/* return the i2c chain chip resource that this HFI uses for QSFP */
2220static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2221{
2222 return i2c_target(dd->hfi1_id);
2223}
2224
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002225/* Is this device integrated or discrete? */
2226static inline bool is_integrated(struct hfi1_devdata *dd)
2227{
2228 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2229}
2230
Mike Marciniszyn77241052015-07-30 15:17:43 -04002231int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2232
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002233#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2234#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002235
Don Hiattd98bb7f2017-08-04 13:54:16 -07002236static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2237 struct rdma_ah_attr *attr)
2238{
2239 struct hfi1_pportdata *ppd;
2240 struct hfi1_ibport *ibp;
2241 u32 dlid = rdma_ah_get_dlid(attr);
2242
2243 /*
2244 * Kernel clients may not have setup GRH information
2245 * Set that here.
2246 */
2247 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2248 ppd = ppd_from_ibp(ibp);
2249 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2250 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2251 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2252 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2253 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2254 (rdma_ah_get_make_grd(attr))) {
2255 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2256 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2257 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2258 }
2259}
2260
Don Hiatt90397462017-05-12 09:20:20 -07002261/*
2262 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002263 * in the OPA multicast range.
2264 *
2265 * The LID might either reside in ah.dlid or might be
2266 * in the GRH of the address handle as DGID if extended
2267 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002268 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002269static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002270{
Don Hiatt72c07e22017-08-04 13:53:58 -07002271 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2272 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2273}
2274
2275#define opa_get_lid(lid, format) \
2276 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2277
2278/* Convert a lid to a specific lid space */
2279static inline u32 __opa_get_lid(u32 lid, u8 format)
2280{
2281 bool is_mcast = hfi1_check_mcast(lid);
2282
2283 switch (format) {
2284 case OPA_PORT_PACKET_FORMAT_8B:
2285 case OPA_PORT_PACKET_FORMAT_10B:
2286 if (is_mcast)
2287 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2288 0xF0000);
2289 return lid & 0xFFFFF;
2290 case OPA_PORT_PACKET_FORMAT_16B:
2291 if (is_mcast)
2292 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2293 0xF00000);
2294 return lid & 0xFFFFFF;
2295 case OPA_PORT_PACKET_FORMAT_9B:
2296 if (is_mcast)
2297 return (lid -
2298 opa_get_mcast_base(OPA_MCAST_NR) +
2299 be16_to_cpu(IB_MULTICAST_LID_BASE));
2300 else
2301 return lid & 0xFFFF;
2302 default:
2303 return lid;
2304 }
2305}
2306
2307/* Return true if the given lid is the OPA 16B multicast range */
2308static inline bool hfi1_is_16B_mcast(u32 lid)
2309{
2310 return ((lid >=
2311 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2312 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002313}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002314
2315static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2316{
2317 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2318 u32 dlid = rdma_ah_get_dlid(attr);
2319
2320 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2321 * This is how the address will be laid out:
2322 * Assuming MCAST_NR to be 4,
2323 * 32 bit permissive LID = 0xFFFFFFFF
2324 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2325 * Unicast LID range = 0xEFFFFFFF to 1
2326 * Invalid LID = 0
2327 */
2328 if (ib_is_opa_gid(&grh->dgid))
2329 dlid = opa_get_lid_from_gid(&grh->dgid);
2330 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2331 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2332 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2333 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2334 opa_get_mcast_base(OPA_MCAST_NR);
2335 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2336 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2337
2338 rdma_ah_set_dlid(attr, dlid);
2339}
2340
2341static inline u8 hfi1_get_packet_type(u32 lid)
2342{
2343 /* 9B if lid > 0xF0000000 */
2344 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2345 return HFI1_PKT_TYPE_9B;
2346
2347 /* 16B if lid > 0xC000 */
2348 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2349 return HFI1_PKT_TYPE_16B;
2350
2351 return HFI1_PKT_TYPE_9B;
2352}
2353
2354static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2355{
2356 /*
2357 * If there was an incoming 16B packet with permissive
2358 * LIDs, OPA GIDs would have been programmed when those
2359 * packets were received. A 16B packet will have to
2360 * be sent in response to that packet. Return a 16B
2361 * header type if that's the case.
2362 */
2363 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2364 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2365 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2366
2367 /*
2368 * Return a 16B header type if either the the destination
2369 * or source lid is extended.
2370 */
2371 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2372 return HFI1_PKT_TYPE_16B;
2373
2374 return hfi1_get_packet_type(lid);
2375}
Don Hiatt88733e32017-08-04 13:54:23 -07002376
2377static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2378 struct ib_grh *grh, u32 slid,
2379 u32 dlid)
2380{
2381 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2382 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2383
2384 if (!ibp)
2385 return;
2386
2387 grh->hop_limit = 1;
2388 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2389 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2390 grh->sgid.global.interface_id =
2391 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2392 else
2393 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2394
2395 /*
2396 * Upper layers (like mad) may compare the dgid in the
2397 * wc that is obtained here with the sgid_index in
2398 * the wr. Since sgid_index in wr is always 0 for
2399 * extended lids, set the dgid here to the default
2400 * IB gid.
2401 */
2402 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2403 grh->dgid.global.interface_id =
2404 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2405}
2406
2407static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2408{
2409 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2410 SIZE_OF_LT) & 0x7;
2411}
2412
2413static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2414 u16 lrh0, u16 len,
2415 u16 dlid, u16 slid)
2416{
2417 hdr->lrh[0] = cpu_to_be16(lrh0);
2418 hdr->lrh[1] = cpu_to_be16(dlid);
2419 hdr->lrh[2] = cpu_to_be16(len);
2420 hdr->lrh[3] = cpu_to_be16(slid);
2421}
2422
2423static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2424 u32 slid, u32 dlid,
2425 u16 len, u16 pkey,
2426 u8 becn, u8 fecn, u8 l4,
2427 u8 sc)
2428{
2429 u32 lrh0 = 0;
2430 u32 lrh1 = 0x40000000;
2431 u32 lrh2 = 0;
2432 u32 lrh3 = 0;
2433
2434 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2435 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2436 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2437 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2438 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2439 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2440 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2441 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2442 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2443 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
2444 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | (pkey << OPA_16B_PKEY_SHIFT);
2445 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2446
2447 hdr->lrh[0] = lrh0;
2448 hdr->lrh[1] = lrh1;
2449 hdr->lrh[2] = lrh2;
2450 hdr->lrh[3] = lrh3;
2451}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002452#endif /* _HFI1_KERNEL_H */