blob: f69e0e03e25927078c43857bf9b7fe1d00698eb1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020050#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010051
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
Chris Wilsond501b1d2016-04-13 17:35:02 +010061#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010064#include "i915_gem_request.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070065
Zhi Wang0ad35fe2016-06-16 08:07:00 -040066#include "intel_gvt.h"
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* General customization:
69 */
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
Daniel Vetter9558e742016-10-24 08:25:36 +020073#define DRIVER_DATE "20161024"
74#define DRIVER_TIMESTAMP 1477290335
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Mika Kuoppalac883ef12014-10-28 17:32:30 +020076#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010077/* Many gcc seem to no see through this and fall over :( */
78#if 0
79#define WARN_ON(x) ({ \
80 bool __i915_warn_cond = (x); \
81 if (__builtin_constant_p(__i915_warn_cond)) \
82 BUILD_BUG_ON(__i915_warn_cond); \
83 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
84#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020085#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086#endif
87
Jani Nikulacd9bfac2015-03-12 13:01:12 +020088#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020089#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020090
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010091#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
92 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020093
Rob Clarke2c719b2014-12-15 13:56:32 -050094/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
95 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
96 * which may not necessarily be a user visible problem. This will either
97 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
98 * enable distros and users to tailor their preferred amount of i915 abrt
99 * spam.
100 */
101#define I915_STATE_WARN(condition, format...) ({ \
102 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200103 if (unlikely(__ret_warn_on)) \
104 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500105 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500106 unlikely(__ret_warn_on); \
107})
108
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200109#define I915_STATE_WARN_ON(x) \
110 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111
Imre Deak4fec15d2016-03-16 13:39:08 +0200112bool __i915_inject_load_failure(const char *func, int line);
113#define i915_inject_load_failure() \
114 __i915_inject_load_failure(__func__, __LINE__)
115
Jani Nikula42a8ca42015-08-27 16:23:30 +0300116static inline const char *yesno(bool v)
117{
118 return v ? "yes" : "no";
119}
120
Jani Nikula87ad3212016-01-14 12:53:34 +0200121static inline const char *onoff(bool v)
122{
123 return v ? "on" : "off";
124}
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700127 INVALID_PIPE = -1,
128 PIPE_A = 0,
129 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 _PIPE_EDP,
132 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700133};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700135
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200136enum transcoder {
137 TRANSCODER_A = 0,
138 TRANSCODER_B,
139 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200141 TRANSCODER_DSI_A,
142 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200143 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200144};
Jani Nikulada205632016-03-15 21:51:10 +0200145
146static inline const char *transcoder_name(enum transcoder transcoder)
147{
148 switch (transcoder) {
149 case TRANSCODER_A:
150 return "A";
151 case TRANSCODER_B:
152 return "B";
153 case TRANSCODER_C:
154 return "C";
155 case TRANSCODER_EDP:
156 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200157 case TRANSCODER_DSI_A:
158 return "DSI A";
159 case TRANSCODER_DSI_C:
160 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200161 default:
162 return "<invalid>";
163 }
164}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200165
Jani Nikula4d1de972016-03-18 17:05:42 +0200166static inline bool transcoder_is_dsi(enum transcoder transcoder)
167{
168 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
169}
170
Damien Lespiau84139d12014-03-28 00:18:32 +0530171/*
Matt Roper31409e92015-09-24 15:53:09 -0700172 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
173 * number of planes per CRTC. Not all platforms really have this many planes,
174 * which means some arrays of size I915_MAX_PLANES may have unused entries
175 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530176 */
Jesse Barnes80824002009-09-10 15:28:06 -0700177enum plane {
178 PLANE_A = 0,
179 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800180 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700181 PLANE_CURSOR,
182 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700183};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800184#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800185
Damien Lespiaud615a162014-03-03 17:31:48 +0000186#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300187
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300188enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700189 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300190 PORT_A = 0,
191 PORT_B,
192 PORT_C,
193 PORT_D,
194 PORT_E,
195 I915_MAX_PORTS
196};
197#define port_name(p) ((p) + 'A')
198
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300199#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800200
201enum dpio_channel {
202 DPIO_CH0,
203 DPIO_CH1
204};
205
206enum dpio_phy {
207 DPIO_PHY0,
208 DPIO_PHY1
209};
210
Paulo Zanonib97186f2013-05-03 12:15:36 -0300211enum intel_display_power_domain {
212 POWER_DOMAIN_PIPE_A,
213 POWER_DOMAIN_PIPE_B,
214 POWER_DOMAIN_PIPE_C,
215 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
216 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
217 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
218 POWER_DOMAIN_TRANSCODER_A,
219 POWER_DOMAIN_TRANSCODER_B,
220 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300221 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200222 POWER_DOMAIN_TRANSCODER_DSI_A,
223 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100224 POWER_DOMAIN_PORT_DDI_A_LANES,
225 POWER_DOMAIN_PORT_DDI_B_LANES,
226 POWER_DOMAIN_PORT_DDI_C_LANES,
227 POWER_DOMAIN_PORT_DDI_D_LANES,
228 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200229 POWER_DOMAIN_PORT_DSI,
230 POWER_DOMAIN_PORT_CRT,
231 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300232 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200233 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300234 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000235 POWER_DOMAIN_AUX_A,
236 POWER_DOMAIN_AUX_B,
237 POWER_DOMAIN_AUX_C,
238 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100239 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100240 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300241 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300242
243 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300244};
245
246#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
247#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
248 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300249#define POWER_DOMAIN_TRANSCODER(tran) \
250 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
251 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300252
Egbert Eich1d843f92013-02-25 12:06:49 -0500253enum hpd_pin {
254 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
256 HPD_CRT,
257 HPD_SDVO_B,
258 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700259 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 HPD_PORT_B,
261 HPD_PORT_C,
262 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800263 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500264 HPD_NUM_PINS
265};
266
Jani Nikulac91711f2015-05-28 15:43:48 +0300267#define for_each_hpd_pin(__pin) \
268 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
269
Jani Nikula5fcece82015-05-27 15:03:42 +0300270struct i915_hotplug {
271 struct work_struct hotplug_work;
272
273 struct {
274 unsigned long last_jiffies;
275 int count;
276 enum {
277 HPD_ENABLED = 0,
278 HPD_DISABLED = 1,
279 HPD_MARK_DISABLED = 2
280 } state;
281 } stats[HPD_NUM_PINS];
282 u32 event_bits;
283 struct delayed_work reenable_work;
284
285 struct intel_digital_port *irq_port[I915_MAX_PORTS];
286 u32 long_port_mask;
287 u32 short_port_mask;
288 struct work_struct dig_port_work;
289
Lyude19625e82016-06-21 17:03:44 -0400290 struct work_struct poll_init_work;
291 bool poll_enabled;
292
Jani Nikula5fcece82015-05-27 15:03:42 +0300293 /*
294 * if we get a HPD irq from DP and a HPD irq from non-DP
295 * the non-DP HPD could block the workqueue on a mode config
296 * mutex getting, that userspace may have taken. However
297 * userspace is waiting on the DP workqueue to run which is
298 * blocked behind the non-DP one.
299 */
300 struct workqueue_struct *dp_wq;
301};
302
Chris Wilson2a2d5482012-12-03 11:49:06 +0000303#define I915_GEM_GPU_DOMAINS \
304 (I915_GEM_DOMAIN_RENDER | \
305 I915_GEM_DOMAIN_SAMPLER | \
306 I915_GEM_DOMAIN_COMMAND | \
307 I915_GEM_DOMAIN_INSTRUCTION | \
308 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700309
Damien Lespiau055e3932014-08-18 13:49:10 +0100310#define for_each_pipe(__dev_priv, __p) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200312#define for_each_pipe_masked(__dev_priv, __p, __mask) \
313 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
314 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700315#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000316 for ((__p) = 0; \
317 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
318 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000319#define for_each_sprite(__dev_priv, __p, __s) \
320 for ((__s) = 0; \
321 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
322 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800323
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200324#define for_each_port_masked(__port, __ports_mask) \
325 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
326 for_each_if ((__ports_mask) & (1 << (__port)))
327
Damien Lespiaud79b8142014-05-13 23:32:23 +0100328#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100329 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100330
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300331#define for_each_intel_plane(dev, intel_plane) \
332 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100333 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300334 base.head)
335
Matt Roperc107acf2016-05-12 07:06:01 -0700336#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700339 base.head) \
340 for_each_if ((plane_mask) & \
341 (1 << drm_plane_index(&intel_plane->base)))
342
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300343#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
344 list_for_each_entry(intel_plane, \
345 &(dev)->mode_config.plane_list, \
346 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200347 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300348
Chris Wilson91c8a322016-07-05 10:40:23 +0100349#define for_each_intel_crtc(dev, intel_crtc) \
350 list_for_each_entry(intel_crtc, \
351 &(dev)->mode_config.crtc_list, \
352 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100353
Chris Wilson91c8a322016-07-05 10:40:23 +0100354#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
355 list_for_each_entry(intel_crtc, \
356 &(dev)->mode_config.crtc_list, \
357 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700358 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
359
Damien Lespiaub2784e12014-08-05 11:29:37 +0100360#define for_each_intel_encoder(dev, intel_encoder) \
361 list_for_each_entry(intel_encoder, \
362 &(dev)->mode_config.encoder_list, \
363 base.head)
364
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200365#define for_each_intel_connector(dev, intel_connector) \
366 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100367 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200368 base.head)
369
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200370#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
371 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200372 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200373
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800374#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
375 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200376 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800377
Borun Fub04c5bd2014-07-12 10:02:27 +0530378#define for_each_power_domain(domain, mask) \
379 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200380 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530381
Daniel Vettere7b903d2013-06-05 13:34:14 +0200382struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100383struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100384struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200385
Chris Wilsona6f766f2015-04-27 13:41:20 +0100386struct drm_i915_file_private {
387 struct drm_i915_private *dev_priv;
388 struct drm_file *file;
389
390 struct {
391 spinlock_t lock;
392 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100393/* 20ms is a fairly arbitrary limit (greater than the average frame time)
394 * chosen to prevent the CPU getting more than a frame ahead of the GPU
395 * (when using lax throttling for the frontbuffer). We also use it to
396 * offer free GPU waitboosts for severely congested workloads.
397 */
398#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100399 } mm;
400 struct idr context_idr;
401
Chris Wilson2e1b8732015-04-27 13:41:22 +0100402 struct intel_rps_client {
403 struct list_head link;
404 unsigned boosts;
405 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100406
Chris Wilsonc80ff162016-07-27 09:07:27 +0100407 unsigned int bsd_engine;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100408};
409
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423/* Interface history:
424 *
425 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100428 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000429 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 */
433#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000434#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define DRIVER_PATCHLEVEL 0
436
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700437struct opregion_header;
438struct opregion_acpi;
439struct opregion_swsci;
440struct opregion_asle;
441
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100442struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000443 struct opregion_header *header;
444 struct opregion_acpi *acpi;
445 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300446 u32 swsci_gbda_sub_functions;
447 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000448 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200449 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200450 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200451 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000452 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200453 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100454};
Chris Wilson44834a62010-08-19 16:09:23 +0100455#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100456
Chris Wilson6ef3d422010-08-04 20:26:07 +0100457struct intel_overlay;
458struct intel_overlay_error_state;
459
Jesse Barnesde151cf2008-11-12 10:03:55 -0800460struct drm_i915_fence_reg {
Chris Wilsona1e5afb2016-08-18 17:16:59 +0100461 struct list_head link;
Chris Wilson49ef5292016-08-18 17:17:00 +0100462 struct drm_i915_private *i915;
463 struct i915_vma *vma;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100464 int pin_count;
Chris Wilson49ef5292016-08-18 17:17:00 +0100465 int id;
466 /**
467 * Whether the tiling parameters for the currently
468 * associated fence register have changed. Note that
469 * for the purposes of tracking tiling changes we also
470 * treat the unfenced register, the register slot that
471 * the object occupies whilst it executes a fenced
472 * command (such as BLT on gen2/3), as a "fence".
473 */
474 bool dirty;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800475};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000476
yakui_zhao9b9d1722009-05-31 17:17:17 +0800477struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100478 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800479 u8 dvo_port;
480 u8 slave_addr;
481 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100482 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400483 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800484};
485
Jani Nikula7bd688c2013-11-08 16:48:56 +0200486struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200487struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200488struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000489struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100490struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200491struct intel_limit;
492struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100493
Jesse Barnese70236a2009-09-21 10:42:27 -0700494struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700495 int (*get_display_clock_speed)(struct drm_device *dev);
496 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100497 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800498 int (*compute_intermediate_wm)(struct drm_device *dev,
499 struct intel_crtc *intel_crtc,
500 struct intel_crtc_state *newstate);
501 void (*initial_watermarks)(struct intel_crtc_state *cstate);
502 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700503 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300504 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200505 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
506 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100507 /* Returns the active state of the crtc, and if the crtc is active,
508 * fills out the pipe-config with the hw state. */
509 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200510 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000511 void (*get_initial_plane_config)(struct intel_crtc *,
512 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200513 int (*crtc_compute_clock)(struct intel_crtc *crtc,
514 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200515 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
516 struct drm_atomic_state *old_state);
517 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
518 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200519 void (*update_crtcs)(struct drm_atomic_state *state,
520 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200521 void (*audio_codec_enable)(struct drm_connector *connector,
522 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300523 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200524 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700525 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700526 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200527 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
528 struct drm_framebuffer *fb,
529 struct drm_i915_gem_object *obj,
530 struct drm_i915_gem_request *req,
531 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100532 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700533 /* clock updates for mode set */
534 /* cursor updates */
535 /* render clock increase/decrease */
536 /* display clock increase/decrease */
537 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000538
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200539 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
540 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700541};
542
Mika Kuoppala48c10262015-01-16 11:34:41 +0200543enum forcewake_domain_id {
544 FW_DOMAIN_ID_RENDER = 0,
545 FW_DOMAIN_ID_BLITTER,
546 FW_DOMAIN_ID_MEDIA,
547
548 FW_DOMAIN_ID_COUNT
549};
550
551enum forcewake_domains {
552 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
553 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
554 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
555 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
556 FORCEWAKE_BLITTER |
557 FORCEWAKE_MEDIA)
558};
559
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100560#define FW_REG_READ (1)
561#define FW_REG_WRITE (2)
562
563enum forcewake_domains
564intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
565 i915_reg_t reg, unsigned int op);
566
Chris Wilson907b28c2013-07-19 20:36:52 +0100567struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530568 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200569 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530570 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200571 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
575 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
576 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700577
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700579 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700581 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700583 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300584};
585
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100586struct intel_forcewake_range {
587 u32 start;
588 u32 end;
589
590 enum forcewake_domains domains;
591};
592
Chris Wilson907b28c2013-07-19 20:36:52 +0100593struct intel_uncore {
594 spinlock_t lock; /** lock is also taken in irq contexts. */
595
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100596 const struct intel_forcewake_range *fw_domains_table;
597 unsigned int fw_domains_table_entries;
598
Chris Wilson907b28c2013-07-19 20:36:52 +0100599 struct intel_uncore_funcs funcs;
600
601 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100602
Mika Kuoppala48c10262015-01-16 11:34:41 +0200603 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100604 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100605
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200606 struct intel_uncore_forcewake_domain {
607 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200608 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100609 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200610 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100611 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200613 u32 val_set;
614 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200615 i915_reg_t reg_ack;
616 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200617 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200618 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200619
620 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100621};
622
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200623/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100624#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
625 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
626 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
627 (domain__)++) \
628 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200629
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100630#define for_each_fw_domain(domain__, dev_priv__) \
631 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200632
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200633#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
634#define CSR_VERSION_MAJOR(version) ((version) >> 16)
635#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
636
Daniel Vettereb805622015-05-04 14:58:44 +0200637struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200638 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200639 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530640 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200641 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200642 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200643 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200645 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200646 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200647 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200648};
649
Joonas Lahtinen604db652016-10-05 13:50:16 +0300650#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300651 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300652 func(is_mobile); \
653 func(is_i85x); \
654 func(is_i915g); \
655 func(is_i945gm); \
656 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300657 func(is_g4x); \
658 func(is_pineview); \
659 func(is_broadwater); \
660 func(is_crestline); \
661 func(is_ivybridge); \
662 func(is_valleyview); \
663 func(is_cherryview); \
664 func(is_haswell); \
665 func(is_broadwell); \
666 func(is_skylake); \
667 func(is_broxton); \
668 func(is_kabylake); \
669 func(is_preliminary); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300670 /* Keep has_* in alphabetical order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300671 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300672 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300673 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300674 func(has_fbc); \
675 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300676 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300677 func(has_gmch_display); \
678 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300679 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300680 func(has_hw_contexts); \
681 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300682 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300683 func(has_logical_ring_contexts); \
684 func(has_overlay); \
685 func(has_pipe_cxsr); \
686 func(has_pooled_eu); \
687 func(has_psr); \
688 func(has_rc6); \
689 func(has_rc6p); \
690 func(has_resource_streamer); \
691 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300692 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300693 func(cursor_needs_physical); \
694 func(hws_needs_physical); \
695 func(overlay_needs_physical); \
696 func(supports_tv)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200697
Imre Deak915490d2016-08-31 19:13:01 +0300698struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300699 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300700 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300701 u8 eu_total;
702 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300703 u8 min_eu_in_pool;
704 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
705 u8 subslice_7eu[3];
706 u8 has_slice_pg:1;
707 u8 has_subslice_pg:1;
708 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300709};
710
Imre Deak57ec1712016-08-31 19:13:05 +0300711static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
712{
713 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
714}
715
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500716struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200717 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100718 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100719 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000720 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100721 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100722 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700723 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100724 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300725#define DEFINE_FLAG(name) u8 name:1
726 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
727#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530728 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200729 /* Register offsets for the various display pipes and transcoders */
730 int pipe_offsets[I915_MAX_TRANSCODERS];
731 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200732 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300733 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600734
735 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300736 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000737
738 struct color_luts {
739 u16 degamma_lut_size;
740 u16 gamma_lut_size;
741 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500742};
743
Chris Wilson2bd160a2016-08-15 10:48:45 +0100744struct intel_display_error_state;
745
746struct drm_i915_error_state {
747 struct kref ref;
748 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100749 struct timeval boottime;
750 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100751
Chris Wilson9f267eb2016-10-12 10:05:19 +0100752 struct drm_i915_private *i915;
753
Chris Wilson2bd160a2016-08-15 10:48:45 +0100754 char error_msg[128];
755 bool simulated;
756 int iommu;
757 u32 reset_count;
758 u32 suspend_count;
759 struct intel_device_info device_info;
760
761 /* Generic register state */
762 u32 eir;
763 u32 pgtbl_er;
764 u32 ier;
765 u32 gtier[4];
766 u32 ccid;
767 u32 derrmr;
768 u32 forcewake;
769 u32 error; /* gen6+ */
770 u32 err_int; /* gen7 */
771 u32 fault_data0; /* gen8, gen9 */
772 u32 fault_data1; /* gen8, gen9 */
773 u32 done_reg;
774 u32 gac_eco;
775 u32 gam_ecochk;
776 u32 gab_ctl;
777 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300778
Chris Wilson2bd160a2016-08-15 10:48:45 +0100779 u64 fence[I915_MAX_NUM_FENCES];
780 struct intel_overlay_error_state *overlay;
781 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100782 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530783 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100784
785 struct drm_i915_error_engine {
786 int engine_id;
787 /* Software tracked state */
788 bool waiting;
789 int num_waiters;
790 int hangcheck_score;
791 enum intel_engine_hangcheck_action hangcheck_action;
792 struct i915_address_space *vm;
793 int num_requests;
794
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100795 /* position of active request inside the ring */
796 u32 rq_head, rq_post, rq_tail;
797
Chris Wilson2bd160a2016-08-15 10:48:45 +0100798 /* our own tracking of ring head and tail */
799 u32 cpu_ring_head;
800 u32 cpu_ring_tail;
801
802 u32 last_seqno;
803 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
804
805 /* Register state */
806 u32 start;
807 u32 tail;
808 u32 head;
809 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100810 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100811 u32 hws;
812 u32 ipeir;
813 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100814 u32 bbstate;
815 u32 instpm;
816 u32 instps;
817 u32 seqno;
818 u64 bbaddr;
819 u64 acthd;
820 u32 fault_reg;
821 u64 faddr;
822 u32 rc_psmi; /* sleep state */
823 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300824 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100825
826 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100827 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100828 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100829 int page_count;
830 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100831 u32 *pages[0];
832 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
833
834 struct drm_i915_error_object *wa_ctx;
835
836 struct drm_i915_error_request {
837 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100838 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100839 u32 context;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100840 u32 seqno;
841 u32 head;
842 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100843 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100844
845 struct drm_i915_error_waiter {
846 char comm[TASK_COMM_LEN];
847 pid_t pid;
848 u32 seqno;
849 } *waiters;
850
851 struct {
852 u32 gfx_mode;
853 union {
854 u64 pdp[4];
855 u32 pp_dir_base;
856 };
857 } vm_info;
858
859 pid_t pid;
860 char comm[TASK_COMM_LEN];
861 } engine[I915_NUM_ENGINES];
862
863 struct drm_i915_error_buffer {
864 u32 size;
865 u32 name;
866 u32 rseqno[I915_NUM_ENGINES], wseqno;
867 u64 gtt_offset;
868 u32 read_domains;
869 u32 write_domain;
870 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
871 u32 tiling:2;
872 u32 dirty:1;
873 u32 purgeable:1;
874 u32 userptr:1;
875 s32 engine:4;
876 u32 cache_level:3;
877 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
878 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
879 struct i915_address_space *active_vm[I915_NUM_ENGINES];
880};
881
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800882enum i915_cache_level {
883 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100884 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
885 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
886 caches, eg sampler/render caches, and the
887 large Last-Level-Cache. LLC is coherent with
888 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100889 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800890};
891
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300892struct i915_ctx_hang_stats {
893 /* This context had batch pending when hang was declared */
894 unsigned batch_pending;
895
896 /* This context had batch active when hang was declared */
897 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300898
899 /* Time when this context was last blamed for a GPU reset */
900 unsigned long guilty_ts;
901
Chris Wilson676fa572014-12-24 08:13:39 -0800902 /* If the contexts causes a second GPU hang within this time,
903 * it is permanently banned from submitting any more work.
904 */
905 unsigned long ban_period_seconds;
906
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300907 /* This context is banned to submit more work */
908 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300909};
Ben Widawsky40521052012-06-04 14:42:43 -0700910
911/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100912#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300913
Oscar Mateo31b7a882014-07-03 16:28:01 +0100914/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100915 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100916 * @ref: reference count.
917 * @user_handle: userspace tracking identity for this context.
918 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300919 * @flags: context specific flags:
920 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100921 * @file_priv: filp associated with this context (NULL for global default
922 * context).
923 * @hang_stats: information about the role of this context in possible GPU
924 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100925 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100926 * @legacy_hw_ctx: render context backing object and whether it is correctly
927 * initialized (legacy ring submission mechanism only).
928 * @link: link in the global list of contexts.
929 *
930 * Contexts are memory images used by the hardware to store copies of their
931 * internal state.
932 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100933struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300934 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100935 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700936 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200937 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100938 struct pid *pid;
Ben Widawskya33afea2013-09-17 21:12:45 -0700939
Chris Wilson8d59bc62016-05-24 14:53:42 +0100940 struct i915_ctx_hang_stats hang_stats;
941
Chris Wilson8d59bc62016-05-24 14:53:42 +0100942 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100943#define CONTEXT_NO_ZEROMAP BIT(0)
944#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100945
946 /* Unique identifier for this context, used by the hw for tracking */
947 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100948 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100949
Chris Wilson0cb26a82016-06-24 14:55:53 +0100950 u32 ggtt_alignment;
951
Chris Wilson9021ad02016-05-24 14:53:37 +0100952 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100953 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100954 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000955 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100956 u64 lrc_desc;
957 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100958 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000959 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400960 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400961 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400962 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400963 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100964
Ben Widawskya33afea2013-09-17 21:12:45 -0700965 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100966
967 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100968 bool closed:1;
Ben Widawsky40521052012-06-04 14:42:43 -0700969};
970
Paulo Zanonia4001f12015-02-13 17:23:44 -0200971enum fb_op_origin {
972 ORIGIN_GTT,
973 ORIGIN_CPU,
974 ORIGIN_CS,
975 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300976 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200977};
978
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200979struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300980 /* This is always the inner lock when overlapping with struct_mutex and
981 * it's the outer lock when overlapping with stolen_lock. */
982 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700983 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200984 unsigned int possible_framebuffer_bits;
985 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200986 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200987 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700988
Ben Widawskyc4213882014-06-19 12:06:10 -0700989 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700990 struct drm_mm_node *compressed_llb;
991
Rodrigo Vivida46f932014-08-01 02:04:45 -0700992 bool false_color;
993
Paulo Zanonid029bca2015-10-15 10:44:46 -0300994 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300995 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300996
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300997 bool underrun_detected;
998 struct work_struct underrun_work;
999
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001000 struct intel_fbc_state_cache {
1001 struct {
1002 unsigned int mode_flags;
1003 uint32_t hsw_bdw_pixel_rate;
1004 } crtc;
1005
1006 struct {
1007 unsigned int rotation;
1008 int src_w;
1009 int src_h;
1010 bool visible;
1011 } plane;
1012
1013 struct {
1014 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001015 uint32_t pixel_format;
1016 unsigned int stride;
1017 int fence_reg;
1018 unsigned int tiling_mode;
1019 } fb;
1020 } state_cache;
1021
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001022 struct intel_fbc_reg_params {
1023 struct {
1024 enum pipe pipe;
1025 enum plane plane;
1026 unsigned int fence_y_offset;
1027 } crtc;
1028
1029 struct {
1030 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001031 uint32_t pixel_format;
1032 unsigned int stride;
1033 int fence_reg;
1034 } fb;
1035
1036 int cfb_size;
1037 } params;
1038
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001039 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001040 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001041 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001042 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001043 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001044
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001045 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001046};
1047
Vandana Kannan96178ee2015-01-10 02:25:56 +05301048/**
1049 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1050 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1051 * parsing for same resolution.
1052 */
1053enum drrs_refresh_rate_type {
1054 DRRS_HIGH_RR,
1055 DRRS_LOW_RR,
1056 DRRS_MAX_RR, /* RR count */
1057};
1058
1059enum drrs_support_type {
1060 DRRS_NOT_SUPPORTED = 0,
1061 STATIC_DRRS_SUPPORT = 1,
1062 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301063};
1064
Daniel Vetter2807cf62014-07-11 10:30:11 -07001065struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301066struct i915_drrs {
1067 struct mutex mutex;
1068 struct delayed_work work;
1069 struct intel_dp *dp;
1070 unsigned busy_frontbuffer_bits;
1071 enum drrs_refresh_rate_type refresh_rate_type;
1072 enum drrs_support_type type;
1073};
1074
Rodrigo Vivia031d702013-10-03 16:15:06 -03001075struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001076 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001077 bool sink_support;
1078 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001079 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001080 bool active;
1081 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001082 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301083 bool psr2_support;
1084 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001085 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001086};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001087
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001088enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001089 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001090 PCH_IBX, /* Ibexpeak PCH */
1091 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001092 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301093 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001094 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001095 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001096};
1097
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001098enum intel_sbi_destination {
1099 SBI_ICLK,
1100 SBI_MPHY,
1101};
1102
Jesse Barnesb690e962010-07-19 13:53:12 -07001103#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001104#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001105#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001106#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001107#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001108#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001109
Dave Airlie8be48d92010-03-30 05:34:14 +00001110struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001111struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001112
Daniel Vetterc2b91522012-02-14 22:37:19 +01001113struct intel_gmbus {
1114 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001115#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001116 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001117 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001118 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001119 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001120 struct drm_i915_private *dev_priv;
1121};
1122
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001123struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001124 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001125 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001126 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001127 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001128 u32 saveSWF0[16];
1129 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001130 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001131 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001132 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001133 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001134};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001135
Imre Deakddeea5b2014-05-05 15:19:56 +03001136struct vlv_s0ix_state {
1137 /* GAM */
1138 u32 wr_watermark;
1139 u32 gfx_prio_ctrl;
1140 u32 arb_mode;
1141 u32 gfx_pend_tlb0;
1142 u32 gfx_pend_tlb1;
1143 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1144 u32 media_max_req_count;
1145 u32 gfx_max_req_count;
1146 u32 render_hwsp;
1147 u32 ecochk;
1148 u32 bsd_hwsp;
1149 u32 blt_hwsp;
1150 u32 tlb_rd_addr;
1151
1152 /* MBC */
1153 u32 g3dctl;
1154 u32 gsckgctl;
1155 u32 mbctl;
1156
1157 /* GCP */
1158 u32 ucgctl1;
1159 u32 ucgctl3;
1160 u32 rcgctl1;
1161 u32 rcgctl2;
1162 u32 rstctl;
1163 u32 misccpctl;
1164
1165 /* GPM */
1166 u32 gfxpause;
1167 u32 rpdeuhwtc;
1168 u32 rpdeuc;
1169 u32 ecobus;
1170 u32 pwrdwnupctl;
1171 u32 rp_down_timeout;
1172 u32 rp_deucsw;
1173 u32 rcubmabdtmr;
1174 u32 rcedata;
1175 u32 spare2gh;
1176
1177 /* Display 1 CZ domain */
1178 u32 gt_imr;
1179 u32 gt_ier;
1180 u32 pm_imr;
1181 u32 pm_ier;
1182 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1183
1184 /* GT SA CZ domain */
1185 u32 tilectl;
1186 u32 gt_fifoctl;
1187 u32 gtlc_wake_ctrl;
1188 u32 gtlc_survive;
1189 u32 pmwgicz;
1190
1191 /* Display 2 CZ domain */
1192 u32 gu_ctl0;
1193 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001194 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001195 u32 clock_gate_dis2;
1196};
1197
Chris Wilsonbf225f22014-07-10 20:31:18 +01001198struct intel_rps_ei {
1199 u32 cz_clock;
1200 u32 render_c0;
1201 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001202};
1203
Daniel Vetterc85aa882012-11-02 19:55:03 +01001204struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001205 /*
1206 * work, interrupts_enabled and pm_iir are protected by
1207 * dev_priv->irq_lock
1208 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001209 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001210 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001211 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001212
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001213 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301214 u32 pm_intr_keep;
1215
Ben Widawskyb39fb292014-03-19 18:31:11 -07001216 /* Frequencies are stored in potentially platform dependent multiples.
1217 * In other words, *_freq needs to be multiplied by X to be interesting.
1218 * Soft limits are those which are used for the dynamic reclocking done
1219 * by the driver (raise frequencies under heavy loads, and lower for
1220 * lighter loads). Hard limits are those imposed by the hardware.
1221 *
1222 * A distinction is made for overclocking, which is never enabled by
1223 * default, and is considered to be above the hard limit if it's
1224 * possible at all.
1225 */
1226 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1227 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1228 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1229 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1230 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001231 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001232 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001233 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1234 u8 rp1_freq; /* "less than" RP0 power/freqency */
1235 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001236 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001237
Chris Wilson8fb55192015-04-07 16:20:28 +01001238 u8 up_threshold; /* Current %busy required to uplock */
1239 u8 down_threshold; /* Current %busy required to downclock */
1240
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001241 int last_adj;
1242 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1243
Chris Wilson8d3afd72015-05-21 21:01:47 +01001244 spinlock_t client_lock;
1245 struct list_head clients;
1246 bool client_boost;
1247
Chris Wilsonc0951f02013-10-10 21:58:50 +01001248 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001249 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001250 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001251
Chris Wilsonbf225f22014-07-10 20:31:18 +01001252 /* manual wa residency calculations */
1253 struct intel_rps_ei up_ei, down_ei;
1254
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001255 /*
1256 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001257 * Must be taken after struct_mutex if nested. Note that
1258 * this lock may be held for long periods of time when
1259 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001260 */
1261 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001262};
1263
Daniel Vetter1a240d42012-11-29 22:18:51 +01001264/* defined intel_pm.c */
1265extern spinlock_t mchdev_lock;
1266
Daniel Vetterc85aa882012-11-02 19:55:03 +01001267struct intel_ilk_power_mgmt {
1268 u8 cur_delay;
1269 u8 min_delay;
1270 u8 max_delay;
1271 u8 fmax;
1272 u8 fstart;
1273
1274 u64 last_count1;
1275 unsigned long last_time1;
1276 unsigned long chipset_power;
1277 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001278 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001279 unsigned long gfx_power;
1280 u8 corr;
1281
1282 int c_m;
1283 int r_t;
1284};
1285
Imre Deakc6cb5822014-03-04 19:22:55 +02001286struct drm_i915_private;
1287struct i915_power_well;
1288
1289struct i915_power_well_ops {
1290 /*
1291 * Synchronize the well's hw state to match the current sw state, for
1292 * example enable/disable it based on the current refcount. Called
1293 * during driver init and resume time, possibly after first calling
1294 * the enable/disable handlers.
1295 */
1296 void (*sync_hw)(struct drm_i915_private *dev_priv,
1297 struct i915_power_well *power_well);
1298 /*
1299 * Enable the well and resources that depend on it (for example
1300 * interrupts located on the well). Called after the 0->1 refcount
1301 * transition.
1302 */
1303 void (*enable)(struct drm_i915_private *dev_priv,
1304 struct i915_power_well *power_well);
1305 /*
1306 * Disable the well and resources that depend on it. Called after
1307 * the 1->0 refcount transition.
1308 */
1309 void (*disable)(struct drm_i915_private *dev_priv,
1310 struct i915_power_well *power_well);
1311 /* Returns the hw enabled state. */
1312 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1313 struct i915_power_well *power_well);
1314};
1315
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001316/* Power well structure for haswell */
1317struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001318 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001319 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001320 /* power well enable/disable usage count */
1321 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001322 /* cached hw enabled state */
1323 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001324 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001325 /* unique identifier for this power well */
1326 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001327 /*
1328 * Arbitraty data associated with this power well. Platform and power
1329 * well specific.
1330 */
1331 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001332 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001333};
1334
Imre Deak83c00f52013-10-25 17:36:47 +03001335struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001336 /*
1337 * Power wells needed for initialization at driver init and suspend
1338 * time are on. They are kept on until after the first modeset.
1339 */
1340 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001341 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001342 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001343
Imre Deak83c00f52013-10-25 17:36:47 +03001344 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001345 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001346 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001347};
1348
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001349#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001350struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001351 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001352 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001353 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001354};
1355
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001356struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001357 /** Memory allocator for GTT stolen memory */
1358 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001359 /** Protects the usage of the GTT stolen memory allocator. This is
1360 * always the inner lock when overlapping with struct_mutex. */
1361 struct mutex stolen_lock;
1362
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001363 /** List of all objects in gtt_space. Used to restore gtt
1364 * mappings on resume */
1365 struct list_head bound_list;
1366 /**
1367 * List of objects which are not bound to the GTT (thus
1368 * are idle and not used by the GPU) but still have
1369 * (presumably uncached) pages still attached.
1370 */
1371 struct list_head unbound_list;
1372
Chris Wilson275f0392016-10-24 13:42:14 +01001373 /** List of all objects in gtt_space, currently mmaped by userspace.
1374 * All objects within this list must also be on bound_list.
1375 */
1376 struct list_head userfault_list;
1377
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001378 /** Usable portion of the GTT for GEM */
1379 unsigned long stolen_base; /* limited to low memory (32-bit) */
1380
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001381 /** PPGTT used for aliasing the PPGTT with the GTT */
1382 struct i915_hw_ppgtt *aliasing_ppgtt;
1383
Chris Wilson2cfcd322014-05-20 08:28:43 +01001384 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001385 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001386 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001387
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001388 /** LRU list of objects with fence regs on them. */
1389 struct list_head fence_list;
1390
1391 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001392 * Are we in a non-interruptible section of code like
1393 * modesetting?
1394 */
1395 bool interruptible;
1396
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001397 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001398 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001399
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001400 /** Bit 6 swizzling required for X tiling */
1401 uint32_t bit_6_swizzle_x;
1402 /** Bit 6 swizzling required for Y tiling */
1403 uint32_t bit_6_swizzle_y;
1404
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001405 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001406 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001407 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001408 u32 object_count;
1409};
1410
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001411struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001412 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001413 unsigned bytes;
1414 unsigned size;
1415 int err;
1416 u8 *buf;
1417 loff_t start;
1418 loff_t pos;
1419};
1420
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001421struct i915_error_state_file_priv {
1422 struct drm_device *dev;
1423 struct drm_i915_error_state *error;
1424};
1425
Chris Wilsonb52992c2016-10-28 13:58:24 +01001426#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1427#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1428
Daniel Vetter99584db2012-11-14 17:14:04 +01001429struct i915_gpu_error {
1430 /* For hangcheck timer */
1431#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1432#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001433 /* Hang gpu twice in this window and your context gets banned */
1434#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1435
Chris Wilson737b1502015-01-26 18:03:03 +02001436 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001437
1438 /* For reset and error_state handling. */
1439 spinlock_t lock;
1440 /* Protected by the above dev->gpu_error.lock. */
1441 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001442
1443 unsigned long missed_irq_rings;
1444
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001445 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001446 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001447 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001448 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001449 *
1450 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1451 * meaning that any waiters holding onto the struct_mutex should
1452 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001453 *
1454 * If reset is not completed succesfully, the I915_WEDGE bit is
1455 * set meaning that hardware is terminally sour and there is no
1456 * recovery. All waiters on the reset_queue will be woken when
1457 * that happens.
1458 *
1459 * This counter is used by the wait_seqno code to notice that reset
1460 * event happened and it needs to restart the entire ioctl (since most
1461 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001462 *
1463 * This is important for lock-free wait paths, where no contended lock
1464 * naturally enforces the correct ordering between the bail-out of the
1465 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001466 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001467 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001468
Chris Wilson8af29b02016-09-09 14:11:47 +01001469 unsigned long flags;
1470#define I915_RESET_IN_PROGRESS 0
1471#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001472
1473 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001474 * Waitqueue to signal when a hang is detected. Used to for waiters
1475 * to release the struct_mutex for the reset to procede.
1476 */
1477 wait_queue_head_t wait_queue;
1478
1479 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001480 * Waitqueue to signal when the reset has completed. Used by clients
1481 * that wait for dev_priv->mm.wedged to settle.
1482 */
1483 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001484
Chris Wilson094f9a52013-09-25 17:34:55 +01001485 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001486 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001487};
1488
Zhang Ruib8efb172013-02-05 15:41:53 +08001489enum modeset_restore {
1490 MODESET_ON_LID_OPEN,
1491 MODESET_DONE,
1492 MODESET_SUSPENDED,
1493};
1494
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001495#define DP_AUX_A 0x40
1496#define DP_AUX_B 0x10
1497#define DP_AUX_C 0x20
1498#define DP_AUX_D 0x30
1499
Xiong Zhang11c1b652015-08-17 16:04:04 +08001500#define DDC_PIN_B 0x05
1501#define DDC_PIN_C 0x04
1502#define DDC_PIN_D 0x06
1503
Paulo Zanoni6acab152013-09-12 17:06:24 -03001504struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001505 /*
1506 * This is an index in the HDMI/DVI DDI buffer translation table.
1507 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1508 * populate this field.
1509 */
1510#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001511 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001512
1513 uint8_t supports_dvi:1;
1514 uint8_t supports_hdmi:1;
1515 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001516
1517 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001518 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001519
1520 uint8_t dp_boost_level;
1521 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001522};
1523
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001524enum psr_lines_to_wait {
1525 PSR_0_LINES_TO_WAIT = 0,
1526 PSR_1_LINE_TO_WAIT,
1527 PSR_4_LINES_TO_WAIT,
1528 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301529};
1530
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001531struct intel_vbt_data {
1532 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1533 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1534
1535 /* Feature bits */
1536 unsigned int int_tv_support:1;
1537 unsigned int lvds_dither:1;
1538 unsigned int lvds_vbt:1;
1539 unsigned int int_crt_support:1;
1540 unsigned int lvds_use_ssc:1;
1541 unsigned int display_clock_mode:1;
1542 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001543 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001544 int lvds_ssc_freq;
1545 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1546
Pradeep Bhat83a72802014-03-28 10:14:57 +05301547 enum drrs_support_type drrs_type;
1548
Jani Nikula6aa23e62016-03-24 17:50:20 +02001549 struct {
1550 int rate;
1551 int lanes;
1552 int preemphasis;
1553 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001554 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001555 bool initialized;
1556 bool support;
1557 int bpp;
1558 struct edp_power_seq pps;
1559 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001560
Jani Nikulaf00076d2013-12-14 20:38:29 -02001561 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001562 bool full_link;
1563 bool require_aux_wakeup;
1564 int idle_frames;
1565 enum psr_lines_to_wait lines_to_wait;
1566 int tp1_wakeup_time;
1567 int tp2_tp3_wakeup_time;
1568 } psr;
1569
1570 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001571 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001572 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001573 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001574 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001575 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001576 } backlight;
1577
Shobhit Kumard17c5442013-08-27 15:12:25 +03001578 /* MIPI DSI */
1579 struct {
1580 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301581 struct mipi_config *config;
1582 struct mipi_pps_data *pps;
1583 u8 seq_version;
1584 u32 size;
1585 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001586 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001587 } dsi;
1588
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001589 int crt_ddc_pin;
1590
1591 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001592 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001593
1594 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001595 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001596};
1597
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001598enum intel_ddb_partitioning {
1599 INTEL_DDB_PART_1_2,
1600 INTEL_DDB_PART_5_6, /* IVB+ */
1601};
1602
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001603struct intel_wm_level {
1604 bool enable;
1605 uint32_t pri_val;
1606 uint32_t spr_val;
1607 uint32_t cur_val;
1608 uint32_t fbc_val;
1609};
1610
Imre Deak820c1982013-12-17 14:46:36 +02001611struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001612 uint32_t wm_pipe[3];
1613 uint32_t wm_lp[3];
1614 uint32_t wm_lp_spr[3];
1615 uint32_t wm_linetime[3];
1616 bool enable_fbc_wm;
1617 enum intel_ddb_partitioning partitioning;
1618};
1619
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001620struct vlv_pipe_wm {
1621 uint16_t primary;
1622 uint16_t sprite[2];
1623 uint8_t cursor;
1624};
1625
1626struct vlv_sr_wm {
1627 uint16_t plane;
1628 uint8_t cursor;
1629};
1630
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001631struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001632 struct vlv_pipe_wm pipe[3];
1633 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001634 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001635 uint8_t cursor;
1636 uint8_t sprite[2];
1637 uint8_t primary;
1638 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001639 uint8_t level;
1640 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001641};
1642
Damien Lespiauc1939242014-11-04 17:06:41 +00001643struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001644 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001645};
1646
1647static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1648{
Damien Lespiau16160e32014-11-04 17:06:53 +00001649 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001650}
1651
Damien Lespiau08db6652014-11-04 17:06:52 +00001652static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1653 const struct skl_ddb_entry *e2)
1654{
1655 if (e1->start == e2->start && e1->end == e2->end)
1656 return true;
1657
1658 return false;
1659}
1660
Damien Lespiauc1939242014-11-04 17:06:41 +00001661struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001662 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001663 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001664};
1665
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001666struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001667 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001668 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001669};
1670
1671struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001672 bool plane_en;
1673 uint16_t plane_res_b;
1674 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001675};
1676
Paulo Zanonic67a4702013-08-19 13:18:09 -03001677/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001678 * This struct helps tracking the state needed for runtime PM, which puts the
1679 * device in PCI D3 state. Notice that when this happens, nothing on the
1680 * graphics device works, even register access, so we don't get interrupts nor
1681 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001682 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001683 * Every piece of our code that needs to actually touch the hardware needs to
1684 * either call intel_runtime_pm_get or call intel_display_power_get with the
1685 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001686 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001687 * Our driver uses the autosuspend delay feature, which means we'll only really
1688 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001689 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001690 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001691 *
1692 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1693 * goes back to false exactly before we reenable the IRQs. We use this variable
1694 * to check if someone is trying to enable/disable IRQs while they're supposed
1695 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001696 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001697 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001698 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001699 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001700struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001701 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001702 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001703 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001704};
1705
Daniel Vetter926321d2013-10-16 13:30:34 +02001706enum intel_pipe_crc_source {
1707 INTEL_PIPE_CRC_SOURCE_NONE,
1708 INTEL_PIPE_CRC_SOURCE_PLANE1,
1709 INTEL_PIPE_CRC_SOURCE_PLANE2,
1710 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001711 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001712 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1713 INTEL_PIPE_CRC_SOURCE_TV,
1714 INTEL_PIPE_CRC_SOURCE_DP_B,
1715 INTEL_PIPE_CRC_SOURCE_DP_C,
1716 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001717 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001718 INTEL_PIPE_CRC_SOURCE_MAX,
1719};
1720
Shuang He8bf1e9f2013-10-15 18:55:27 +01001721struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001722 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001723 uint32_t crc[5];
1724};
1725
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001726#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001727struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001728 spinlock_t lock;
1729 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001730 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001731 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001732 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001733 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001734};
1735
Daniel Vetterf99d7062014-06-19 16:01:59 +02001736struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001737 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001738
1739 /*
1740 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1741 * scheduled flips.
1742 */
1743 unsigned busy_bits;
1744 unsigned flip_bits;
1745};
1746
Mika Kuoppala72253422014-10-07 17:21:26 +03001747struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001748 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001749 u32 value;
1750 /* bitmask representing WA bits */
1751 u32 mask;
1752};
1753
Arun Siluvery33136b02016-01-21 21:43:47 +00001754/*
1755 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1756 * allowing it for RCS as we don't foresee any requirement of having
1757 * a whitelist for other engines. When it is really required for
1758 * other engines then the limit need to be increased.
1759 */
1760#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001761
1762struct i915_workarounds {
1763 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1764 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001765 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001766};
1767
Yu Zhangcf9d2892015-02-10 19:05:47 +08001768struct i915_virtual_gpu {
1769 bool active;
1770};
1771
Matt Roperaa363132015-09-24 15:53:18 -07001772/* used in computing the new watermarks state */
1773struct intel_wm_config {
1774 unsigned int num_pipes_active;
1775 bool sprites_enabled;
1776 bool sprites_scaled;
1777};
1778
Jani Nikula77fec552014-03-31 14:27:22 +03001779struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001780 struct drm_device drm;
1781
Chris Wilsonefab6d82015-04-07 16:20:57 +01001782 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001783 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001784 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001785
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001786 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001787
1788 int relative_constants_mode;
1789
1790 void __iomem *regs;
1791
Chris Wilson907b28c2013-07-19 20:36:52 +01001792 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793
Yu Zhangcf9d2892015-02-10 19:05:47 +08001794 struct i915_virtual_gpu vgpu;
1795
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001796 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001797
Alex Dai33a732f2015-08-12 15:43:36 +01001798 struct intel_guc guc;
1799
Daniel Vettereb805622015-05-04 14:58:44 +02001800 struct intel_csr csr;
1801
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001802 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001803
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001804 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1805 * controller on different i2c buses. */
1806 struct mutex gmbus_mutex;
1807
1808 /**
1809 * Base address of the gmbus and gpio block.
1810 */
1811 uint32_t gpio_mmio_base;
1812
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301813 /* MMIO base address for MIPI regs */
1814 uint32_t mipi_mmio_base;
1815
Ville Syrjälä443a3892015-11-11 20:34:15 +02001816 uint32_t psr_mmio_base;
1817
Imre Deak44cb7342016-08-10 14:07:29 +03001818 uint32_t pps_mmio_base;
1819
Daniel Vetter28c70f12012-12-01 13:53:45 +01001820 wait_queue_head_t gmbus_wait_queue;
1821
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001822 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001823 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301824 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001825 struct i915_vma *semaphore;
Chris Wilsonddf07be2016-08-02 22:50:39 +01001826 u32 next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001827
Daniel Vetterba8286f2014-09-11 07:43:25 +02001828 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001829 struct resource mch_res;
1830
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001831 /* protects the irq masks */
1832 spinlock_t irq_lock;
1833
Sourab Gupta84c33a62014-06-02 16:47:17 +05301834 /* protects the mmio flip data */
1835 spinlock_t mmio_flip_lock;
1836
Imre Deakf8b79e52014-03-04 19:23:07 +02001837 bool display_irqs_enabled;
1838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001839 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1840 struct pm_qos_request pm_qos;
1841
Ville Syrjäläa5805162015-05-26 20:42:30 +03001842 /* Sideband mailbox protection */
1843 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001844
1845 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001846 union {
1847 u32 irq_mask;
1848 u32 de_irq_mask[I915_MAX_PIPES];
1849 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001850 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301851 u32 pm_imr;
1852 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301853 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301854 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001855 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001856
Jani Nikula5fcece82015-05-27 15:03:42 +03001857 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001858 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301859 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001860 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001861 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001862
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001863 bool preserve_bios_swizzle;
1864
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001865 /* overlay */
1866 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001867
Jani Nikula58c68772013-11-08 16:48:54 +02001868 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001869 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001870
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001871 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001872 bool no_aux_handshake;
1873
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001874 /* protects panel power sequencer state */
1875 struct mutex pps_mutex;
1876
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001877 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001878 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1879
1880 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001881 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001882 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001883 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001884 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001885 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001886 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001887
Ville Syrjälä63911d72016-05-13 23:41:32 +03001888 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001889 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001890 } cdclk_pll;
1891
Daniel Vetter645416f2013-09-02 16:22:25 +02001892 /**
1893 * wq - Driver workqueue for GEM.
1894 *
1895 * NOTE: Work items scheduled here are not allowed to grab any modeset
1896 * locks, for otherwise the flushing done in the pageflip code will
1897 * result in deadlocks.
1898 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001899 struct workqueue_struct *wq;
1900
1901 /* Display functions */
1902 struct drm_i915_display_funcs display;
1903
1904 /* PCH chipset type */
1905 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001906 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001907
1908 unsigned long quirks;
1909
Zhang Ruib8efb172013-02-05 15:41:53 +08001910 enum modeset_restore modeset_restore;
1911 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001912 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001913 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001914
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001915 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001916 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001917
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001918 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001919 DECLARE_HASHTABLE(mm_structs, 7);
1920 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001921
Chris Wilson5d1808e2016-04-28 09:56:51 +01001922 /* The hw wants to have a stable context identifier for the lifetime
1923 * of the context (for OA, PASID, faults, etc). This is limited
1924 * in execlists to 21 bits.
1925 */
1926 struct ida context_hw_ida;
1927#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1928
Daniel Vetter87813422012-05-02 11:49:32 +02001929 /* Kernel Modesetting */
1930
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001931 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1932 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001933 wait_queue_head_t pending_flip_queue;
1934
Daniel Vetterc4597872013-10-21 21:04:07 +02001935#ifdef CONFIG_DEBUG_FS
1936 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1937#endif
1938
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001939 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001940 int num_shared_dpll;
1941 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001942 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001943
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001944 /*
1945 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1946 * Must be global rather than per dpll, because on some platforms
1947 * plls share registers.
1948 */
1949 struct mutex dpll_lock;
1950
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001951 unsigned int active_crtcs;
1952 unsigned int min_pixclk[I915_MAX_PIPES];
1953
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001954 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Mika Kuoppala72253422014-10-07 17:21:26 +03001956 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001957
Daniel Vetterf99d7062014-06-19 16:01:59 +02001958 struct i915_frontbuffer_tracking fb_tracking;
1959
Jesse Barnes652c3932009-08-17 13:31:43 -07001960 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001961
Zhenyu Wangc48044112009-12-17 14:48:43 +08001962 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001963
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001964 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001965
Ben Widawsky59124502013-07-04 11:02:05 -07001966 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001967 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001968
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001969 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001970 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001971
Daniel Vetter20e4d402012-08-08 23:35:39 +02001972 /* ilk-only ips/rps state. Everything in here is protected by the global
1973 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001974 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001975
Imre Deak83c00f52013-10-25 17:36:47 +03001976 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001977
Rodrigo Vivia031d702013-10-03 16:15:06 -03001978 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001979
Daniel Vetter99584db2012-11-14 17:14:04 +01001980 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001981
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001982 struct drm_i915_gem_object *vlv_pctx;
1983
Daniel Vetter06957262015-08-10 13:34:08 +02001984#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001985 /* list of fbdev register on this device */
1986 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001987 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001988#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001989
1990 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001991 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001992
Imre Deak58fddc22015-01-08 17:54:14 +02001993 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001994 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001995 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001996 /**
1997 * av_mutex - mutex for audio/video sync
1998 *
1999 */
2000 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002001
Ben Widawsky254f9652012-06-04 14:42:42 -07002002 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002003 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002004
Damien Lespiau3e683202012-12-11 18:48:29 +00002005 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002006
Ville Syrjäläc2317752016-03-15 16:39:56 +02002007 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002008 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002009 /*
2010 * Shadows for CHV DPLL_MD regs to keep the state
2011 * checker somewhat working in the presence hardware
2012 * crappiness (can't read out DPLL_MD for pipes B & C).
2013 */
2014 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002015 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002016
Daniel Vetter842f1c82014-03-10 10:01:44 +01002017 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002018 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002019 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002020 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002021
Lyude656d1b82016-08-17 15:55:54 -04002022 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002023 I915_SAGV_UNKNOWN = 0,
2024 I915_SAGV_DISABLED,
2025 I915_SAGV_ENABLED,
2026 I915_SAGV_NOT_CONTROLLED
2027 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002028
Ville Syrjälä53615a52013-08-01 16:18:50 +03002029 struct {
2030 /*
2031 * Raw watermark latency values:
2032 * in 0.1us units for WM0,
2033 * in 0.5us units for WM1+.
2034 */
2035 /* primary */
2036 uint16_t pri_latency[5];
2037 /* sprite */
2038 uint16_t spr_latency[5];
2039 /* cursor */
2040 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002041 /*
2042 * Raw watermark memory latency values
2043 * for SKL for all 8 levels
2044 * in 1us units.
2045 */
2046 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002047
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002048 /*
2049 * The skl_wm_values structure is a bit too big for stack
2050 * allocation, so we keep the staging struct where we store
2051 * intermediate results here instead.
2052 */
2053 struct skl_wm_values skl_results;
2054
Ville Syrjälä609cede2013-10-09 19:18:03 +03002055 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002056 union {
2057 struct ilk_wm_values hw;
2058 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002059 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002060 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002061
2062 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002063
2064 /*
2065 * Should be held around atomic WM register writing; also
2066 * protects * intel_crtc->wm.active and
2067 * cstate->wm.need_postvbl_update.
2068 */
2069 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002070
2071 /*
2072 * Set during HW readout of watermarks/DDB. Some platforms
2073 * need to know when we're still using BIOS-provided values
2074 * (which we don't fully trust).
2075 */
2076 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002077 } wm;
2078
Paulo Zanoni8a187452013-12-06 20:32:13 -02002079 struct i915_runtime_pm pm;
2080
Oscar Mateoa83014d2014-07-24 17:04:21 +01002081 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2082 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002083 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002084 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002085
2086 /**
2087 * Is the GPU currently considered idle, or busy executing
2088 * userspace requests? Whilst idle, we allow runtime power
2089 * management to power down the hardware and display clocks.
2090 * In order to reduce the effect on performance, there
2091 * is a slight delay before we do so.
2092 */
2093 unsigned int active_engines;
2094 bool awake;
2095
2096 /**
2097 * We leave the user IRQ off as much as possible,
2098 * but this means that requests will finish and never
2099 * be retired once the system goes idle. Set a timer to
2100 * fire periodically while the ring is running. When it
2101 * fires, go retire requests.
2102 */
2103 struct delayed_work retire_work;
2104
2105 /**
2106 * When we detect an idle GPU, we want to turn on
2107 * powersaving features. So once we see that there
2108 * are no more requests outstanding and no more
2109 * arrive within a small period of time, we fire
2110 * off the idle_work.
2111 */
2112 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002113
2114 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002115 } gt;
2116
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002117 /* perform PHY state sanity checks? */
2118 bool chv_phy_assert[2];
2119
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002120 /* Used to save the pipe-to-encoder mapping for audio */
2121 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002122
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002123 /*
2124 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2125 * will be rejected. Instead look for a better place.
2126 */
Jani Nikula77fec552014-03-31 14:27:22 +03002127};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
Chris Wilson2c1792a2013-08-01 18:39:55 +01002129static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2130{
Chris Wilson091387c2016-06-24 14:00:21 +01002131 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002132}
2133
David Weinehallc49d13e2016-08-22 13:32:42 +03002134static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002135{
David Weinehallc49d13e2016-08-22 13:32:42 +03002136 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002137}
2138
Alex Dai33a732f2015-08-12 15:43:36 +01002139static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2140{
2141 return container_of(guc, struct drm_i915_private, guc);
2142}
2143
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002144/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302145#define for_each_engine(engine__, dev_priv__, id__) \
2146 for ((id__) = 0; \
2147 (id__) < I915_NUM_ENGINES; \
2148 (id__)++) \
2149 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002150
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002151#define __mask_next_bit(mask) ({ \
2152 int __idx = ffs(mask) - 1; \
2153 mask &= ~BIT(__idx); \
2154 __idx; \
2155})
2156
Dave Gordonc3232b12016-03-23 18:19:53 +00002157/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002158#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2159 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302160 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002161
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002162enum hdmi_force_audio {
2163 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2164 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2165 HDMI_AUDIO_AUTO, /* trust EDID */
2166 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2167};
2168
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002169#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002170
Chris Wilson37e680a2012-06-07 15:38:42 +01002171struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002172 unsigned int flags;
2173#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2174
Chris Wilson37e680a2012-06-07 15:38:42 +01002175 /* Interface between the GEM object and its backing storage.
2176 * get_pages() is called once prior to the use of the associated set
2177 * of pages before to binding them into the GTT, and put_pages() is
2178 * called after we no longer need them. As we expect there to be
2179 * associated cost with migrating pages between the backing storage
2180 * and making them available for the GPU (e.g. clflush), we may hold
2181 * onto the pages after they are no longer referenced by the GPU
2182 * in case they may be used again shortly (for example migrating the
2183 * pages to a different memory domain within the GTT). put_pages()
2184 * will therefore most likely be called when the object itself is
2185 * being released or under memory pressure (where we attempt to
2186 * reap pages for the shrinker).
2187 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002188 struct sg_table *(*get_pages)(struct drm_i915_gem_object *);
2189 void (*put_pages)(struct drm_i915_gem_object *, struct sg_table *);
Chris Wilsonde472662016-01-22 18:32:31 +00002190
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002191 int (*dmabuf_export)(struct drm_i915_gem_object *);
2192 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002193};
2194
Daniel Vettera071fa02014-06-18 23:28:09 +02002195/*
2196 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302197 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002198 * doesn't mean that the hw necessarily already scans it out, but that any
2199 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2200 *
2201 * We have one bit per pipe and per scanout plane type.
2202 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302203#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2204#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002205#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2206 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2207#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302208 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2209#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2210 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002211#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302212 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002213#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302214 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002215
Eric Anholt673a3942008-07-30 12:06:12 -07002216struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002217 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002218
Chris Wilson37e680a2012-06-07 15:38:42 +01002219 const struct drm_i915_gem_object_ops *ops;
2220
Ben Widawsky2f633152013-07-17 12:19:03 -07002221 /** List of VMAs backed by this object */
2222 struct list_head vma_list;
2223
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002224 /** Stolen memory for this object, instead of being backed by shmem. */
2225 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002226 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002227
Chris Wilson275f0392016-10-24 13:42:14 +01002228 /**
2229 * Whether the object is currently in the GGTT mmap.
2230 */
2231 struct list_head userfault_link;
2232
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002233 /** Used in execbuf to temporarily hold a ref */
2234 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002235
Chris Wilson8d9d5742015-04-07 16:20:38 +01002236 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002237
Chris Wilson573adb32016-08-04 16:32:39 +01002238 unsigned long flags;
Eric Anholt673a3942008-07-30 12:06:12 -07002239 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002240 * This is set if the object is on the active lists (has pending
2241 * rendering and so a non-zero seqno), and is not set if it i s on
2242 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002243 */
Chris Wilson573adb32016-08-04 16:32:39 +01002244#define I915_BO_ACTIVE_SHIFT 0
2245#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2246#define __I915_BO_ACTIVE(bo) \
2247 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
Eric Anholt673a3942008-07-30 12:06:12 -07002248
2249 /**
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002250 * Have we taken a reference for the object for incomplete GPU
2251 * activity?
2252 */
2253#define I915_BO_ACTIVE_REF (I915_BO_ACTIVE_SHIFT + I915_NUM_ENGINES)
2254
Chris Wilsoncaea7472010-11-12 13:53:37 +00002255 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302256 * Is the object to be mapped as read-only to the GPU
2257 * Only honoured if hardware has relevant pte bit
2258 */
2259 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002260 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002261 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002262
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002263 atomic_t frontbuffer_bits;
Chris Wilson50349242016-08-18 17:17:04 +01002264 unsigned int frontbuffer_ggtt_origin; /* write once */
Daniel Vettera071fa02014-06-18 23:28:09 +02002265
Chris Wilson9ad36762016-08-05 10:14:21 +01002266 /** Current tiling stride for the object, if it's tiled. */
Chris Wilson3e510a82016-08-05 10:14:23 +01002267 unsigned int tiling_and_stride;
2268#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2269#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2270#define STRIDE_MASK (~TILING_MASK)
Chris Wilson9ad36762016-08-05 10:14:21 +01002271
Chris Wilson15717de2016-08-04 07:52:26 +01002272 /** Count of VMA actually bound by this object */
2273 unsigned int bind_count;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002274 unsigned int pin_display;
2275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 struct {
Chris Wilson1233e2d2016-10-28 13:58:37 +01002277 struct mutex lock; /* protects the pages and their use */
2278 atomic_t pages_pin_count;
Chris Wilson96d77632016-10-28 13:58:33 +01002279
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002280 struct sg_table *pages;
2281 void *mapping;
2282
2283 struct i915_gem_object_page_iter {
2284 struct scatterlist *sg_pos;
2285 unsigned int sg_idx; /* in pages, but 32bit eek! */
2286
2287 struct radix_tree_root radix;
2288 struct mutex lock; /* protects this cache */
2289 } get_page;
2290
2291 /**
2292 * Advice: are the backing pages purgeable?
2293 */
2294 unsigned int madv:2;
2295
2296 /**
2297 * This is set if the object has been written to since the
2298 * pages were last acquired.
2299 */
2300 bool dirty:1;
2301 } mm;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002302
Chris Wilsonb4716182015-04-27 13:41:17 +01002303 /** Breadcrumb of last rendering to the buffer.
2304 * There can only be one writer, but we allow for multiple readers.
2305 * If there is a writer that necessarily implies that all other
2306 * read requests are complete - but we may only be lazily clearing
2307 * the read requests. A read request is naturally the most recent
2308 * request on a ring, so we may have two different write and read
2309 * requests on one ring where the write request is older than the
2310 * read request. This allows for the CPU to read from an active
2311 * buffer by only waiting for the write to complete.
Chris Wilson381f3712016-08-04 07:52:29 +01002312 */
2313 struct i915_gem_active last_read[I915_NUM_ENGINES];
2314 struct i915_gem_active last_write;
Eric Anholt673a3942008-07-30 12:06:12 -07002315
Daniel Vetter80075d42013-10-09 21:23:52 +02002316 /** References from framebuffers, locks out tiling changes. */
2317 unsigned long framebuffer_references;
2318
Eric Anholt280b7132009-03-12 16:56:27 -07002319 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002320 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002321
Chris Wilson5f12b802016-10-03 13:45:15 +01002322 struct i915_gem_userptr {
2323 uintptr_t ptr;
2324 unsigned read_only :1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002325
Chris Wilson5f12b802016-10-03 13:45:15 +01002326 struct i915_mm_struct *mm;
2327 struct i915_mmu_object *mmu_object;
2328 struct work_struct *work;
2329 } userptr;
2330
2331 /** for phys allocated objects */
2332 struct drm_dma_handle *phys_handle;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002333};
Chris Wilson03ac0642016-07-20 13:31:51 +01002334
2335static inline struct drm_i915_gem_object *
2336to_intel_bo(struct drm_gem_object *gem)
2337{
2338 /* Assert that to_intel_bo(NULL) == NULL */
2339 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2340
2341 return container_of(gem, struct drm_i915_gem_object, base);
2342}
2343
2344static inline struct drm_i915_gem_object *
2345i915_gem_object_lookup(struct drm_file *file, u32 handle)
2346{
2347 return to_intel_bo(drm_gem_object_lookup(file, handle));
2348}
2349
2350__deprecated
2351extern struct drm_gem_object *
2352drm_gem_object_lookup(struct drm_file *file, u32 handle);
Daniel Vetter23010e42010-03-08 13:35:02 +01002353
Chris Wilson25dc5562016-07-20 13:31:52 +01002354__attribute__((nonnull))
2355static inline struct drm_i915_gem_object *
2356i915_gem_object_get(struct drm_i915_gem_object *obj)
2357{
2358 drm_gem_object_reference(&obj->base);
2359 return obj;
2360}
2361
2362__deprecated
2363extern void drm_gem_object_reference(struct drm_gem_object *);
2364
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002365__attribute__((nonnull))
2366static inline void
2367i915_gem_object_put(struct drm_i915_gem_object *obj)
2368{
2369 drm_gem_object_unreference(&obj->base);
2370}
2371
2372__deprecated
2373extern void drm_gem_object_unreference(struct drm_gem_object *);
2374
Chris Wilson34911fd2016-07-20 13:31:54 +01002375__attribute__((nonnull))
2376static inline void
2377i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2378{
2379 drm_gem_object_unreference_unlocked(&obj->base);
2380}
2381
2382__deprecated
2383extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2384
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002385static inline bool
Chris Wilson03ac84f2016-10-28 13:58:36 +01002386i915_gem_object_is_dead(const struct drm_i915_gem_object *obj)
2387{
2388 return atomic_read(&obj->base.refcount.refcount) == 0;
2389}
2390
Chris Wilson03ac84f2016-10-28 13:58:36 +01002391static inline bool
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002392i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2393{
2394 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2395}
2396
Chris Wilson573adb32016-08-04 16:32:39 +01002397static inline unsigned long
2398i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2399{
2400 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2401}
2402
2403static inline bool
2404i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2405{
2406 return i915_gem_object_get_active(obj);
2407}
2408
2409static inline void
2410i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2411{
2412 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2413}
2414
2415static inline void
2416i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2417{
2418 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2419}
2420
2421static inline bool
2422i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2423 int engine)
2424{
2425 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2426}
2427
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002428static inline bool
2429i915_gem_object_has_active_reference(const struct drm_i915_gem_object *obj)
2430{
2431 return test_bit(I915_BO_ACTIVE_REF, &obj->flags);
2432}
2433
2434static inline void
2435i915_gem_object_set_active_reference(struct drm_i915_gem_object *obj)
2436{
2437 lockdep_assert_held(&obj->base.dev->struct_mutex);
2438 __set_bit(I915_BO_ACTIVE_REF, &obj->flags);
2439}
2440
2441static inline void
2442i915_gem_object_clear_active_reference(struct drm_i915_gem_object *obj)
2443{
2444 lockdep_assert_held(&obj->base.dev->struct_mutex);
2445 __clear_bit(I915_BO_ACTIVE_REF, &obj->flags);
2446}
2447
2448void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj);
2449
Chris Wilson3e510a82016-08-05 10:14:23 +01002450static inline unsigned int
2451i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2452{
2453 return obj->tiling_and_stride & TILING_MASK;
2454}
2455
2456static inline bool
2457i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2458{
2459 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2460}
2461
2462static inline unsigned int
2463i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2464{
2465 return obj->tiling_and_stride & STRIDE_MASK;
2466}
2467
Chris Wilson624192c2016-08-15 10:48:50 +01002468static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2469{
2470 i915_gem_object_get(vma->obj);
2471 return vma;
2472}
2473
2474static inline void i915_vma_put(struct i915_vma *vma)
2475{
2476 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2477 i915_gem_object_put(vma->obj);
2478}
2479
Dave Gordon85d12252016-05-20 11:54:06 +01002480/*
2481 * Optimised SGL iterator for GEM objects
2482 */
2483static __always_inline struct sgt_iter {
2484 struct scatterlist *sgp;
2485 union {
2486 unsigned long pfn;
2487 dma_addr_t dma;
2488 };
2489 unsigned int curr;
2490 unsigned int max;
2491} __sgt_iter(struct scatterlist *sgl, bool dma) {
2492 struct sgt_iter s = { .sgp = sgl };
2493
2494 if (s.sgp) {
2495 s.max = s.curr = s.sgp->offset;
2496 s.max += s.sgp->length;
2497 if (dma)
2498 s.dma = sg_dma_address(s.sgp);
2499 else
2500 s.pfn = page_to_pfn(sg_page(s.sgp));
2501 }
2502
2503 return s;
2504}
2505
Chris Wilson96d77632016-10-28 13:58:33 +01002506static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2507{
2508 ++sg;
2509 if (unlikely(sg_is_chain(sg)))
2510 sg = sg_chain_ptr(sg);
2511 return sg;
2512}
2513
Dave Gordon85d12252016-05-20 11:54:06 +01002514/**
Dave Gordon63d15322016-05-20 11:54:07 +01002515 * __sg_next - return the next scatterlist entry in a list
2516 * @sg: The current sg entry
2517 *
2518 * Description:
2519 * If the entry is the last, return NULL; otherwise, step to the next
2520 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2521 * otherwise just return the pointer to the current element.
2522 **/
2523static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2524{
2525#ifdef CONFIG_DEBUG_SG
2526 BUG_ON(sg->sg_magic != SG_MAGIC);
2527#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002528 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002529}
2530
2531/**
Dave Gordon85d12252016-05-20 11:54:06 +01002532 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2533 * @__dmap: DMA address (output)
2534 * @__iter: 'struct sgt_iter' (iterator state, internal)
2535 * @__sgt: sg_table to iterate over (input)
2536 */
2537#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2538 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2539 ((__dmap) = (__iter).dma + (__iter).curr); \
2540 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002541 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002542
2543/**
2544 * for_each_sgt_page - iterate over the pages of the given sg_table
2545 * @__pp: page pointer (output)
2546 * @__iter: 'struct sgt_iter' (iterator state, internal)
2547 * @__sgt: sg_table to iterate over (input)
2548 */
2549#define for_each_sgt_page(__pp, __iter, __sgt) \
2550 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2551 ((__pp) = (__iter).pfn == 0 ? NULL : \
2552 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2553 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002554 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002555
Brad Volkin351e3db2014-02-18 10:15:46 -08002556/*
2557 * A command that requires special handling by the command parser.
2558 */
2559struct drm_i915_cmd_descriptor {
2560 /*
2561 * Flags describing how the command parser processes the command.
2562 *
2563 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2564 * a length mask if not set
2565 * CMD_DESC_SKIP: The command is allowed but does not follow the
2566 * standard length encoding for the opcode range in
2567 * which it falls
2568 * CMD_DESC_REJECT: The command is never allowed
2569 * CMD_DESC_REGISTER: The command should be checked against the
2570 * register whitelist for the appropriate ring
2571 * CMD_DESC_MASTER: The command is allowed if the submitting process
2572 * is the DRM master
2573 */
2574 u32 flags;
2575#define CMD_DESC_FIXED (1<<0)
2576#define CMD_DESC_SKIP (1<<1)
2577#define CMD_DESC_REJECT (1<<2)
2578#define CMD_DESC_REGISTER (1<<3)
2579#define CMD_DESC_BITMASK (1<<4)
2580#define CMD_DESC_MASTER (1<<5)
2581
2582 /*
2583 * The command's unique identification bits and the bitmask to get them.
2584 * This isn't strictly the opcode field as defined in the spec and may
2585 * also include type, subtype, and/or subop fields.
2586 */
2587 struct {
2588 u32 value;
2589 u32 mask;
2590 } cmd;
2591
2592 /*
2593 * The command's length. The command is either fixed length (i.e. does
2594 * not include a length field) or has a length field mask. The flag
2595 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2596 * a length mask. All command entries in a command table must include
2597 * length information.
2598 */
2599 union {
2600 u32 fixed;
2601 u32 mask;
2602 } length;
2603
2604 /*
2605 * Describes where to find a register address in the command to check
2606 * against the ring's register whitelist. Only valid if flags has the
2607 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002608 *
2609 * A non-zero step value implies that the command may access multiple
2610 * registers in sequence (e.g. LRI), in that case step gives the
2611 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002612 */
2613 struct {
2614 u32 offset;
2615 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002616 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002617 } reg;
2618
2619#define MAX_CMD_DESC_BITMASKS 3
2620 /*
2621 * Describes command checks where a particular dword is masked and
2622 * compared against an expected value. If the command does not match
2623 * the expected value, the parser rejects it. Only valid if flags has
2624 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2625 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002626 *
2627 * If the check specifies a non-zero condition_mask then the parser
2628 * only performs the check when the bits specified by condition_mask
2629 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002630 */
2631 struct {
2632 u32 offset;
2633 u32 mask;
2634 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002635 u32 condition_offset;
2636 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002637 } bits[MAX_CMD_DESC_BITMASKS];
2638};
2639
2640/*
2641 * A table of commands requiring special handling by the command parser.
2642 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002643 * Each engine has an array of tables. Each table consists of an array of
2644 * command descriptors, which must be sorted with command opcodes in
2645 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002646 */
2647struct drm_i915_cmd_table {
2648 const struct drm_i915_cmd_descriptor *table;
2649 int count;
2650};
2651
Chris Wilsondbbe9122014-08-09 19:18:43 +01002652/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002653#define __I915__(p) ({ \
2654 struct drm_i915_private *__p; \
2655 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2656 __p = (struct drm_i915_private *)p; \
2657 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2658 __p = to_i915((struct drm_device *)p); \
2659 else \
2660 BUILD_BUG(); \
2661 __p; \
2662})
David Weinehall351c3b52016-08-22 13:32:41 +03002663#define INTEL_INFO(p) (&__I915__(p)->info)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002664
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002665#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002666#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002667
Jani Nikulae87a0052015-10-20 15:22:02 +03002668#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002669#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002670
2671#define GEN_FOREVER (0)
2672/*
2673 * Returns true if Gen is in inclusive range [Start, End].
2674 *
2675 * Use GEN_FOREVER for unbound start and or end.
2676 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002677#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002678 unsigned int __s = (s), __e = (e); \
2679 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2680 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2681 if ((__s) != GEN_FOREVER) \
2682 __s = (s) - 1; \
2683 if ((__e) == GEN_FOREVER) \
2684 __e = BITS_PER_LONG - 1; \
2685 else \
2686 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002687 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002688})
2689
Jani Nikulae87a0052015-10-20 15:22:02 +03002690/*
2691 * Return true if revision is in range [since,until] inclusive.
2692 *
2693 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2694 */
2695#define IS_REVID(p, since, until) \
2696 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2697
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002698#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2699#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002700#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002701#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002702#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002703#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2704#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002705#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2706#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2707#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002708#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002709#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002710#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2711#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002712#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2713#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002714#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002715#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002716#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2717 INTEL_DEVID(dev_priv) == 0x0152 || \
2718 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002719#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002720#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002721#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002722#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002723#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002724#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002725#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002726#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002727#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2728 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2729#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2730 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2731 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2732 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002733/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002734#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2735 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2736#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2737 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2738#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2739 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2740#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2741 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002742/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002743#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2744 INTEL_DEVID(dev_priv) == 0x0A1E)
2745#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2746 INTEL_DEVID(dev_priv) == 0x1913 || \
2747 INTEL_DEVID(dev_priv) == 0x1916 || \
2748 INTEL_DEVID(dev_priv) == 0x1921 || \
2749 INTEL_DEVID(dev_priv) == 0x1926)
2750#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2751 INTEL_DEVID(dev_priv) == 0x1915 || \
2752 INTEL_DEVID(dev_priv) == 0x191E)
2753#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2754 INTEL_DEVID(dev_priv) == 0x5913 || \
2755 INTEL_DEVID(dev_priv) == 0x5916 || \
2756 INTEL_DEVID(dev_priv) == 0x5921 || \
2757 INTEL_DEVID(dev_priv) == 0x5926)
2758#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2759 INTEL_DEVID(dev_priv) == 0x5915 || \
2760 INTEL_DEVID(dev_priv) == 0x591E)
2761#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2763#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2764 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302765
Ben Widawskyb833d682013-08-23 16:00:07 -07002766#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002767
Jani Nikulaef712bb2015-10-20 15:22:00 +03002768#define SKL_REVID_A0 0x0
2769#define SKL_REVID_B0 0x1
2770#define SKL_REVID_C0 0x2
2771#define SKL_REVID_D0 0x3
2772#define SKL_REVID_E0 0x4
2773#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002774#define SKL_REVID_G0 0x6
2775#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002776
Jani Nikulae87a0052015-10-20 15:22:02 +03002777#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2778
Jani Nikulaef712bb2015-10-20 15:22:00 +03002779#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002780#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002781#define BXT_REVID_B0 0x3
2782#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002783
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002784#define IS_BXT_REVID(dev_priv, since, until) \
2785 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002786
Mika Kuoppalac033a372016-06-07 17:18:55 +03002787#define KBL_REVID_A0 0x0
2788#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002789#define KBL_REVID_C0 0x2
2790#define KBL_REVID_D0 0x3
2791#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002792
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002793#define IS_KBL_REVID(dev_priv, since, until) \
2794 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002795
Jesse Barnes85436692011-04-06 12:11:14 -07002796/*
2797 * The genX designation typically refers to the render engine, so render
2798 * capability related checks should use IS_GEN, while display and other checks
2799 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2800 * chips, etc.).
2801 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002802#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2803#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2804#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2805#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2806#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2807#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2808#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2809#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002810
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002811#define ENGINE_MASK(id) BIT(id)
2812#define RENDER_RING ENGINE_MASK(RCS)
2813#define BSD_RING ENGINE_MASK(VCS)
2814#define BLT_RING ENGINE_MASK(BCS)
2815#define VEBOX_RING ENGINE_MASK(VECS)
2816#define BSD2_RING ENGINE_MASK(VCS2)
2817#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002818
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002819#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002820 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002821
2822#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2823#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2824#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2825#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2826
Ben Widawsky63c42e52014-04-18 18:04:27 -03002827#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002828#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002829#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002830#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2831 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Carlos Santa31776592016-08-17 12:30:56 -07002832#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002833
Carlos Santae1a525362016-08-17 12:30:52 -07002834#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
Carlos Santa4586f1d2016-08-17 12:30:53 -07002835#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
Jesse Barnes692ef702014-08-05 07:51:18 -07002836#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002837#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2838#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002839
Chris Wilson05394f32010-11-08 19:18:58 +00002840#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002841#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2842
Daniel Vetterb45305f2012-12-17 16:21:27 +01002843/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002844#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002845
2846/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002847#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2848 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2849 IS_SKL_GT3(dev_priv) || \
2850 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002851
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002852/*
2853 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2854 * even when in MSI mode. This results in spurious interrupt warnings if the
2855 * legacy irq no. is shared with another device. The kernel then disables that
2856 * interrupt source and so prevents the other device from working properly.
2857 */
2858#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Carlos Santab355f102016-08-17 12:30:48 -07002859#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002860
Zou Nan haicae58522010-11-09 17:17:32 +08002861/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2862 * rows, which changed the alignment requirements and fence programming.
2863 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002864#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2865 !(IS_I915G(dev_priv) || \
2866 IS_I915GM(dev_priv)))
Zou Nan haicae58522010-11-09 17:17:32 +08002867#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2868#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002869
2870#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2871#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002872#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002873
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002874#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002875
Carlos Santa1d3fe532016-08-17 12:30:46 -07002876#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002877
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002878#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002879#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Carlos Santa6e3b84d2016-08-17 12:30:36 -07002880#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
Carlos Santa86f36242016-08-17 12:30:44 -07002881#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Carlos Santa33b5bf82016-08-17 12:30:45 -07002882#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002883
Carlos Santa3bacde12016-08-17 12:30:42 -07002884#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002885
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002886#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002887/*
2888 * For now, anything with a GuC requires uCode loading, and then supports
2889 * command submission once loaded. But these are logically independent
2890 * properties, so we have separate macros to test them.
2891 */
Carlos Santa3d810fb2016-08-17 12:30:57 -07002892#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002893#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2894#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002895
Carlos Santa53233f02016-08-17 12:30:43 -07002896#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002897
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002898#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2899
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002900#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2901#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2902#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2903#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2904#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2905#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302906#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2907#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002908#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002909#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002910#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002911#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002912
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002913#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2914#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2915#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2916#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002917#define HAS_PCH_LPT_LP(dev_priv) \
2918 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2919#define HAS_PCH_LPT_H(dev_priv) \
2920 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002921#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2922#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2923#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2924#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002925
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002926#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302927
Shashank Sharma6389dd82016-10-14 19:56:50 +05302928#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2929
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002930/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002931#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002932#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2933 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002934
Ben Widawskyc8735b02012-09-07 19:43:39 -07002935#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302936#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002937
Chris Wilson05394f32010-11-08 19:18:58 +00002938#include "i915_trace.h"
2939
Chris Wilson48f112f2016-06-24 14:07:14 +01002940static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2941{
2942#ifdef CONFIG_INTEL_IOMMU
2943 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2944 return true;
2945#endif
2946 return false;
2947}
2948
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002949extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2950extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002951
Chris Wilsonc0336662016-05-06 15:40:21 +01002952int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002953 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002954
Chris Wilson39df9192016-07-20 13:31:57 +01002955bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2956
Chris Wilson0673ad42016-06-24 14:00:22 +01002957/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002958void __printf(3, 4)
2959__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2960 const char *fmt, ...);
2961
2962#define i915_report_error(dev_priv, fmt, ...) \
2963 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2964
Ben Widawskyc43b5632012-04-16 14:07:40 -07002965#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002966extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2967 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002968#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002969extern const struct dev_pm_ops i915_pm_ops;
2970
2971extern int i915_driver_load(struct pci_dev *pdev,
2972 const struct pci_device_id *ent);
2973extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002974extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2975extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002976extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002977extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002978extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002979extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2980extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2981extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2982extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002983int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002984
Jani Nikula77913b32015-06-18 13:06:16 +03002985/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002986void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2987 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002988void intel_hpd_init(struct drm_i915_private *dev_priv);
2989void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2990void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002991bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002992bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2993void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002994
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002996static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2997{
2998 unsigned long delay;
2999
3000 if (unlikely(!i915.enable_hangcheck))
3001 return;
3002
3003 /* Don't continually defer the hangcheck so that it is always run at
3004 * least once after work has been scheduled on any ring. Otherwise,
3005 * we will ignore a hung ring if a second ring is kept busy.
3006 */
3007
3008 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3009 queue_delayed_work(system_long_wq,
3010 &dev_priv->gpu_error.hangcheck_work, delay);
3011}
3012
Mika Kuoppala58174462014-02-25 17:11:26 +02003013__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003014void i915_handle_error(struct drm_i915_private *dev_priv,
3015 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003016 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017
Daniel Vetterb9632912014-09-30 10:56:44 +02003018extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003019int intel_irq_install(struct drm_i915_private *dev_priv);
3020void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003021
Chris Wilsondc979972016-05-10 14:10:04 +01003022extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3023extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003024 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003025extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003026extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003027extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003028extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3029extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3030 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003031const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003032void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003033 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003034void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003035 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003036/* Like above but the caller must manage the uncore.lock itself.
3037 * Must be used with I915_READ_FW and friends.
3038 */
3039void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3040 enum forcewake_domains domains);
3041void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3042 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003043u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3044
Mika Kuoppala59bad942015-01-16 11:34:40 +02003045void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003046
Chris Wilson1758b902016-06-30 15:32:44 +01003047int intel_wait_for_register(struct drm_i915_private *dev_priv,
3048 i915_reg_t reg,
3049 const u32 mask,
3050 const u32 value,
3051 const unsigned long timeout_ms);
3052int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3053 i915_reg_t reg,
3054 const u32 mask,
3055 const u32 value,
3056 const unsigned long timeout_ms);
3057
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003058static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3059{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003060 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003061}
3062
Chris Wilsonc0336662016-05-06 15:40:21 +01003063static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003064{
Chris Wilsonc0336662016-05-06 15:40:21 +01003065 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003066}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003067
Keith Packard7c463582008-11-04 02:03:27 -08003068void
Jani Nikula50227e12014-03-31 14:27:21 +03003069i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003070 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003071
3072void
Jani Nikula50227e12014-03-31 14:27:21 +03003073i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003074 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003075
Imre Deakf8b79e52014-03-04 19:23:07 +02003076void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3077void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003078void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3079 uint32_t mask,
3080 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003081void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3082 uint32_t interrupt_mask,
3083 uint32_t enabled_irq_mask);
3084static inline void
3085ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3086{
3087 ilk_update_display_irq(dev_priv, bits, bits);
3088}
3089static inline void
3090ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3091{
3092 ilk_update_display_irq(dev_priv, bits, 0);
3093}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003094void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3095 enum pipe pipe,
3096 uint32_t interrupt_mask,
3097 uint32_t enabled_irq_mask);
3098static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3099 enum pipe pipe, uint32_t bits)
3100{
3101 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3102}
3103static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3104 enum pipe pipe, uint32_t bits)
3105{
3106 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3107}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003108void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3109 uint32_t interrupt_mask,
3110 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003111static inline void
3112ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3113{
3114 ibx_display_interrupt_update(dev_priv, bits, bits);
3115}
3116static inline void
3117ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3118{
3119 ibx_display_interrupt_update(dev_priv, bits, 0);
3120}
3121
Eric Anholt673a3942008-07-30 12:06:12 -07003122/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003123int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3124 struct drm_file *file_priv);
3125int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file_priv);
3127int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3128 struct drm_file *file_priv);
3129int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003131int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003133int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3134 struct drm_file *file_priv);
3135int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3136 struct drm_file *file_priv);
3137int i915_gem_execbuffer(struct drm_device *dev, void *data,
3138 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003139int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3140 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003141int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003143int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file);
3145int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003147int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003149int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003151int i915_gem_set_tiling(struct drm_device *dev, void *data,
3152 struct drm_file *file_priv);
3153int i915_gem_get_tiling(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003155void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003156int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3157 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003158int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3159 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003160int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003162void i915_gem_load_init(struct drm_device *dev);
3163void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003164void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003165int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003166int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3167
Chris Wilson42dcedd2012-11-15 11:32:30 +00003168void *i915_gem_object_alloc(struct drm_device *dev);
3169void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003170void i915_gem_object_init(struct drm_i915_gem_object *obj,
3171 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003172struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003173 u64 size);
Dave Gordonea702992015-07-09 19:29:02 +01003174struct drm_i915_gem_object *i915_gem_object_create_from_data(
3175 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003176void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003177void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003178
Chris Wilson058d88c2016-08-15 10:49:06 +01003179struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003180i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3181 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003182 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003183 u64 alignment,
3184 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003185
3186int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3187 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003188void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003189int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003190void i915_vma_close(struct i915_vma *vma);
3191void i915_vma_destroy(struct i915_vma *vma);
Chris Wilsonaa653a62016-08-04 07:52:27 +01003192
3193int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003194void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003195
Chris Wilson7c108fd2016-10-24 13:42:18 +01003196void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3197
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003198static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003199{
Chris Wilsonee286372015-04-07 16:20:25 +01003200 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003201}
Chris Wilsonee286372015-04-07 16:20:25 +01003202
Chris Wilson96d77632016-10-28 13:58:33 +01003203struct scatterlist *
3204i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3205 unsigned int n, unsigned int *offset);
3206
Dave Gordon033908a2015-12-10 18:51:23 +00003207struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003208i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3209 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003210
Chris Wilson96d77632016-10-28 13:58:33 +01003211struct page *
3212i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3213 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303214
Chris Wilson96d77632016-10-28 13:58:33 +01003215dma_addr_t
3216i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3217 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003218
Chris Wilson03ac84f2016-10-28 13:58:36 +01003219void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3220 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003221int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3222
3223static inline int __must_check
3224i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003225{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003226 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003227
Chris Wilson1233e2d2016-10-28 13:58:37 +01003228 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003229 return 0;
3230
3231 return __i915_gem_object_get_pages(obj);
3232}
3233
3234static inline void
3235__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3236{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003237 GEM_BUG_ON(!obj->mm.pages);
3238
Chris Wilson1233e2d2016-10-28 13:58:37 +01003239 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003240}
3241
3242static inline bool
3243i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3244{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003245 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003246}
3247
3248static inline void
3249__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3250{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003251 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3252 GEM_BUG_ON(!obj->mm.pages);
3253
Chris Wilson1233e2d2016-10-28 13:58:37 +01003254 atomic_dec(&obj->mm.pages_pin_count);
3255 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003256}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003257
Chris Wilson1233e2d2016-10-28 13:58:37 +01003258static inline void
3259i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003260{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003261 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003262}
3263
Chris Wilson03ac84f2016-10-28 13:58:36 +01003264void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3265void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003266
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003267enum i915_map_type {
3268 I915_MAP_WB = 0,
3269 I915_MAP_WC,
3270};
3271
Chris Wilson0a798eb2016-04-08 12:11:11 +01003272/**
3273 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3274 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003275 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003276 *
3277 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3278 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003279 * the kernel address space. Based on the @type of mapping, the PTE will be
3280 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003281 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003282 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3283 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003284 *
Dave Gordon83052162016-04-12 14:46:16 +01003285 * Returns the pointer through which to access the mapped object, or an
3286 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003287 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003288void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3289 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003290
3291/**
3292 * i915_gem_object_unpin_map - releases an earlier mapping
3293 * @obj - the object to unmap
3294 *
3295 * After pinning the object and mapping its pages, once you are finished
3296 * with your access, call i915_gem_object_unpin_map() to release the pin
3297 * upon the mapping. Once the pin count reaches zero, that mapping may be
3298 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003299 */
3300static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3301{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003302 i915_gem_object_unpin_pages(obj);
3303}
3304
Chris Wilson43394c72016-08-18 17:16:47 +01003305int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3306 unsigned int *needs_clflush);
3307int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3308 unsigned int *needs_clflush);
3309#define CLFLUSH_BEFORE 0x1
3310#define CLFLUSH_AFTER 0x2
3311#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3312
3313static inline void
3314i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3315{
3316 i915_gem_object_unpin_pages(obj);
3317}
3318
Chris Wilson54cf91d2010-11-25 18:00:26 +00003319int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003320void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003321 struct drm_i915_gem_request *req,
3322 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003323int i915_gem_dumb_create(struct drm_file *file_priv,
3324 struct drm_device *dev,
3325 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003326int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3327 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003328int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003329
3330void i915_gem_track_fb(struct drm_i915_gem_object *old,
3331 struct drm_i915_gem_object *new,
3332 unsigned frontbuffer_bits);
3333
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003334int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003335
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003336struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003337i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003338
Chris Wilson67d97da2016-07-04 08:08:31 +01003339void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303340
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003341static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3342{
Chris Wilson8af29b02016-09-09 14:11:47 +01003343 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003344}
3345
3346static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3347{
Chris Wilson8af29b02016-09-09 14:11:47 +01003348 return unlikely(test_bit(I915_WEDGED, &error->flags));
3349}
3350
3351static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3352{
3353 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003354}
3355
3356static inline u32 i915_reset_count(struct i915_gpu_error *error)
3357{
Chris Wilson8af29b02016-09-09 14:11:47 +01003358 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003359}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003360
Chris Wilson821ed7d2016-09-09 14:11:53 +01003361void i915_gem_reset(struct drm_i915_private *dev_priv);
3362void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson000433b2013-08-08 14:41:09 +01003363bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003364int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003365int __must_check i915_gem_init_hw(struct drm_device *dev);
3366void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003367void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003368int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003369 unsigned int flags);
Chris Wilson45c5f202013-10-16 11:50:01 +01003370int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003371void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003372int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003373int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3374 unsigned int flags,
3375 long timeout,
3376 struct intel_rps_client *rps);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003377int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003378i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3379 bool write);
3380int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003381i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003382struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003383i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3384 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003385 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003386void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003387int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003388 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003389int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003390void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003391
Chris Wilsona9f14812016-08-04 16:32:28 +01003392u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3393 int tiling_mode);
3394u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003395 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003396
Chris Wilsone4ffd172011-04-04 09:44:39 +01003397int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3398 enum i915_cache_level cache_level);
3399
Daniel Vetter1286ff72012-05-10 15:25:09 +02003400struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3401 struct dma_buf *dma_buf);
3402
3403struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3404 struct drm_gem_object *gem_obj, int flags);
3405
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003406struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003407i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003408 struct i915_address_space *vm,
3409 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003410
Ben Widawskyaccfef22013-08-14 11:38:35 +02003411struct i915_vma *
3412i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003413 struct i915_address_space *vm,
3414 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003415
Daniel Vetter841cd772014-08-06 15:04:48 +02003416static inline struct i915_hw_ppgtt *
3417i915_vm_to_ppgtt(struct i915_address_space *vm)
3418{
Daniel Vetter841cd772014-08-06 15:04:48 +02003419 return container_of(vm, struct i915_hw_ppgtt, base);
3420}
3421
Chris Wilson058d88c2016-08-15 10:49:06 +01003422static inline struct i915_vma *
3423i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3424 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003425{
Chris Wilson058d88c2016-08-15 10:49:06 +01003426 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003427}
3428
Chris Wilson058d88c2016-08-15 10:49:06 +01003429static inline unsigned long
3430i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3431 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003432{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003433 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003434}
Daniel Vetterb2871102014-02-14 14:01:19 +01003435
Daniel Vetter41a36b72015-07-24 13:55:11 +02003436/* i915_gem_fence.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003437int __must_check i915_vma_get_fence(struct i915_vma *vma);
3438int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003439
Chris Wilson49ef5292016-08-18 17:17:00 +01003440/**
3441 * i915_vma_pin_fence - pin fencing state
3442 * @vma: vma to pin fencing for
3443 *
3444 * This pins the fencing state (whether tiled or untiled) to make sure the
3445 * vma (and its object) is ready to be used as a scanout target. Fencing
3446 * status must be synchronize first by calling i915_vma_get_fence():
3447 *
3448 * The resulting fence pin reference must be released again with
3449 * i915_vma_unpin_fence().
3450 *
3451 * Returns:
3452 *
3453 * True if the vma has a fence, false otherwise.
3454 */
3455static inline bool
3456i915_vma_pin_fence(struct i915_vma *vma)
3457{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003458 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003459 if (vma->fence) {
3460 vma->fence->pin_count++;
3461 return true;
3462 } else
3463 return false;
3464}
3465
3466/**
3467 * i915_vma_unpin_fence - unpin fencing state
3468 * @vma: vma to unpin fencing for
3469 *
3470 * This releases the fence pin reference acquired through
3471 * i915_vma_pin_fence. It will handle both objects with and without an
3472 * attached fence correctly, callers do not need to distinguish this.
3473 */
3474static inline void
3475i915_vma_unpin_fence(struct i915_vma *vma)
3476{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003477 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003478 if (vma->fence) {
3479 GEM_BUG_ON(vma->fence->pin_count <= 0);
3480 vma->fence->pin_count--;
3481 }
3482}
Daniel Vetter41a36b72015-07-24 13:55:11 +02003483
3484void i915_gem_restore_fences(struct drm_device *dev);
3485
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003486void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003487void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3488 struct sg_table *pages);
3489void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3490 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003491
Ben Widawsky254f9652012-06-04 14:42:42 -07003492/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003493int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003494void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003495void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003496int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003497void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003498int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003499int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003500void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003501struct drm_i915_gem_object *
3502i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003503struct i915_gem_context *
3504i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003505
3506static inline struct i915_gem_context *
3507i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3508{
3509 struct i915_gem_context *ctx;
3510
Chris Wilson091387c2016-06-24 14:00:21 +01003511 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003512
3513 ctx = idr_find(&file_priv->context_idr, id);
3514 if (!ctx)
3515 return ERR_PTR(-ENOENT);
3516
3517 return ctx;
3518}
3519
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003520static inline struct i915_gem_context *
3521i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003522{
Chris Wilson691e6412014-04-09 09:07:36 +01003523 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003524 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003525}
3526
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003527static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003528{
Chris Wilson091387c2016-06-24 14:00:21 +01003529 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003530 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003531}
3532
Chris Wilsone2efd132016-05-24 14:53:34 +01003533static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003534{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003535 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003536}
3537
Ben Widawsky84624812012-06-04 14:42:54 -07003538int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3539 struct drm_file *file);
3540int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3541 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003542int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3543 struct drm_file *file_priv);
3544int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3545 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003546int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3547 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003548
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003549/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003550int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003551 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003552 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003553 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003554 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003555int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003556int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003557
Ben Widawsky0260c422014-03-22 22:47:21 -07003558/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003559static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003560{
Chris Wilson600f4362016-08-18 17:16:40 +01003561 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003562 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003563 intel_gtt_chipset_flush();
3564}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003565
Chris Wilson9797fbf2012-04-24 15:47:39 +01003566/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003567int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3568 struct drm_mm_node *node, u64 size,
3569 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003570int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3571 struct drm_mm_node *node, u64 size,
3572 unsigned alignment, u64 start,
3573 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003574void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3575 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003576int i915_gem_init_stolen(struct drm_device *dev);
3577void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003578struct drm_i915_gem_object *
3579i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003580struct drm_i915_gem_object *
3581i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3582 u32 stolen_offset,
3583 u32 gtt_offset,
3584 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003585
Chris Wilson920cf412016-10-28 13:58:30 +01003586/* i915_gem_internal.c */
3587struct drm_i915_gem_object *
3588i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3589 unsigned int size);
3590
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003591/* i915_gem_shrinker.c */
3592unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003593 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003594 unsigned flags);
3595#define I915_SHRINK_PURGEABLE 0x1
3596#define I915_SHRINK_UNBOUND 0x2
3597#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003598#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003599#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003600unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3601void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003602void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003603
3604
Eric Anholt673a3942008-07-30 12:06:12 -07003605/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003606static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003607{
Chris Wilson091387c2016-06-24 14:00:21 +01003608 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003609
3610 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003611 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003612}
3613
Ben Gamari20172632009-02-17 20:08:50 -05003614/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003615#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003616int i915_debugfs_register(struct drm_i915_private *dev_priv);
3617void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003618int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003619void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003620#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003621static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3622static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003623static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3624{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003625static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003626#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003627
3628/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003629#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3630
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003631__printf(2, 3)
3632void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003633int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3634 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003635int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003636 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003637 size_t count, loff_t pos);
3638static inline void i915_error_state_buf_release(
3639 struct drm_i915_error_state_buf *eb)
3640{
3641 kfree(eb->buf);
3642}
Chris Wilsonc0336662016-05-06 15:40:21 +01003643void i915_capture_error_state(struct drm_i915_private *dev_priv,
3644 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003645 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003646void i915_error_state_get(struct drm_device *dev,
3647 struct i915_error_state_file_priv *error_priv);
3648void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3649void i915_destroy_error_state(struct drm_device *dev);
3650
Chris Wilson98a2f412016-10-12 10:05:18 +01003651#else
3652
3653static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3654 u32 engine_mask,
3655 const char *error_msg)
3656{
3657}
3658
3659static inline void i915_destroy_error_state(struct drm_device *dev)
3660{
3661}
3662
3663#endif
3664
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003665const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003666
Brad Volkin351e3db2014-02-18 10:15:46 -08003667/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003668int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003669void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003670void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3671bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3672int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3673 struct drm_i915_gem_object *batch_obj,
3674 struct drm_i915_gem_object *shadow_batch_obj,
3675 u32 batch_start_offset,
3676 u32 batch_len,
3677 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003678
Jesse Barnes317c35d2008-08-25 15:11:06 -07003679/* i915_suspend.c */
3680extern int i915_save_state(struct drm_device *dev);
3681extern int i915_restore_state(struct drm_device *dev);
3682
Ben Widawsky0136db52012-04-10 21:17:01 -07003683/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003684void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3685void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003686
Chris Wilsonf899fc62010-07-20 15:44:45 -07003687/* intel_i2c.c */
3688extern int intel_setup_gmbus(struct drm_device *dev);
3689extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003690extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3691 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003692
Jani Nikula0184df42015-03-27 00:20:20 +02003693extern struct i2c_adapter *
3694intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003695extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3696extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003697static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003698{
3699 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3700}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003701extern void intel_i2c_reset(struct drm_device *dev);
3702
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003703/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003704int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003705bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003706bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003707bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003708bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003709bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003710bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003711bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303712bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3713 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303714bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3715 enum port port);
3716
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003717
Chris Wilson3b617962010-08-24 09:02:58 +01003718/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003719#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003720extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003721extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3722extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003723extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003724extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3725 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003726extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003727 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003728extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003729#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003730static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003731static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3732static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003733static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3734{
3735}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003736static inline int
3737intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3738{
3739 return 0;
3740}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003741static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003742intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003743{
3744 return 0;
3745}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003746static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003747{
3748 return -ENODEV;
3749}
Len Brown65e082c2008-10-24 17:18:10 -04003750#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003751
Jesse Barnes723bfd72010-10-07 16:01:13 -07003752/* intel_acpi.c */
3753#ifdef CONFIG_ACPI
3754extern void intel_register_dsm_handler(void);
3755extern void intel_unregister_dsm_handler(void);
3756#else
3757static inline void intel_register_dsm_handler(void) { return; }
3758static inline void intel_unregister_dsm_handler(void) { return; }
3759#endif /* CONFIG_ACPI */
3760
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003761/* intel_device_info.c */
3762static inline struct intel_device_info *
3763mkwrite_device_info(struct drm_i915_private *dev_priv)
3764{
3765 return (struct intel_device_info *)&dev_priv->info;
3766}
3767
3768void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3769void intel_device_info_dump(struct drm_i915_private *dev_priv);
3770
Jesse Barnes79e53942008-11-07 14:24:08 -08003771/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003772extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003773extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003774extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003775extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003776extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003777extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003778extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003779extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003780extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003781extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003782extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003783extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003784extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003785extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3786 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003787
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003788int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3789 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003790
Chris Wilson6ef3d422010-08-04 20:26:07 +01003791/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003792extern struct intel_overlay_error_state *
3793intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003794extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3795 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003796
Chris Wilsonc0336662016-05-06 15:40:21 +01003797extern struct intel_display_error_state *
3798intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003799extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003800 struct drm_device *dev,
3801 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003802
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003803int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3804int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003805
3806/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303807u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3808void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003809u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003810u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3811void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003812u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3813void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3814u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3815void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003816u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3817void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003818u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3819void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003820u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3821 enum intel_sbi_destination destination);
3822void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3823 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303824u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3825void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003826
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003827/* intel_dpio_phy.c */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003828void bxt_port_to_phy_channel(enum port port,
3829 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003830void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3831 enum port port, u32 margin, u32 scale,
3832 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003833void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3834void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3835bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3836 enum dpio_phy phy);
3837bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3838 enum dpio_phy phy);
3839uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3840 uint8_t lane_count);
3841void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3842 uint8_t lane_lat_optim_mask);
3843uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3844
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003845void chv_set_phy_signal_level(struct intel_encoder *encoder,
3846 u32 deemph_reg_value, u32 margin_reg_value,
3847 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003848void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3849 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003850void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003851void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3852void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003853void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003854
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003855void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3856 u32 demph_reg_value, u32 preemph_reg_value,
3857 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003858void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003859void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003860void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003861
Ville Syrjälä616bc822015-01-23 21:04:25 +02003862int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3863int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303864
Ben Widawsky0b274482013-10-04 21:22:51 -07003865#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3866#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003867
Ben Widawsky0b274482013-10-04 21:22:51 -07003868#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3869#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3870#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3871#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003872
Ben Widawsky0b274482013-10-04 21:22:51 -07003873#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3874#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3875#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3876#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003877
Chris Wilson698b3132014-03-21 13:16:43 +00003878/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3879 * will be implemented using 2 32-bit writes in an arbitrary order with
3880 * an arbitrary delay between them. This can cause the hardware to
3881 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003882 * machine death. For this reason we do not support I915_WRITE64, or
3883 * dev_priv->uncore.funcs.mmio_writeq.
3884 *
3885 * When reading a 64-bit value as two 32-bit values, the delay may cause
3886 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3887 * occasionally a 64-bit register does not actualy support a full readq
3888 * and must be read using two 32-bit reads.
3889 *
3890 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003891 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003892#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003893
Chris Wilson50877442014-03-21 12:41:53 +00003894#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003895 u32 upper, lower, old_upper, loop = 0; \
3896 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003897 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003898 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003899 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003900 upper = I915_READ(upper_reg); \
3901 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003902 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003903
Zou Nan haicae58522010-11-09 17:17:32 +08003904#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3905#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3906
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003907#define __raw_read(x, s) \
3908static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003909 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003910{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003911 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003912}
3913
3914#define __raw_write(x, s) \
3915static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003916 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003917{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003918 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003919}
3920__raw_read(8, b)
3921__raw_read(16, w)
3922__raw_read(32, l)
3923__raw_read(64, q)
3924
3925__raw_write(8, b)
3926__raw_write(16, w)
3927__raw_write(32, l)
3928__raw_write(64, q)
3929
3930#undef __raw_read
3931#undef __raw_write
3932
Chris Wilsona6111f72015-04-07 16:21:02 +01003933/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003934 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003935 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003936 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003937 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003938 *
3939 * As an example, these accessors can possibly be used between:
3940 *
3941 * spin_lock_irq(&dev_priv->uncore.lock);
3942 * intel_uncore_forcewake_get__locked();
3943 *
3944 * and
3945 *
3946 * intel_uncore_forcewake_put__locked();
3947 * spin_unlock_irq(&dev_priv->uncore.lock);
3948 *
3949 *
3950 * Note: some registers may not need forcewake held, so
3951 * intel_uncore_forcewake_{get,put} can be omitted, see
3952 * intel_uncore_forcewake_for_reg().
3953 *
3954 * Certain architectures will die if the same cacheline is concurrently accessed
3955 * by different clients (e.g. on Ivybridge). Access to registers should
3956 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3957 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003958 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003959#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3960#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003961#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003962#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3963
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003964/* "Broadcast RGB" property */
3965#define INTEL_BROADCAST_RGB_AUTO 0
3966#define INTEL_BROADCAST_RGB_FULL 1
3967#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003968
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003969static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003970{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003971 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003972 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003973 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303974 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003975 else
3976 return VGACNTRL;
3977}
3978
Imre Deakdf977292013-05-21 20:03:17 +03003979static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3980{
3981 unsigned long j = msecs_to_jiffies(m);
3982
3983 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3984}
3985
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003986static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3987{
3988 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3989}
3990
Imre Deakdf977292013-05-21 20:03:17 +03003991static inline unsigned long
3992timespec_to_jiffies_timeout(const struct timespec *value)
3993{
3994 unsigned long j = timespec_to_jiffies(value);
3995
3996 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3997}
3998
Paulo Zanonidce56b32013-12-19 14:29:40 -02003999/*
4000 * If you need to wait X milliseconds between events A and B, but event B
4001 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4002 * when event A happened, then just before event B you call this function and
4003 * pass the timestamp as the first argument, and X as the second argument.
4004 */
4005static inline void
4006wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4007{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004008 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004009
4010 /*
4011 * Don't re-read the value of "jiffies" every time since it may change
4012 * behind our back and break the math.
4013 */
4014 tmp_jiffies = jiffies;
4015 target_jiffies = timestamp_jiffies +
4016 msecs_to_jiffies_timeout(to_wait_ms);
4017
4018 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004019 remaining_jiffies = target_jiffies - tmp_jiffies;
4020 while (remaining_jiffies)
4021 remaining_jiffies =
4022 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004023 }
4024}
Chris Wilson221fe792016-09-09 14:11:51 +01004025
4026static inline bool
4027__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004028{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004029 struct intel_engine_cs *engine = req->engine;
4030
Chris Wilson7ec2c732016-07-01 17:23:22 +01004031 /* Before we do the heavier coherent read of the seqno,
4032 * check the value (hopefully) in the CPU cacheline.
4033 */
4034 if (i915_gem_request_completed(req))
4035 return true;
4036
Chris Wilson688e6c72016-07-01 17:23:15 +01004037 /* Ensure our read of the seqno is coherent so that we
4038 * do not "miss an interrupt" (i.e. if this is the last
4039 * request and the seqno write from the GPU is not visible
4040 * by the time the interrupt fires, we will see that the
4041 * request is incomplete and go back to sleep awaiting
4042 * another interrupt that will never come.)
4043 *
4044 * Strictly, we only need to do this once after an interrupt,
4045 * but it is easier and safer to do it every time the waiter
4046 * is woken.
4047 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004048 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004049 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01004050 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004051 struct task_struct *tsk;
4052
Chris Wilson3d5564e2016-07-01 17:23:23 +01004053 /* The ordering of irq_posted versus applying the barrier
4054 * is crucial. The clearing of the current irq_posted must
4055 * be visible before we perform the barrier operation,
4056 * such that if a subsequent interrupt arrives, irq_posted
4057 * is reasserted and our task rewoken (which causes us to
4058 * do another __i915_request_irq_complete() immediately
4059 * and reapply the barrier). Conversely, if the clear
4060 * occurs after the barrier, then an interrupt that arrived
4061 * whilst we waited on the barrier would not trigger a
4062 * barrier on the next pass, and the read may not see the
4063 * seqno update.
4064 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004065 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004066
4067 /* If we consume the irq, but we are no longer the bottom-half,
4068 * the real bottom-half may not have serialised their own
4069 * seqno check with the irq-barrier (i.e. may have inspected
4070 * the seqno before we believe it coherent since they see
4071 * irq_posted == false but we are still running).
4072 */
4073 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004074 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004075 if (tsk && tsk != current)
4076 /* Note that if the bottom-half is changed as we
4077 * are sending the wake-up, the new bottom-half will
4078 * be woken by whomever made the change. We only have
4079 * to worry about when we steal the irq-posted for
4080 * ourself.
4081 */
4082 wake_up_process(tsk);
4083 rcu_read_unlock();
4084
Chris Wilson7ec2c732016-07-01 17:23:22 +01004085 if (i915_gem_request_completed(req))
4086 return true;
4087 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004088
Chris Wilson688e6c72016-07-01 17:23:15 +01004089 return false;
4090}
4091
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004092void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4093bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4094
Chris Wilsonc58305a2016-08-19 16:54:28 +01004095/* i915_mm.c */
4096int remap_io_mapping(struct vm_area_struct *vma,
4097 unsigned long addr, unsigned long pfn, unsigned long size,
4098 struct io_mapping *iomap);
4099
Chris Wilson4b30cb22016-08-18 17:16:42 +01004100#define ptr_mask_bits(ptr) ({ \
4101 unsigned long __v = (unsigned long)(ptr); \
4102 (typeof(ptr))(__v & PAGE_MASK); \
4103})
4104
Chris Wilsond31d7cb2016-08-12 12:39:58 +01004105#define ptr_unpack_bits(ptr, bits) ({ \
4106 unsigned long __v = (unsigned long)(ptr); \
4107 (bits) = __v & ~PAGE_MASK; \
4108 (typeof(ptr))(__v & PAGE_MASK); \
4109})
4110
4111#define ptr_pack_bits(ptr, bits) \
4112 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4113
Chris Wilson78ef2d92016-08-15 10:48:49 +01004114#define fetch_and_zero(ptr) ({ \
4115 typeof(*ptr) __T = *(ptr); \
4116 *(ptr) = (typeof(*ptr))0; \
4117 __T; \
4118})
4119
Linus Torvalds1da177e2005-04-16 15:20:36 -07004120#endif