blob: 95bc9964ab9ce1d06c07d0b8dd1cfeeb95867fa1 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300264 int (*enable_pads)(int dsi_id, unsigned lane_mask);
265 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +0300266
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct dsi_clock_info current_cinfo;
268
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300269 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct regulator *vdds_dsi_reg;
271
272 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530273 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct omap_dss_device *dssdev;
275 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530276 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 } vc[4];
278
279 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200280 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281
282 unsigned pll_locked;
283
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200284 spinlock_t irq_lock;
285 struct dsi_isr_tables isr_tables;
286 /* space for a copy used by the interrupt handler */
287 struct dsi_isr_tables isr_tables_copy;
288
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200289 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200290#ifdef DEBUG
291 unsigned update_bytes;
292#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300295 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200297 void (*framedone_callback)(int, void *);
298 void *framedone_data;
299
300 struct delayed_work framedone_timeout_work;
301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302#ifdef DSI_CATCH_MISSING_TE
303 struct timer_list te_timer;
304#endif
305
306 unsigned long cache_req_pck;
307 unsigned long cache_clk_freq;
308 struct dsi_clock_info cache_cinfo;
309
310 u32 errors;
311 spinlock_t errors_lock;
312#ifdef DEBUG
313 ktime_t perf_setup_time;
314 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315#endif
316 int debug_read;
317 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200318
319#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
320 spinlock_t irq_stats_lock;
321 struct dsi_irq_stats irq_stats;
322#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500323 /* DSI PLL Parameter Ranges */
324 unsigned long regm_max, regn_max;
325 unsigned long regm_dispc_max, regm_dsi_max;
326 unsigned long fint_min, fint_max;
327 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300328
Tomi Valkeinend9820852011-10-12 15:05:59 +0300329 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530330
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300331 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
332 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
334 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530335};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Archit Taneja2e868db2011-05-12 17:26:28 +0530337struct dsi_packet_sent_handler_data {
338 struct platform_device *dsidev;
339 struct completion *completion;
340};
341
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030345static bool dsi_perf;
346module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347#endif
348
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530349static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
350{
351 return dev_get_drvdata(&dsidev->dev);
352}
353
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
355{
356 return dsi_pdev_map[dssdev->phy.dsi.module];
357}
358
359struct platform_device *dsi_get_dsidev_from_id(int module)
360{
361 return dsi_pdev_map[module];
362}
363
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300364static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300366 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530367}
368
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Taneja1ffefe72011-05-12 17:26:24 +0530385void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392EXPORT_SYMBOL(dsi_bus_lock);
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_unlock);
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200408}
409
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200410static void dsi_completion_handler(void *data, u32 mask)
411{
412 complete((struct completion *)data);
413}
414
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530415static inline int wait_for_bit_change(struct platform_device *dsidev,
416 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300418 unsigned long timeout;
419 ktime_t wait;
420 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300422 /* first busyloop to see if the bit changes right away */
423 t = 100;
424 while (t-- > 0) {
425 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
426 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427 }
428
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300429 /* then loop for 500ms, sleeping for 1ms in between */
430 timeout = jiffies + msecs_to_jiffies(500);
431 while (time_before(jiffies, timeout)) {
432 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
433 return value;
434
435 wait = ns_to_ktime(1000 * 1000);
436 set_current_state(TASK_UNINTERRUPTIBLE);
437 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
438 }
439
440 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530443u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
444{
445 switch (fmt) {
446 case OMAP_DSS_DSI_FMT_RGB888:
447 case OMAP_DSS_DSI_FMT_RGB666:
448 return 24;
449 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
450 return 18;
451 case OMAP_DSS_DSI_FMT_RGB565:
452 return 16;
453 default:
454 BUG();
455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001082 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001083 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001093 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001095 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301187 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Archit Taneja5a8b5722011-05-12 17:26:29 +05301190 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 }
1197
1198 return r;
1199}
1200
1201static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001209 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001282static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1286
1287 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301293 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001299 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1300 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
1305 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1306
1307 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1308 return -EINVAL;
1309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dispc > 0)
1311 cinfo->dsi_pll_hsdiv_dispc_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dsi > 0)
1317 cinfo->dsi_pll_hsdiv_dsi_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1326 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 struct dispc_clock_info *dispc_cinfo)
1328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330 struct dsi_clock_info cur, best;
1331 struct dispc_clock_info best_dispc;
1332 int min_fck_per_pck;
1333 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001336 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Taneja, Archit31ef8232011-03-14 23:28:22 -05001338 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 if (req_pck == dsi->cache_req_pck &&
1341 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301344 dispc_find_clk_divs(is_tft, req_pck,
1345 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 return 0;
1347 }
1348
1349 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1350
1351 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301352 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353 DSSERR("Requested pixel clock not possible with the current "
1354 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1355 "the constraint off.\n");
1356 min_fck_per_pck = 0;
1357 }
1358
1359 DSSDBG("dsi_pll_calc\n");
1360
1361retry:
1362 memset(&best, 0, sizeof(best));
1363 memset(&best_dispc, 0, sizeof(best_dispc));
1364
1365 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001368 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001371 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 continue;
1375
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001376 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301377 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 unsigned long a, b;
1379
1380 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001381 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.clkin4ddr = a / b * 1000;
1383
1384 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1385 break;
1386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1388 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301389 for (cur.regm_dispc = 1; cur.regm_dispc <
1390 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cur.dsi_pll_hsdiv_dispc_clk =
1393 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394
1395 /* this will narrow down the search a bit,
1396 * but still give pixclocks below what was
1397 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 break;
1400
Archit Taneja1bb47832011-02-24 14:17:30 +05301401 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 continue;
1403
1404 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 req_pck * min_fck_per_pck)
1407 continue;
1408
1409 match = 1;
1410
1411 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 &cur_dispc);
1414
1415 if (abs(cur_dispc.pck - req_pck) <
1416 abs(best_dispc.pck - req_pck)) {
1417 best = cur;
1418 best_dispc = cur_dispc;
1419
1420 if (cur_dispc.pck == req_pck)
1421 goto found;
1422 }
1423 }
1424 }
1425 }
1426found:
1427 if (!match) {
1428 if (min_fck_per_pck) {
1429 DSSERR("Could not find suitable clock settings.\n"
1430 "Turning FCK/PCK constraint off and"
1431 "trying again.\n");
1432 min_fck_per_pck = 0;
1433 goto retry;
1434 }
1435
1436 DSSERR("Could not find suitable clock settings.\n");
1437
1438 return -EINVAL;
1439 }
1440
Archit Taneja1bb47832011-02-24 14:17:30 +05301441 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1442 best.regm_dsi = 0;
1443 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444
1445 if (dsi_cinfo)
1446 *dsi_cinfo = best;
1447 if (dispc_cinfo)
1448 *dispc_cinfo = best_dispc;
1449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 dsi->cache_req_pck = req_pck;
1451 dsi->cache_clk_freq = 0;
1452 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453
1454 return 0;
1455}
1456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301457int dsi_pll_set_clock_div(struct platform_device *dsidev,
1458 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 int r = 0;
1462 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001463 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001464 u8 regn_start, regn_end, regm_start, regm_end;
1465 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466
1467 DSSDBGF();
1468
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001469 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301470 dsi->current_cinfo.fint = cinfo->fint;
1471 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1472 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301473 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301475 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301477 dsi->current_cinfo.regn = cinfo->regn;
1478 dsi->current_cinfo.regm = cinfo->regm;
1479 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1480 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481
1482 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1483
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001484 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485
1486 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001487 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488 cinfo->regm,
1489 cinfo->regn,
1490 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491 cinfo->clkin4ddr);
1492
1493 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1494 cinfo->clkin4ddr / 1000 / 1000 / 2);
1495
1496 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1497
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301499 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1500 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301501 cinfo->dsi_pll_hsdiv_dispc_clk);
1502 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301503 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1504 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301505 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001506
Taneja, Archit49641112011-03-14 23:28:23 -05001507 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1508 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1509 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1510 &regm_dispc_end);
1511 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1512 &regm_dsi_end);
1513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301514 /* DSI_PLL_AUTOMODE = manual */
1515 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301517 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001518 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001519 /* DSI_PLL_REGN */
1520 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1521 /* DSI_PLL_REGM */
1522 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1523 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301524 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001525 regm_dispc_start, regm_dispc_end);
1526 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301527 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001528 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301529 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301531 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001532
1533 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1534 f = cinfo->fint < 1000000 ? 0x3 :
1535 cinfo->fint < 1250000 ? 0x4 :
1536 cinfo->fint < 1500000 ? 0x5 :
1537 cinfo->fint < 1750000 ? 0x6 :
1538 0x7;
1539 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301541 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001542
1543 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1544 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1546 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1547 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301548 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301550 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301552 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 DSSERR("dsi pll go bit not going down.\n");
1554 r = -EIO;
1555 goto err;
1556 }
1557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301558 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559 DSSERR("cannot lock PLL\n");
1560 r = -EIO;
1561 goto err;
1562 }
1563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301564 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301566 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001567 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1568 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1569 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1570 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1571 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1572 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1573 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1574 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1575 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1576 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1577 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1578 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1579 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1580 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301581 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
1583 DSSDBG("PLL config done\n");
1584err:
1585 return r;
1586}
1587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1589 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001590{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592 int r = 0;
1593 enum dsi_pll_power_state pwstate;
1594
1595 DSSDBG("PLL init\n");
1596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301597 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001598 struct regulator *vdds_dsi;
1599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001601
1602 if (IS_ERR(vdds_dsi)) {
1603 DSSERR("can't get VDDS_DSI regulator\n");
1604 return PTR_ERR(vdds_dsi);
1605 }
1606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301607 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001608 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301610 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001611 /*
1612 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1613 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301616 if (!dsi->vdds_dsi_enabled) {
1617 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001618 if (r)
1619 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301620 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001621 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
1623 /* XXX PLL does not come out of reset without this... */
1624 dispc_pck_free_enable(1);
1625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301626 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001627 DSSERR("PLL not coming out of reset.\n");
1628 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001629 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001630 goto err1;
1631 }
1632
1633 /* XXX ... but if left on, we get problems when planes do not
1634 * fill the whole display. No idea about this */
1635 dispc_pck_free_enable(0);
1636
1637 if (enable_hsclk && enable_hsdiv)
1638 pwstate = DSI_PLL_POWER_ON_ALL;
1639 else if (enable_hsclk)
1640 pwstate = DSI_PLL_POWER_ON_HSCLK;
1641 else if (enable_hsdiv)
1642 pwstate = DSI_PLL_POWER_ON_DIV;
1643 else
1644 pwstate = DSI_PLL_POWER_OFF;
1645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647
1648 if (r)
1649 goto err1;
1650
1651 DSSDBG("PLL init done\n");
1652
1653 return 0;
1654err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301655 if (dsi->vdds_dsi_enabled) {
1656 regulator_disable(dsi->vdds_dsi_reg);
1657 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001658 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001662 return r;
1663}
1664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301667 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1668
1669 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001671 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301672 WARN_ON(!dsi->vdds_dsi_enabled);
1673 regulator_disable(dsi->vdds_dsi_reg);
1674 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001675 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301678 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001679
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001680 DSSDBG("PLL uninit done\n");
1681}
1682
Archit Taneja5a8b5722011-05-12 17:26:29 +05301683static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1684 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301686 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1687 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301688 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301689 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301690
1691 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301692 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001694 if (dsi_runtime_get(dsidev))
1695 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696
Archit Taneja5a8b5722011-05-12 17:26:29 +05301697 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001698
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001699 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700
1701 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1702
1703 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1704 cinfo->clkin4ddr, cinfo->regm);
1705
Archit Taneja84309f12011-12-12 11:47:41 +05301706 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1707 dss_feat_get_clk_source_name(dsi_module == 0 ?
1708 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1709 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301710 cinfo->dsi_pll_hsdiv_dispc_clk,
1711 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301712 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001713 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714
Archit Taneja84309f12011-12-12 11:47:41 +05301715 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1716 dss_feat_get_clk_source_name(dsi_module == 0 ?
1717 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1718 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301719 cinfo->dsi_pll_hsdiv_dsi_clk,
1720 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301721 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001722 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Archit Taneja5a8b5722011-05-12 17:26:29 +05301724 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001725
Archit Taneja067a57e2011-03-02 11:57:25 +05301726 seq_printf(s, "dsi fclk source = %s (%s)\n",
1727 dss_get_generic_clk_source_name(dsi_clk_src),
1728 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 seq_printf(s, "DDR_CLK\t\t%lu\n",
1733 cinfo->clkin4ddr / 4);
1734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001736
1737 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1738
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001739 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001740}
1741
Archit Taneja5a8b5722011-05-12 17:26:29 +05301742void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001743{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301744 struct platform_device *dsidev;
1745 int i;
1746
1747 for (i = 0; i < MAX_NUM_DSI; i++) {
1748 dsidev = dsi_get_dsidev_from_id(i);
1749 if (dsidev)
1750 dsi_dump_dsidev_clocks(dsidev, s);
1751 }
1752}
1753
1754#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1755static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1756 struct seq_file *s)
1757{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001759 unsigned long flags;
1760 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301761 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001762
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301763 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001764
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301765 stats = dsi->irq_stats;
1766 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1767 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001768
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301769 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001770
1771 seq_printf(s, "period %u ms\n",
1772 jiffies_to_msecs(jiffies - stats.last_reset));
1773
1774 seq_printf(s, "irqs %d\n", stats.irq_count);
1775#define PIS(x) \
1776 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1777
Archit Taneja5a8b5722011-05-12 17:26:29 +05301778 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001779 PIS(VC0);
1780 PIS(VC1);
1781 PIS(VC2);
1782 PIS(VC3);
1783 PIS(WAKEUP);
1784 PIS(RESYNC);
1785 PIS(PLL_LOCK);
1786 PIS(PLL_UNLOCK);
1787 PIS(PLL_RECALL);
1788 PIS(COMPLEXIO_ERR);
1789 PIS(HS_TX_TIMEOUT);
1790 PIS(LP_RX_TIMEOUT);
1791 PIS(TE_TRIGGER);
1792 PIS(ACK_TRIGGER);
1793 PIS(SYNC_LOST);
1794 PIS(LDO_POWER_GOOD);
1795 PIS(TA_TIMEOUT);
1796#undef PIS
1797
1798#define PIS(x) \
1799 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1800 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1801 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1802 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1803 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1804
1805 seq_printf(s, "-- VC interrupts --\n");
1806 PIS(CS);
1807 PIS(ECC_CORR);
1808 PIS(PACKET_SENT);
1809 PIS(FIFO_TX_OVF);
1810 PIS(FIFO_RX_OVF);
1811 PIS(BTA);
1812 PIS(ECC_NO_CORR);
1813 PIS(FIFO_TX_UDF);
1814 PIS(PP_BUSY_CHANGE);
1815#undef PIS
1816
1817#define PIS(x) \
1818 seq_printf(s, "%-20s %10d\n", #x, \
1819 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1820
1821 seq_printf(s, "-- CIO interrupts --\n");
1822 PIS(ERRSYNCESC1);
1823 PIS(ERRSYNCESC2);
1824 PIS(ERRSYNCESC3);
1825 PIS(ERRESC1);
1826 PIS(ERRESC2);
1827 PIS(ERRESC3);
1828 PIS(ERRCONTROL1);
1829 PIS(ERRCONTROL2);
1830 PIS(ERRCONTROL3);
1831 PIS(STATEULPS1);
1832 PIS(STATEULPS2);
1833 PIS(STATEULPS3);
1834 PIS(ERRCONTENTIONLP0_1);
1835 PIS(ERRCONTENTIONLP1_1);
1836 PIS(ERRCONTENTIONLP0_2);
1837 PIS(ERRCONTENTIONLP1_2);
1838 PIS(ERRCONTENTIONLP0_3);
1839 PIS(ERRCONTENTIONLP1_3);
1840 PIS(ULPSACTIVENOT_ALL0);
1841 PIS(ULPSACTIVENOT_ALL1);
1842#undef PIS
1843}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001844
Archit Taneja5a8b5722011-05-12 17:26:29 +05301845static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001846{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301847 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1848
Archit Taneja5a8b5722011-05-12 17:26:29 +05301849 dsi_dump_dsidev_irqs(dsidev, s);
1850}
1851
1852static void dsi2_dump_irqs(struct seq_file *s)
1853{
1854 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1855
1856 dsi_dump_dsidev_irqs(dsidev, s);
1857}
1858
1859void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1860 const struct file_operations *debug_fops)
1861{
1862 struct platform_device *dsidev;
1863
1864 dsidev = dsi_get_dsidev_from_id(0);
1865 if (dsidev)
1866 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1867 &dsi1_dump_irqs, debug_fops);
1868
1869 dsidev = dsi_get_dsidev_from_id(1);
1870 if (dsidev)
1871 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1872 &dsi2_dump_irqs, debug_fops);
1873}
1874#endif
1875
1876static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1877 struct seq_file *s)
1878{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301879#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001880
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001881 if (dsi_runtime_get(dsidev))
1882 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301883 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001884
1885 DUMPREG(DSI_REVISION);
1886 DUMPREG(DSI_SYSCONFIG);
1887 DUMPREG(DSI_SYSSTATUS);
1888 DUMPREG(DSI_IRQSTATUS);
1889 DUMPREG(DSI_IRQENABLE);
1890 DUMPREG(DSI_CTRL);
1891 DUMPREG(DSI_COMPLEXIO_CFG1);
1892 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1893 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1894 DUMPREG(DSI_CLK_CTRL);
1895 DUMPREG(DSI_TIMING1);
1896 DUMPREG(DSI_TIMING2);
1897 DUMPREG(DSI_VM_TIMING1);
1898 DUMPREG(DSI_VM_TIMING2);
1899 DUMPREG(DSI_VM_TIMING3);
1900 DUMPREG(DSI_CLK_TIMING);
1901 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1902 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1903 DUMPREG(DSI_COMPLEXIO_CFG2);
1904 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1905 DUMPREG(DSI_VM_TIMING4);
1906 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1907 DUMPREG(DSI_VM_TIMING5);
1908 DUMPREG(DSI_VM_TIMING6);
1909 DUMPREG(DSI_VM_TIMING7);
1910 DUMPREG(DSI_STOPCLK_TIMING);
1911
1912 DUMPREG(DSI_VC_CTRL(0));
1913 DUMPREG(DSI_VC_TE(0));
1914 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1915 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1916 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1917 DUMPREG(DSI_VC_IRQSTATUS(0));
1918 DUMPREG(DSI_VC_IRQENABLE(0));
1919
1920 DUMPREG(DSI_VC_CTRL(1));
1921 DUMPREG(DSI_VC_TE(1));
1922 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1923 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1924 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1925 DUMPREG(DSI_VC_IRQSTATUS(1));
1926 DUMPREG(DSI_VC_IRQENABLE(1));
1927
1928 DUMPREG(DSI_VC_CTRL(2));
1929 DUMPREG(DSI_VC_TE(2));
1930 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1931 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1932 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1933 DUMPREG(DSI_VC_IRQSTATUS(2));
1934 DUMPREG(DSI_VC_IRQENABLE(2));
1935
1936 DUMPREG(DSI_VC_CTRL(3));
1937 DUMPREG(DSI_VC_TE(3));
1938 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1939 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1940 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1941 DUMPREG(DSI_VC_IRQSTATUS(3));
1942 DUMPREG(DSI_VC_IRQENABLE(3));
1943
1944 DUMPREG(DSI_DSIPHY_CFG0);
1945 DUMPREG(DSI_DSIPHY_CFG1);
1946 DUMPREG(DSI_DSIPHY_CFG2);
1947 DUMPREG(DSI_DSIPHY_CFG5);
1948
1949 DUMPREG(DSI_PLL_CONTROL);
1950 DUMPREG(DSI_PLL_STATUS);
1951 DUMPREG(DSI_PLL_GO);
1952 DUMPREG(DSI_PLL_CONFIGURATION1);
1953 DUMPREG(DSI_PLL_CONFIGURATION2);
1954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301955 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001956 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957#undef DUMPREG
1958}
1959
Archit Taneja5a8b5722011-05-12 17:26:29 +05301960static void dsi1_dump_regs(struct seq_file *s)
1961{
1962 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1963
1964 dsi_dump_dsidev_regs(dsidev, s);
1965}
1966
1967static void dsi2_dump_regs(struct seq_file *s)
1968{
1969 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1970
1971 dsi_dump_dsidev_regs(dsidev, s);
1972}
1973
1974void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1975 const struct file_operations *debug_fops)
1976{
1977 struct platform_device *dsidev;
1978
1979 dsidev = dsi_get_dsidev_from_id(0);
1980 if (dsidev)
1981 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1982 &dsi1_dump_regs, debug_fops);
1983
1984 dsidev = dsi_get_dsidev_from_id(1);
1985 if (dsidev)
1986 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1987 &dsi2_dump_regs, debug_fops);
1988}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001989enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001990 DSI_COMPLEXIO_POWER_OFF = 0x0,
1991 DSI_COMPLEXIO_POWER_ON = 0x1,
1992 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1993};
1994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995static int dsi_cio_power(struct platform_device *dsidev,
1996 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001997{
1998 int t = 0;
1999
2000 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302001 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002002
2003 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302004 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2005 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002006 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002007 DSSERR("failed to set complexio power state to "
2008 "%d\n", state);
2009 return -ENODEV;
2010 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002011 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002012 }
2013
2014 return 0;
2015}
2016
Archit Taneja0c656222011-05-16 15:17:09 +05302017static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2018{
2019 int val;
2020
2021 /* line buffer on OMAP3 is 1024 x 24bits */
2022 /* XXX: for some reason using full buffer size causes
2023 * considerable TX slowdown with update sizes that fill the
2024 * whole buffer */
2025 if (!dss_has_feature(FEAT_DSI_GNQ))
2026 return 1023 * 3;
2027
2028 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2029
2030 switch (val) {
2031 case 1:
2032 return 512 * 3; /* 512x24 bits */
2033 case 2:
2034 return 682 * 3; /* 682x24 bits */
2035 case 3:
2036 return 853 * 3; /* 853x24 bits */
2037 case 4:
2038 return 1024 * 3; /* 1024x24 bits */
2039 case 5:
2040 return 1194 * 3; /* 1194x24 bits */
2041 case 6:
2042 return 1365 * 3; /* 1365x24 bits */
2043 default:
2044 BUG();
2045 }
2046}
2047
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002048static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002049{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302050 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2052 u8 lanes[DSI_MAX_NR_LANES];
2053 u8 polarities[DSI_MAX_NR_LANES];
2054 int num_lanes, i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002055
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002056 static const enum dsi_lane_function functions[] = {
2057 DSI_LANE_CLK,
2058 DSI_LANE_DATA1,
2059 DSI_LANE_DATA2,
2060 DSI_LANE_DATA3,
2061 DSI_LANE_DATA4,
2062 };
2063
2064 lanes[0] = dssdev->phy.dsi.clk_lane;
2065 lanes[1] = dssdev->phy.dsi.data1_lane;
2066 lanes[2] = dssdev->phy.dsi.data2_lane;
2067 lanes[3] = dssdev->phy.dsi.data3_lane;
2068 lanes[4] = dssdev->phy.dsi.data4_lane;
2069 polarities[0] = dssdev->phy.dsi.clk_pol;
2070 polarities[1] = dssdev->phy.dsi.data1_pol;
2071 polarities[2] = dssdev->phy.dsi.data2_pol;
2072 polarities[3] = dssdev->phy.dsi.data3_pol;
2073 polarities[4] = dssdev->phy.dsi.data4_pol;
2074
2075 num_lanes = 0;
2076
2077 for (i = 0; i < dsi->num_lanes_supported; ++i)
2078 dsi->lanes[i].function = DSI_LANE_UNUSED;
2079
2080 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2081 int num;
2082
2083 if (lanes[i] == DSI_LANE_UNUSED)
2084 break;
2085
2086 num = lanes[i] - 1;
2087
2088 if (num >= dsi->num_lanes_supported)
2089 return -EINVAL;
2090
2091 if (dsi->lanes[num].function != DSI_LANE_UNUSED)
2092 return -EINVAL;
2093
2094 dsi->lanes[num].function = functions[i];
2095 dsi->lanes[num].polarity = polarities[i];
2096 num_lanes++;
2097 }
2098
2099 if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
2100 return -EINVAL;
2101
2102 dsi->num_lanes_used = num_lanes;
2103
2104 return 0;
2105}
2106
Tomi Valkeinen48368392011-10-13 11:22:39 +03002107static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108{
2109 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002110 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2111 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2112 static const enum dsi_lane_function functions[] = {
2113 DSI_LANE_CLK,
2114 DSI_LANE_DATA1,
2115 DSI_LANE_DATA2,
2116 DSI_LANE_DATA3,
2117 DSI_LANE_DATA4,
2118 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002120 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302123
Tomi Valkeinen48368392011-10-13 11:22:39 +03002124 for (i = 0; i < dsi->num_lanes_used; ++i) {
2125 unsigned offset = offsets[i];
2126 unsigned polarity, lane_number;
2127 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302128
Tomi Valkeinen48368392011-10-13 11:22:39 +03002129 for (t = 0; t < dsi->num_lanes_supported; ++t)
2130 if (dsi->lanes[t].function == functions[i])
2131 break;
2132
2133 if (t == dsi->num_lanes_supported)
2134 return -EINVAL;
2135
2136 lane_number = t;
2137 polarity = dsi->lanes[t].polarity;
2138
2139 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2140 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302141 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002142
2143 /* clear the unused lanes */
2144 for (; i < dsi->num_lanes_supported; ++i) {
2145 unsigned offset = offsets[i];
2146
2147 r = FLD_MOD(r, 0, offset + 2, offset);
2148 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2149 }
2150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152
Tomi Valkeinen48368392011-10-13 11:22:39 +03002153 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154}
2155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302158 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2159
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302161 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002162 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2163}
2164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2168
2169 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2171}
2172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302173static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002174{
2175 u32 r;
2176 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2177 u32 tlpx_half, tclk_trail, tclk_zero;
2178 u32 tclk_prepare;
2179
2180 /* calculate timings */
2181
2182 /* 1 * DDR_CLK = 2 * UI */
2183
2184 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302185 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186
2187 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189
2190 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192
2193 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195
2196 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198
2199 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201
2202 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204
2205 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002207
2208 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209 ths_prepare, ddr2ns(dsidev, ths_prepare),
2210 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212 ths_trail, ddr2ns(dsidev, ths_trail),
2213 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214
2215 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2216 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302217 tlpx_half, ddr2ns(dsidev, tlpx_half),
2218 tclk_trail, ddr2ns(dsidev, tclk_trail),
2219 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002222
2223 /* program timings */
2224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302225 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226 r = FLD_MOD(r, ths_prepare, 31, 24);
2227 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2228 r = FLD_MOD(r, ths_trail, 15, 8);
2229 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302232 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233 r = FLD_MOD(r, tlpx_half, 22, 16);
2234 r = FLD_MOD(r, tclk_trail, 15, 8);
2235 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302236 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302240 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002241}
2242
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002243/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002244static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002245 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002246{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302248 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002249 int i;
2250 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002251 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002252
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002253 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002254
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002255 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2256 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002257
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002258 if (mask_p & (1 << i))
2259 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002260
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002261 if (mask_n & (1 << i))
2262 l |= 1 << (i * 2 + (p ? 1 : 0));
2263 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002264
2265 /*
2266 * Bits in REGLPTXSCPDAT4TO0DXDY:
2267 * 17: DY0 18: DX0
2268 * 19: DY1 20: DX1
2269 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302270 * 23: DY3 24: DX3
2271 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002272 */
2273
2274 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302275
2276 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302277 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002278
2279 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280
2281 /* ENLPTXSCPDAT */
2282 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002283}
2284
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002286{
2287 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002289 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302290 /* REGLPTXSCPDAT4TO0DXDY */
2291 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002292}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002294static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2295{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2298 int t, i;
2299 bool in_use[DSI_MAX_NR_LANES];
2300 static const u8 offsets_old[] = { 28, 27, 26 };
2301 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2302 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002303
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002304 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2305 offsets = offsets_old;
2306 else
2307 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002308
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002309 for (i = 0; i < dsi->num_lanes_supported; ++i)
2310 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002311
2312 t = 100000;
2313 while (true) {
2314 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002315 int ok;
2316
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002318
2319 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002320 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2321 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002322 ok++;
2323 }
2324
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002325 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002326 break;
2327
2328 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002329 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2330 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002331 continue;
2332
2333 DSSERR("CIO TXCLKESC%d domain not coming " \
2334 "out of reset\n", i);
2335 }
2336 return -EIO;
2337 }
2338 }
2339
2340 return 0;
2341}
2342
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002343/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002344static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2345{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002346 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2347 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2348 unsigned mask = 0;
2349 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002350
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002351 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2352 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2353 mask |= 1 << i;
2354 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002355
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002356 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002357}
2358
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002359static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002363 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002364 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002366 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002367
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002368 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2369 if (r)
2370 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002371
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302372 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002374 /* A dummy read using the SCP interface to any DSIPHY register is
2375 * required after DSIPHY reset to complete the reset of the DSI complex
2376 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002380 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2381 r = -EIO;
2382 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002383 }
2384
Tomi Valkeinen48368392011-10-13 11:22:39 +03002385 r = dsi_set_lane_config(dssdev);
2386 if (r)
2387 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002388
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002389 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002391 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2392 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2393 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2394 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302397 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002398 unsigned mask_p;
2399 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302400
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002401 DSSDBG("manual ulps exit\n");
2402
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002403 /* ULPS is exited by Mark-1 state for 1ms, followed by
2404 * stop state. DSS HW cannot do this via the normal
2405 * ULPS exit sequence, as after reset the DSS HW thinks
2406 * that we are not in ULPS mode, and refuses to send the
2407 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002408 * manually by setting positive lines high and negative lines
2409 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002410 */
2411
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002412 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302413
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002414 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2415 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2416 continue;
2417 mask_p |= 1 << i;
2418 }
Archit Taneja75d72472011-05-16 15:17:08 +05302419
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002420 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002421 }
2422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302423 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002425 goto err_cio_pwr;
2426
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302427 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002428 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2429 r = -ENODEV;
2430 goto err_cio_pwr_dom;
2431 }
2432
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302433 dsi_if_enable(dsidev, true);
2434 dsi_if_enable(dsidev, false);
2435 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002437 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2438 if (r)
2439 goto err_tx_clk_esc_rst;
2440
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302441 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002442 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2443 ktime_t wait = ns_to_ktime(1000 * 1000);
2444 set_current_state(TASK_UNINTERRUPTIBLE);
2445 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2446
2447 /* Disable the override. The lanes should be set to Mark-11
2448 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002450 }
2451
2452 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302453 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302455 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456
Archit Taneja8af6ff02011-09-05 16:48:27 +05302457 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2458 /* DDR_CLK_ALWAYS_ON */
2459 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2460 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2461 }
2462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302463 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002464
2465 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002466
2467 return 0;
2468
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002469err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302470 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002471err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002473err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302474 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002476err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002478 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002479 return r;
2480}
2481
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002482static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2486
Archit Taneja8af6ff02011-09-05 16:48:27 +05302487 /* DDR_CLK_ALWAYS_ON */
2488 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302490 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2491 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002492 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493}
2494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495static void dsi_config_tx_fifo(struct platform_device *dsidev,
2496 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497 enum fifo_size size3, enum fifo_size size4)
2498{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302499 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500 u32 r = 0;
2501 int add = 0;
2502 int i;
2503
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302504 dsi->vc[0].fifo_size = size1;
2505 dsi->vc[1].fifo_size = size2;
2506 dsi->vc[2].fifo_size = size3;
2507 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508
2509 for (i = 0; i < 4; i++) {
2510 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302511 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512
2513 if (add + size > 4) {
2514 DSSERR("Illegal FIFO configuration\n");
2515 BUG();
2516 }
2517
2518 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2519 r |= v << (8 * i);
2520 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2521 add += size;
2522 }
2523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302524 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002525}
2526
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527static void dsi_config_rx_fifo(struct platform_device *dsidev,
2528 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529 enum fifo_size size3, enum fifo_size size4)
2530{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302531 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532 u32 r = 0;
2533 int add = 0;
2534 int i;
2535
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302536 dsi->vc[0].fifo_size = size1;
2537 dsi->vc[1].fifo_size = size2;
2538 dsi->vc[2].fifo_size = size3;
2539 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540
2541 for (i = 0; i < 4; i++) {
2542 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302543 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002544
2545 if (add + size > 4) {
2546 DSSERR("Illegal FIFO configuration\n");
2547 BUG();
2548 }
2549
2550 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2551 r |= v << (8 * i);
2552 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2553 add += size;
2554 }
2555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002557}
2558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302559static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002560{
2561 u32 r;
2562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002564 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568 DSSERR("TX_STOP bit not going down\n");
2569 return -EIO;
2570 }
2571
2572 return 0;
2573}
2574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302575static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002576{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578}
2579
2580static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2581{
Archit Taneja2e868db2011-05-12 17:26:28 +05302582 struct dsi_packet_sent_handler_data *vp_data =
2583 (struct dsi_packet_sent_handler_data *) data;
2584 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302585 const int channel = dsi->update_channel;
2586 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002587
Archit Taneja2e868db2011-05-12 17:26:28 +05302588 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2589 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002590}
2591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002593{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302594 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302595 DECLARE_COMPLETION_ONSTACK(completion);
2596 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597 int r = 0;
2598 u8 bit;
2599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302600 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302603 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002604 if (r)
2605 goto err0;
2606
2607 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609 if (wait_for_completion_timeout(&completion,
2610 msecs_to_jiffies(10)) == 0) {
2611 DSSERR("Failed to complete previous frame transfer\n");
2612 r = -EIO;
2613 goto err1;
2614 }
2615 }
2616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302617 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302618 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002619
2620 return 0;
2621err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302623 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002624err0:
2625 return r;
2626}
2627
2628static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2629{
Archit Taneja2e868db2011-05-12 17:26:28 +05302630 struct dsi_packet_sent_handler_data *l4_data =
2631 (struct dsi_packet_sent_handler_data *) data;
2632 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302633 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002634
Archit Taneja2e868db2011-05-12 17:26:28 +05302635 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2636 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002637}
2638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002640{
Archit Taneja2e868db2011-05-12 17:26:28 +05302641 DECLARE_COMPLETION_ONSTACK(completion);
2642 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002643 int r = 0;
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302646 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647 if (r)
2648 goto err0;
2649
2650 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002652 if (wait_for_completion_timeout(&completion,
2653 msecs_to_jiffies(10)) == 0) {
2654 DSSERR("Failed to complete previous l4 transfer\n");
2655 r = -EIO;
2656 goto err1;
2657 }
2658 }
2659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302661 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002662
2663 return 0;
2664err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302666 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002667err0:
2668 return r;
2669}
2670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302673 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676
2677 WARN_ON(in_interrupt());
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002680 return 0;
2681
Archit Tanejad6049142011-08-22 11:58:08 +05302682 switch (dsi->vc[channel].source) {
2683 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302685 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 default:
2688 BUG();
2689 }
2690}
2691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2693 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002695 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2696 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697
2698 enable = enable ? 1 : 0;
2699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2703 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2705 return -EIO;
2706 }
2707
2708 return 0;
2709}
2710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712{
2713 u32 r;
2714
2715 DSSDBGF("%d", channel);
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718
2719 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2720 DSSERR("VC(%d) busy when trying to configure it!\n",
2721 channel);
2722
2723 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2724 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2725 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2726 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2727 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2728 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2729 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002730 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2731 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002732
2733 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2734 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2735
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302736 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002737}
2738
Archit Tanejad6049142011-08-22 11:58:08 +05302739static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2740 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2743
Archit Tanejad6049142011-08-22 11:58:08 +05302744 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002745 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746
2747 DSSDBGF("%d", channel);
2748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302751 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002753 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002756 return -EIO;
2757 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758
Archit Tanejad6049142011-08-22 11:58:08 +05302759 /* SOURCE, 0 = L4, 1 = video port */
2760 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Archit Taneja9613c022011-03-22 06:33:36 -05002762 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302763 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2764 bool enable = source == DSI_VC_SOURCE_VP;
2765 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2766 }
Archit Taneja9613c022011-03-22 06:33:36 -05002767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejad6049142011-08-22 11:58:08 +05302770 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002771
2772 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773}
2774
Archit Taneja1ffefe72011-05-12 17:26:24 +05302775void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2776 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2779
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_vc_enable(dsidev, channel, 0);
2785 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 dsi_vc_enable(dsidev, channel, 1);
2790 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302793
2794 /* start the DDR clock by sending a NULL packet */
2795 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2796 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002798EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2806 (val >> 0) & 0xff,
2807 (val >> 8) & 0xff,
2808 (val >> 16) & 0xff,
2809 (val >> 24) & 0xff);
2810 }
2811}
2812
2813static void dsi_show_rx_ack_with_err(u16 err)
2814{
2815 DSSERR("\tACK with ERROR (%#x):\n", err);
2816 if (err & (1 << 0))
2817 DSSERR("\t\tSoT Error\n");
2818 if (err & (1 << 1))
2819 DSSERR("\t\tSoT Sync Error\n");
2820 if (err & (1 << 2))
2821 DSSERR("\t\tEoT Sync Error\n");
2822 if (err & (1 << 3))
2823 DSSERR("\t\tEscape Mode Entry Command Error\n");
2824 if (err & (1 << 4))
2825 DSSERR("\t\tLP Transmit Sync Error\n");
2826 if (err & (1 << 5))
2827 DSSERR("\t\tHS Receive Timeout Error\n");
2828 if (err & (1 << 6))
2829 DSSERR("\t\tFalse Control Error\n");
2830 if (err & (1 << 7))
2831 DSSERR("\t\t(reserved7)\n");
2832 if (err & (1 << 8))
2833 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2834 if (err & (1 << 9))
2835 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2836 if (err & (1 << 10))
2837 DSSERR("\t\tChecksum Error\n");
2838 if (err & (1 << 11))
2839 DSSERR("\t\tData type not recognized\n");
2840 if (err & (1 << 12))
2841 DSSERR("\t\tInvalid VC ID\n");
2842 if (err & (1 << 13))
2843 DSSERR("\t\tInvalid Transmission Length\n");
2844 if (err & (1 << 14))
2845 DSSERR("\t\t(reserved14)\n");
2846 if (err & (1 << 15))
2847 DSSERR("\t\tDSI Protocol Violation\n");
2848}
2849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2851 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852{
2853 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855 u32 val;
2856 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002858 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302860 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 u16 err = FLD_GET(val, 23, 8);
2862 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302863 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002864 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302866 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002867 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302869 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002870 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 } else {
2874 DSSERR("\tunknown datatype 0x%02x\n", dt);
2875 }
2876 }
2877 return 0;
2878}
2879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302882 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2883
2884 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 DSSDBG("dsi_vc_send_bta %d\n", channel);
2886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 /* RX_FIFO_NOT_EMPTY */
2890 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 }
2894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002897 /* flush posted write */
2898 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2899
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 return 0;
2901}
2902
Archit Taneja1ffefe72011-05-12 17:26:24 +05302903int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302905 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002906 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 int r = 0;
2908 u32 err;
2909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302910 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002911 &completion, DSI_VC_IRQ_BTA);
2912 if (r)
2913 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302915 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002916 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002918 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002921 if (r)
2922 goto err2;
2923
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002924 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 msecs_to_jiffies(500)) == 0) {
2926 DSSERR("Failed to receive BTA\n");
2927 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002928 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 }
2930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932 if (err) {
2933 DSSERR("Error while sending BTA: %x\n", err);
2934 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002935 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002937err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002939 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002940err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002942 &completion, DSI_VC_IRQ_BTA);
2943err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 return r;
2945}
2946EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2947
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2949 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302951 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 u32 val;
2953 u8 data_id;
2954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302957 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958
2959 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2960 FLD_VAL(ecc, 31, 24);
2961
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302962 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963}
2964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2966 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967{
2968 u32 val;
2969
2970 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2971
2972/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2973 b1, b2, b3, b4, val); */
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976}
2977
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302978static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2979 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980{
2981 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302982 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983 int i;
2984 u8 *p;
2985 int r = 0;
2986 u8 b1, b2, b3, b4;
2987
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302988 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2990
2991 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302992 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993 DSSERR("unable to send long packet: packet too long.\n");
2994 return -EINVAL;
2995 }
2996
Archit Tanejad6049142011-08-22 11:58:08 +05302997 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 p = data;
3002 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303003 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005
3006 b1 = *p++;
3007 b2 = *p++;
3008 b3 = *p++;
3009 b4 = *p++;
3010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 }
3013
3014 i = len % 4;
3015 if (i) {
3016 b1 = 0; b2 = 0; b3 = 0;
3017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303018 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003019 DSSDBG("\tsending remainder bytes %d\n", i);
3020
3021 switch (i) {
3022 case 3:
3023 b1 = *p++;
3024 b2 = *p++;
3025 b3 = *p++;
3026 break;
3027 case 2:
3028 b1 = *p++;
3029 b2 = *p++;
3030 break;
3031 case 1:
3032 b1 = *p++;
3033 break;
3034 }
3035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303036 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 }
3038
3039 return r;
3040}
3041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303042static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3043 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046 u32 r;
3047 u8 data_id;
3048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303049 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303051 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3053 channel,
3054 data_type, data & 0xff, (data >> 8) & 0xff);
3055
Archit Tanejad6049142011-08-22 11:58:08 +05303056 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303058 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3060 return -EINVAL;
3061 }
3062
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303063 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064
3065 r = (data_id << 0) | (data << 8) | (ecc << 24);
3066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303067 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068
3069 return 0;
3070}
3071
Archit Taneja1ffefe72011-05-12 17:26:24 +05303072int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303075
Archit Taneja18b7d092011-09-05 17:01:08 +05303076 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3077 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078}
3079EXPORT_SYMBOL(dsi_vc_send_null);
3080
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303081static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3082 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303084 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085 int r;
3086
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303087 if (len == 0) {
3088 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303089 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303090 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3091 } else if (len == 1) {
3092 r = dsi_vc_send_short(dsidev, channel,
3093 type == DSS_DSI_CONTENT_GENERIC ?
3094 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303095 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003096 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303097 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303098 type == DSS_DSI_CONTENT_GENERIC ?
3099 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303100 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101 data[0] | (data[1] << 8), 0);
3102 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303103 r = dsi_vc_send_long(dsidev, channel,
3104 type == DSS_DSI_CONTENT_GENERIC ?
3105 MIPI_DSI_GENERIC_LONG_WRITE :
3106 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 }
3108
3109 return r;
3110}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303111
3112int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3113 u8 *data, int len)
3114{
3115 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3116 DSS_DSI_CONTENT_DCS);
3117}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3119
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303120int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3121 u8 *data, int len)
3122{
3123 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3124 DSS_DSI_CONTENT_GENERIC);
3125}
3126EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3127
3128static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3129 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303131 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132 int r;
3133
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303134 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003136 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137
Archit Taneja1ffefe72011-05-12 17:26:24 +05303138 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003139 if (r)
3140 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303142 /* RX_FIFO_NOT_EMPTY */
3143 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003144 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003146 r = -EIO;
3147 goto err;
3148 }
3149
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003150 return 0;
3151err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303152 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003153 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154 return r;
3155}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303156
3157int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3158 int len)
3159{
3160 return dsi_vc_write_common(dssdev, channel, data, len,
3161 DSS_DSI_CONTENT_DCS);
3162}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163EXPORT_SYMBOL(dsi_vc_dcs_write);
3164
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303165int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3166 int len)
3167{
3168 return dsi_vc_write_common(dssdev, channel, data, len,
3169 DSS_DSI_CONTENT_GENERIC);
3170}
3171EXPORT_SYMBOL(dsi_vc_generic_write);
3172
Archit Taneja1ffefe72011-05-12 17:26:24 +05303173int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003174{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303175 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003176}
3177EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3178
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303179int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3180{
3181 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3182}
3183EXPORT_SYMBOL(dsi_vc_generic_write_0);
3184
Archit Taneja1ffefe72011-05-12 17:26:24 +05303185int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3186 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003187{
3188 u8 buf[2];
3189 buf[0] = dcs_cmd;
3190 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303191 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003192}
3193EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3194
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303195int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3196 u8 param)
3197{
3198 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3199}
3200EXPORT_SYMBOL(dsi_vc_generic_write_1);
3201
3202int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3203 u8 param1, u8 param2)
3204{
3205 u8 buf[2];
3206 buf[0] = param1;
3207 buf[1] = param2;
3208 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3209}
3210EXPORT_SYMBOL(dsi_vc_generic_write_2);
3211
Archit Tanejab8509752011-08-30 15:48:23 +05303212static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3213 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303215 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303216 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303217 int r;
3218
3219 if (dsi->debug_read)
3220 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3221 channel, dcs_cmd);
3222
3223 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3224 if (r) {
3225 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3226 " failed\n", channel, dcs_cmd);
3227 return r;
3228 }
3229
3230 return 0;
3231}
3232
Archit Tanejab3b89c02011-08-30 16:07:39 +05303233static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3234 int channel, u8 *reqdata, int reqlen)
3235{
3236 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3237 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3238 u16 data;
3239 u8 data_type;
3240 int r;
3241
3242 if (dsi->debug_read)
3243 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3244 channel, reqlen);
3245
3246 if (reqlen == 0) {
3247 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3248 data = 0;
3249 } else if (reqlen == 1) {
3250 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3251 data = reqdata[0];
3252 } else if (reqlen == 2) {
3253 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3254 data = reqdata[0] | (reqdata[1] << 8);
3255 } else {
3256 BUG();
3257 }
3258
3259 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3260 if (r) {
3261 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3262 " failed\n", channel, reqlen);
3263 return r;
3264 }
3265
3266 return 0;
3267}
3268
3269static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3270 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303271{
3272 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273 u32 val;
3274 u8 dt;
3275 int r;
3276
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303278 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003279 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003280 r = -EIO;
3281 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003282 }
3283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303284 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303285 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003286 DSSDBG("\theader: %08x\n", val);
3287 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303288 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 u16 err = FLD_GET(val, 23, 8);
3290 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003291 r = -EIO;
3292 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293
Archit Tanejab3b89c02011-08-30 16:07:39 +05303294 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3295 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3296 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303298 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303299 DSSDBG("\t%s short response, 1 byte: %02x\n",
3300 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3301 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003302
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003303 if (buflen < 1) {
3304 r = -EIO;
3305 goto err;
3306 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003307
3308 buf[0] = data;
3309
3310 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303311 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3312 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3313 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303315 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303316 DSSDBG("\t%s short response, 2 byte: %04x\n",
3317 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3318 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003319
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003320 if (buflen < 2) {
3321 r = -EIO;
3322 goto err;
3323 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324
3325 buf[0] = data & 0xff;
3326 buf[1] = (data >> 8) & 0xff;
3327
3328 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303329 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3330 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3331 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003332 int w;
3333 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303334 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303335 DSSDBG("\t%s long response, len %d\n",
3336 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3337 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003338
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003339 if (len > buflen) {
3340 r = -EIO;
3341 goto err;
3342 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003343
3344 /* two byte checksum ends the packet, not included in len */
3345 for (w = 0; w < len + 2;) {
3346 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303347 val = dsi_read_reg(dsidev,
3348 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303349 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 DSSDBG("\t\t%02x %02x %02x %02x\n",
3351 (val >> 0) & 0xff,
3352 (val >> 8) & 0xff,
3353 (val >> 16) & 0xff,
3354 (val >> 24) & 0xff);
3355
3356 for (b = 0; b < 4; ++b) {
3357 if (w < len)
3358 buf[w] = (val >> (b * 8)) & 0xff;
3359 /* we discard the 2 byte checksum */
3360 ++w;
3361 }
3362 }
3363
3364 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365 } else {
3366 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003367 r = -EIO;
3368 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003370
3371 BUG();
3372err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303373 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3374 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003375
Archit Tanejab8509752011-08-30 15:48:23 +05303376 return r;
3377}
3378
3379int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3380 u8 *buf, int buflen)
3381{
3382 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3383 int r;
3384
3385 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3386 if (r)
3387 goto err;
3388
3389 r = dsi_vc_send_bta_sync(dssdev, channel);
3390 if (r)
3391 goto err;
3392
Archit Tanejab3b89c02011-08-30 16:07:39 +05303393 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3394 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303395 if (r < 0)
3396 goto err;
3397
3398 if (r != buflen) {
3399 r = -EIO;
3400 goto err;
3401 }
3402
3403 return 0;
3404err:
3405 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3406 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407}
3408EXPORT_SYMBOL(dsi_vc_dcs_read);
3409
Archit Tanejab3b89c02011-08-30 16:07:39 +05303410static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3411 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3412{
3413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3414 int r;
3415
3416 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3417 if (r)
3418 return r;
3419
3420 r = dsi_vc_send_bta_sync(dssdev, channel);
3421 if (r)
3422 return r;
3423
3424 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3425 DSS_DSI_CONTENT_GENERIC);
3426 if (r < 0)
3427 return r;
3428
3429 if (r != buflen) {
3430 r = -EIO;
3431 return r;
3432 }
3433
3434 return 0;
3435}
3436
3437int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3438 int buflen)
3439{
3440 int r;
3441
3442 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3443 if (r) {
3444 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3445 return r;
3446 }
3447
3448 return 0;
3449}
3450EXPORT_SYMBOL(dsi_vc_generic_read_0);
3451
3452int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3453 u8 *buf, int buflen)
3454{
3455 int r;
3456
3457 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3458 if (r) {
3459 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3460 return r;
3461 }
3462
3463 return 0;
3464}
3465EXPORT_SYMBOL(dsi_vc_generic_read_1);
3466
3467int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3468 u8 param1, u8 param2, u8 *buf, int buflen)
3469{
3470 int r;
3471 u8 reqdata[2];
3472
3473 reqdata[0] = param1;
3474 reqdata[1] = param2;
3475
3476 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3477 if (r) {
3478 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3479 return r;
3480 }
3481
3482 return 0;
3483}
3484EXPORT_SYMBOL(dsi_vc_generic_read_2);
3485
Archit Taneja1ffefe72011-05-12 17:26:24 +05303486int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3487 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303489 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3490
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303491 return dsi_vc_send_short(dsidev, channel,
3492 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493}
3494EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003497{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303498 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003499 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003500 int r, i;
3501 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003502
3503 DSSDBGF();
3504
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303505 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003506
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303507 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303509 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003510 return 0;
3511
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003512 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303513 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003514 dsi_if_enable(dsidev, 0);
3515 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3516 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003517 }
3518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303519 dsi_sync_vc(dsidev, 0);
3520 dsi_sync_vc(dsidev, 1);
3521 dsi_sync_vc(dsidev, 2);
3522 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303524 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303526 dsi_vc_enable(dsidev, 0, false);
3527 dsi_vc_enable(dsidev, 1, false);
3528 dsi_vc_enable(dsidev, 2, false);
3529 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303531 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003532 DSSERR("HS busy when enabling ULPS\n");
3533 return -EIO;
3534 }
3535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303536 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003537 DSSERR("LP busy when enabling ULPS\n");
3538 return -EIO;
3539 }
3540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303541 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003542 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3543 if (r)
3544 return r;
3545
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003546 mask = 0;
3547
3548 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3549 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3550 continue;
3551 mask |= 1 << i;
3552 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003553 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3554 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003555 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003556
Tomi Valkeinena702c852011-10-12 10:10:21 +03003557 /* flush posted write and wait for SCP interface to finish the write */
3558 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003559
3560 if (wait_for_completion_timeout(&completion,
3561 msecs_to_jiffies(1000)) == 0) {
3562 DSSERR("ULPS enable timeout\n");
3563 r = -EIO;
3564 goto err;
3565 }
3566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303567 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003568 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3569
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003570 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003571 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003572
Tomi Valkeinena702c852011-10-12 10:10:21 +03003573 /* flush posted write and wait for SCP interface to finish the write */
3574 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303576 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003577
3578 dsi_if_enable(dsidev, false);
3579
3580 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003582 return 0;
3583
3584err:
3585 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3587 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003589
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003590static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3591 unsigned ticks, bool x4, bool x16)
3592{
3593 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003594 unsigned long total_ticks;
3595 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003600 fck = dsi_fclk_rate(dsidev);
3601
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003602 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303603 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003604 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003605 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3606 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3607 dsi_write_reg(dsidev, DSI_TIMING2, r);
3608
3609 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3610
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003611 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3612 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3614 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003615}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003616
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003617static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3618 bool x8, bool x16)
3619{
3620 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003621 unsigned long total_ticks;
3622 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303623
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003624 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303625
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003626 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003627 fck = dsi_fclk_rate(dsidev);
3628
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003629 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303630 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003631 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003632 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3633 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3634 dsi_write_reg(dsidev, DSI_TIMING1, r);
3635
3636 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3637
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003638 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3639 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303640 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3641 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003642}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003644static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3645 unsigned ticks, bool x4, bool x16)
3646{
3647 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648 unsigned long total_ticks;
3649 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303650
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003651 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303652
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003653 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003654 fck = dsi_fclk_rate(dsidev);
3655
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003656 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303657 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003658 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003659 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3660 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3661 dsi_write_reg(dsidev, DSI_TIMING1, r);
3662
3663 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3664
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3666 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3668 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3672 unsigned ticks, bool x4, bool x16)
3673{
3674 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675 unsigned long total_ticks;
3676 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003681 fck = dsi_get_txbyteclkhs(dsidev);
3682
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003686 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3687 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3688 dsi_write_reg(dsidev, DSI_TIMING2, r);
3689
3690 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3691
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3693 total_ticks,
3694 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303695 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303697
3698static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3699{
3700 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3701 int num_line_buffers;
3702
3703 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3704 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3705 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3706 struct omap_video_timings *timings = &dssdev->panel.timings;
3707 /*
3708 * Don't use line buffers if width is greater than the video
3709 * port's line buffer size
3710 */
3711 if (line_buf_size <= timings->x_res * bpp / 8)
3712 num_line_buffers = 0;
3713 else
3714 num_line_buffers = 2;
3715 } else {
3716 /* Use maximum number of line buffers in command mode */
3717 num_line_buffers = 2;
3718 }
3719
3720 /* LINE_BUFFER */
3721 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3722}
3723
3724static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3725{
3726 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3727 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3728 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3729 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3730 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3731 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3732 u32 r;
3733
3734 r = dsi_read_reg(dsidev, DSI_CTRL);
3735 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3736 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3737 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3738 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3739 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3740 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3741 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3742 dsi_write_reg(dsidev, DSI_CTRL, r);
3743}
3744
3745static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3746{
3747 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3748 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3749 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3750 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3751 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3752 u32 r;
3753
3754 /*
3755 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3756 * 1 = Long blanking packets are sent in corresponding blanking periods
3757 */
3758 r = dsi_read_reg(dsidev, DSI_CTRL);
3759 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3760 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3761 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3762 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3763 dsi_write_reg(dsidev, DSI_CTRL, r);
3764}
3765
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766static int dsi_proto_config(struct omap_dss_device *dssdev)
3767{
3768 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3769 u32 r;
3770 int buswidth = 0;
3771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303772 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003773 DSI_FIFO_SIZE_32,
3774 DSI_FIFO_SIZE_32,
3775 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303777 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003778 DSI_FIFO_SIZE_32,
3779 DSI_FIFO_SIZE_32,
3780 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003781
3782 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303783 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3784 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3785 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3786 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003787
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303788 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003789 case 16:
3790 buswidth = 0;
3791 break;
3792 case 18:
3793 buswidth = 1;
3794 break;
3795 case 24:
3796 buswidth = 2;
3797 break;
3798 default:
3799 BUG();
3800 }
3801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303802 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003803 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3804 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3805 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3806 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3807 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3808 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003809 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3810 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003811 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3812 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3813 /* DCS_CMD_CODE, 1=start, 0=continue */
3814 r = FLD_MOD(r, 0, 25, 25);
3815 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303817 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818
Archit Taneja8af6ff02011-09-05 16:48:27 +05303819 dsi_config_vp_num_line_buffers(dssdev);
3820
3821 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3822 dsi_config_vp_sync_events(dssdev);
3823 dsi_config_blanking_modes(dssdev);
3824 }
3825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303826 dsi_vc_initial_config(dsidev, 0);
3827 dsi_vc_initial_config(dsidev, 1);
3828 dsi_vc_initial_config(dsidev, 2);
3829 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003830
3831 return 0;
3832}
3833
3834static void dsi_proto_timings(struct omap_dss_device *dssdev)
3835{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303836 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3839 unsigned tclk_pre, tclk_post;
3840 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3841 unsigned ths_trail, ths_exit;
3842 unsigned ddr_clk_pre, ddr_clk_post;
3843 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3844 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003845 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003846 u32 r;
3847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303848 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849 ths_prepare = FLD_GET(r, 31, 24);
3850 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3851 ths_zero = ths_prepare_ths_zero - ths_prepare;
3852 ths_trail = FLD_GET(r, 15, 8);
3853 ths_exit = FLD_GET(r, 7, 0);
3854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303855 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003856 tlpx = FLD_GET(r, 22, 16) * 2;
3857 tclk_trail = FLD_GET(r, 15, 8);
3858 tclk_zero = FLD_GET(r, 7, 0);
3859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303860 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861 tclk_prepare = FLD_GET(r, 7, 0);
3862
3863 /* min 8*UI */
3864 tclk_pre = 20;
3865 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303866 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867
Archit Taneja8af6ff02011-09-05 16:48:27 +05303868 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869
3870 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3871 4);
3872 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3873
3874 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3875 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303877 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3879 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303880 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003881
3882 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3883 ddr_clk_pre,
3884 ddr_clk_post);
3885
3886 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3887 DIV_ROUND_UP(ths_prepare, 4) +
3888 DIV_ROUND_UP(ths_zero + 3, 4);
3889
3890 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3891
3892 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3893 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303894 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003895
3896 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3897 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303898
3899 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3900 /* TODO: Implement a video mode check_timings function */
3901 int hsa = dssdev->panel.dsi_vm_data.hsa;
3902 int hfp = dssdev->panel.dsi_vm_data.hfp;
3903 int hbp = dssdev->panel.dsi_vm_data.hbp;
3904 int vsa = dssdev->panel.dsi_vm_data.vsa;
3905 int vfp = dssdev->panel.dsi_vm_data.vfp;
3906 int vbp = dssdev->panel.dsi_vm_data.vbp;
3907 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3908 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3909 struct omap_video_timings *timings = &dssdev->panel.timings;
3910 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3911 int tl, t_he, width_bytes;
3912
3913 t_he = hsync_end ?
3914 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3915
3916 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3917
3918 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3919 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3920 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3921
3922 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3923 hfp, hsync_end ? hsa : 0, tl);
3924 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3925 vsa, timings->y_res);
3926
3927 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3928 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3929 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3930 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3931 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3932
3933 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3934 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3935 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3936 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3937 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3938 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3939
3940 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3941 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3942 r = FLD_MOD(r, tl, 31, 16); /* TL */
3943 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3944 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945}
3946
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003947int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303948{
3949 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3950 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3951 u8 data_type;
3952 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003953 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303954
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003955 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3956 switch (dssdev->panel.dsi_pix_fmt) {
3957 case OMAP_DSS_DSI_FMT_RGB888:
3958 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3959 break;
3960 case OMAP_DSS_DSI_FMT_RGB666:
3961 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3962 break;
3963 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3964 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3965 break;
3966 case OMAP_DSS_DSI_FMT_RGB565:
3967 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3968 break;
3969 default:
3970 BUG();
3971 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05303972
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003973 dsi_if_enable(dsidev, false);
3974 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303975
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003976 /* MODE, 1 = video mode */
3977 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303978
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003979 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303980
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003981 dsi_vc_write_long_header(dsidev, channel, data_type,
3982 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303983
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003984 dsi_vc_enable(dsidev, channel, true);
3985 dsi_if_enable(dsidev, true);
3986 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303987
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003988 r = dss_mgr_enable(dssdev->manager);
3989 if (r) {
3990 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3991 dsi_if_enable(dsidev, false);
3992 dsi_vc_enable(dsidev, channel, false);
3993 }
3994
3995 return r;
3996 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303997
3998 return 0;
3999}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004000EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304001
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004002void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304003{
4004 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4005
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004006 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4007 dsi_if_enable(dsidev, false);
4008 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304009
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004010 /* MODE, 0 = command mode */
4011 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304012
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004013 dsi_vc_enable(dsidev, channel, true);
4014 dsi_if_enable(dsidev, true);
4015 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304016
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004017 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304018}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004019EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304020
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004021static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004022 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004023{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304024 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026 unsigned bytespp;
4027 unsigned bytespl;
4028 unsigned bytespf;
4029 unsigned total_len;
4030 unsigned packet_payload;
4031 unsigned packet_len;
4032 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004033 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304034 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304035 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004037 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038
Archit Tanejad6049142011-08-22 11:58:08 +05304039 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004040
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304041 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042 bytespl = w * bytespp;
4043 bytespf = bytespl * h;
4044
4045 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4046 * number of lines in a packet. See errata about VP_CLK_RATIO */
4047
4048 if (bytespf < line_buf_size)
4049 packet_payload = bytespf;
4050 else
4051 packet_payload = (line_buf_size) / bytespl * bytespl;
4052
4053 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4054 total_len = (bytespf / packet_payload) * packet_len;
4055
4056 if (bytespf % packet_payload)
4057 total_len += (bytespf % packet_payload) + 1;
4058
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004059 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304060 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304062 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304063 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004064
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304065 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4067 else
4068 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304069 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070
4071 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4072 * because DSS interrupts are not capable of waking up the CPU and the
4073 * framedone interrupt could be delayed for quite a long time. I think
4074 * the same goes for any DSS interrupts, but for some reason I have not
4075 * seen the problem anywhere else than here.
4076 */
4077 dispc_disable_sidle();
4078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304079 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004080
Archit Taneja49dbf582011-05-16 15:17:07 +05304081 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4082 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004083 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004084
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004085 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004086
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304087 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4089 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304090 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004091
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304092 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093
4094#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304095 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096#endif
4097 }
4098}
4099
4100#ifdef DSI_CATCH_MISSING_TE
4101static void dsi_te_timeout(unsigned long arg)
4102{
4103 DSSERR("TE not received for 250ms!\n");
4104}
4105#endif
4106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304107static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004108{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304109 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4110
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004111 /* SIDLEMODE back to smart-idle */
4112 dispc_enable_sidle();
4113
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304114 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004115 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004117 }
4118
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304119 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004120
4121 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304122 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004123}
4124
4125static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4126{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304127 struct dsi_data *dsi = container_of(work, struct dsi_data,
4128 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004129 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4130 * 250ms which would conflict with this timeout work. What should be
4131 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004132 * possibly scheduled framedone work. However, cancelling the transfer
4133 * on the HW is buggy, and would probably require resetting the whole
4134 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004135
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004136 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004137
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304138 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004139}
4140
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004141static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004142{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304143 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4144 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4146
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004147 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4148 * turns itself off. However, DSI still has the pixels in its buffers,
4149 * and is sending the data.
4150 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004151
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304152 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004153
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304154 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004155}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004157int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004158 void (*callback)(int, void *), void *data)
4159{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304160 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304161 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004162 u16 dw, dh;
4163
4164 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304165
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304166 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004167
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004168 dsi->framedone_callback = callback;
4169 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004170
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004171 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004172
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004173#ifdef DEBUG
4174 dsi->update_bytes = dw * dh *
4175 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4176#endif
4177 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004178
4179 return 0;
4180}
4181EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182
4183/* Display funcs */
4184
4185static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4186{
4187 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304188
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004190 u16 dw, dh;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304191 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004192 struct omap_video_timings timings = {
4193 .hsw = 1,
4194 .hfp = 1,
4195 .hbp = 1,
4196 .vsw = 1,
4197 .vfp = 0,
4198 .vbp = 0,
4199 };
4200
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004201 dssdev->driver->get_resolution(dssdev, &dw, &dh);
4202 timings.x_res = dw;
4203 timings.y_res = dh;
4204
Archit Taneja8af6ff02011-09-05 16:48:27 +05304205 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4206 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4207
4208 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4209 (void *) dssdev, irq);
4210 if (r) {
4211 DSSERR("can't get FRAMEDONE irq\n");
4212 return r;
4213 }
4214
4215 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4216 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4217
Archit Taneja41721162012-04-26 20:10:46 +05304218 dss_mgr_set_timings(dssdev->manager, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304219 } else {
4220 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4221 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4222
Archit Taneja41721162012-04-26 20:10:46 +05304223 dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224 }
4225
Archit Taneja8af6ff02011-09-05 16:48:27 +05304226 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4227 OMAP_DSS_LCD_DISPLAY_TFT);
4228 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4229 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230 return 0;
4231}
4232
4233static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4234{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304235 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4236 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304237
Archit Taneja8af6ff02011-09-05 16:48:27 +05304238 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4239 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304240
Archit Taneja8af6ff02011-09-05 16:48:27 +05304241 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4242 (void *) dssdev, irq);
4243 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244}
4245
4246static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4247{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004249 struct dsi_clock_info cinfo;
4250 int r;
4251
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004252 cinfo.regn = dssdev->clocks.dsi.regn;
4253 cinfo.regm = dssdev->clocks.dsi.regm;
4254 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4255 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004256 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004257 if (r) {
4258 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004259 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004260 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304262 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263 if (r) {
4264 DSSERR("Failed to set dsi clocks\n");
4265 return r;
4266 }
4267
4268 return 0;
4269}
4270
4271static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4272{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304273 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004274 struct dispc_clock_info dispc_cinfo;
4275 int r;
4276 unsigned long long fck;
4277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304278 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004279
Archit Tanejae8881662011-04-12 13:52:24 +05304280 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4281 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282
4283 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4284 if (r) {
4285 DSSERR("Failed to calc dispc clocks\n");
4286 return r;
4287 }
4288
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004289 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004290 if (r) {
4291 DSSERR("Failed to set dispc clocks\n");
4292 return r;
4293 }
4294
4295 return 0;
4296}
4297
4298static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4299{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304300 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304301 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004302 int r;
4303
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03004304 r = dsi_parse_lane_config(dssdev);
4305 if (r) {
4306 DSSERR("illegal lane config");
4307 goto err0;
4308 }
4309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304310 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311 if (r)
4312 goto err0;
4313
4314 r = dsi_configure_dsi_clocks(dssdev);
4315 if (r)
4316 goto err1;
4317
Archit Tanejae8881662011-04-12 13:52:24 +05304318 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304319 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004320 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304321 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322
4323 DSSDBG("PLL OK\n");
4324
4325 r = dsi_configure_dispc_clocks(dssdev);
4326 if (r)
4327 goto err2;
4328
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004329 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004330 if (r)
4331 goto err2;
4332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304333 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334
4335 dsi_proto_timings(dssdev);
4336 dsi_set_lp_clk_divisor(dssdev);
4337
4338 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304339 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004340
4341 r = dsi_proto_config(dssdev);
4342 if (r)
4343 goto err3;
4344
4345 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304346 dsi_vc_enable(dsidev, 0, 1);
4347 dsi_vc_enable(dsidev, 1, 1);
4348 dsi_vc_enable(dsidev, 2, 1);
4349 dsi_vc_enable(dsidev, 3, 1);
4350 dsi_if_enable(dsidev, 1);
4351 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004352
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004353 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004354err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004355 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004356err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304357 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304358 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004359 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4360
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004361err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304362 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004363err0:
4364 return r;
4365}
4366
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004367static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004368 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004369{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304370 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304371 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304372 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304373
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304374 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304375 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004376
Ville Syrjäläd7370102010-04-22 22:50:09 +02004377 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304378 dsi_if_enable(dsidev, 0);
4379 dsi_vc_enable(dsidev, 0, 0);
4380 dsi_vc_enable(dsidev, 1, 0);
4381 dsi_vc_enable(dsidev, 2, 0);
4382 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004383
Archit Taneja89a35e52011-04-12 13:52:23 +05304384 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304385 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004386 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004387 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304388 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389}
4390
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004391int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004392{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304393 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004395 int r = 0;
4396
4397 DSSDBG("dsi_display_enable\n");
4398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304399 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004400
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304401 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004402
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004403 if (dssdev->manager == NULL) {
4404 DSSERR("failed to enable display: no manager\n");
4405 r = -ENODEV;
4406 goto err_start_dev;
4407 }
4408
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409 r = omap_dss_start_device(dssdev);
4410 if (r) {
4411 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004412 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413 }
4414
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004415 r = dsi_runtime_get(dsidev);
4416 if (r)
4417 goto err_get_dsi;
4418
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304419 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004420
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004421 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004422
4423 r = dsi_display_init_dispc(dssdev);
4424 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004425 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426
4427 r = dsi_display_init_dsi(dssdev);
4428 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004429 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304431 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004432
4433 return 0;
4434
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004435err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004436 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004437err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304438 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004439 dsi_runtime_put(dsidev);
4440err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004442err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304443 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444 DSSDBG("dsi_display_enable FAILED\n");
4445 return r;
4446}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004447EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004449void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004450 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304452 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304454
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455 DSSDBG("dsi_display_disable\n");
4456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304457 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004458
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304459 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004461 dsi_sync_vc(dsidev, 0);
4462 dsi_sync_vc(dsidev, 1);
4463 dsi_sync_vc(dsidev, 2);
4464 dsi_sync_vc(dsidev, 3);
4465
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004466 dsi_display_uninit_dispc(dssdev);
4467
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004468 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004469
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004470 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304471 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472
4473 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304475 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004477EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004479int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304481 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4482 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4483
4484 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004485 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004487EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489int dsi_init_display(struct omap_dss_device *dssdev)
4490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304491 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494 DSSDBG("DSI init\n");
4495
Archit Taneja7e951ee2011-07-22 12:45:04 +05304496 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4497 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4498 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4499 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304501 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004502 struct regulator *vdds_dsi;
4503
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304504 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004505
4506 if (IS_ERR(vdds_dsi)) {
4507 DSSERR("can't get VDDS_DSI regulator\n");
4508 return PTR_ERR(vdds_dsi);
4509 }
4510
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304511 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004512 }
4513
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004514 return 0;
4515}
4516
Archit Taneja5ee3c142011-03-02 12:35:53 +05304517int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4518{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304519 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304521 int i;
4522
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304523 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4524 if (!dsi->vc[i].dssdev) {
4525 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304526 *channel = i;
4527 return 0;
4528 }
4529 }
4530
4531 DSSERR("cannot get VC for display %s", dssdev->name);
4532 return -ENOSPC;
4533}
4534EXPORT_SYMBOL(omap_dsi_request_vc);
4535
4536int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4537{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4539 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4540
Archit Taneja5ee3c142011-03-02 12:35:53 +05304541 if (vc_id < 0 || vc_id > 3) {
4542 DSSERR("VC ID out of range\n");
4543 return -EINVAL;
4544 }
4545
4546 if (channel < 0 || channel > 3) {
4547 DSSERR("Virtual Channel out of range\n");
4548 return -EINVAL;
4549 }
4550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304551 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304552 DSSERR("Virtual Channel not allocated to display %s\n",
4553 dssdev->name);
4554 return -EINVAL;
4555 }
4556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304557 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304558
4559 return 0;
4560}
4561EXPORT_SYMBOL(omap_dsi_set_vc_id);
4562
4563void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4564{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304565 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4567
Archit Taneja5ee3c142011-03-02 12:35:53 +05304568 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304569 dsi->vc[channel].dssdev == dssdev) {
4570 dsi->vc[channel].dssdev = NULL;
4571 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304572 }
4573}
4574EXPORT_SYMBOL(omap_dsi_release_vc);
4575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304576void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004577{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304578 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304579 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304580 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4581 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004582}
4583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304584void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004585{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304586 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304587 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304588 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4589 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004590}
4591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304592static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004593{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304594 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4595
4596 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4597 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4598 dsi->regm_dispc_max =
4599 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4600 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4601 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4602 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4603 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004604}
4605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004606static int dsi_get_clocks(struct platform_device *dsidev)
4607{
4608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4609 struct clk *clk;
4610
4611 clk = clk_get(&dsidev->dev, "fck");
4612 if (IS_ERR(clk)) {
4613 DSSERR("can't get fck\n");
4614 return PTR_ERR(clk);
4615 }
4616
4617 dsi->dss_clk = clk;
4618
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004619 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004620 if (IS_ERR(clk)) {
4621 DSSERR("can't get sys_clk\n");
4622 clk_put(dsi->dss_clk);
4623 dsi->dss_clk = NULL;
4624 return PTR_ERR(clk);
4625 }
4626
4627 dsi->sys_clk = clk;
4628
4629 return 0;
4630}
4631
4632static void dsi_put_clocks(struct platform_device *dsidev)
4633{
4634 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4635
4636 if (dsi->dss_clk)
4637 clk_put(dsi->dss_clk);
4638 if (dsi->sys_clk)
4639 clk_put(dsi->sys_clk);
4640}
4641
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004642/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004643static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004644{
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004645 struct omap_display_platform_data *dss_plat_data;
4646 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004647 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304648 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004649 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304650 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004651
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004652 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004653 if (!dsi)
4654 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304655
4656 dsi->pdev = dsidev;
4657 dsi_pdev_map[dsi_module] = dsidev;
4658 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304659
4660 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004661 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004662 dsi->enable_pads = board_info->dsi_enable_pads;
4663 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004664
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304665 spin_lock_init(&dsi->irq_lock);
4666 spin_lock_init(&dsi->errors_lock);
4667 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004668
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004669#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304670 spin_lock_init(&dsi->irq_stats_lock);
4671 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004672#endif
4673
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304674 mutex_init(&dsi->lock);
4675 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004676
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304677 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4678 dsi_framedone_timeout_work_callback);
4679
4680#ifdef DSI_CATCH_MISSING_TE
4681 init_timer(&dsi->te_timer);
4682 dsi->te_timer.function = dsi_te_timeout;
4683 dsi->te_timer.data = 0;
4684#endif
4685 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4686 if (!dsi_mem) {
4687 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004688 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004689 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004690
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004691 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4692 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304693 if (!dsi->base) {
4694 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004695 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304696 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004697
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304698 dsi->irq = platform_get_irq(dsi->pdev, 0);
4699 if (dsi->irq < 0) {
4700 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004701 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304702 }
archit tanejaaffe3602011-02-23 08:41:03 +00004703
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004704 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4705 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004706 if (r < 0) {
4707 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004708 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004709 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004710
Archit Taneja5ee3c142011-03-02 12:35:53 +05304711 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304712 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304713 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304714 dsi->vc[i].dssdev = NULL;
4715 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304716 }
4717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304718 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004719
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004720 r = dsi_get_clocks(dsidev);
4721 if (r)
4722 return r;
4723
4724 pm_runtime_enable(&dsidev->dev);
4725
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004726 r = dsi_runtime_get(dsidev);
4727 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004728 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304730 rev = dsi_read_reg(dsidev, DSI_REVISION);
4731 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4733
Tomi Valkeinend9820852011-10-12 15:05:59 +03004734 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4735 * of data to 3 by default */
4736 if (dss_has_feature(FEAT_DSI_GNQ))
4737 /* NB_DATA_LANES */
4738 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4739 else
4740 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304741
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004742 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004743
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004745
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004746err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004747 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004748 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749 return r;
4750}
4751
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004752static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304754 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4755
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004756 WARN_ON(dsi->scp_clk_refcount > 0);
4757
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004758 pm_runtime_disable(&dsidev->dev);
4759
4760 dsi_put_clocks(dsidev);
4761
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304762 if (dsi->vdds_dsi_reg != NULL) {
4763 if (dsi->vdds_dsi_enabled) {
4764 regulator_disable(dsi->vdds_dsi_reg);
4765 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004766 }
4767
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304768 regulator_put(dsi->vdds_dsi_reg);
4769 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004770 }
4771
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004772 return 0;
4773}
4774
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004775static int dsi_runtime_suspend(struct device *dev)
4776{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004777 dispc_runtime_put();
4778 dss_runtime_put();
4779
4780 return 0;
4781}
4782
4783static int dsi_runtime_resume(struct device *dev)
4784{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004785 int r;
4786
4787 r = dss_runtime_get();
4788 if (r)
4789 goto err_get_dss;
4790
4791 r = dispc_runtime_get();
4792 if (r)
4793 goto err_get_dispc;
4794
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004795 return 0;
4796
4797err_get_dispc:
4798 dss_runtime_put();
4799err_get_dss:
4800 return r;
4801}
4802
4803static const struct dev_pm_ops dsi_pm_ops = {
4804 .runtime_suspend = dsi_runtime_suspend,
4805 .runtime_resume = dsi_runtime_resume,
4806};
4807
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004808static struct platform_driver omap_dsihw_driver = {
4809 .probe = omap_dsihw_probe,
4810 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004811 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004812 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004813 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004814 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004815 },
4816};
4817
4818int dsi_init_platform_driver(void)
4819{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004820 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004821}
4822
4823void dsi_uninit_platform_driver(void)
4824{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004825 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004826}