blob: 7b16ce637a8e68f00872175b2b53eaa33a9ca961 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030091#ifdef CONFIG_PPC
Anton Vorontsov7d350972010-06-30 06:39:12 +000092#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030093#include <asm/mpc85xx.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <asm/irq.h>
96#include <asm/uaccess.h>
97#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/dma-mapping.h>
99#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400100#include <linux/mii.h>
101#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800102#include <linux/phy_fixed.h>
103#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700104#include <linux/of_net.h>
Claudiu Manoilfd31a952014-10-07 10:44:31 +0300105#include <linux/of_address.h>
106#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Abhimanyu8fcc6032015-10-27 14:17:43 +0530110#define TX_TIMEOUT (5*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Claudiu Manoil75354142015-07-13 16:22:06 +0300112const char gfar_driver_version[] = "2.0";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int gfar_enet_open(struct net_device *dev);
115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200116static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117static void gfar_timeout(struct net_device *dev);
118static int gfar_close(struct net_device *dev);
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300119static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
120 int alloc_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int gfar_set_mac_address(struct net_device *dev);
122static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100123static irqreturn_t gfar_error(int irq, void *dev_id);
124static irqreturn_t gfar_transmit(int irq, void *dev_id);
125static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static void adjust_link(struct net_device *dev);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +0300127static noinline void gfar_update_link_state(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700129static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600130static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400131static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132static void gfar_set_multi(struct net_device *dev);
133static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500134static void gfar_configure_serdes(struct net_device *dev);
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200135static int gfar_poll_rx(struct napi_struct *napi, int budget);
136static int gfar_poll_tx(struct napi_struct *napi, int budget);
137static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300139#ifdef CONFIG_NET_POLL_CONTROLLER
140static void gfar_netpoll(struct net_device *dev);
141#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000142int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000143static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300144static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200145static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600146static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800147static void gfar_set_mac_for_addr(struct net_device *dev, int num,
148 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000149static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_AUTHOR("Freescale Semiconductor, Inc");
152MODULE_DESCRIPTION("Gianfar Ethernet Driver");
153MODULE_LICENSE("GPL");
154
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000155static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000156 dma_addr_t buf)
157{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000158 u32 lstatus;
159
Claudiu Manoila7312d52015-03-13 10:36:28 +0200160 bdp->bufPtr = cpu_to_be32(buf);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000161
162 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000163 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000164 lstatus |= BD_LFLAG(RXBD_WRAP);
165
Claudiu Manoild55398b2014-10-07 10:44:35 +0300166 gfar_wmb();
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000167
Claudiu Manoila7312d52015-03-13 10:36:28 +0200168 bdp->lstatus = cpu_to_be32(lstatus);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000169}
170
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300171static void gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000172{
Anton Vorontsov87283272009-10-12 06:00:39 +0000173 struct gfar_private *priv = netdev_priv(ndev);
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200174 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000175 struct gfar_priv_tx_q *tx_queue = NULL;
176 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000177 struct txbd8 *txbdp;
Kevin Hao03366a332014-12-24 14:05:45 +0800178 u32 __iomem *rfbptr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000179 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000180
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000181 for (i = 0; i < priv->num_tx_queues; i++) {
182 tx_queue = priv->tx_queue[i];
183 /* Initialize some variables in our dev structure */
184 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
185 tx_queue->dirty_tx = tx_queue->tx_bd_base;
186 tx_queue->cur_tx = tx_queue->tx_bd_base;
187 tx_queue->skb_curtx = 0;
188 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000189
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000190 /* Initialize Transmit Descriptor Ring */
191 txbdp = tx_queue->tx_bd_base;
192 for (j = 0; j < tx_queue->tx_ring_size; j++) {
193 txbdp->lstatus = 0;
194 txbdp->bufPtr = 0;
195 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000196 }
197
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000198 /* Set the last descriptor in the ring to indicate wrap */
199 txbdp--;
Claudiu Manoila7312d52015-03-13 10:36:28 +0200200 txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
201 TXBD_WRAP);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000202 }
203
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200204 rfbptr = &regs->rfbptr0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000205 for (i = 0; i < priv->num_rx_queues; i++) {
206 rx_queue = priv->rx_queue[i];
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000207
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300208 rx_queue->next_to_clean = 0;
209 rx_queue->next_to_use = 0;
Claudiu Manoil75354142015-07-13 16:22:06 +0300210 rx_queue->next_to_alloc = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000211
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300212 /* make sure next_to_clean != next_to_use after this
213 * by leaving at least 1 unused descriptor
214 */
215 gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000216
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200217 rx_queue->rfbptr = rfbptr;
218 rfbptr += 2;
Anton Vorontsov87283272009-10-12 06:00:39 +0000219 }
Anton Vorontsov87283272009-10-12 06:00:39 +0000220}
221
222static int gfar_alloc_skb_resources(struct net_device *ndev)
223{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000224 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000225 dma_addr_t addr;
Claudiu Manoil75354142015-07-13 16:22:06 +0300226 int i, j;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000227 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000228 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000229 struct gfar_priv_tx_q *tx_queue = NULL;
230 struct gfar_priv_rx_q *rx_queue = NULL;
231
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000232 priv->total_tx_ring_size = 0;
233 for (i = 0; i < priv->num_tx_queues; i++)
234 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
235
236 priv->total_rx_ring_size = 0;
237 for (i = 0; i < priv->num_rx_queues; i++)
238 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000239
240 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000241 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000242 (priv->total_tx_ring_size *
243 sizeof(struct txbd8)) +
244 (priv->total_rx_ring_size *
245 sizeof(struct rxbd8)),
246 &addr, GFP_KERNEL);
247 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000248 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000249
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000250 for (i = 0; i < priv->num_tx_queues; i++) {
251 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000252 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000253 tx_queue->tx_bd_dma_base = addr;
254 tx_queue->dev = ndev;
255 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000256 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
257 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000258 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000259
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000260 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000261 for (i = 0; i < priv->num_rx_queues; i++) {
262 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000263 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000264 rx_queue->rx_bd_dma_base = addr;
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300265 rx_queue->ndev = ndev;
Claudiu Manoil75354142015-07-13 16:22:06 +0300266 rx_queue->dev = dev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000267 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
268 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000269 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000270
271 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000272 for (i = 0; i < priv->num_tx_queues; i++) {
273 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000274 tx_queue->tx_skbuff =
275 kmalloc_array(tx_queue->tx_ring_size,
276 sizeof(*tx_queue->tx_skbuff),
277 GFP_KERNEL);
278 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000279 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000280
Claudiu Manoil75354142015-07-13 16:22:06 +0300281 for (j = 0; j < tx_queue->tx_ring_size; j++)
282 tx_queue->tx_skbuff[j] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000283 }
284
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000285 for (i = 0; i < priv->num_rx_queues; i++) {
286 rx_queue = priv->rx_queue[i];
Claudiu Manoil75354142015-07-13 16:22:06 +0300287 rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size,
288 sizeof(*rx_queue->rx_buff),
289 GFP_KERNEL);
290 if (!rx_queue->rx_buff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000291 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000292 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000293
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300294 gfar_init_bds(ndev);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000295
296 return 0;
297
298cleanup:
299 free_skb_resources(priv);
300 return -ENOMEM;
301}
302
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000303static void gfar_init_tx_rx_base(struct gfar_private *priv)
304{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000305 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000306 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000307 int i;
308
309 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000310 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000311 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000312 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000313 }
314
315 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000316 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000317 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000318 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000319 }
320}
321
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200322static void gfar_init_rqprm(struct gfar_private *priv)
323{
324 struct gfar __iomem *regs = priv->gfargrp[0].regs;
325 u32 __iomem *baddr;
326 int i;
327
328 baddr = &regs->rqprm0;
329 for (i = 0; i < priv->num_rx_queues; i++) {
330 gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
331 (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
332 baddr++;
333 }
334}
335
Claudiu Manoil75354142015-07-13 16:22:06 +0300336static void gfar_rx_offload_en(struct gfar_private *priv)
Claudiu Manoil88302642014-02-24 12:13:43 +0200337{
Claudiu Manoil88302642014-02-24 12:13:43 +0200338 /* set this when rx hw offload (TOE) functions are being used */
339 priv->uses_rxfcb = 0;
340
341 if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
342 priv->uses_rxfcb = 1;
343
Claudiu Manoil15bf1762015-10-23 11:41:59 +0300344 if (priv->hwts_rx_en || priv->rx_filer_enable)
Claudiu Manoil88302642014-02-24 12:13:43 +0200345 priv->uses_rxfcb = 1;
Claudiu Manoil88302642014-02-24 12:13:43 +0200346}
347
Claudiu Manoila328ac92014-02-24 12:13:42 +0200348static void gfar_mac_rx_config(struct gfar_private *priv)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000349{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000350 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000351 u32 rctrl = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000352
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000353 if (priv->rx_filer_enable) {
Claudiu Manoil15bf1762015-10-23 11:41:59 +0300354 rctrl |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000355 /* Program the RIR0 reg with the required distribution */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200356 if (priv->poll_mode == GFAR_SQ_POLLING)
357 gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
358 else /* GFAR_MQ_POLLING */
359 gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000360 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000361
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000362 /* Restore PROMISC mode */
Claudiu Manoila328ac92014-02-24 12:13:42 +0200363 if (priv->ndev->flags & IFF_PROMISC)
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000364 rctrl |= RCTRL_PROM;
365
Claudiu Manoil88302642014-02-24 12:13:43 +0200366 if (priv->ndev->features & NETIF_F_RXCSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000367 rctrl |= RCTRL_CHECKSUMMING;
368
Claudiu Manoil88302642014-02-24 12:13:43 +0200369 if (priv->extended_hash)
370 rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000371
372 if (priv->padding) {
373 rctrl &= ~RCTRL_PAL_MASK;
374 rctrl |= RCTRL_PADDING(priv->padding);
375 }
376
Manfred Rudigier97553f72010-06-11 01:49:05 +0000377 /* Enable HW time stamping if requested from user space */
Claudiu Manoil88302642014-02-24 12:13:43 +0200378 if (priv->hwts_rx_en)
Manfred Rudigier97553f72010-06-11 01:49:05 +0000379 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
380
Claudiu Manoil88302642014-02-24 12:13:43 +0200381 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000382 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000383
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200384 /* Clear the LFC bit */
385 gfar_write(&regs->rctrl, rctrl);
386 /* Init flow control threshold values */
387 gfar_init_rqprm(priv);
388 gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
389 rctrl |= RCTRL_LFC;
390
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000391 /* Init rctrl based on our settings */
392 gfar_write(&regs->rctrl, rctrl);
Claudiu Manoila328ac92014-02-24 12:13:42 +0200393}
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000394
Claudiu Manoila328ac92014-02-24 12:13:42 +0200395static void gfar_mac_tx_config(struct gfar_private *priv)
396{
397 struct gfar __iomem *regs = priv->gfargrp[0].regs;
398 u32 tctrl = 0;
399
400 if (priv->ndev->features & NETIF_F_IP_CSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000401 tctrl |= TCTRL_INIT_CSUM;
402
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000403 if (priv->prio_sched_en)
404 tctrl |= TCTRL_TXSCHED_PRIO;
405 else {
406 tctrl |= TCTRL_TXSCHED_WRRS;
407 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
408 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
409 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000410
Claudiu Manoil88302642014-02-24 12:13:43 +0200411 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
412 tctrl |= TCTRL_VLINS;
413
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000414 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000415}
416
Claudiu Manoilf19015b2014-02-24 12:13:46 +0200417static void gfar_configure_coalescing(struct gfar_private *priv,
418 unsigned long tx_mask, unsigned long rx_mask)
419{
420 struct gfar __iomem *regs = priv->gfargrp[0].regs;
421 u32 __iomem *baddr;
422
423 if (priv->mode == MQ_MG_MODE) {
424 int i = 0;
425
426 baddr = &regs->txic0;
427 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
428 gfar_write(baddr + i, 0);
429 if (likely(priv->tx_queue[i]->txcoalescing))
430 gfar_write(baddr + i, priv->tx_queue[i]->txic);
431 }
432
433 baddr = &regs->rxic0;
434 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
435 gfar_write(baddr + i, 0);
436 if (likely(priv->rx_queue[i]->rxcoalescing))
437 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
438 }
439 } else {
440 /* Backward compatible case -- even if we enable
441 * multiple queues, there's only single reg to program
442 */
443 gfar_write(&regs->txic, 0);
444 if (likely(priv->tx_queue[0]->txcoalescing))
445 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
446
447 gfar_write(&regs->rxic, 0);
448 if (unlikely(priv->rx_queue[0]->rxcoalescing))
449 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
450 }
451}
452
453void gfar_configure_coalescing_all(struct gfar_private *priv)
454{
455 gfar_configure_coalescing(priv, 0xFF, 0xFF);
456}
457
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000458static struct net_device_stats *gfar_get_stats(struct net_device *dev)
459{
460 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000461 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
462 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000463 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000464
465 for (i = 0; i < priv->num_rx_queues; i++) {
466 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000467 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000468 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
469 }
470
471 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000472 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000473 dev->stats.rx_dropped = rx_dropped;
474
475 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000476 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
477 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000478 }
479
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000480 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000481 dev->stats.tx_packets = tx_packets;
482
483 return &dev->stats;
484}
485
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300486static int gfar_set_mac_addr(struct net_device *dev, void *p)
487{
488 eth_mac_addr(dev, p);
489
490 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
491
492 return 0;
493}
494
Andy Fleming26ccfc32009-03-10 12:58:28 +0000495static const struct net_device_ops gfar_netdev_ops = {
496 .ndo_open = gfar_enet_open,
497 .ndo_start_xmit = gfar_start_xmit,
498 .ndo_stop = gfar_close,
499 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000500 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000501 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000502 .ndo_tx_timeout = gfar_timeout,
503 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000504 .ndo_get_stats = gfar_get_stats,
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300505 .ndo_set_mac_address = gfar_set_mac_addr,
Ben Hutchings240c1022009-07-09 17:54:35 +0000506 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000507#ifdef CONFIG_NET_POLL_CONTROLLER
508 .ndo_poll_controller = gfar_netpoll,
509#endif
510};
511
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200512static void gfar_ints_disable(struct gfar_private *priv)
513{
514 int i;
515 for (i = 0; i < priv->num_grps; i++) {
516 struct gfar __iomem *regs = priv->gfargrp[i].regs;
517 /* Clear IEVENT */
518 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
519
520 /* Initialize IMASK */
521 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
522 }
523}
524
525static void gfar_ints_enable(struct gfar_private *priv)
526{
527 int i;
528 for (i = 0; i < priv->num_grps; i++) {
529 struct gfar __iomem *regs = priv->gfargrp[i].regs;
530 /* Unmask the interrupts we look for */
531 gfar_write(&regs->imask, IMASK_DEFAULT);
532 }
533}
534
Claudiu Manoil20862782014-02-17 12:53:14 +0200535static int gfar_alloc_tx_queues(struct gfar_private *priv)
536{
537 int i;
538
539 for (i = 0; i < priv->num_tx_queues; i++) {
540 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
541 GFP_KERNEL);
542 if (!priv->tx_queue[i])
543 return -ENOMEM;
544
545 priv->tx_queue[i]->tx_skbuff = NULL;
546 priv->tx_queue[i]->qindex = i;
547 priv->tx_queue[i]->dev = priv->ndev;
548 spin_lock_init(&(priv->tx_queue[i]->txlock));
549 }
550 return 0;
551}
552
553static int gfar_alloc_rx_queues(struct gfar_private *priv)
554{
555 int i;
556
557 for (i = 0; i < priv->num_rx_queues; i++) {
558 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
559 GFP_KERNEL);
560 if (!priv->rx_queue[i])
561 return -ENOMEM;
562
Claudiu Manoil20862782014-02-17 12:53:14 +0200563 priv->rx_queue[i]->qindex = i;
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300564 priv->rx_queue[i]->ndev = priv->ndev;
Claudiu Manoil20862782014-02-17 12:53:14 +0200565 }
566 return 0;
567}
568
569static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000570{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000571 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000572
573 for (i = 0; i < priv->num_tx_queues; i++)
574 kfree(priv->tx_queue[i]);
575}
576
Claudiu Manoil20862782014-02-17 12:53:14 +0200577static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000578{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000579 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000580
581 for (i = 0; i < priv->num_rx_queues; i++)
582 kfree(priv->rx_queue[i]);
583}
584
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000585static void unmap_group_regs(struct gfar_private *priv)
586{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000587 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000588
589 for (i = 0; i < MAXGROUPS; i++)
590 if (priv->gfargrp[i].regs)
591 iounmap(priv->gfargrp[i].regs);
592}
593
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000594static void free_gfar_dev(struct gfar_private *priv)
595{
596 int i, j;
597
598 for (i = 0; i < priv->num_grps; i++)
599 for (j = 0; j < GFAR_NUM_IRQS; j++) {
600 kfree(priv->gfargrp[i].irqinfo[j]);
601 priv->gfargrp[i].irqinfo[j] = NULL;
602 }
603
604 free_netdev(priv->ndev);
605}
606
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000607static void disable_napi(struct gfar_private *priv)
608{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000609 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000610
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200611 for (i = 0; i < priv->num_grps; i++) {
612 napi_disable(&priv->gfargrp[i].napi_rx);
613 napi_disable(&priv->gfargrp[i].napi_tx);
614 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000615}
616
617static void enable_napi(struct gfar_private *priv)
618{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000619 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000620
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200621 for (i = 0; i < priv->num_grps; i++) {
622 napi_enable(&priv->gfargrp[i].napi_rx);
623 napi_enable(&priv->gfargrp[i].napi_tx);
624 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000625}
626
627static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000628 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000629{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000630 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000631 int i;
632
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000633 for (i = 0; i < GFAR_NUM_IRQS; i++) {
634 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
635 GFP_KERNEL);
636 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000637 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000638 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000639
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000640 grp->regs = of_iomap(np, 0);
641 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000642 return -ENOMEM;
643
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000644 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000645
646 /* If we aren't the FEC we have multiple interrupts */
647 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000648 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
649 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
Mark Brownfea0f662015-11-26 11:59:45 +0000650 if (!gfar_irq(grp, TX)->irq ||
651 !gfar_irq(grp, RX)->irq ||
652 !gfar_irq(grp, ER)->irq)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000653 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000654 }
655
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000656 grp->priv = priv;
657 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000658 if (priv->mode == MQ_MG_MODE) {
Jingchang Lu55917642015-03-13 10:52:32 +0200659 u32 rxq_mask, txq_mask;
660 int ret;
661
662 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
663 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
664
665 ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
666 if (!ret) {
667 grp->rx_bit_map = rxq_mask ?
668 rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
669 }
670
671 ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
672 if (!ret) {
673 grp->tx_bit_map = txq_mask ?
674 txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
675 }
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200676
677 if (priv->poll_mode == GFAR_SQ_POLLING) {
678 /* One Q per interrupt group: Q0 to G0, Q1 to G1 */
679 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
680 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200681 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000682 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000683 grp->rx_bit_map = 0xFF;
684 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000685 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200686
687 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
688 * right to left, so we need to revert the 8 bits to get the q index
689 */
690 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
691 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
692
693 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
694 * also assign queues to groups
695 */
696 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200697 if (!grp->rx_queue)
698 grp->rx_queue = priv->rx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200699 grp->num_rx_queues++;
700 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
701 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
702 priv->rx_queue[i]->grp = grp;
703 }
704
705 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200706 if (!grp->tx_queue)
707 grp->tx_queue = priv->tx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200708 grp->num_tx_queues++;
709 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
710 priv->tqueue |= (TQUEUE_EN0 >> i);
711 priv->tx_queue[i]->grp = grp;
712 }
713
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000714 priv->num_grps++;
715
716 return 0;
717}
718
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100719static int gfar_of_group_count(struct device_node *np)
720{
721 struct device_node *child;
722 int num = 0;
723
724 for_each_available_child_of_node(np, child)
725 if (!of_node_cmp(child->name, "queue-group"))
726 num++;
727
728 return num;
729}
730
Grant Likely2dc11582010-08-06 09:25:50 -0600731static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800732{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800733 const char *model;
734 const char *ctype;
735 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000736 int err = 0, i;
737 struct net_device *dev = NULL;
738 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700739 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000740 struct device_node *child = NULL;
Jingchang Lu55917642015-03-13 10:52:32 +0200741 u32 stash_len = 0;
742 u32 stash_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000743 unsigned int num_tx_qs, num_rx_qs;
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200744 unsigned short mode, poll_mode;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800745
Kevin Hao4b222ca2015-01-28 20:06:48 +0800746 if (!np)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800747 return -ENODEV;
748
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200749 if (of_device_is_compatible(np, "fsl,etsec2")) {
750 mode = MQ_MG_MODE;
751 poll_mode = GFAR_SQ_POLLING;
752 } else {
753 mode = SQ_SG_MODE;
754 poll_mode = GFAR_SQ_POLLING;
755 }
756
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200757 if (mode == SQ_SG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200758 num_tx_qs = 1;
759 num_rx_qs = 1;
760 } else { /* MQ_MG_MODE */
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200761 /* get the actual number of supported groups */
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100762 unsigned int num_grps = gfar_of_group_count(np);
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200763
764 if (num_grps == 0 || num_grps > MAXGROUPS) {
765 dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
766 num_grps);
767 pr_err("Cannot do alloc_etherdev, aborting\n");
768 return -EINVAL;
769 }
770
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200771 if (poll_mode == GFAR_SQ_POLLING) {
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200772 num_tx_qs = num_grps; /* one txq per int group */
773 num_rx_qs = num_grps; /* one rxq per int group */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200774 } else { /* GFAR_MQ_POLLING */
Jingchang Lu55917642015-03-13 10:52:32 +0200775 u32 tx_queues, rx_queues;
776 int ret;
777
778 /* parse the num of HW tx and rx queues */
779 ret = of_property_read_u32(np, "fsl,num_tx_queues",
780 &tx_queues);
781 num_tx_qs = ret ? 1 : tx_queues;
782
783 ret = of_property_read_u32(np, "fsl,num_rx_queues",
784 &rx_queues);
785 num_rx_qs = ret ? 1 : rx_queues;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200786 }
787 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000788
789 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000790 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
791 num_tx_qs, MAX_TX_QS);
792 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000793 return -EINVAL;
794 }
795
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000796 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000797 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
798 num_rx_qs, MAX_RX_QS);
799 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000800 return -EINVAL;
801 }
802
803 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
804 dev = *pdev;
805 if (NULL == dev)
806 return -ENOMEM;
807
808 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000809 priv->ndev = dev;
810
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200811 priv->mode = mode;
812 priv->poll_mode = poll_mode;
813
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000814 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000815 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000816 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200817
818 err = gfar_alloc_tx_queues(priv);
819 if (err)
820 goto tx_alloc_failed;
821
822 err = gfar_alloc_rx_queues(priv);
823 if (err)
824 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800825
Jingchang Lu55917642015-03-13 10:52:32 +0200826 err = of_property_read_string(np, "model", &model);
827 if (err) {
828 pr_err("Device model property missing, aborting\n");
829 goto rx_alloc_failed;
830 }
831
Jan Ceuleers0977f812012-06-05 03:42:12 +0000832 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700833 INIT_LIST_HEAD(&priv->rx_list.list);
834 priv->rx_list.count = 0;
835 mutex_init(&priv->rx_queue_access);
836
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000837 for (i = 0; i < MAXGROUPS; i++)
838 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800839
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000840 /* Parse and initialize group specific information */
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200841 if (priv->mode == MQ_MG_MODE) {
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100842 for_each_available_child_of_node(np, child) {
843 if (of_node_cmp(child->name, "queue-group"))
844 continue;
845
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000846 err = gfar_parse_group(child, priv, model);
847 if (err)
848 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800849 }
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200850 } else { /* SQ_SG_MODE */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000851 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000852 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000853 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800854 }
855
Saurabh Sengar3f8c0f72015-11-20 23:23:58 +0530856 if (of_property_read_bool(np, "bd-stash")) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800857 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
858 priv->bd_stash_en = 1;
859 }
860
Jingchang Lu55917642015-03-13 10:52:32 +0200861 err = of_property_read_u32(np, "rx-stash-len", &stash_len);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800862
Jingchang Lu55917642015-03-13 10:52:32 +0200863 if (err == 0)
864 priv->rx_stash_size = stash_len;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800865
Jingchang Lu55917642015-03-13 10:52:32 +0200866 err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800867
Jingchang Lu55917642015-03-13 10:52:32 +0200868 if (err == 0)
869 priv->rx_stash_index = stash_idx;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800870
871 if (stash_len || stash_idx)
872 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
873
Andy Flemingb31a1d82008-12-16 15:29:15 -0800874 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000875
Andy Flemingb31a1d82008-12-16 15:29:15 -0800876 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000877 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800878
879 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200880 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000881 FSL_GIANFAR_DEV_HAS_COALESCE |
882 FSL_GIANFAR_DEV_HAS_RMON |
883 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
884
Andy Flemingb31a1d82008-12-16 15:29:15 -0800885 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200886 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000887 FSL_GIANFAR_DEV_HAS_COALESCE |
888 FSL_GIANFAR_DEV_HAS_RMON |
889 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000890 FSL_GIANFAR_DEV_HAS_CSUM |
891 FSL_GIANFAR_DEV_HAS_VLAN |
892 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
893 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
Hamish Martin7bff47d2015-12-15 14:14:50 +1300894 FSL_GIANFAR_DEV_HAS_TIMER |
895 FSL_GIANFAR_DEV_HAS_RX_FILER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800896
Jingchang Lu55917642015-03-13 10:52:32 +0200897 err = of_property_read_string(np, "phy-connection-type", &ctype);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800898
899 /* We only care about rgmii-id. The rest are autodetected */
Jingchang Lu55917642015-03-13 10:52:32 +0200900 if (err == 0 && !strcmp(ctype, "rgmii-id"))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800901 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
902 else
903 priv->interface = PHY_INTERFACE_MODE_MII;
904
Jingchang Lu55917642015-03-13 10:52:32 +0200905 if (of_find_property(np, "fsl,magic-packet", NULL))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800906 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
907
Claudiu Manoil3e905b82015-10-05 17:19:59 +0300908 if (of_get_property(np, "fsl,wake-on-filer", NULL))
909 priv->device_flags |= FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER;
910
Grant Likelyfe192a42009-04-25 12:53:12 +0000911 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800912
Florian Fainellibe403642014-05-22 09:47:48 -0700913 /* In the case of a fixed PHY, the DT node associated
914 * to the PHY is the Ethernet MAC DT node.
915 */
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200916 if (!priv->phy_node && of_phy_is_fixed_link(np)) {
Florian Fainellibe403642014-05-22 09:47:48 -0700917 err = of_phy_register_fixed_link(np);
918 if (err)
919 goto err_grp_init;
920
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200921 priv->phy_node = of_node_get(np);
Florian Fainellibe403642014-05-22 09:47:48 -0700922 }
923
Andy Flemingb31a1d82008-12-16 15:29:15 -0800924 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000925 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800926
927 return 0;
928
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000929err_grp_init:
930 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200931rx_alloc_failed:
932 gfar_free_rx_queues(priv);
933tx_alloc_failed:
934 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000935 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800936 return err;
937}
938
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000939static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000940{
941 struct hwtstamp_config config;
942 struct gfar_private *priv = netdev_priv(netdev);
943
944 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
945 return -EFAULT;
946
947 /* reserved for future extensions */
948 if (config.flags)
949 return -EINVAL;
950
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000951 switch (config.tx_type) {
952 case HWTSTAMP_TX_OFF:
953 priv->hwts_tx_en = 0;
954 break;
955 case HWTSTAMP_TX_ON:
956 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
957 return -ERANGE;
958 priv->hwts_tx_en = 1;
959 break;
960 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000961 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000962 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000963
964 switch (config.rx_filter) {
965 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000966 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000967 priv->hwts_rx_en = 0;
Claudiu Manoil08511332014-02-24 12:13:45 +0200968 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000969 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000970 break;
971 default:
972 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
973 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000974 if (!priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000975 priv->hwts_rx_en = 1;
Claudiu Manoil08511332014-02-24 12:13:45 +0200976 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000977 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000978 config.rx_filter = HWTSTAMP_FILTER_ALL;
979 break;
980 }
981
982 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
983 -EFAULT : 0;
984}
985
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000986static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
987{
988 struct hwtstamp_config config;
989 struct gfar_private *priv = netdev_priv(netdev);
990
991 config.flags = 0;
992 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
993 config.rx_filter = (priv->hwts_rx_en ?
994 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
995
996 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
997 -EFAULT : 0;
998}
999
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001000static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1001{
1002 struct gfar_private *priv = netdev_priv(dev);
1003
1004 if (!netif_running(dev))
1005 return -EINVAL;
1006
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001007 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001008 return gfar_hwtstamp_set(dev, rq);
1009 if (cmd == SIOCGHWTSTAMP)
1010 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001011
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001012 if (!priv->phydev)
1013 return -ENODEV;
1014
Richard Cochran28b04112010-07-17 08:48:55 +00001015 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001016}
1017
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001018static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1019 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001020{
1021 u32 rqfpr = FPR_FILER_MASK;
1022 u32 rqfcr = 0x0;
1023
1024 rqfar--;
1025 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001026 priv->ftp_rqfpr[rqfar] = rqfpr;
1027 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001028 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1029
1030 rqfar--;
1031 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001032 priv->ftp_rqfpr[rqfar] = rqfpr;
1033 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001034 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1035
1036 rqfar--;
1037 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1038 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001039 priv->ftp_rqfcr[rqfar] = rqfcr;
1040 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001041 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1042
1043 rqfar--;
1044 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1045 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001046 priv->ftp_rqfcr[rqfar] = rqfcr;
1047 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001048 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1049
1050 return rqfar;
1051}
1052
1053static void gfar_init_filer_table(struct gfar_private *priv)
1054{
1055 int i = 0x0;
1056 u32 rqfar = MAX_FILER_IDX;
1057 u32 rqfcr = 0x0;
1058 u32 rqfpr = FPR_FILER_MASK;
1059
1060 /* Default rule */
1061 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001062 priv->ftp_rqfcr[rqfar] = rqfcr;
1063 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001064 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1065
1066 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1067 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1068 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1069 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1070 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1071 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1072
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +02001073 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001074 priv->cur_filer_idx = rqfar;
1075
1076 /* Rest are masked rules */
1077 rqfcr = RQFCR_CMP_NOMATCH;
1078 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001079 priv->ftp_rqfcr[i] = rqfcr;
1080 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001081 gfar_write_filer(priv, i, rqfcr, rqfpr);
1082 }
1083}
1084
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001085#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001086static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +00001087{
Anton Vorontsov7d350972010-06-30 06:39:12 +00001088 unsigned int pvr = mfspr(SPRN_PVR);
1089 unsigned int svr = mfspr(SPRN_SVR);
1090 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1091 unsigned int rev = svr & 0xffff;
1092
1093 /* MPC8313 Rev 2.0 and higher; All MPC837x */
1094 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001095 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001096 priv->errata |= GFAR_ERRATA_74;
1097
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001098 /* MPC8313 and MPC837x all rev */
1099 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001100 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001101 priv->errata |= GFAR_ERRATA_76;
1102
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001103 /* MPC8313 Rev < 2.0 */
1104 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001105 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001106}
1107
1108static void __gfar_detect_errata_85xx(struct gfar_private *priv)
1109{
1110 unsigned int svr = mfspr(SPRN_SVR);
1111
1112 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1113 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +03001114 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
1115 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
1116 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001117}
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001118#endif
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001119
1120static void gfar_detect_errata(struct gfar_private *priv)
1121{
1122 struct device *dev = &priv->ofdev->dev;
1123
1124 /* no plans to fix */
1125 priv->errata |= GFAR_ERRATA_A002;
1126
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001127#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001128 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1129 __gfar_detect_errata_85xx(priv);
1130 else /* non-mpc85xx parts, i.e. e300 core based */
1131 __gfar_detect_errata_83xx(priv);
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001132#endif
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001133
Anton Vorontsov7d350972010-06-30 06:39:12 +00001134 if (priv->errata)
1135 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1136 priv->errata);
1137}
1138
Claudiu Manoil08511332014-02-24 12:13:45 +02001139void gfar_mac_reset(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140{
Claudiu Manoil20862782014-02-17 12:53:14 +02001141 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoila328ac92014-02-24 12:13:42 +02001142 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001145 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Andy Flemingb98ac702009-02-04 16:38:05 -08001147 /* We need to delay at least 3 TX clocks */
Claudiu Manoila328ac92014-02-24 12:13:42 +02001148 udelay(3);
Andy Flemingb98ac702009-02-04 16:38:05 -08001149
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001150 /* the soft reset bit is not self-resetting, so we need to
1151 * clear it before resuming normal operation
1152 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001153 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Claudiu Manoila328ac92014-02-24 12:13:42 +02001155 udelay(3);
1156
Claudiu Manoil75354142015-07-13 16:22:06 +03001157 gfar_rx_offload_en(priv);
Claudiu Manoil88302642014-02-24 12:13:43 +02001158
1159 /* Initialize the max receive frame/buffer lengths */
Claudiu Manoil75354142015-07-13 16:22:06 +03001160 gfar_write(&regs->maxfrm, GFAR_JUMBO_FRAME_SIZE);
1161 gfar_write(&regs->mrblr, GFAR_RXB_SIZE);
Claudiu Manoila328ac92014-02-24 12:13:42 +02001162
1163 /* Initialize the Minimum Frame Length Register */
1164 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001167 tempval = MACCFG2_INIT_SETTINGS;
Claudiu Manoil88302642014-02-24 12:13:43 +02001168
Claudiu Manoil75354142015-07-13 16:22:06 +03001169 /* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1
1170 * are marked as truncated. Avoid this by MACCFG2[Huge Frame]=1,
1171 * and by checking RxBD[LG] and discarding larger than MAXFRM.
Claudiu Manoil88302642014-02-24 12:13:43 +02001172 */
Claudiu Manoil75354142015-07-13 16:22:06 +03001173 if (gfar_has_errata(priv, GFAR_ERRATA_74))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001174 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
Claudiu Manoil88302642014-02-24 12:13:43 +02001175
Anton Vorontsov7d350972010-06-30 06:39:12 +00001176 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Claudiu Manoila328ac92014-02-24 12:13:42 +02001178 /* Clear mac addr hash registers */
1179 gfar_write(&regs->igaddr0, 0);
1180 gfar_write(&regs->igaddr1, 0);
1181 gfar_write(&regs->igaddr2, 0);
1182 gfar_write(&regs->igaddr3, 0);
1183 gfar_write(&regs->igaddr4, 0);
1184 gfar_write(&regs->igaddr5, 0);
1185 gfar_write(&regs->igaddr6, 0);
1186 gfar_write(&regs->igaddr7, 0);
1187
1188 gfar_write(&regs->gaddr0, 0);
1189 gfar_write(&regs->gaddr1, 0);
1190 gfar_write(&regs->gaddr2, 0);
1191 gfar_write(&regs->gaddr3, 0);
1192 gfar_write(&regs->gaddr4, 0);
1193 gfar_write(&regs->gaddr5, 0);
1194 gfar_write(&regs->gaddr6, 0);
1195 gfar_write(&regs->gaddr7, 0);
1196
1197 if (priv->extended_hash)
1198 gfar_clear_exact_match(priv->ndev);
1199
1200 gfar_mac_rx_config(priv);
1201
1202 gfar_mac_tx_config(priv);
1203
1204 gfar_set_mac_address(priv->ndev);
1205
1206 gfar_set_multi(priv->ndev);
1207
1208 /* clear ievent and imask before configuring coalescing */
1209 gfar_ints_disable(priv);
1210
1211 /* Configure the coalescing support */
1212 gfar_configure_coalescing_all(priv);
1213}
1214
1215static void gfar_hw_init(struct gfar_private *priv)
1216{
1217 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1218 u32 attrs;
1219
1220 /* Stop the DMA engine now, in case it was running before
1221 * (The firmware could have used it, and left it running).
1222 */
1223 gfar_halt(priv);
1224
1225 gfar_mac_reset(priv);
1226
1227 /* Zero out the rmon mib registers if it has them */
1228 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1229 memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1230
1231 /* Mask off the CAM interrupts */
1232 gfar_write(&regs->rmon.cam1, 0xffffffff);
1233 gfar_write(&regs->rmon.cam2, 0xffffffff);
1234 }
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001237 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001239 /* Set the extraction length and index */
1240 attrs = ATTRELI_EL(priv->rx_stash_size) |
1241 ATTRELI_EI(priv->rx_stash_index);
1242
1243 gfar_write(&regs->attreli, attrs);
1244
1245 /* Start with defaults, and add stashing
1246 * depending on driver parameters
1247 */
1248 attrs = ATTR_INIT_SETTINGS;
1249
1250 if (priv->bd_stash_en)
1251 attrs |= ATTR_BDSTASH;
1252
1253 if (priv->rx_stash_size != 0)
1254 attrs |= ATTR_BUFSTASH;
1255
1256 gfar_write(&regs->attr, attrs);
1257
1258 /* FIFO configs */
1259 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1260 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1261 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1262
Claudiu Manoil20862782014-02-17 12:53:14 +02001263 /* Program the interrupt steering regs, only for MG devices */
1264 if (priv->num_grps > 1)
1265 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001266}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267
Xiubo Li898157e2014-06-04 16:49:16 +08001268static void gfar_init_addr_hash_table(struct gfar_private *priv)
Claudiu Manoil20862782014-02-17 12:53:14 +02001269{
1270 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001271
Andy Flemingb31a1d82008-12-16 15:29:15 -08001272 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001273 priv->extended_hash = 1;
1274 priv->hash_width = 9;
1275
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001276 priv->hash_regs[0] = &regs->igaddr0;
1277 priv->hash_regs[1] = &regs->igaddr1;
1278 priv->hash_regs[2] = &regs->igaddr2;
1279 priv->hash_regs[3] = &regs->igaddr3;
1280 priv->hash_regs[4] = &regs->igaddr4;
1281 priv->hash_regs[5] = &regs->igaddr5;
1282 priv->hash_regs[6] = &regs->igaddr6;
1283 priv->hash_regs[7] = &regs->igaddr7;
1284 priv->hash_regs[8] = &regs->gaddr0;
1285 priv->hash_regs[9] = &regs->gaddr1;
1286 priv->hash_regs[10] = &regs->gaddr2;
1287 priv->hash_regs[11] = &regs->gaddr3;
1288 priv->hash_regs[12] = &regs->gaddr4;
1289 priv->hash_regs[13] = &regs->gaddr5;
1290 priv->hash_regs[14] = &regs->gaddr6;
1291 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001292
1293 } else {
1294 priv->extended_hash = 0;
1295 priv->hash_width = 8;
1296
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001297 priv->hash_regs[0] = &regs->gaddr0;
1298 priv->hash_regs[1] = &regs->gaddr1;
1299 priv->hash_regs[2] = &regs->gaddr2;
1300 priv->hash_regs[3] = &regs->gaddr3;
1301 priv->hash_regs[4] = &regs->gaddr4;
1302 priv->hash_regs[5] = &regs->gaddr5;
1303 priv->hash_regs[6] = &regs->gaddr6;
1304 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001305 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001306}
1307
1308/* Set up the ethernet device structure, private data,
1309 * and anything else we need before we start
1310 */
1311static int gfar_probe(struct platform_device *ofdev)
1312{
1313 struct net_device *dev = NULL;
1314 struct gfar_private *priv = NULL;
1315 int err = 0, i;
1316
1317 err = gfar_of_init(ofdev, &dev);
1318
1319 if (err)
1320 return err;
1321
1322 priv = netdev_priv(dev);
1323 priv->ndev = dev;
1324 priv->ofdev = ofdev;
1325 priv->dev = &ofdev->dev;
1326 SET_NETDEV_DEV(dev, &ofdev->dev);
1327
Claudiu Manoil20862782014-02-17 12:53:14 +02001328 INIT_WORK(&priv->reset_task, gfar_reset_task);
1329
1330 platform_set_drvdata(ofdev, priv);
1331
1332 gfar_detect_errata(priv);
1333
Claudiu Manoil20862782014-02-17 12:53:14 +02001334 /* Set the dev->base_addr to the gfar reg region */
1335 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1336
1337 /* Fill in the dev structure */
1338 dev->watchdog_timeo = TX_TIMEOUT;
1339 dev->mtu = 1500;
1340 dev->netdev_ops = &gfar_netdev_ops;
1341 dev->ethtool_ops = &gfar_ethtool_ops;
1342
1343 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001344 for (i = 0; i < priv->num_grps; i++) {
1345 if (priv->poll_mode == GFAR_SQ_POLLING) {
1346 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1347 gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001348 netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx,
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001349 gfar_poll_tx_sq, 2);
1350 } else {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001351 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1352 gfar_poll_rx, GFAR_DEV_WEIGHT);
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001353 netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx,
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001354 gfar_poll_tx, 2);
1355 }
1356 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001357
1358 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1359 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1360 NETIF_F_RXCSUM;
1361 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1362 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1363 }
1364
1365 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1366 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1367 NETIF_F_HW_VLAN_CTAG_RX;
1368 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1369 }
1370
Claudiu Manoil3d23a052015-05-06 18:07:30 +03001371 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
1372
Claudiu Manoil20862782014-02-17 12:53:14 +02001373 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001374
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001375 /* Insert receive time stamps into padding alignment bytes */
1376 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1377 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001378
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001379 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001380 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001381 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001383 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001384 for (i = 0; i < priv->num_tx_queues; i++) {
1385 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1386 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1387 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1388 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1389 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001390
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001391 for (i = 0; i < priv->num_rx_queues; i++) {
1392 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1393 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1394 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Hamish Martin7bff47d2015-12-15 14:14:50 +13001397 /* Always enable rx filer if available */
1398 priv->rx_filer_enable =
1399 (priv->device_flags & FSL_GIANFAR_DEV_HAS_RX_FILER) ? 1 : 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001400 /* Enable most messages by default */
1401 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001402 /* use pritority h/w tx queue scheduling for single queue devices */
1403 if (priv->num_tx_queues == 1)
1404 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001405
Claudiu Manoil08511332014-02-24 12:13:45 +02001406 set_bit(GFAR_DOWN, &priv->state);
1407
Claudiu Manoila328ac92014-02-24 12:13:42 +02001408 gfar_hw_init(priv);
Trent Piephod3eab822008-10-02 11:12:24 +00001409
Fabio Estevamd4c642e2014-06-03 19:55:38 -03001410 /* Carrier starts down, phylib will bring it up */
1411 netif_carrier_off(dev);
1412
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 err = register_netdev(dev);
1414
1415 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001416 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 goto register_fail;
1418 }
1419
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001420 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET)
1421 priv->wol_supported |= GFAR_WOL_MAGIC;
1422
1423 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER) &&
1424 priv->rx_filer_enable)
1425 priv->wol_supported |= GFAR_WOL_FILER_UCAST;
1426
1427 device_set_wakeup_capable(&ofdev->dev, priv->wol_supported);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001428
Dai Harukic50a5d92008-12-17 16:51:32 -08001429 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001430 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001431 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001432 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001433 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001434 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001435 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001436 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001437 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001438 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001439 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001440 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001441 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001442
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001443 /* Initialize the filer table */
1444 gfar_init_filer_table(priv);
1445
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001447 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448
Jan Ceuleers0977f812012-06-05 03:42:12 +00001449 /* Even more device info helps when determining which kernel
1450 * provided which set of benchmarks.
1451 */
Joe Perches59deab22011-06-14 08:57:47 +00001452 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001453 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001454 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1455 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001456 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001457 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1458 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 return 0;
1461
1462register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001463 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001464 gfar_free_rx_queues(priv);
1465 gfar_free_tx_queues(priv);
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001466 of_node_put(priv->phy_node);
1467 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001468 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001469 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470}
1471
Grant Likely2dc11582010-08-06 09:25:50 -06001472static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001474 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001476 of_node_put(priv->phy_node);
1477 of_node_put(priv->tbi_node);
Grant Likelyfe192a42009-04-25 12:53:12 +00001478
David S. Millerd9d8e042009-09-06 01:41:02 -07001479 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001480 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001481 gfar_free_rx_queues(priv);
1482 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001483 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
1485 return 0;
1486}
1487
Scott Woodd87eb122008-07-11 18:04:45 -05001488#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001489
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001490static void __gfar_filer_disable(struct gfar_private *priv)
1491{
1492 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1493 u32 temp;
1494
1495 temp = gfar_read(&regs->rctrl);
1496 temp &= ~(RCTRL_FILREN | RCTRL_PRSDEP_INIT);
1497 gfar_write(&regs->rctrl, temp);
1498}
1499
1500static void __gfar_filer_enable(struct gfar_private *priv)
1501{
1502 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1503 u32 temp;
1504
1505 temp = gfar_read(&regs->rctrl);
1506 temp |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
1507 gfar_write(&regs->rctrl, temp);
1508}
1509
1510/* Filer rules implementing wol capabilities */
1511static void gfar_filer_config_wol(struct gfar_private *priv)
1512{
1513 unsigned int i;
1514 u32 rqfcr;
1515
1516 __gfar_filer_disable(priv);
1517
1518 /* clear the filer table, reject any packet by default */
1519 rqfcr = RQFCR_RJE | RQFCR_CMP_MATCH;
1520 for (i = 0; i <= MAX_FILER_IDX; i++)
1521 gfar_write_filer(priv, i, rqfcr, 0);
1522
1523 i = 0;
1524 if (priv->wol_opts & GFAR_WOL_FILER_UCAST) {
1525 /* unicast packet, accept it */
1526 struct net_device *ndev = priv->ndev;
1527 /* get the default rx queue index */
1528 u8 qindex = (u8)priv->gfargrp[0].rx_queue->qindex;
1529 u32 dest_mac_addr = (ndev->dev_addr[0] << 16) |
1530 (ndev->dev_addr[1] << 8) |
1531 ndev->dev_addr[2];
1532
1533 rqfcr = (qindex << 10) | RQFCR_AND |
1534 RQFCR_CMP_EXACT | RQFCR_PID_DAH;
1535
1536 gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);
1537
1538 dest_mac_addr = (ndev->dev_addr[3] << 16) |
1539 (ndev->dev_addr[4] << 8) |
1540 ndev->dev_addr[5];
1541 rqfcr = (qindex << 10) | RQFCR_GPI |
1542 RQFCR_CMP_EXACT | RQFCR_PID_DAL;
1543 gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);
1544 }
1545
1546 __gfar_filer_enable(priv);
1547}
1548
1549static void gfar_filer_restore_table(struct gfar_private *priv)
1550{
1551 u32 rqfcr, rqfpr;
1552 unsigned int i;
1553
1554 __gfar_filer_disable(priv);
1555
1556 for (i = 0; i <= MAX_FILER_IDX; i++) {
1557 rqfcr = priv->ftp_rqfcr[i];
1558 rqfpr = priv->ftp_rqfpr[i];
1559 gfar_write_filer(priv, i, rqfcr, rqfpr);
1560 }
1561
1562 __gfar_filer_enable(priv);
1563}
1564
1565/* gfar_start() for Rx only and with the FGPI filer interrupt enabled */
1566static void gfar_start_wol_filer(struct gfar_private *priv)
1567{
1568 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1569 u32 tempval;
1570 int i = 0;
1571
1572 /* Enable Rx hw queues */
1573 gfar_write(&regs->rqueue, priv->rqueue);
1574
1575 /* Initialize DMACTRL to have WWR and WOP */
1576 tempval = gfar_read(&regs->dmactrl);
1577 tempval |= DMACTRL_INIT_SETTINGS;
1578 gfar_write(&regs->dmactrl, tempval);
1579
1580 /* Make sure we aren't stopped */
1581 tempval = gfar_read(&regs->dmactrl);
1582 tempval &= ~DMACTRL_GRS;
1583 gfar_write(&regs->dmactrl, tempval);
1584
1585 for (i = 0; i < priv->num_grps; i++) {
1586 regs = priv->gfargrp[i].regs;
1587 /* Clear RHLT, so that the DMA starts polling now */
1588 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1589 /* enable the Filer General Purpose Interrupt */
1590 gfar_write(&regs->imask, IMASK_FGPI);
1591 }
1592
1593 /* Enable Rx DMA */
1594 tempval = gfar_read(&regs->maccfg1);
1595 tempval |= MACCFG1_RX_EN;
1596 gfar_write(&regs->maccfg1, tempval);
1597}
1598
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001599static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001600{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001601 struct gfar_private *priv = dev_get_drvdata(dev);
1602 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001603 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001604 u32 tempval;
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001605 u16 wol = priv->wol_opts;
Scott Woodd87eb122008-07-11 18:04:45 -05001606
Claudiu Manoil614b4242015-07-31 18:38:32 +03001607 if (!netif_running(ndev))
1608 return 0;
1609
1610 disable_napi(priv);
1611 netif_tx_lock(ndev);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001612 netif_device_detach(ndev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001613 netif_tx_unlock(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001614
Claudiu Manoil614b4242015-07-31 18:38:32 +03001615 gfar_halt(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001616
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001617 if (wol & GFAR_WOL_MAGIC) {
Claudiu Manoil614b4242015-07-31 18:38:32 +03001618 /* Enable interrupt on Magic Packet */
1619 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001620
Claudiu Manoil614b4242015-07-31 18:38:32 +03001621 /* Enable Magic Packet mode */
1622 tempval = gfar_read(&regs->maccfg2);
1623 tempval |= MACCFG2_MPEN;
1624 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001625
Claudiu Manoil614b4242015-07-31 18:38:32 +03001626 /* re-enable the Rx block */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001627 tempval = gfar_read(&regs->maccfg1);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001628 tempval |= MACCFG1_RX_EN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001629 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001630
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001631 } else if (wol & GFAR_WOL_FILER_UCAST) {
1632 gfar_filer_config_wol(priv);
1633 gfar_start_wol_filer(priv);
1634
Claudiu Manoil614b4242015-07-31 18:38:32 +03001635 } else {
1636 phy_stop(priv->phydev);
Scott Woodd87eb122008-07-11 18:04:45 -05001637 }
1638
1639 return 0;
1640}
1641
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001642static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001643{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001644 struct gfar_private *priv = dev_get_drvdata(dev);
1645 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001646 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001647 u32 tempval;
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001648 u16 wol = priv->wol_opts;
Scott Woodd87eb122008-07-11 18:04:45 -05001649
Claudiu Manoil614b4242015-07-31 18:38:32 +03001650 if (!netif_running(ndev))
Scott Woodd87eb122008-07-11 18:04:45 -05001651 return 0;
Scott Woodd87eb122008-07-11 18:04:45 -05001652
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001653 if (wol & GFAR_WOL_MAGIC) {
Claudiu Manoil614b4242015-07-31 18:38:32 +03001654 /* Disable Magic Packet mode */
1655 tempval = gfar_read(&regs->maccfg2);
1656 tempval &= ~MACCFG2_MPEN;
1657 gfar_write(&regs->maccfg2, tempval);
Claudiu Manoil3e905b82015-10-05 17:19:59 +03001658
1659 } else if (wol & GFAR_WOL_FILER_UCAST) {
1660 /* need to stop rx only, tx is already down */
1661 gfar_halt(priv);
1662 gfar_filer_restore_table(priv);
1663
Claudiu Manoil614b4242015-07-31 18:38:32 +03001664 } else {
Scott Woodd87eb122008-07-11 18:04:45 -05001665 phy_start(priv->phydev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001666 }
Scott Woodd87eb122008-07-11 18:04:45 -05001667
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001668 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001669
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001670 netif_device_attach(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001671 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001672
1673 return 0;
1674}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001675
1676static int gfar_restore(struct device *dev)
1677{
1678 struct gfar_private *priv = dev_get_drvdata(dev);
1679 struct net_device *ndev = priv->ndev;
1680
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001681 if (!netif_running(ndev)) {
1682 netif_device_attach(ndev);
1683
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001684 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001685 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001686
Claudiu Manoil76f31e82015-07-13 16:22:03 +03001687 gfar_init_bds(ndev);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001688
Claudiu Manoila328ac92014-02-24 12:13:42 +02001689 gfar_mac_reset(priv);
1690
1691 gfar_init_tx_rx_base(priv);
1692
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001693 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001694
1695 priv->oldlink = 0;
1696 priv->oldspeed = 0;
1697 priv->oldduplex = -1;
1698
1699 if (priv->phydev)
1700 phy_start(priv->phydev);
1701
1702 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001703 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001704
1705 return 0;
1706}
1707
1708static struct dev_pm_ops gfar_pm_ops = {
1709 .suspend = gfar_suspend,
1710 .resume = gfar_resume,
1711 .freeze = gfar_suspend,
1712 .thaw = gfar_resume,
1713 .restore = gfar_restore,
1714};
1715
1716#define GFAR_PM_OPS (&gfar_pm_ops)
1717
Scott Woodd87eb122008-07-11 18:04:45 -05001718#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001719
1720#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001721
Scott Woodd87eb122008-07-11 18:04:45 -05001722#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001724/* Reads the controller's registers to determine what interface
1725 * connects it to the PHY.
1726 */
1727static phy_interface_t gfar_get_interface(struct net_device *dev)
1728{
1729 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001730 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001731 u32 ecntrl;
1732
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001733 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001734
1735 if (ecntrl & ECNTRL_SGMII_MODE)
1736 return PHY_INTERFACE_MODE_SGMII;
1737
1738 if (ecntrl & ECNTRL_TBI_MODE) {
1739 if (ecntrl & ECNTRL_REDUCED_MODE)
1740 return PHY_INTERFACE_MODE_RTBI;
1741 else
1742 return PHY_INTERFACE_MODE_TBI;
1743 }
1744
1745 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001746 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001747 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001748 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001749 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001750 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001751
Jan Ceuleers0977f812012-06-05 03:42:12 +00001752 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001753 * be set by the device tree or platform code.
1754 */
1755 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1756 return PHY_INTERFACE_MODE_RGMII_ID;
1757
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001758 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001759 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001760 }
1761
Andy Flemingb31a1d82008-12-16 15:29:15 -08001762 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001763 return PHY_INTERFACE_MODE_GMII;
1764
1765 return PHY_INTERFACE_MODE_MII;
1766}
1767
1768
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001769/* Initializes driver's PHY state, and attaches to the PHY.
1770 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 */
1772static int init_phy(struct net_device *dev)
1773{
1774 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001775 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001776 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001777 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001778 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
1780 priv->oldlink = 0;
1781 priv->oldspeed = 0;
1782 priv->oldduplex = -1;
1783
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001784 interface = gfar_get_interface(dev);
1785
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001786 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1787 interface);
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001788 if (!priv->phydev) {
1789 dev_err(&dev->dev, "could not attach to PHY\n");
1790 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Kapil Junejad3c12872007-05-11 18:25:11 -05001793 if (interface == PHY_INTERFACE_MODE_SGMII)
1794 gfar_configure_serdes(dev);
1795
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001796 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001797 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1798 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Pavaluca Matei-B46610cf987af2014-10-27 10:42:42 +02001800 /* Add support for flow control, but don't advertise it by default */
1801 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1802
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804}
1805
Jan Ceuleers0977f812012-06-05 03:42:12 +00001806/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001807 * SERDES lynx PHY on the chip. We communicate with this PHY
1808 * through the MDIO bus on each controller, treating it as a
1809 * "normal" PHY at the address found in the TBIPA register. We assume
1810 * that the TBIPA register is valid. Either the MDIO bus code will set
1811 * it to a value that doesn't conflict with other PHYs on the bus, or the
1812 * value doesn't matter, as there are no other PHYs on the bus.
1813 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001814static void gfar_configure_serdes(struct net_device *dev)
1815{
1816 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001817 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001818
Grant Likelyfe192a42009-04-25 12:53:12 +00001819 if (!priv->tbi_node) {
1820 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1821 "device tree specify a tbi-handle\n");
1822 return;
1823 }
1824
1825 tbiphy = of_phy_find_device(priv->tbi_node);
1826 if (!tbiphy) {
1827 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001828 return;
1829 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001830
Jan Ceuleers0977f812012-06-05 03:42:12 +00001831 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001832 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1833 * everything for us? Resetting it takes the link down and requires
1834 * several seconds for it to come back.
1835 */
Russell King38737e42015-09-24 20:36:28 +01001836 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) {
Andrew Lunne5a03bf2016-01-06 20:11:16 +01001837 put_device(&tbiphy->mdio.dev);
Andy Flemingb31a1d82008-12-16 15:29:15 -08001838 return;
Russell King38737e42015-09-24 20:36:28 +01001839 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001840
Paul Gortmakerd0313582008-04-17 00:08:10 -04001841 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001842 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001843
Grant Likelyfe192a42009-04-25 12:53:12 +00001844 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001845 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1846 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001847
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001848 phy_write(tbiphy, MII_BMCR,
1849 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1850 BMCR_SPEED1000);
Russell King04d53b22015-09-24 20:36:18 +01001851
Andrew Lunne5a03bf2016-01-06 20:11:16 +01001852 put_device(&tbiphy->mdio.dev);
Kapil Junejad3c12872007-05-11 18:25:11 -05001853}
1854
Anton Vorontsov511d9342010-06-30 06:39:15 +00001855static int __gfar_is_rx_idle(struct gfar_private *priv)
1856{
1857 u32 res;
1858
Jan Ceuleers0977f812012-06-05 03:42:12 +00001859 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001860 * actually wait for IEVENT_GRSC flag.
1861 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001862 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001863 return 0;
1864
Jan Ceuleers0977f812012-06-05 03:42:12 +00001865 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001866 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1867 * and the Rx can be safely reset.
1868 */
1869 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1870 res &= 0x7f807f80;
1871 if ((res & 0xffff) == (res >> 16))
1872 return 1;
1873
1874 return 0;
1875}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001876
1877/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001878static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001880 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 u32 tempval;
Claudiu Manoila4feee82014-10-07 10:44:34 +03001882 unsigned int timeout;
1883 int stopped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001885 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Claudiu Manoila4feee82014-10-07 10:44:34 +03001887 if (gfar_is_dma_stopped(priv))
1888 return;
1889
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001891 tempval = gfar_read(&regs->dmactrl);
Claudiu Manoila4feee82014-10-07 10:44:34 +03001892 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1893 gfar_write(&regs->dmactrl, tempval);
Anton Vorontsov511d9342010-06-30 06:39:15 +00001894
Claudiu Manoila4feee82014-10-07 10:44:34 +03001895retry:
1896 timeout = 1000;
1897 while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1898 cpu_relax();
1899 timeout--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 }
Claudiu Manoila4feee82014-10-07 10:44:34 +03001901
1902 if (!timeout)
1903 stopped = gfar_is_dma_stopped(priv);
1904
1905 if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1906 !__gfar_is_rx_idle(priv))
1907 goto retry;
Scott Woodd87eb122008-07-11 18:04:45 -05001908}
Scott Woodd87eb122008-07-11 18:04:45 -05001909
1910/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001911void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001912{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001913 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001914 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001916 /* Dissable the Rx/Tx hw queues */
1917 gfar_write(&regs->rqueue, 0);
1918 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001919
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001920 mdelay(10);
1921
1922 gfar_halt_nodisable(priv);
1923
1924 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 tempval = gfar_read(&regs->maccfg1);
1926 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1927 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001928}
1929
1930void stop_gfar(struct net_device *dev)
1931{
1932 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001933
Claudiu Manoil08511332014-02-24 12:13:45 +02001934 netif_tx_stop_all_queues(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001935
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001936 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02001937 set_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001938 smp_mb__after_atomic();
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001939
Claudiu Manoil08511332014-02-24 12:13:45 +02001940 disable_napi(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001941
Claudiu Manoil08511332014-02-24 12:13:45 +02001942 /* disable ints and gracefully shut down Rx/Tx DMA */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001943 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944
Claudiu Manoil08511332014-02-24 12:13:45 +02001945 phy_stop(priv->phydev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948}
1949
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001950static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001953 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001954 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001956 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001958 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1959 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001960 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Claudiu Manoila7312d52015-03-13 10:36:28 +02001962 dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1963 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001964 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001965 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001966 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001967 txbdp++;
Claudiu Manoila7312d52015-03-13 10:36:28 +02001968 dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1969 be16_to_cpu(txbdp->length),
1970 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001972 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001973 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1974 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001976 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001977 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001978}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001980static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1981{
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001982 int i;
1983
Claudiu Manoil75354142015-07-13 16:22:06 +03001984 struct rxbd8 *rxbdp = rx_queue->rx_bd_base;
1985
1986 if (rx_queue->skb)
1987 dev_kfree_skb(rx_queue->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001989 for (i = 0; i < rx_queue->rx_ring_size; i++) {
Claudiu Manoil75354142015-07-13 16:22:06 +03001990 struct gfar_rx_buff *rxb = &rx_queue->rx_buff[i];
1991
Anton Vorontsove69edd22009-10-12 06:00:30 +00001992 rxbdp->lstatus = 0;
1993 rxbdp->bufPtr = 0;
1994 rxbdp++;
Claudiu Manoil75354142015-07-13 16:22:06 +03001995
1996 if (!rxb->page)
1997 continue;
1998
1999 dma_unmap_single(rx_queue->dev, rxb->dma,
2000 PAGE_SIZE, DMA_FROM_DEVICE);
2001 __free_page(rxb->page);
2002
2003 rxb->page = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 }
Claudiu Manoil75354142015-07-13 16:22:06 +03002005
2006 kfree(rx_queue->rx_buff);
2007 rx_queue->rx_buff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002008}
Anton Vorontsove69edd22009-10-12 06:00:30 +00002009
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002010/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00002011 * Then free tx_skbuff and rx_skbuff
2012 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002013static void free_skb_resources(struct gfar_private *priv)
2014{
2015 struct gfar_priv_tx_q *tx_queue = NULL;
2016 struct gfar_priv_rx_q *rx_queue = NULL;
2017 int i;
2018
2019 /* Go through all the buffer descriptors and free their data buffers */
2020 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002021 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002022
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002023 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002024 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002025 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002026 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002027 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002028 }
2029
2030 for (i = 0; i < priv->num_rx_queues; i++) {
2031 rx_queue = priv->rx_queue[i];
Claudiu Manoil75354142015-07-13 16:22:06 +03002032 if (rx_queue->rx_buff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002033 free_skb_rx_queue(rx_queue);
2034 }
2035
Claudiu Manoil369ec162013-02-14 05:00:02 +00002036 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002037 sizeof(struct txbd8) * priv->total_tx_ring_size +
2038 sizeof(struct rxbd8) * priv->total_rx_ring_size,
2039 priv->tx_queue[0]->tx_bd_base,
2040 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041}
2042
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002043void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002044{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002045 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002046 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002047 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002048
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002049 /* Enable Rx/Tx hw queues */
2050 gfar_write(&regs->rqueue, priv->rqueue);
2051 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002052
2053 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002054 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002055 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002056 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002057
Kumar Gala0bbaf062005-06-20 10:54:21 -05002058 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002059 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002060 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002061 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002062
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002063 for (i = 0; i < priv->num_grps; i++) {
2064 regs = priv->gfargrp[i].regs;
2065 /* Clear THLT/RHLT, so that the DMA starts polling now */
2066 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
2067 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002068 }
Dai Haruki12dea572008-12-16 15:30:20 -08002069
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002070 /* Enable Rx/Tx DMA */
2071 tempval = gfar_read(&regs->maccfg1);
2072 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
2073 gfar_write(&regs->maccfg1, tempval);
2074
Claudiu Manoilefeddce2014-02-17 12:53:17 +02002075 gfar_ints_enable(priv);
2076
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002077 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05002078}
2079
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002080static void free_grp_irqs(struct gfar_priv_grp *grp)
2081{
2082 free_irq(gfar_irq(grp, TX)->irq, grp);
2083 free_irq(gfar_irq(grp, RX)->irq, grp);
2084 free_irq(gfar_irq(grp, ER)->irq, grp);
2085}
2086
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002087static int register_grp_irqs(struct gfar_priv_grp *grp)
2088{
2089 struct gfar_private *priv = grp->priv;
2090 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00002091 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00002094 * them. Otherwise, only register for the one
2095 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08002096 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002097 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00002098 * Transmit, and Receive
2099 */
Sudeep Hollad5b8d642015-09-21 16:47:09 +01002100 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002101 gfar_irq(grp, ER)->name, grp);
2102 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002103 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002104 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002105
Julia Lawall2145f1a2010-08-05 10:26:20 +00002106 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 }
Sudeep Hollad5b8d642015-09-21 16:47:09 +01002108 enable_irq_wake(gfar_irq(grp, ER)->irq);
2109
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002110 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2111 gfar_irq(grp, TX)->name, grp);
2112 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002113 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002114 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 goto tx_irq_fail;
2116 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002117 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2118 gfar_irq(grp, RX)->name, grp);
2119 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002120 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002121 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 goto rx_irq_fail;
2123 }
Claudiu Manoil3e905b82015-10-05 17:19:59 +03002124 enable_irq_wake(gfar_irq(grp, RX)->irq);
2125
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 } else {
Sudeep Hollad5b8d642015-09-21 16:47:09 +01002127 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002128 gfar_irq(grp, TX)->name, grp);
2129 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002130 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002131 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 goto err_irq_fail;
2133 }
Sudeep Hollad5b8d642015-09-21 16:47:09 +01002134 enable_irq_wake(gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 }
2136
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002137 return 0;
2138
2139rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002140 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002141tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002142 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002143err_irq_fail:
2144 return err;
2145
2146}
2147
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002148static void gfar_free_irq(struct gfar_private *priv)
2149{
2150 int i;
2151
2152 /* Free the IRQs */
2153 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2154 for (i = 0; i < priv->num_grps; i++)
2155 free_grp_irqs(&priv->gfargrp[i]);
2156 } else {
2157 for (i = 0; i < priv->num_grps; i++)
2158 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2159 &priv->gfargrp[i]);
2160 }
2161}
2162
2163static int gfar_request_irq(struct gfar_private *priv)
2164{
2165 int err, i, j;
2166
2167 for (i = 0; i < priv->num_grps; i++) {
2168 err = register_grp_irqs(&priv->gfargrp[i]);
2169 if (err) {
2170 for (j = 0; j < i; j++)
2171 free_grp_irqs(&priv->gfargrp[j]);
2172 return err;
2173 }
2174 }
2175
2176 return 0;
2177}
2178
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002179/* Bring the controller up and running */
2180int startup_gfar(struct net_device *ndev)
2181{
2182 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002183 int err;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002184
Claudiu Manoila328ac92014-02-24 12:13:42 +02002185 gfar_mac_reset(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002186
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002187 err = gfar_alloc_skb_resources(ndev);
2188 if (err)
2189 return err;
2190
Claudiu Manoila328ac92014-02-24 12:13:42 +02002191 gfar_init_tx_rx_base(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002192
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002193 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002194 clear_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002195 smp_mb__after_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002196
2197 /* Start Rx/Tx DMA and enable the interrupts */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002198 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
Claudiu Manoil2a4eebf2015-08-13 16:50:37 +03002200 /* force link state update after mac reset */
2201 priv->oldlink = 0;
2202 priv->oldspeed = 0;
2203 priv->oldduplex = -1;
2204
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00002205 phy_start(priv->phydev);
2206
Claudiu Manoil08511332014-02-24 12:13:45 +02002207 enable_napi(priv);
2208
2209 netif_tx_wake_all_queues(ndev);
2210
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212}
2213
Jan Ceuleers0977f812012-06-05 03:42:12 +00002214/* Called when something needs to use the ethernet device
2215 * Returns 0 for success.
2216 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217static int gfar_enet_open(struct net_device *dev)
2218{
Li Yang94e8cc32007-10-12 21:53:51 +08002219 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 int err;
2221
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 err = init_phy(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002223 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 return err;
2225
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002226 err = gfar_request_irq(priv);
2227 if (err)
2228 return err;
2229
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 err = startup_gfar(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002231 if (err)
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002232 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
2234 return err;
2235}
2236
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002237static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002238{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002239 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002240
2241 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002242
Kumar Gala0bbaf062005-06-20 10:54:21 -05002243 return fcb;
2244}
2245
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002246static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002247 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002248{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002249 /* If we're here, it's a IP packet with a TCP or UDP
2250 * payload. We set it to checksum, using a pseudo-header
2251 * we provide
2252 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002253 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002254
Jan Ceuleers0977f812012-06-05 03:42:12 +00002255 /* Tell the controller what the protocol is
2256 * And provide the already calculated phcs
2257 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002258 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002259 flags |= TXFCB_UDP;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002260 fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
Andy Fleming7f7f5312005-11-11 12:38:59 -06002261 } else
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002262 fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002263
2264 /* l3os is the distance between the start of the
2265 * frame (skb->data) and the start of the IP hdr.
2266 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002267 * l3 hdr and the l4 hdr
2268 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002269 fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002270 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002271
Andy Fleming7f7f5312005-11-11 12:38:59 -06002272 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002273}
2274
Andy Fleming7f7f5312005-11-11 12:38:59 -06002275void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002276{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002277 fcb->flags |= TXFCB_VLN;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002278 fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
Kumar Gala0bbaf062005-06-20 10:54:21 -05002279}
2280
Dai Haruki4669bc92008-12-17 16:51:04 -08002281static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002282 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002283{
2284 struct txbd8 *new_bd = bdp + stride;
2285
2286 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2287}
2288
2289static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002290 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002291{
2292 return skip_txbd(bdp, 1, base, ring_size);
2293}
2294
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002295/* eTSEC12: csum generation not supported for some fcb offsets */
2296static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2297 unsigned long fcb_addr)
2298{
2299 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2300 (fcb_addr % 0x20) > 0x18);
2301}
2302
2303/* eTSEC76: csum generation for frames larger than 2500 may
2304 * cause excess delays before start of transmission
2305 */
2306static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2307 unsigned int len)
2308{
2309 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2310 (len > 2500));
2311}
2312
Jan Ceuleers0977f812012-06-05 03:42:12 +00002313/* This is called by the kernel when a frame is ready for transmission.
2314 * It is pointed to by the dev->hard_start_xmit function pointer
2315 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2317{
2318 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002319 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002320 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002321 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002322 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002323 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002324 u32 lstatus;
Claudiu Manoil42f397a2016-02-23 11:48:38 +02002325 skb_frag_t *frag;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002326 int i, rq = 0;
2327 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002328 u32 bufaddr;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002329 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002330
2331 rq = skb->queue_mapping;
2332 tx_queue = priv->tx_queue[rq];
2333 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002334 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002335 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002336
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002337 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002338 do_vlan = skb_vlan_tag_present(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002339 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2340 priv->hwts_tx_en;
2341
2342 if (do_csum || do_vlan)
2343 fcb_len = GMAC_FCB_LEN;
2344
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002345 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002346 if (unlikely(do_tstamp))
2347 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002348
Li Yang5b28bea2009-03-27 15:54:30 -07002349 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002350 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002351 struct sk_buff *skb_new;
2352
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002353 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002354 if (!skb_new) {
2355 dev->stats.tx_errors++;
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002356 dev_kfree_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002357 return NETDEV_TX_OK;
2358 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002359
Eric Dumazet313b0372012-07-05 11:45:13 +00002360 if (skb->sk)
2361 skb_set_owner_w(skb_new, skb->sk);
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002362 dev_consume_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002363 skb = skb_new;
2364 }
2365
Dai Haruki4669bc92008-12-17 16:51:04 -08002366 /* total number of fragments in the SKB */
2367 nr_frags = skb_shinfo(skb)->nr_frags;
2368
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002369 /* calculate the required number of TxBDs for this skb */
2370 if (unlikely(do_tstamp))
2371 nr_txbds = nr_frags + 2;
2372 else
2373 nr_txbds = nr_frags + 1;
2374
Dai Haruki4669bc92008-12-17 16:51:04 -08002375 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002376 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002377 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002378 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002379 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002380 return NETDEV_TX_BUSY;
2381 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
2383 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002384 bytes_sent = skb->len;
2385 tx_queue->stats.tx_bytes += bytes_sent;
2386 /* keep Tx bytes on wire for BQL accounting */
2387 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002388 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002390 txbdp = txbdp_start = tx_queue->cur_tx;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002391 lstatus = be32_to_cpu(txbdp->lstatus);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002392
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002393 /* Add TxPAL between FCB and frame if required */
2394 if (unlikely(do_tstamp)) {
2395 skb_push(skb, GMAC_TXPAL_LEN);
2396 memset(skb->data, 0, GMAC_TXPAL_LEN);
2397 }
2398
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002399 /* Add TxFCB if required */
2400 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002401 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002402 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002403 }
2404
2405 /* Set up checksumming */
2406 if (do_csum) {
2407 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002408
2409 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2410 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002411 __skb_pull(skb, GMAC_FCB_LEN);
2412 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002413 if (do_vlan || do_tstamp) {
2414 /* put back a new fcb for vlan/tstamp TOE */
2415 fcb = gfar_add_fcb(skb);
2416 } else {
2417 /* Tx TOE not used */
2418 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2419 fcb = NULL;
2420 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002421 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002422 }
2423
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002424 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002425 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002426
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002427 bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
2428 DMA_TO_DEVICE);
2429 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2430 goto dma_map_err;
2431
Claudiu Manoila7312d52015-03-13 10:36:28 +02002432 txbdp_start->bufPtr = cpu_to_be32(bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
Claudiu Manoile19d0832016-02-23 11:48:37 +02002434 /* Time stamp insertion requires one additional TxBD */
2435 if (unlikely(do_tstamp))
2436 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2437 tx_queue->tx_ring_size);
2438
2439 if (nr_frags == 0) {
2440 if (unlikely(do_tstamp)) {
2441 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2442
2443 lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2444 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2445 } else {
2446 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2447 }
2448 } else {
2449 u32 lstatus_start = lstatus;
2450
2451 /* Place the fragment addresses and lengths into the TxBDs */
Claudiu Manoil42f397a2016-02-23 11:48:38 +02002452 frag = &skb_shinfo(skb)->frags[0];
2453 for (i = 0; i < nr_frags; i++, frag++) {
2454 unsigned int size;
2455
Claudiu Manoile19d0832016-02-23 11:48:37 +02002456 /* Point at the next BD, wrapping as needed */
2457 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2458
Claudiu Manoil42f397a2016-02-23 11:48:38 +02002459 size = skb_frag_size(frag);
Claudiu Manoile19d0832016-02-23 11:48:37 +02002460
Claudiu Manoil42f397a2016-02-23 11:48:38 +02002461 lstatus = be32_to_cpu(txbdp->lstatus) | size |
Claudiu Manoile19d0832016-02-23 11:48:37 +02002462 BD_LFLAG(TXBD_READY);
2463
2464 /* Handle the last BD specially */
2465 if (i == nr_frags - 1)
2466 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2467
Claudiu Manoil42f397a2016-02-23 11:48:38 +02002468 bufaddr = skb_frag_dma_map(priv->dev, frag, 0,
2469 size, DMA_TO_DEVICE);
Claudiu Manoile19d0832016-02-23 11:48:37 +02002470 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2471 goto dma_map_err;
2472
2473 /* set the TxBD length and buffer pointer */
2474 txbdp->bufPtr = cpu_to_be32(bufaddr);
2475 txbdp->lstatus = cpu_to_be32(lstatus);
2476 }
2477
2478 lstatus = lstatus_start;
2479 }
2480
Jan Ceuleers0977f812012-06-05 03:42:12 +00002481 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002482 * first TxBD points to the FCB and must have a data length of
2483 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2484 * the full frame length.
2485 */
2486 if (unlikely(do_tstamp)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002487 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2488
2489 bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2490 bufaddr += fcb_len;
2491 lstatus_ts |= BD_LFLAG(TXBD_READY) |
2492 (skb_headlen(skb) - fcb_len);
2493
2494 txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2495 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002496 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
Claudiu Manoile19d0832016-02-23 11:48:37 +02002497
2498 /* Setup tx hardware time stamping */
2499 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2500 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002501 } else {
2502 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002505 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002506
Claudiu Manoild55398b2014-10-07 10:44:35 +03002507 gfar_wmb();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002508
Claudiu Manoila7312d52015-03-13 10:36:28 +02002509 txbdp_start->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002510
Claudiu Manoild55398b2014-10-07 10:44:35 +03002511 gfar_wmb(); /* force lstatus write before tx_skbuff */
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002512
2513 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2514
Dai Haruki4669bc92008-12-17 16:51:04 -08002515 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002516 * (wrapping if necessary)
2517 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002518 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002519 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002520
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002521 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002522
Claudiu Manoilbc602282015-05-06 18:07:29 +03002523 /* We can work in parallel with gfar_clean_tx_ring(), except
2524 * when modifying num_txbdfree. Note that we didn't grab the lock
2525 * when we were reading the num_txbdfree and checking for available
2526 * space, that's because outside of this function it can only grow.
2527 */
2528 spin_lock_bh(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002529 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002530 tx_queue->num_txbdfree -= (nr_txbds);
Claudiu Manoilbc602282015-05-06 18:07:29 +03002531 spin_unlock_bh(&tx_queue->txlock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
2533 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002534 * are full. We need to tell the kernel to stop sending us stuff.
2535 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002536 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002537 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002539 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 }
2541
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002543 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002545 return NETDEV_TX_OK;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002546
2547dma_map_err:
2548 txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
2549 if (do_tstamp)
2550 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2551 for (i = 0; i < nr_frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002552 lstatus = be32_to_cpu(txbdp->lstatus);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002553 if (!(lstatus & BD_LFLAG(TXBD_READY)))
2554 break;
2555
Claudiu Manoila7312d52015-03-13 10:36:28 +02002556 lstatus &= ~BD_LFLAG(TXBD_READY);
2557 txbdp->lstatus = cpu_to_be32(lstatus);
2558 bufaddr = be32_to_cpu(txbdp->bufPtr);
2559 dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002560 DMA_TO_DEVICE);
2561 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2562 }
2563 gfar_wmb();
2564 dev_kfree_skb_any(skb);
2565 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566}
2567
2568/* Stops the kernel queue, and halts the controller */
2569static int gfar_close(struct net_device *dev)
2570{
2571 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002572
Sebastian Siewiorab939902008-08-19 21:12:45 +02002573 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 stop_gfar(dev);
2575
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002576 /* Disconnect from the PHY */
2577 phy_disconnect(priv->phydev);
2578 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002580 gfar_free_irq(priv);
2581
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582 return 0;
2583}
2584
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002586static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002588 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
2590 return 0;
2591}
2592
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2594{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002596 int frame_size = new_mtu + ETH_HLEN;
2597
Claudiu Manoil75354142015-07-13 16:22:06 +03002598 if ((frame_size < 64) || (frame_size > GFAR_JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002599 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600 return -EINVAL;
2601 }
2602
Claudiu Manoil08511332014-02-24 12:13:45 +02002603 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2604 cpu_relax();
2605
Claudiu Manoil88302642014-02-24 12:13:43 +02002606 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 stop_gfar(dev);
2608
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 dev->mtu = new_mtu;
2610
Claudiu Manoil88302642014-02-24 12:13:43 +02002611 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 startup_gfar(dev);
2613
Claudiu Manoil08511332014-02-24 12:13:45 +02002614 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2615
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616 return 0;
2617}
2618
Claudiu Manoil08511332014-02-24 12:13:45 +02002619void reset_gfar(struct net_device *ndev)
2620{
2621 struct gfar_private *priv = netdev_priv(ndev);
2622
2623 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2624 cpu_relax();
2625
2626 stop_gfar(ndev);
2627 startup_gfar(ndev);
2628
2629 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2630}
2631
Sebastian Siewiorab939902008-08-19 21:12:45 +02002632/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 * transmitted after a set amount of time.
2634 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002635 * starting over will fix the problem.
2636 */
2637static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002639 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002640 reset_task);
Claudiu Manoil08511332014-02-24 12:13:45 +02002641 reset_gfar(priv->ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642}
2643
Sebastian Siewiorab939902008-08-19 21:12:45 +02002644static void gfar_timeout(struct net_device *dev)
2645{
2646 struct gfar_private *priv = netdev_priv(dev);
2647
2648 dev->stats.tx_errors++;
2649 schedule_work(&priv->reset_task);
2650}
2651
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002653static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002655 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002656 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002657 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002658 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002659 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002660 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002661 struct sk_buff *skb;
2662 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002663 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002664 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002665 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002666 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002667 int tqi = tx_queue->qindex;
2668 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002669 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002670 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002672 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002673 bdp = tx_queue->dirty_tx;
2674 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002675
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002676 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002677
Dai Haruki4669bc92008-12-17 16:51:04 -08002678 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002679
Jan Ceuleers0977f812012-06-05 03:42:12 +00002680 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002681 * Also, we need to dma_unmap_single() the TxPAL.
2682 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002683 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002684 nr_txbds = frags + 2;
2685 else
2686 nr_txbds = frags + 1;
2687
2688 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002689
Claudiu Manoila7312d52015-03-13 10:36:28 +02002690 lstatus = be32_to_cpu(lbdp->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002691
2692 /* Only clean completed frames */
2693 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002694 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 break;
2696
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002697 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002698 next = next_txbd(bdp, base, tx_ring_size);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002699 buflen = be16_to_cpu(next->length) +
2700 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002701 } else
Claudiu Manoila7312d52015-03-13 10:36:28 +02002702 buflen = be16_to_cpu(bdp->length);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002703
Claudiu Manoila7312d52015-03-13 10:36:28 +02002704 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002705 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002706
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002707 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002708 struct skb_shared_hwtstamps shhwtstamps;
Scott Woodb4b67f22015-07-29 16:13:06 +03002709 u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) &
2710 ~0x7UL);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002711
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002712 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2713 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002714 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002715 skb_tstamp_tx(skb, &shhwtstamps);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002716 gfar_clear_txbd_status(bdp);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002717 bdp = next;
2718 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002719
Claudiu Manoila7312d52015-03-13 10:36:28 +02002720 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002721 bdp = next_txbd(bdp, base, tx_ring_size);
2722
2723 for (i = 0; i < frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002724 dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2725 be16_to_cpu(bdp->length),
2726 DMA_TO_DEVICE);
2727 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002728 bdp = next_txbd(bdp, base, tx_ring_size);
2729 }
2730
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002731 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002732
Eric Dumazetacb600d2012-10-05 06:23:55 +00002733 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002734
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002735 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002736
2737 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002738 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002739
Dai Harukid080cd62008-04-09 19:37:51 -05002740 howmany++;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002741 spin_lock(&tx_queue->txlock);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002742 tx_queue->num_txbdfree += nr_txbds;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002743 spin_unlock(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745
Dai Haruki4669bc92008-12-17 16:51:04 -08002746 /* If we freed a buffer, we can restart transmission, if necessary */
Claudiu Manoil08511332014-02-24 12:13:45 +02002747 if (tx_queue->num_txbdfree &&
2748 netif_tx_queue_stopped(txq) &&
2749 !(test_bit(GFAR_DOWN, &priv->state)))
2750 netif_wake_subqueue(priv->ndev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751
Dai Haruki4669bc92008-12-17 16:51:04 -08002752 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002753 tx_queue->skb_dirtytx = skb_dirtytx;
2754 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002756 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002757}
2758
Claudiu Manoil75354142015-07-13 16:22:06 +03002759static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002760{
Claudiu Manoil75354142015-07-13 16:22:06 +03002761 struct page *page;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002762 dma_addr_t addr;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002763
Claudiu Manoil75354142015-07-13 16:22:06 +03002764 page = dev_alloc_page();
2765 if (unlikely(!page))
2766 return false;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002767
Claudiu Manoil75354142015-07-13 16:22:06 +03002768 addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
2769 if (unlikely(dma_mapping_error(rxq->dev, addr))) {
2770 __free_page(page);
Eran Libertyacbc0f02010-07-07 15:54:54 -07002771
Claudiu Manoil75354142015-07-13 16:22:06 +03002772 return false;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002773 }
2774
Claudiu Manoil75354142015-07-13 16:22:06 +03002775 rxb->dma = addr;
2776 rxb->page = page;
2777 rxb->page_offset = 0;
2778
2779 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780}
2781
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002782static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
2783{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002784 struct gfar_private *priv = netdev_priv(rx_queue->ndev);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002785 struct gfar_extra_stats *estats = &priv->extra_stats;
2786
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002787 netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002788 atomic64_inc(&estats->rx_alloc_err);
2789}
2790
2791static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
2792 int alloc_cnt)
2793{
Claudiu Manoil75354142015-07-13 16:22:06 +03002794 struct rxbd8 *bdp;
2795 struct gfar_rx_buff *rxb;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002796 int i;
2797
2798 i = rx_queue->next_to_use;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002799 bdp = &rx_queue->rx_bd_base[i];
Claudiu Manoil75354142015-07-13 16:22:06 +03002800 rxb = &rx_queue->rx_buff[i];
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002801
2802 while (alloc_cnt--) {
Claudiu Manoil75354142015-07-13 16:22:06 +03002803 /* try reuse page */
2804 if (unlikely(!rxb->page)) {
2805 if (unlikely(!gfar_new_page(rx_queue, rxb))) {
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002806 gfar_rx_alloc_err(rx_queue);
2807 break;
2808 }
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002809 }
2810
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002811 /* Setup the new RxBD */
Claudiu Manoil75354142015-07-13 16:22:06 +03002812 gfar_init_rxbdp(rx_queue, bdp,
2813 rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002814
2815 /* Update to the next pointer */
Claudiu Manoil75354142015-07-13 16:22:06 +03002816 bdp++;
2817 rxb++;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002818
Claudiu Manoil75354142015-07-13 16:22:06 +03002819 if (unlikely(++i == rx_queue->rx_ring_size)) {
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002820 i = 0;
Claudiu Manoil75354142015-07-13 16:22:06 +03002821 bdp = rx_queue->rx_bd_base;
2822 rxb = rx_queue->rx_buff;
2823 }
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002824 }
2825
2826 rx_queue->next_to_use = i;
Claudiu Manoil75354142015-07-13 16:22:06 +03002827 rx_queue->next_to_alloc = i;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002828}
2829
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002830static void count_errors(u32 lstatus, struct net_device *ndev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002832 struct gfar_private *priv = netdev_priv(ndev);
2833 struct net_device_stats *stats = &ndev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834 struct gfar_extra_stats *estats = &priv->extra_stats;
2835
Jan Ceuleers0977f812012-06-05 03:42:12 +00002836 /* If the packet was truncated, none of the other errors matter */
Claudiu Manoilf9660822015-07-13 16:22:04 +03002837 if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 stats->rx_length_errors++;
2839
Paul Gortmaker212079d2013-02-12 15:38:19 -05002840 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841
2842 return;
2843 }
2844 /* Count the errors, if there were any */
Claudiu Manoilf9660822015-07-13 16:22:04 +03002845 if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 stats->rx_length_errors++;
2847
Claudiu Manoilf9660822015-07-13 16:22:04 +03002848 if (lstatus & BD_LFLAG(RXBD_LARGE))
Paul Gortmaker212079d2013-02-12 15:38:19 -05002849 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002851 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002853 if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002855 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002857 if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002858 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 stats->rx_crc_errors++;
2860 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002861 if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002862 atomic64_inc(&estats->rx_overrun);
Claudiu Manoilf9660822015-07-13 16:22:04 +03002863 stats->rx_over_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 }
2865}
2866
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002867irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868{
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002869 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2870 unsigned long flags;
Claudiu Manoil3e905b82015-10-05 17:19:59 +03002871 u32 imask, ievent;
2872
2873 ievent = gfar_read(&grp->regs->ievent);
2874
2875 if (unlikely(ievent & IEVENT_FGPI)) {
2876 gfar_write(&grp->regs->ievent, IEVENT_FGPI);
2877 return IRQ_HANDLED;
2878 }
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002879
2880 if (likely(napi_schedule_prep(&grp->napi_rx))) {
2881 spin_lock_irqsave(&grp->grplock, flags);
2882 imask = gfar_read(&grp->regs->imask);
2883 imask &= IMASK_RX_DISABLED;
2884 gfar_write(&grp->regs->imask, imask);
2885 spin_unlock_irqrestore(&grp->grplock, flags);
2886 __napi_schedule(&grp->napi_rx);
2887 } else {
2888 /* Clear IEVENT, so interrupts aren't called again
2889 * because of the packets that have already arrived.
2890 */
2891 gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2892 }
2893
2894 return IRQ_HANDLED;
2895}
2896
2897/* Interrupt Handler for Transmit complete */
2898static irqreturn_t gfar_transmit(int irq, void *grp_id)
2899{
2900 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2901 unsigned long flags;
2902 u32 imask;
2903
2904 if (likely(napi_schedule_prep(&grp->napi_tx))) {
2905 spin_lock_irqsave(&grp->grplock, flags);
2906 imask = gfar_read(&grp->regs->imask);
2907 imask &= IMASK_TX_DISABLED;
2908 gfar_write(&grp->regs->imask, imask);
2909 spin_unlock_irqrestore(&grp->grplock, flags);
2910 __napi_schedule(&grp->napi_tx);
2911 } else {
2912 /* Clear IEVENT, so interrupts aren't called again
2913 * because of the packets that have already arrived.
2914 */
2915 gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2916 }
2917
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 return IRQ_HANDLED;
2919}
2920
Claudiu Manoil75354142015-07-13 16:22:06 +03002921static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus,
2922 struct sk_buff *skb, bool first)
2923{
2924 unsigned int size = lstatus & BD_LENGTH_MASK;
2925 struct page *page = rxb->page;
2926
2927 /* Remove the FCS from the packet length */
2928 if (likely(lstatus & BD_LFLAG(RXBD_LAST)))
2929 size -= ETH_FCS_LEN;
2930
2931 if (likely(first))
2932 skb_put(skb, size);
2933 else
2934 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
2935 rxb->page_offset + RXBUF_ALIGNMENT,
2936 size, GFAR_RXB_TRUESIZE);
2937
2938 /* try reuse page */
2939 if (unlikely(page_count(page) != 1))
2940 return false;
2941
2942 /* change offset to the other half */
2943 rxb->page_offset ^= GFAR_RXB_TRUESIZE;
2944
2945 atomic_inc(&page->_count);
2946
2947 return true;
2948}
2949
2950static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq,
2951 struct gfar_rx_buff *old_rxb)
2952{
2953 struct gfar_rx_buff *new_rxb;
2954 u16 nta = rxq->next_to_alloc;
2955
2956 new_rxb = &rxq->rx_buff[nta];
2957
2958 /* find next buf that can reuse a page */
2959 nta++;
2960 rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0;
2961
2962 /* copy page reference */
2963 *new_rxb = *old_rxb;
2964
2965 /* sync for use by the device */
2966 dma_sync_single_range_for_device(rxq->dev, old_rxb->dma,
2967 old_rxb->page_offset,
2968 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
2969}
2970
2971static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue,
2972 u32 lstatus, struct sk_buff *skb)
2973{
2974 struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean];
2975 struct page *page = rxb->page;
2976 bool first = false;
2977
2978 if (likely(!skb)) {
2979 void *buff_addr = page_address(page) + rxb->page_offset;
2980
2981 skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE);
2982 if (unlikely(!skb)) {
2983 gfar_rx_alloc_err(rx_queue);
2984 return NULL;
2985 }
2986 skb_reserve(skb, RXBUF_ALIGNMENT);
2987 first = true;
2988 }
2989
2990 dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset,
2991 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
2992
2993 if (gfar_add_rx_frag(rxb, lstatus, skb, first)) {
2994 /* reuse the free half of the page */
2995 gfar_reuse_rx_page(rx_queue, rxb);
2996 } else {
2997 /* page cannot be reused, unmap it */
2998 dma_unmap_page(rx_queue->dev, rxb->dma,
2999 PAGE_SIZE, DMA_FROM_DEVICE);
3000 }
3001
3002 /* clear rxb content */
3003 rxb->page = NULL;
3004
3005 return skb;
3006}
3007
Kumar Gala0bbaf062005-06-20 10:54:21 -05003008static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
3009{
3010 /* If valid headers were found, and valid sums
3011 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00003012 * checksumming is necessary. Otherwise, it is [FIXME]
3013 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02003014 if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
3015 (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05003016 skb->ip_summed = CHECKSUM_UNNECESSARY;
3017 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003018 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003019}
3020
Jan Ceuleers0977f812012-06-05 03:42:12 +00003021/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003022static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003024 struct gfar_private *priv = netdev_priv(ndev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003025 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026
Dai Haruki2c2db482008-12-16 15:31:15 -08003027 /* fcb is at the beginning if exists */
3028 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
Jan Ceuleers0977f812012-06-05 03:42:12 +00003030 /* Remove the FCB from the skb
3031 * Remove the padded bytes, if there are any
3032 */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003033 if (priv->uses_rxfcb)
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003034 skb_pull(skb, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003035
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00003036 /* Get receive timestamp from the skb */
3037 if (priv->hwts_rx_en) {
3038 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
3039 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003040
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00003041 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
3042 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
3043 }
3044
3045 if (priv->padding)
3046 skb_pull(skb, priv->padding);
3047
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003048 if (ndev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08003049 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003050
Dai Haruki2c2db482008-12-16 15:31:15 -08003051 /* Tell the skb what kind of packet this is */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003052 skb->protocol = eth_type_trans(skb, ndev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003053
Patrick McHardyf6469682013-04-19 02:04:27 +00003054 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07003055 * Even if vlan rx accel is disabled, on some chips
3056 * RXFCB_VLN is pseudo randomly set.
3057 */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003058 if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Claudiu Manoil26eb9372015-03-13 10:36:29 +02003059 be16_to_cpu(fcb->flags) & RXFCB_VLN)
3060 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
3061 be16_to_cpu(fcb->vlctl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062}
3063
3064/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00003065 * until the budget/quota has been reached. Returns the number
3066 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003067 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003068int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003070 struct net_device *ndev = rx_queue->ndev;
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003071 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil75354142015-07-13 16:22:06 +03003072 struct rxbd8 *bdp;
3073 int i, howmany = 0;
3074 struct sk_buff *skb = rx_queue->skb;
3075 int cleaned_cnt = gfar_rxbd_unused(rx_queue);
3076 unsigned int total_bytes = 0, total_pkts = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077
3078 /* Get the first full descriptor */
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003079 i = rx_queue->next_to_clean;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003081 while (rx_work_limit--) {
Claudiu Manoilf9660822015-07-13 16:22:04 +03003082 u32 lstatus;
Dai Haruki2c2db482008-12-16 15:31:15 -08003083
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003084 if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
3085 gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
3086 cleaned_cnt = 0;
3087 }
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003088
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003089 bdp = &rx_queue->rx_bd_base[i];
Claudiu Manoilf9660822015-07-13 16:22:04 +03003090 lstatus = be32_to_cpu(bdp->lstatus);
3091 if (lstatus & BD_LFLAG(RXBD_EMPTY))
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003092 break;
3093
3094 /* order rx buffer descriptor reads */
Scott Wood3b6330c2007-05-16 15:06:59 -05003095 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05003096
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003097 /* fetch next to clean buffer from the ring */
Claudiu Manoil75354142015-07-13 16:22:06 +03003098 skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb);
3099 if (unlikely(!skb))
3100 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101
Claudiu Manoil75354142015-07-13 16:22:06 +03003102 cleaned_cnt++;
3103 howmany++;
Andy Fleming81183052008-11-12 10:07:11 -06003104
Claudiu Manoil75354142015-07-13 16:22:06 +03003105 if (unlikely(++i == rx_queue->rx_ring_size))
3106 i = 0;
Anton Vorontsov63b88b92010-06-11 10:51:03 +00003107
Claudiu Manoil75354142015-07-13 16:22:06 +03003108 rx_queue->next_to_clean = i;
3109
3110 /* fetch next buffer if not the last in frame */
3111 if (!(lstatus & BD_LFLAG(RXBD_LAST)))
3112 continue;
3113
3114 if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) {
Claudiu Manoilf23223f2015-07-13 16:22:05 +03003115 count_errors(lstatus, ndev);
Andy Fleming815b97c2008-04-22 17:18:29 -05003116
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003117 /* discard faulty buffer */
3118 dev_kfree_skb(skb);
Claudiu Manoil75354142015-07-13 16:22:06 +03003119 skb = NULL;
3120 rx_queue->stats.rx_dropped++;
3121 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 }
3123
Claudiu Manoil75354142015-07-13 16:22:06 +03003124 /* Increment the number of packets */
3125 total_pkts++;
3126 total_bytes += skb->len;
3127
3128 skb_record_rx_queue(skb, rx_queue->qindex);
3129
3130 gfar_process_frame(ndev, skb);
3131
3132 /* Send the packet up the stack */
3133 napi_gro_receive(&rx_queue->grp->napi_rx, skb);
3134
3135 skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136 }
3137
Claudiu Manoil75354142015-07-13 16:22:06 +03003138 /* Store incomplete frames for completion */
3139 rx_queue->skb = skb;
3140
3141 rx_queue->stats.rx_packets += total_pkts;
3142 rx_queue->stats.rx_bytes += total_bytes;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003143
3144 if (cleaned_cnt)
3145 gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
3146
3147 /* Update Last Free RxBD pointer for LFC */
3148 if (unlikely(priv->tx_actual_en)) {
Scott Woodb4b67f22015-07-29 16:13:06 +03003149 u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
3150
3151 gfar_write(rx_queue->rfbptr, bdp_dma);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003152 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 return howmany;
3155}
3156
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003157static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003158{
3159 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003160 container_of(napi, struct gfar_priv_grp, napi_rx);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003161 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02003162 struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003163 int work_done = 0;
3164
3165 /* Clear IEVENT, so interrupts aren't called again
3166 * because of the packets that have already arrived
3167 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003168 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003169
3170 work_done = gfar_clean_rx_ring(rx_queue, budget);
3171
3172 if (work_done < budget) {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003173 u32 imask;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003174 napi_complete(napi);
3175 /* Clear the halt bit in RSTAT */
3176 gfar_write(&regs->rstat, gfargrp->rstat);
3177
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003178 spin_lock_irq(&gfargrp->grplock);
3179 imask = gfar_read(&regs->imask);
3180 imask |= IMASK_RX_DEFAULT;
3181 gfar_write(&regs->imask, imask);
3182 spin_unlock_irq(&gfargrp->grplock);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003183 }
3184
3185 return work_done;
3186}
3187
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003188static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003190 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003191 container_of(napi, struct gfar_priv_grp, napi_tx);
3192 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02003193 struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003194 u32 imask;
3195
3196 /* Clear IEVENT, so interrupts aren't called again
3197 * because of the packets that have already arrived
3198 */
3199 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3200
3201 /* run Tx cleanup to completion */
3202 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
3203 gfar_clean_tx_ring(tx_queue);
3204
3205 napi_complete(napi);
3206
3207 spin_lock_irq(&gfargrp->grplock);
3208 imask = gfar_read(&regs->imask);
3209 imask |= IMASK_TX_DEFAULT;
3210 gfar_write(&regs->imask, imask);
3211 spin_unlock_irq(&gfargrp->grplock);
3212
3213 return 0;
3214}
3215
3216static int gfar_poll_rx(struct napi_struct *napi, int budget)
3217{
3218 struct gfar_priv_grp *gfargrp =
3219 container_of(napi, struct gfar_priv_grp, napi_rx);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003220 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003221 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003222 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003223 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00003224 int i, budget_per_q = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003225 unsigned long rstat_rxf;
3226 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05003227
Dai Haruki8c7396a2008-12-17 16:52:00 -08003228 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00003229 * because of the packets that have already arrived
3230 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003231 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08003232
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003233 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
3234
3235 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
3236 if (num_act_queues)
3237 budget_per_q = budget/num_act_queues;
3238
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003239 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
3240 /* skip queue if not active */
3241 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3242 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003243
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003244 rx_queue = priv->rx_queue[i];
3245 work_done_per_q =
3246 gfar_clean_rx_ring(rx_queue, budget_per_q);
3247 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003248
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003249 /* finished processing this queue */
3250 if (work_done_per_q < budget_per_q) {
3251 /* clear active queue hw indication */
3252 gfar_write(&regs->rstat,
3253 RSTAT_CLEAR_RXF0 >> i);
3254 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003255
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003256 if (!num_act_queues)
3257 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003258 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003259 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003260
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003261 if (!num_act_queues) {
3262 u32 imask;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003263 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003264
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003265 /* Clear the halt bit in RSTAT */
3266 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003267
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003268 spin_lock_irq(&gfargrp->grplock);
3269 imask = gfar_read(&regs->imask);
3270 imask |= IMASK_RX_DEFAULT;
3271 gfar_write(&regs->imask, imask);
3272 spin_unlock_irq(&gfargrp->grplock);
Dai Harukid080cd62008-04-09 19:37:51 -05003273 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003275 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003276}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003278static int gfar_poll_tx(struct napi_struct *napi, int budget)
3279{
3280 struct gfar_priv_grp *gfargrp =
3281 container_of(napi, struct gfar_priv_grp, napi_tx);
3282 struct gfar_private *priv = gfargrp->priv;
3283 struct gfar __iomem *regs = gfargrp->regs;
3284 struct gfar_priv_tx_q *tx_queue = NULL;
3285 int has_tx_work = 0;
3286 int i;
3287
3288 /* Clear IEVENT, so interrupts aren't called again
3289 * because of the packets that have already arrived
3290 */
3291 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3292
3293 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3294 tx_queue = priv->tx_queue[i];
3295 /* run Tx cleanup to completion */
3296 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3297 gfar_clean_tx_ring(tx_queue);
3298 has_tx_work = 1;
3299 }
3300 }
3301
3302 if (!has_tx_work) {
3303 u32 imask;
3304 napi_complete(napi);
3305
3306 spin_lock_irq(&gfargrp->grplock);
3307 imask = gfar_read(&regs->imask);
3308 imask |= IMASK_TX_DEFAULT;
3309 gfar_write(&regs->imask, imask);
3310 spin_unlock_irq(&gfargrp->grplock);
3311 }
3312
3313 return 0;
3314}
3315
3316
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003317#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003318/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003319 * without having to re-enable interrupts. It's not called while
3320 * the interrupt routine is executing.
3321 */
3322static void gfar_netpoll(struct net_device *dev)
3323{
3324 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003325 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003326
3327 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003328 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003329 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003330 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3331
3332 disable_irq(gfar_irq(grp, TX)->irq);
3333 disable_irq(gfar_irq(grp, RX)->irq);
3334 disable_irq(gfar_irq(grp, ER)->irq);
3335 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3336 enable_irq(gfar_irq(grp, ER)->irq);
3337 enable_irq(gfar_irq(grp, RX)->irq);
3338 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003339 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003340 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003341 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003342 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3343
3344 disable_irq(gfar_irq(grp, TX)->irq);
3345 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3346 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003347 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003348 }
3349}
3350#endif
3351
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003353static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003355 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356
3357 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003358 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359
Linus Torvalds1da177e2005-04-16 15:20:36 -07003360 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003361 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003362 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363
3364 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003365 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003366 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003368 /* Check for errors */
3369 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003370 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371
3372 return IRQ_HANDLED;
3373}
3374
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375/* Called every time the controller might need to be made
3376 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003377 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 * function converts those variables into the appropriate
3379 * register values, and can bring down the device if needed.
3380 */
3381static void adjust_link(struct net_device *dev)
3382{
3383 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003384 struct phy_device *phydev = priv->phydev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003385
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003386 if (unlikely(phydev->link != priv->oldlink ||
Guenter Roeck0ae93b22015-03-02 12:03:27 -08003387 (phydev->link && (phydev->duplex != priv->oldduplex ||
3388 phydev->speed != priv->oldspeed))))
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003389 gfar_update_link_state(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003390}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391
3392/* Update the hash table based on the current list of multicast
3393 * addresses we subscribe to. Also, change the promiscuity of
3394 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003395 * whenever dev->flags is changed
3396 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397static void gfar_set_multi(struct net_device *dev)
3398{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003399 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003401 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402 u32 tempval;
3403
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003404 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003405 /* Set RCTRL to PROM */
3406 tempval = gfar_read(&regs->rctrl);
3407 tempval |= RCTRL_PROM;
3408 gfar_write(&regs->rctrl, tempval);
3409 } else {
3410 /* Set RCTRL to not PROM */
3411 tempval = gfar_read(&regs->rctrl);
3412 tempval &= ~(RCTRL_PROM);
3413 gfar_write(&regs->rctrl, tempval);
3414 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003415
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003416 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003418 gfar_write(&regs->igaddr0, 0xffffffff);
3419 gfar_write(&regs->igaddr1, 0xffffffff);
3420 gfar_write(&regs->igaddr2, 0xffffffff);
3421 gfar_write(&regs->igaddr3, 0xffffffff);
3422 gfar_write(&regs->igaddr4, 0xffffffff);
3423 gfar_write(&regs->igaddr5, 0xffffffff);
3424 gfar_write(&regs->igaddr6, 0xffffffff);
3425 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426 gfar_write(&regs->gaddr0, 0xffffffff);
3427 gfar_write(&regs->gaddr1, 0xffffffff);
3428 gfar_write(&regs->gaddr2, 0xffffffff);
3429 gfar_write(&regs->gaddr3, 0xffffffff);
3430 gfar_write(&regs->gaddr4, 0xffffffff);
3431 gfar_write(&regs->gaddr5, 0xffffffff);
3432 gfar_write(&regs->gaddr6, 0xffffffff);
3433 gfar_write(&regs->gaddr7, 0xffffffff);
3434 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003435 int em_num;
3436 int idx;
3437
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003439 gfar_write(&regs->igaddr0, 0x0);
3440 gfar_write(&regs->igaddr1, 0x0);
3441 gfar_write(&regs->igaddr2, 0x0);
3442 gfar_write(&regs->igaddr3, 0x0);
3443 gfar_write(&regs->igaddr4, 0x0);
3444 gfar_write(&regs->igaddr5, 0x0);
3445 gfar_write(&regs->igaddr6, 0x0);
3446 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 gfar_write(&regs->gaddr0, 0x0);
3448 gfar_write(&regs->gaddr1, 0x0);
3449 gfar_write(&regs->gaddr2, 0x0);
3450 gfar_write(&regs->gaddr3, 0x0);
3451 gfar_write(&regs->gaddr4, 0x0);
3452 gfar_write(&regs->gaddr5, 0x0);
3453 gfar_write(&regs->gaddr6, 0x0);
3454 gfar_write(&regs->gaddr7, 0x0);
3455
Andy Fleming7f7f5312005-11-11 12:38:59 -06003456 /* If we have extended hash tables, we need to
3457 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003458 * setting them
3459 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003460 if (priv->extended_hash) {
3461 em_num = GFAR_EM_NUM + 1;
3462 gfar_clear_exact_match(dev);
3463 idx = 1;
3464 } else {
3465 idx = 0;
3466 em_num = 0;
3467 }
3468
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003469 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 return;
3471
3472 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003473 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003474 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003475 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003476 idx++;
3477 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003478 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003479 }
3480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481}
3482
Andy Fleming7f7f5312005-11-11 12:38:59 -06003483
3484/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003485 * don't interfere with normal reception
3486 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003487static void gfar_clear_exact_match(struct net_device *dev)
3488{
3489 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003490 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003491
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003492 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003493 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003494}
3495
Linus Torvalds1da177e2005-04-16 15:20:36 -07003496/* Set the appropriate hash bit for the given addr */
3497/* The algorithm works like so:
3498 * 1) Take the Destination Address (ie the multicast address), and
3499 * do a CRC on it (little endian), and reverse the bits of the
3500 * result.
3501 * 2) Use the 8 most significant bits as a hash into a 256-entry
3502 * table. The table is controlled through 8 32-bit registers:
3503 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3504 * gaddr7. This means that the 3 most significant bits in the
3505 * hash index which gaddr register to use, and the 5 other bits
3506 * indicate which bit (assuming an IBM numbering scheme, which
3507 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003508 * the entry.
3509 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3511{
3512 u32 tempval;
3513 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003514 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003515 int width = priv->hash_width;
3516 u8 whichbit = (result >> (32 - width)) & 0x1f;
3517 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518 u32 value = (1 << (31-whichbit));
3519
Kumar Gala0bbaf062005-06-20 10:54:21 -05003520 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003522 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523}
3524
Andy Fleming7f7f5312005-11-11 12:38:59 -06003525
3526/* There are multiple MAC Address register pairs on some controllers
3527 * This function sets the numth pair to a given address
3528 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003529static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3530 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003531{
3532 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003533 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003534 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003535 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003536
3537 macptr += num*2;
3538
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003539 /* For a station address of 0x12345678ABCD in transmission
3540 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
3541 * MACnADDR2 is set to 0x34120000.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003542 */
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003543 tempval = (addr[5] << 24) | (addr[4] << 16) |
3544 (addr[3] << 8) | addr[2];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003545
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003546 gfar_write(macptr, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003547
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003548 tempval = (addr[1] << 24) | (addr[0] << 16);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003549
3550 gfar_write(macptr+1, tempval);
3551}
3552
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003554static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003556 struct gfar_priv_grp *gfargrp = grp_id;
3557 struct gfar __iomem *regs = gfargrp->regs;
3558 struct gfar_private *priv= gfargrp->priv;
3559 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560
3561 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003562 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563
3564 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003565 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003566
3567 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003568 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003569 (events & IEVENT_MAG))
3570 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003571
3572 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003573 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003574 netdev_dbg(dev,
3575 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003576 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
3578 /* Update the error counters */
3579 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003580 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003581
3582 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003583 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003584 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003585 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586 if (events & IEVENT_XFUN) {
Joe Perches59deab22011-06-14 08:57:47 +00003587 netif_dbg(priv, tx_err, dev,
3588 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003589 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003590 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591
Claudiu Manoilbc602282015-05-06 18:07:29 +03003592 schedule_work(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593 }
Joe Perches59deab22011-06-14 08:57:47 +00003594 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595 }
3596 if (events & IEVENT_BSY) {
Claudiu Manoil1de65a52015-10-23 11:42:00 +03003597 dev->stats.rx_over_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003598 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003599
Joe Perches59deab22011-06-14 08:57:47 +00003600 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3601 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003602 }
3603 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003604 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003605 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003606
Joe Perches59deab22011-06-14 08:57:47 +00003607 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003608 }
3609 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003610 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003611 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612 }
Joe Perches59deab22011-06-14 08:57:47 +00003613 if (events & IEVENT_RXC)
3614 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003615
3616 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003617 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003618 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003619 }
3620 return IRQ_HANDLED;
3621}
3622
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003623static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3624{
3625 struct phy_device *phydev = priv->phydev;
3626 u32 val = 0;
3627
3628 if (!phydev->duplex)
3629 return val;
3630
3631 if (!priv->pause_aneg_en) {
3632 if (priv->tx_pause_en)
3633 val |= MACCFG1_TX_FLOW;
3634 if (priv->rx_pause_en)
3635 val |= MACCFG1_RX_FLOW;
3636 } else {
3637 u16 lcl_adv, rmt_adv;
3638 u8 flowctrl;
3639 /* get link partner capabilities */
3640 rmt_adv = 0;
3641 if (phydev->pause)
3642 rmt_adv = LPA_PAUSE_CAP;
3643 if (phydev->asym_pause)
3644 rmt_adv |= LPA_PAUSE_ASYM;
3645
Pavaluca Matei-B4661043ef8d22014-10-27 10:42:43 +02003646 lcl_adv = 0;
3647 if (phydev->advertising & ADVERTISED_Pause)
3648 lcl_adv |= ADVERTISE_PAUSE_CAP;
3649 if (phydev->advertising & ADVERTISED_Asym_Pause)
3650 lcl_adv |= ADVERTISE_PAUSE_ASYM;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003651
3652 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3653 if (flowctrl & FLOW_CTRL_TX)
3654 val |= MACCFG1_TX_FLOW;
3655 if (flowctrl & FLOW_CTRL_RX)
3656 val |= MACCFG1_RX_FLOW;
3657 }
3658
3659 return val;
3660}
3661
3662static noinline void gfar_update_link_state(struct gfar_private *priv)
3663{
3664 struct gfar __iomem *regs = priv->gfargrp[0].regs;
3665 struct phy_device *phydev = priv->phydev;
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003666 struct gfar_priv_rx_q *rx_queue = NULL;
3667 int i;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003668
3669 if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
3670 return;
3671
3672 if (phydev->link) {
3673 u32 tempval1 = gfar_read(&regs->maccfg1);
3674 u32 tempval = gfar_read(&regs->maccfg2);
3675 u32 ecntrl = gfar_read(&regs->ecntrl);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003676 u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003677
3678 if (phydev->duplex != priv->oldduplex) {
3679 if (!(phydev->duplex))
3680 tempval &= ~(MACCFG2_FULL_DUPLEX);
3681 else
3682 tempval |= MACCFG2_FULL_DUPLEX;
3683
3684 priv->oldduplex = phydev->duplex;
3685 }
3686
3687 if (phydev->speed != priv->oldspeed) {
3688 switch (phydev->speed) {
3689 case 1000:
3690 tempval =
3691 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3692
3693 ecntrl &= ~(ECNTRL_R100);
3694 break;
3695 case 100:
3696 case 10:
3697 tempval =
3698 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3699
3700 /* Reduced mode distinguishes
3701 * between 10 and 100
3702 */
3703 if (phydev->speed == SPEED_100)
3704 ecntrl |= ECNTRL_R100;
3705 else
3706 ecntrl &= ~(ECNTRL_R100);
3707 break;
3708 default:
3709 netif_warn(priv, link, priv->ndev,
3710 "Ack! Speed (%d) is not 10/100/1000!\n",
3711 phydev->speed);
3712 break;
3713 }
3714
3715 priv->oldspeed = phydev->speed;
3716 }
3717
3718 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3719 tempval1 |= gfar_get_flowctrl_cfg(priv);
3720
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003721 /* Turn last free buffer recording on */
3722 if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
3723 for (i = 0; i < priv->num_rx_queues; i++) {
Scott Woodb4b67f22015-07-29 16:13:06 +03003724 u32 bdp_dma;
3725
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003726 rx_queue = priv->rx_queue[i];
Scott Woodb4b67f22015-07-29 16:13:06 +03003727 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
3728 gfar_write(rx_queue->rfbptr, bdp_dma);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003729 }
3730
3731 priv->tx_actual_en = 1;
3732 }
3733
3734 if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
3735 priv->tx_actual_en = 0;
3736
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003737 gfar_write(&regs->maccfg1, tempval1);
3738 gfar_write(&regs->maccfg2, tempval);
3739 gfar_write(&regs->ecntrl, ecntrl);
3740
3741 if (!priv->oldlink)
3742 priv->oldlink = 1;
3743
3744 } else if (priv->oldlink) {
3745 priv->oldlink = 0;
3746 priv->oldspeed = 0;
3747 priv->oldduplex = -1;
3748 }
3749
3750 if (netif_msg_link(priv))
3751 phy_print_status(phydev);
3752}
3753
Fabian Frederick94e5a2a2015-03-17 19:37:34 +01003754static const struct of_device_id gfar_match[] =
Andy Flemingb31a1d82008-12-16 15:29:15 -08003755{
3756 {
3757 .type = "network",
3758 .compatible = "gianfar",
3759 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003760 {
3761 .compatible = "fsl,etsec2",
3762 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003763 {},
3764};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003765MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003766
Linus Torvalds1da177e2005-04-16 15:20:36 -07003767/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003768static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003769 .driver = {
3770 .name = "fsl-gianfar",
Grant Likely40182942010-04-13 16:13:02 -07003771 .pm = GFAR_PM_OPS,
3772 .of_match_table = gfar_match,
3773 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 .probe = gfar_probe,
3775 .remove = gfar_remove,
3776};
3777
Axel Lindb62f682011-11-27 16:44:17 +00003778module_platform_driver(gfar_driver);