blob: b4094992299d6ea1e92763a6913b029831ee024b [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#ifndef _QED_H
34#define _QED_H
35
36#include <linux/types.h>
37#include <linux/io.h>
38#include <linux/delay.h>
39#include <linux/firmware.h>
40#include <linux/interrupt.h>
41#include <linux/list.h>
42#include <linux/mutex.h>
43#include <linux/pci.h>
44#include <linux/slab.h>
45#include <linux/string.h>
46#include <linux/workqueue.h>
47#include <linux/zlib.h>
48#include <linux/hashtable.h>
49#include <linux/qed/qed_if.h>
Tomer Tayarc965db42016-09-07 16:36:24 +030050#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_hsi.h"
52
Yuval Mintz25c089d2015-10-26 11:02:26 +020053extern const struct qed_common_ops qed_common_ops_pass;
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030054
Tomer Tayar41e87c92017-12-27 19:30:08 +020055#define QED_MAJOR_VERSION 8
56#define QED_MINOR_VERSION 33
57#define QED_REVISION_VERSION 0
58#define QED_ENGINEERING_VERSION 20
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030059
60#define QED_VERSION \
61 ((QED_MAJOR_VERSION << 24) | (QED_MINOR_VERSION << 16) | \
62 (QED_REVISION_VERSION << 8) | QED_ENGINEERING_VERSION)
63
64#define STORM_FW_VERSION \
65 ((FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) | \
66 (FW_REVISION_VERSION << 8) | FW_ENGINEERING_VERSION)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020067
68#define MAX_HWFNS_PER_DEVICE (4)
69#define NAME_SIZE 16
70#define VER_SIZE 16
71
Manish Choprabcd197c2016-04-26 10:56:08 -040072#define QED_WFQ_UNIT 100
73
Ram Amrani51ff1722016-10-01 21:59:57 +030074#define QED_WID_SIZE (1024)
Ram Amrani107392b2017-04-30 11:49:09 +030075#define QED_MIN_WIDS (4)
Ram Amrani51ff1722016-10-01 21:59:57 +030076#define QED_PF_DEMS_SIZE (4)
77
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020078/* cau states */
79enum qed_coalescing_mode {
80 QED_COAL_MODE_DISABLE,
81 QED_COAL_MODE_ENABLE
82};
83
84struct qed_eth_cb_ops;
85struct qed_dev_info;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -040086union qed_mcp_protocol_stats;
87enum qed_mcp_protocol_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020088
89/* helpers */
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030090#define QED_MFW_GET_FIELD(name, field) \
91 (((name) & (field ## _MASK)) >> (field ## _SHIFT))
92
93#define QED_MFW_SET_FIELD(name, field, value) \
94 do { \
Tomer Tayarb19601b2017-05-21 12:10:59 +030095 (name) &= ~(field ## _MASK); \
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030096 (name) |= (((value) << (field ## _SHIFT)) & (field ## _MASK));\
97 } while (0)
98
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020099static inline u32 qed_db_addr(u32 cid, u32 DEMS)
100{
101 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Ram Amrani51ff1722016-10-01 21:59:57 +0300102 (cid * QED_PF_DEMS_SIZE);
103
104 return db_addr;
105}
106
107static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
108{
109 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200110 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
111
112 return db_addr;
113}
114
115#define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \
116 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
117 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
118
119#define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++)
120
121#define D_TRINE(val, cond1, cond2, true1, true2, def) \
122 (val == (cond1) ? true1 : \
123 (val == (cond2) ? true2 : def))
124
125/* forward */
126struct qed_ptt_pool;
127struct qed_spq;
128struct qed_sb_info;
129struct qed_sb_attn_info;
130struct qed_cxt_mngr;
131struct qed_sb_sp_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300132struct qed_ll2_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200133struct qed_mcp_info;
134
135struct qed_rt_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500136 u32 *init_val;
137 bool *b_valid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200138};
139
Manish Chopra464f6642016-04-14 01:38:29 -0400140enum qed_tunn_mode {
141 QED_MODE_L2GENEVE_TUNN,
142 QED_MODE_IPGENEVE_TUNN,
143 QED_MODE_L2GRE_TUNN,
144 QED_MODE_IPGRE_TUNN,
145 QED_MODE_VXLAN_TUNN,
146};
147
148enum qed_tunn_clss {
149 QED_TUNN_CLSS_MAC_VLAN,
150 QED_TUNN_CLSS_MAC_VNI,
151 QED_TUNN_CLSS_INNER_MAC_VLAN,
152 QED_TUNN_CLSS_INNER_MAC_VNI,
Chopra, Manish199684302017-04-24 10:00:44 -0700153 QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE,
Manish Chopra464f6642016-04-14 01:38:29 -0400154 MAX_QED_TUNN_CLSS,
155};
156
Chopra, Manish199684302017-04-24 10:00:44 -0700157struct qed_tunn_update_type {
158 bool b_update_mode;
159 bool b_mode_enabled;
160 enum qed_tunn_clss tun_cls;
161};
162
163struct qed_tunn_update_udp_port {
164 bool b_update_port;
165 u16 port;
166};
167
168struct qed_tunnel_info {
169 struct qed_tunn_update_type vxlan;
170 struct qed_tunn_update_type l2_geneve;
171 struct qed_tunn_update_type ip_geneve;
172 struct qed_tunn_update_type l2_gre;
173 struct qed_tunn_update_type ip_gre;
174
175 struct qed_tunn_update_udp_port vxlan_port;
176 struct qed_tunn_update_udp_port geneve_port;
177
178 bool b_update_rx_cls;
179 bool b_update_tx_cls;
180};
181
Manish Chopra464f6642016-04-14 01:38:29 -0400182struct qed_tunn_start_params {
183 unsigned long tunn_mode;
184 u16 vxlan_udp_port;
185 u16 geneve_udp_port;
186 u8 update_vxlan_udp_port;
187 u8 update_geneve_udp_port;
188 u8 tunn_clss_vxlan;
189 u8 tunn_clss_l2geneve;
190 u8 tunn_clss_ipgeneve;
191 u8 tunn_clss_l2gre;
192 u8 tunn_clss_ipgre;
193};
194
195struct qed_tunn_update_params {
196 unsigned long tunn_mode_update_mask;
197 unsigned long tunn_mode;
198 u16 vxlan_udp_port;
199 u16 geneve_udp_port;
200 u8 update_rx_pf_clss;
201 u8 update_tx_pf_clss;
202 u8 update_vxlan_udp_port;
203 u8 update_geneve_udp_port;
204 u8 tunn_clss_vxlan;
205 u8 tunn_clss_l2geneve;
206 u8 tunn_clss_ipgeneve;
207 u8 tunn_clss_l2gre;
208 u8 tunn_clss_ipgre;
209};
210
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200211/* The PCI personality is not quite synonymous to protocol ID:
212 * 1. All personalities need CORE connections
Kalderon, Michalc851a9d2017-07-02 10:29:21 +0300213 * 2. The Ethernet personality may support also the RoCE/iWARP protocol
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200214 */
215enum qed_pci_personality {
216 QED_PCI_ETH,
Arun Easi1e128c82017-02-15 06:28:22 -0800217 QED_PCI_FCOE,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300218 QED_PCI_ISCSI,
219 QED_PCI_ETH_ROCE,
Kalderon, Michalc851a9d2017-07-02 10:29:21 +0300220 QED_PCI_ETH_IWARP,
221 QED_PCI_ETH_RDMA,
222 QED_PCI_DEFAULT, /* default in shmem */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223};
224
225/* All VFs are symmetric, all counters are PF + all VFs */
226struct qed_qm_iids {
227 u32 cids;
228 u32 vf_cids;
229 u32 tids;
230};
231
Tomer Tayar2edbff82016-10-31 07:14:27 +0200232/* HW / FW resources, output of features supported below, most information
233 * is received from MFW.
234 */
235enum qed_resources {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200236 QED_SB,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200237 QED_L2_QUEUE,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200238 QED_VPORT,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200239 QED_RSS_ENG,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200240 QED_PQ,
241 QED_RL,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200242 QED_MAC,
243 QED_VLAN,
Ram Amrani51ff1722016-10-01 21:59:57 +0300244 QED_RDMA_CNQ_RAM,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200245 QED_ILT,
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300246 QED_LL2_QUEUE,
Tomer Tayar2edbff82016-10-31 07:14:27 +0200247 QED_CMDQS_CQS,
Ram Amrani51ff1722016-10-01 21:59:57 +0300248 QED_RDMA_STATS_QUEUE,
Tomer Tayar9c8517c2017-03-28 15:12:55 +0300249 QED_BDQ,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200250 QED_MAX_RESC,
251};
252
Yuval Mintz25c089d2015-10-26 11:02:26 +0200253enum QED_FEATURE {
254 QED_PF_L2_QUE,
Yuval Mintz32a47e72016-05-11 16:36:12 +0300255 QED_VF,
Ram Amrani51ff1722016-10-01 21:59:57 +0300256 QED_RDMA_CNQ,
Mintz, Yuval08737a32017-04-06 15:58:33 +0300257 QED_ISCSI_CQ,
Arun Easi1e128c82017-02-15 06:28:22 -0800258 QED_FCOE_CQ,
Mintz, Yuval08737a32017-04-06 15:58:33 +0300259 QED_VF_L2_QUE,
Yuval Mintz25c089d2015-10-26 11:02:26 +0200260 QED_MAX_FEATURES,
261};
262
Yuval Mintzcc875c22015-10-26 11:02:31 +0200263enum QED_PORT_MODE {
264 QED_PORT_MODE_DE_2X40G,
265 QED_PORT_MODE_DE_2X50G,
266 QED_PORT_MODE_DE_1X100G,
267 QED_PORT_MODE_DE_4X10G_F,
268 QED_PORT_MODE_DE_4X10G_E,
269 QED_PORT_MODE_DE_4X20G,
270 QED_PORT_MODE_DE_1X40G,
271 QED_PORT_MODE_DE_2X25G,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200272 QED_PORT_MODE_DE_1X25G,
273 QED_PORT_MODE_DE_4X25G,
274 QED_PORT_MODE_DE_2X10G,
Yuval Mintzcc875c22015-10-26 11:02:31 +0200275};
276
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500277enum qed_dev_cap {
278 QED_DEV_CAP_ETH,
Arun Easi1e128c82017-02-15 06:28:22 -0800279 QED_DEV_CAP_FCOE,
Yuval Mintzc5ac9312016-06-03 14:35:34 +0300280 QED_DEV_CAP_ISCSI,
281 QED_DEV_CAP_ROCE,
Kalderon, Michalc851a9d2017-07-02 10:29:21 +0300282 QED_DEV_CAP_IWARP,
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500283};
284
Mintz, Yuval14d39642016-10-31 07:14:23 +0200285enum qed_wol_support {
286 QED_WOL_SUPPORT_NONE,
287 QED_WOL_SUPPORT_PME,
288};
289
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200290struct qed_hw_info {
291 /* PCI personality */
Kalderon, Michalc851a9d2017-07-02 10:29:21 +0300292 enum qed_pci_personality personality;
293#define QED_IS_RDMA_PERSONALITY(dev) \
294 ((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \
295 (dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
296 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
297#define QED_IS_ROCE_PERSONALITY(dev) \
298 ((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \
299 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
300#define QED_IS_IWARP_PERSONALITY(dev) \
301 ((dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
302 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
303#define QED_IS_L2_PERSONALITY(dev) \
304 ((dev)->hw_info.personality == QED_PCI_ETH || \
305 QED_IS_RDMA_PERSONALITY(dev))
306#define QED_IS_FCOE_PERSONALITY(dev) \
307 ((dev)->hw_info.personality == QED_PCI_FCOE)
308#define QED_IS_ISCSI_PERSONALITY(dev) \
309 ((dev)->hw_info.personality == QED_PCI_ISCSI)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200310
311 /* Resource Allocation scheme results */
312 u32 resc_start[QED_MAX_RESC];
313 u32 resc_num[QED_MAX_RESC];
Yuval Mintz25c089d2015-10-26 11:02:26 +0200314 u32 feat_num[QED_MAX_FEATURES];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200315
316#define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
317#define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300318#define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
319 RESC_NUM(_p_hwfn, resc))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200320#define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
321
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300322 /* Amount of traffic classes HW supports */
323 u8 num_hw_tc;
324
325 /* Amount of TCs which should be active according to DCBx or upper
326 * layer driver configuration.
327 */
328 u8 num_active_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200329 u8 offload_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200330
331 u32 concrete_fid;
332 u16 opaque_fid;
333 u16 ovlan;
334 u32 part_num[4];
335
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200336 unsigned char hw_mac_addr[ETH_ALEN];
Arun Easi1e128c82017-02-15 06:28:22 -0800337 u64 node_wwn;
338 u64 port_wwn;
339
340 u16 num_fcoe_conns;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200341
342 struct qed_igu_info *p_igu_info;
343
344 u32 port_mode;
345 u32 hw_mode;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500346 unsigned long device_capabilities;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200347 u16 mtu;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200348
349 enum qed_wol_support b_wol_support;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200350};
351
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200352/* maximun size of read/write commands (HW limit) */
353#define DMAE_MAX_RW_SIZE 0x2000
354
355struct qed_dmae_info {
356 /* Mutex for synchronizing access to functions */
357 struct mutex mutex;
358
359 u8 channel;
360
361 dma_addr_t completion_word_phys_addr;
362
363 /* The memory location where the DMAE writes the completion
364 * value when an operation is finished on this context.
365 */
366 u32 *p_completion_word;
367
368 dma_addr_t intermediate_buffer_phys_addr;
369
370 /* An intermediate buffer for DMAE operations that use virtual
371 * addresses - data is DMA'd to/from this buffer and then
372 * memcpy'd to/from the virtual address
373 */
374 u32 *p_intermediate_buffer;
375
376 dma_addr_t dmae_cmd_phys_addr;
377 struct dmae_cmd *p_dmae_cmd;
378};
379
Manish Choprabcd197c2016-04-26 10:56:08 -0400380struct qed_wfq_data {
381 /* when feature is configured for at least 1 vport */
382 u32 min_speed;
383 bool configured;
384};
385
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200386struct qed_qm_info {
387 struct init_qm_pq_params *qm_pq_params;
388 struct init_qm_vport_params *qm_vport_params;
389 struct init_qm_port_params *qm_port_params;
390 u16 start_pq;
391 u8 start_vport;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300392 u16 pure_lb_pq;
393 u16 offload_pq;
394 u16 low_latency_pq;
395 u16 pure_ack_pq;
396 u16 ooo_pq;
397 u16 first_vf_pq;
398 u16 first_mcos_pq;
399 u16 first_rl_pq;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200400 u16 num_pqs;
401 u16 num_vf_pqs;
402 u8 num_vports;
403 u8 max_phys_tcs_per_port;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300404 u8 ooo_tc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200405 bool pf_rl_en;
406 bool pf_wfq_en;
407 bool vport_rl_en;
408 bool vport_wfq_en;
409 u8 pf_wfq;
410 u32 pf_rl;
Manish Choprabcd197c2016-04-26 10:56:08 -0400411 struct qed_wfq_data *wfq_data;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300412 u8 num_pf_rls;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200413};
414
Manish Chopra9df2ed02015-10-26 11:02:33 +0200415struct storm_stats {
416 u32 address;
417 u32 len;
418};
419
420struct qed_storm_stats {
421 struct storm_stats mstats;
422 struct storm_stats pstats;
423 struct storm_stats tstats;
424 struct storm_stats ustats;
425};
426
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200427struct qed_fw_data {
Manish Chopra9df2ed02015-10-26 11:02:33 +0200428 struct fw_ver_info *fw_ver_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200429 const u8 *modes_tree_buf;
430 union init_op *init_ops;
431 const u32 *arr_data;
432 u32 init_ops_size;
433};
434
Mintz, Yuval1a850bf2017-06-04 13:31:07 +0300435enum BAR_ID {
436 BAR_ID_0, /* used for GRC */
437 BAR_ID_1 /* Used for doorbells */
438};
439
Sudarsana Reddy Kalluru43645ce2018-03-28 05:14:19 -0700440struct qed_nvm_image_info {
441 u32 num_images;
442 struct bist_nvm_image_att *image_att;
443};
444
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300445#define DRV_MODULE_VERSION \
446 __stringify(QED_MAJOR_VERSION) "." \
447 __stringify(QED_MINOR_VERSION) "." \
448 __stringify(QED_REVISION_VERSION) "." \
449 __stringify(QED_ENGINEERING_VERSION)
450
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200451struct qed_simd_fp_handler {
452 void *token;
453 void (*func)(void *);
454};
455
456struct qed_hwfn {
457 struct qed_dev *cdev;
458 u8 my_id; /* ID inside the PF */
459#define IS_LEAD_HWFN(edev) (!((edev)->my_id))
460 u8 rel_pf_id; /* Relative to engine*/
461 u8 abs_pf_id;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200462#define QED_PATH_ID(_p_hwfn) \
463 (QED_IS_K2((_p_hwfn)->cdev) ? 0 : ((_p_hwfn)->abs_pf_id & 1))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200464 u8 port_id;
465 bool b_active;
466
467 u32 dp_module;
468 u8 dp_level;
469 char name[NAME_SIZE];
470
471 bool first_on_engine;
472 bool hw_init_done;
473
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300474 u8 num_funcs_on_engine;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300475 u8 enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300476
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200477 /* BAR access */
478 void __iomem *regview;
479 void __iomem *doorbells;
480 u64 db_phys_addr;
481 unsigned long db_size;
482
483 /* PTT pool */
484 struct qed_ptt_pool *p_ptt_pool;
485
486 /* HW info */
487 struct qed_hw_info hw_info;
488
489 /* rt_array (for init-tool) */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500490 struct qed_rt_data rt_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200491
492 /* SPQ */
493 struct qed_spq *p_spq;
494
495 /* EQ */
496 struct qed_eq *p_eq;
497
498 /* Consolidate Q*/
499 struct qed_consq *p_consq;
500
501 /* Slow-Path definitions */
502 struct tasklet_struct *sp_dpc;
503 bool b_sp_dpc_enabled;
504
505 struct qed_ptt *p_main_ptt;
506 struct qed_ptt *p_dpc_ptt;
507
sudarsana.kalluru@cavium.comd179bd12017-04-26 09:00:53 -0700508 /* PTP will be used only by the leading function.
509 * Usage of all PTP-apis should be synchronized as result.
510 */
511 struct qed_ptt *p_ptp_ptt;
512
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200513 struct qed_sb_sp_info *p_sp_sb;
514 struct qed_sb_attn_info *p_sb_attn;
515
516 /* Protocol related */
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300517 bool using_ll2;
518 struct qed_ll2_info *p_ll2_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800519 struct qed_ooo_info *p_ooo_info;
Ram Amrani51ff1722016-10-01 21:59:57 +0300520 struct qed_rdma_info *p_rdma_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800521 struct qed_iscsi_info *p_iscsi_info;
Arun Easi1e128c82017-02-15 06:28:22 -0800522 struct qed_fcoe_info *p_fcoe_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200523 struct qed_pf_params pf_params;
524
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300525 bool b_rdma_enabled_in_prs;
526 u32 rdma_prs_search_reg;
527
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200528 struct qed_cxt_mngr *p_cxt_mngr;
529
530 /* Flag indicating whether interrupts are enabled or not*/
531 bool b_int_enabled;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500532 bool b_int_requested;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200533
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200534 /* True if the driver requests for the link */
535 bool b_drv_link_init;
536
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300537 struct qed_vf_iov *vf_iov_info;
Yuval Mintz32a47e72016-05-11 16:36:12 +0300538 struct qed_pf_iov *pf_iov_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200539 struct qed_mcp_info *mcp_info;
540
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400541 struct qed_dcbx_info *p_dcbx_info;
542
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200543 struct qed_dmae_info dmae_info;
544
545 /* QM init */
546 struct qed_qm_info qm_info;
Manish Chopra9df2ed02015-10-26 11:02:33 +0200547 struct qed_storm_stats storm_stats;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200548
549 /* Buffer for unzipping firmware data */
550 void *unzip_buf;
551
Tomer Tayarc965db42016-09-07 16:36:24 +0300552 struct dbg_tools_data dbg_info;
553
Ram Amrani51ff1722016-10-01 21:59:57 +0300554 /* PWM region specific data */
Ram Amrani20b1bd92017-04-30 11:49:10 +0300555 u16 wid_count;
Ram Amrani51ff1722016-10-01 21:59:57 +0300556 u32 dpi_size;
557 u32 dpi_count;
558
559 /* This is used to calculate the doorbell address */
560 u32 dpi_start_offset;
561
562 /* If one of the following is set then EDPM shouldn't be used */
563 u8 dcbx_no_edpm;
564 u8 db_bar_no_edpm;
565
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300566 /* L2-related */
567 struct qed_l2_info *p_l2_info;
568
Sudarsana Reddy Kalluru43645ce2018-03-28 05:14:19 -0700569 /* Nvm images number and attributes */
570 struct qed_nvm_image_info nvm_info;
571
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700572 struct qed_ptt *p_arfs_ptt;
573
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200574 struct qed_simd_fp_handler simd_proto_handler[64];
575
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300576#ifdef CONFIG_QED_SRIOV
577 struct workqueue_struct *iov_wq;
578 struct delayed_work iov_task;
579 unsigned long iov_task_flags;
580#endif
581
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200582 struct z_stream_s *stream;
583};
584
585struct pci_params {
586 int pm_cap;
587
588 unsigned long mem_start;
589 unsigned long mem_end;
590 unsigned int irq;
591 u8 pf_num;
592};
593
594struct qed_int_param {
595 u32 int_mode;
596 u8 num_vectors;
597 u8 min_msix_cnt; /* for minimal functionality */
598};
599
600struct qed_int_params {
601 struct qed_int_param in;
602 struct qed_int_param out;
603 struct msix_entry *msix_table;
604 bool fp_initialized;
605 u8 fp_msix_base;
606 u8 fp_msix_cnt;
Ram Amrani51ff1722016-10-01 21:59:57 +0300607 u8 rdma_msix_base;
608 u8 rdma_msix_cnt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200609};
610
Tomer Tayarc965db42016-09-07 16:36:24 +0300611struct qed_dbg_feature {
612 struct dentry *dentry;
613 u8 *dump_buf;
614 u32 buf_size;
615 u32 dumped_dwords;
616};
617
618struct qed_dbg_params {
619 struct qed_dbg_feature features[DBG_FEATURE_NUM];
620 u8 engine_for_debug;
621 bool print_data;
622};
623
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200624struct qed_dev {
625 u32 dp_module;
626 u8 dp_level;
627 char name[NAME_SIZE];
628
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200629 enum qed_dev_type type;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500630/* Translate type/revision combo into the proper conditions */
631#define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB)
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500632#define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \
633 CHIP_REV_IS_B0(dev))
Tomer Tayarc965db42016-09-07 16:36:24 +0300634#define QED_IS_AH(dev) ((dev)->type == QED_DEV_TYPE_AH)
635#define QED_IS_K2(dev) QED_IS_AH(dev)
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500636
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500637 u16 vendor_id;
638 u16 device_id;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200639#define QED_DEV_ID_MASK 0xff00
640#define QED_DEV_ID_MASK_BB 0x1600
641#define QED_DEV_ID_MASK_AH 0x8000
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200642
643 u16 chip_num;
644#define CHIP_NUM_MASK 0xffff
645#define CHIP_NUM_SHIFT 16
646
647 u16 chip_rev;
648#define CHIP_REV_MASK 0xf
649#define CHIP_REV_SHIFT 12
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500650#define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200651
652 u16 chip_metal;
653#define CHIP_METAL_MASK 0xff
654#define CHIP_METAL_SHIFT 4
655
656 u16 chip_bond_id;
657#define CHIP_BOND_ID_MASK 0xf
658#define CHIP_BOND_ID_SHIFT 0
659
660 u8 num_engines;
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300661 u8 num_ports_in_engine;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200662 u8 num_funcs_in_port;
663
664 u8 path_id;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500665 enum qed_mf_mode mf_mode;
666#define IS_MF_DEFAULT(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_DEFAULT)
667#define IS_MF_SI(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_NPAR)
668#define IS_MF_SD(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_OVLAN)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200669
670 int pcie_width;
671 int pcie_speed;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200672
673 /* Add MF related configuration */
674 u8 mcp_rev;
675 u8 boot_mode;
676
Mintz, Yuval14d39642016-10-31 07:14:23 +0200677 /* WoL related configurations */
678 u8 wol_config;
679 u8 wol_mac[ETH_ALEN];
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200680
681 u32 int_mode;
682 enum qed_coalescing_mode int_coalescing_mode;
Sudarsana Reddy Kalluru51d99882016-06-28 02:10:58 -0400683 u16 rx_coalesce_usecs;
684 u16 tx_coalesce_usecs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200685
686 /* Start Bar offset of first hwfn */
687 void __iomem *regview;
688 void __iomem *doorbells;
689 u64 db_phys_addr;
690 unsigned long db_size;
691
692 /* PCI */
693 u8 cache_shift;
694
695 /* Init */
696 const struct iro *iro_arr;
697#define IRO (p_hwfn->cdev->iro_arr)
698
699 /* HW functions */
700 u8 num_hwfns;
701 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE];
702
Yuval Mintz32a47e72016-05-11 16:36:12 +0300703 /* SRIOV */
704 struct qed_hw_sriov_info *p_iov_info;
705#define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info)
Chopra, Manish199684302017-04-24 10:00:44 -0700706 struct qed_tunnel_info tunnel;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300707 bool b_is_vf;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200708 u32 drv_type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200709 struct qed_eth_stats *reset_stats;
710 struct qed_fw_data *fw_data;
711
712 u32 mcp_nvm_resp;
713
714 /* Linux specific here */
715 struct qede_dev *edev;
716 struct pci_dev *pdev;
Yuval Mintzfc831822016-12-01 00:21:06 -0800717 u32 flags;
718#define QED_FLAG_STORAGE_STARTED (BIT(0))
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200719 int msg_enable;
720
721 struct pci_params pci_params;
722
723 struct qed_int_params int_params;
724
725 u8 protocol;
726#define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH)
Arun Easi1e128c82017-02-15 06:28:22 -0800727#define IS_QED_FCOE_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_FCOE)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200728
Yuval Mintzcc875c22015-10-26 11:02:31 +0200729 /* Callbacks to protocol driver */
730 union {
731 struct qed_common_cb_ops *common;
732 struct qed_eth_cb_ops *eth;
Arun Easi1e128c82017-02-15 06:28:22 -0800733 struct qed_fcoe_cb_ops *fcoe;
Yuval Mintzfc831822016-12-01 00:21:06 -0800734 struct qed_iscsi_cb_ops *iscsi;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200735 } protocol_ops;
736 void *ops_cookie;
737
Tomer Tayarc965db42016-09-07 16:36:24 +0300738 struct qed_dbg_params dbg_params;
739
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300740#ifdef CONFIG_QED_LL2
741 struct qed_cb_ll2_info *ll2;
742 u8 ll2_mac_address[ETH_ALEN];
743#endif
Yuval Mintzfc831822016-12-01 00:21:06 -0800744 DECLARE_HASHTABLE(connections, 10);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200745 const struct firmware *firmware;
Ram Amrani51ff1722016-10-01 21:59:57 +0300746
747 u32 rdma_max_sge;
748 u32 rdma_max_inline;
749 u32 rdma_max_srq_sge;
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -0700750 u16 tunn_feature_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200751};
752
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200753#define NUM_OF_VFS(dev) (QED_IS_BB(dev) ? MAX_NUM_VFS_BB \
754 : MAX_NUM_VFS_K2)
755#define NUM_OF_L2_QUEUES(dev) (QED_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \
756 : MAX_NUM_L2_QUEUES_K2)
757#define NUM_OF_PORTS(dev) (QED_IS_BB(dev) ? MAX_NUM_PORTS_BB \
758 : MAX_NUM_PORTS_K2)
759#define NUM_OF_SBS(dev) (QED_IS_BB(dev) ? MAX_SB_PER_PATH_BB \
760 : MAX_SB_PER_PATH_K2)
761#define NUM_OF_ENG_PFS(dev) (QED_IS_BB(dev) ? MAX_NUM_PFS_BB \
762 : MAX_NUM_PFS_K2)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200763
764/**
765 * @brief qed_concrete_to_sw_fid - get the sw function id from
766 * the concrete value.
767 *
768 * @param concrete_fid
769 *
770 * @return inline u8
771 */
772static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
773 u32 concrete_fid)
774{
Yuval Mintz4870e702016-08-22 12:03:29 +0300775 u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200776 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
Yuval Mintz4870e702016-08-22 12:03:29 +0300777 u8 vf_valid = GET_FIELD(concrete_fid,
778 PXP_CONCRETE_FID_VFVALID);
779 u8 sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200780
Yuval Mintz4870e702016-08-22 12:03:29 +0300781 if (vf_valid)
782 sw_fid = vfid + MAX_NUM_PFS;
783 else
784 sw_fid = pfid;
785
786 return sw_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200787}
788
Tomer Tayara2e76992017-12-27 19:30:05 +0200789#define PKT_LB_TC 9
Tomer Tayarda090912017-12-27 19:30:07 +0200790#define MAX_NUM_VOQS_E4 20
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200791
Yuval Mintz733def62016-05-11 16:36:22 +0300792int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
Mintz, Yuval6f437d42017-02-27 11:06:33 +0200793void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
794 struct qed_ptt *p_ptt,
795 u32 min_pf_rate);
Manish Choprabcd197c2016-04-26 10:56:08 -0400796
Yuval Mintz733def62016-05-11 16:36:22 +0300797void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200798int qed_device_num_engines(struct qed_dev *cdev);
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -0700799int qed_device_get_port_id(struct qed_dev *cdev);
Kalderon, Michal456a5842017-07-02 10:29:27 +0300800void qed_set_fw_mac_addr(__le16 *fw_msb,
801 __le16 *fw_mid, __le16 *fw_lsb, u8 *mac);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200802
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300803#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
804
805/* Flags for indication of required queues */
806#define PQ_FLAGS_RLS (BIT(0))
807#define PQ_FLAGS_MCOS (BIT(1))
808#define PQ_FLAGS_LB (BIT(2))
809#define PQ_FLAGS_OOO (BIT(3))
810#define PQ_FLAGS_ACK (BIT(4))
811#define PQ_FLAGS_OFLD (BIT(5))
812#define PQ_FLAGS_VFS (BIT(6))
813#define PQ_FLAGS_LLT (BIT(7))
814
815/* physical queue index for cm context intialization */
816u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags);
817u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc);
818u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf);
819
820#define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
821
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200822/* Other Linux specific common definitions */
823#define DP_NAME(cdev) ((cdev)->name)
824
825#define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\
826 (cdev->regview) + \
827 (offset))
828
829#define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset))
830#define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset))
831#define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset))
832
833#define DOORBELL(cdev, db_addr, val) \
834 writel((u32)val, (void __iomem *)((u8 __iomem *)\
835 (cdev->doorbells) + (db_addr)))
836
837/* Prototypes */
838int qed_fill_dev_info(struct qed_dev *cdev,
839 struct qed_dev_info *dev_info);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200840void qed_link_update(struct qed_hwfn *hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200841u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
842 u32 input_len, u8 *input_buf,
843 u32 max_size, u8 *unzip_buf);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400844void qed_get_protocol_stats(struct qed_dev *cdev,
845 enum qed_mcp_protocol_type type,
846 union qed_mcp_protocol_stats *stats);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500847int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +0300848void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn);
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500849
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200850#endif /* _QED_H */