blob: 537e259b383720d97bbd0b452e74a1c2688eec49 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400101static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200712 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500713
Alex Deucher64912e92011-11-03 11:21:39 -0400714 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
715 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500716
Jerome Glisse455c89b2012-05-04 11:06:22 -0400717 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
718 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
719 /* don't try to enable hpd on eDP or LVDS avoid breaking the
720 * aux dp channel on imac and help (but not completely fix)
721 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
722 */
723 continue;
724 }
Alex Deucher64912e92011-11-03 11:21:39 -0400725 if (ASIC_IS_DCE3(rdev)) {
726 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
727 if (ASIC_IS_DCE32(rdev))
728 tmp |= DC_HPDx_EN;
729
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500730 switch (radeon_connector->hpd.hpd) {
731 case RADEON_HPD_1:
732 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500736 break;
737 case RADEON_HPD_3:
738 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500739 break;
740 case RADEON_HPD_4:
741 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500742 break;
743 /* DCE 3.2 */
744 case RADEON_HPD_5:
745 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_6:
748 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 default:
751 break;
752 }
Alex Deucher64912e92011-11-03 11:21:39 -0400753 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 switch (radeon_connector->hpd.hpd) {
755 case RADEON_HPD_1:
756 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_2:
759 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_3:
762 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 default:
765 break;
766 }
767 }
Christian Koenigfb982572012-05-17 01:33:30 +0200768 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400769 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 }
Christian Koenigfb982572012-05-17 01:33:30 +0200771 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200778 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500779
Christian Koenigfb982572012-05-17 01:33:30 +0200780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 switch (radeon_connector->hpd.hpd) {
784 case RADEON_HPD_1:
785 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500789 break;
790 case RADEON_HPD_3:
791 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792 break;
793 case RADEON_HPD_4:
794 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500795 break;
796 /* DCE 3.2 */
797 case RADEON_HPD_5:
798 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_6:
801 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 default:
804 break;
805 }
Christian Koenigfb982572012-05-17 01:33:30 +0200806 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 switch (radeon_connector->hpd.hpd) {
808 case RADEON_HPD_1:
809 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_2:
812 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_3:
815 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 default:
818 break;
819 }
820 }
Christian Koenigfb982572012-05-17 01:33:30 +0200821 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500822 }
Christian Koenigfb982572012-05-17 01:33:30 +0200823 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 unsigned i;
832 u32 tmp;
833
Dave Airlie2e98f102010-02-15 15:54:45 +1000834 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500835 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
836 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400837 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400838 u32 tmp;
839
840 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
841 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500842 * This seems to cause problems on some AGP cards. Just use the old
843 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400844 */
845 WREG32(HDP_DEBUG1, 0);
846 tmp = readl((void __iomem *)ptr);
847 } else
848 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000849
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
851 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
852 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
853 for (i = 0; i < rdev->usec_timeout; i++) {
854 /* read MC_STATUS */
855 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
856 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
857 if (tmp == 2) {
858 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
859 return;
860 }
861 if (tmp) {
862 return;
863 }
864 udelay(1);
865 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866}
867
Jerome Glisse4aac0472009-09-14 18:29:49 +0200868int r600_pcie_gart_init(struct radeon_device *rdev)
869{
870 int r;
871
Jerome Glissec9a1be92011-11-03 11:16:49 -0400872 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000873 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200874 return 0;
875 }
876 /* Initialize common gart structure */
877 r = radeon_gart_init(rdev);
878 if (r)
879 return r;
880 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
881 return radeon_gart_table_vram_alloc(rdev);
882}
883
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400884static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000886 u32 tmp;
887 int r, i;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200890 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
891 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200893 r = radeon_gart_table_vram_pin(rdev);
894 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000896 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 /* Setup L2 cache */
899 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
900 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
901 EFFECTIVE_L2_QUEUE_SIZE(7));
902 WREG32(VM_L2_CNTL2, 0);
903 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
904 /* Setup TLB control */
905 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
906 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
907 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
908 ENABLE_WAIT_L2_QUERY;
909 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
910 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
911 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
912 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
913 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
914 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
915 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
916 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
917 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
918 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
921 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
922 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
926 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
927 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
928 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
929 (u32)(rdev->dummy_page.addr >> 12));
930 for (i = 1; i < 7; i++)
931 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
932
933 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000934 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
935 (unsigned)(rdev->mc.gtt_size >> 20),
936 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000937 rdev->gart.ready = true;
938 return 0;
939}
940
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400941static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942{
943 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400944 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 /* Disable all tables */
947 for (i = 0; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 /* Disable L2 cache */
951 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
952 EFFECTIVE_L2_QUEUE_SIZE(7));
953 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
954 /* Setup L1 TLB control */
955 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
956 ENABLE_WAIT_L2_QUERY;
957 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
958 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
961 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400971 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200972}
973
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400974static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200975{
Jerome Glissef9274562010-03-17 14:44:29 +0000976 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200977 r600_pcie_gart_disable(rdev);
978 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979}
980
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400981static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200982{
983 u32 tmp;
984 int i;
985
986 /* Setup L2 cache */
987 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989 EFFECTIVE_L2_QUEUE_SIZE(7));
990 WREG32(VM_L2_CNTL2, 0);
991 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
992 /* Setup TLB control */
993 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
996 ENABLE_WAIT_L2_QUERY;
997 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
999 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1000 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1001 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1002 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1003 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1011 for (i = 0; i < 7; i++)
1012 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1013}
1014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015int r600_mc_wait_for_idle(struct radeon_device *rdev)
1016{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017 unsigned i;
1018 u32 tmp;
1019
1020 for (i = 0; i < rdev->usec_timeout; i++) {
1021 /* read MC_STATUS */
1022 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1023 if (!tmp)
1024 return 0;
1025 udelay(1);
1026 }
1027 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028}
1029
Jerome Glissea3c19452009-10-01 18:02:13 +02001030static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001031{
Jerome Glissea3c19452009-10-01 18:02:13 +02001032 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001033 u32 tmp;
1034 int i, j;
1035
1036 /* Initialize HDP */
1037 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1038 WREG32((0x2c14 + j), 0x00000000);
1039 WREG32((0x2c18 + j), 0x00000000);
1040 WREG32((0x2c1c + j), 0x00000000);
1041 WREG32((0x2c20 + j), 0x00000000);
1042 WREG32((0x2c24 + j), 0x00000000);
1043 }
1044 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1045
Jerome Glissea3c19452009-10-01 18:02:13 +02001046 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001048 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001053 if (rdev->flags & RADEON_IS_AGP) {
1054 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1055 /* VRAM before AGP */
1056 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1057 rdev->mc.vram_start >> 12);
1058 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1059 rdev->mc.gtt_end >> 12);
1060 } else {
1061 /* VRAM after AGP */
1062 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1063 rdev->mc.gtt_start >> 12);
1064 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1065 rdev->mc.vram_end >> 12);
1066 }
1067 } else {
1068 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1069 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1070 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001071 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001072 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1074 WREG32(MC_VM_FB_LOCATION, tmp);
1075 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1076 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001077 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001079 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1080 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001081 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1082 } else {
1083 WREG32(MC_VM_AGP_BASE, 0);
1084 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1085 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1086 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001088 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001090 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001091 /* we need to own VRAM, so turn off the VGA renderer here
1092 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001093 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094}
1095
Jerome Glissed594e462010-02-17 21:54:29 +00001096/**
1097 * r600_vram_gtt_location - try to find VRAM & GTT location
1098 * @rdev: radeon device structure holding all necessary informations
1099 * @mc: memory controller structure holding memory informations
1100 *
1101 * Function will place try to place VRAM at same place as in CPU (PCI)
1102 * address space as some GPU seems to have issue when we reprogram at
1103 * different address space.
1104 *
1105 * If there is not enough space to fit the unvisible VRAM after the
1106 * aperture then we limit the VRAM size to the aperture.
1107 *
1108 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1109 * them to be in one from GPU point of view so that we can program GPU to
1110 * catch access outside them (weird GPU policy see ??).
1111 *
1112 * This function will never fails, worst case are limiting VRAM or GTT.
1113 *
1114 * Note: GTT start, end, size should be initialized before calling this
1115 * function on AGP platform.
1116 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001117static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001118{
1119 u64 size_bf, size_af;
1120
1121 if (mc->mc_vram_size > 0xE0000000) {
1122 /* leave room for at least 512M GTT */
1123 dev_warn(rdev->dev, "limiting VRAM\n");
1124 mc->real_vram_size = 0xE0000000;
1125 mc->mc_vram_size = 0xE0000000;
1126 }
1127 if (rdev->flags & RADEON_IS_AGP) {
1128 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001129 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001130 if (size_bf > size_af) {
1131 if (mc->mc_vram_size > size_bf) {
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = size_bf;
1134 mc->mc_vram_size = size_bf;
1135 }
1136 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1137 } else {
1138 if (mc->mc_vram_size > size_af) {
1139 dev_warn(rdev->dev, "limiting VRAM\n");
1140 mc->real_vram_size = size_af;
1141 mc->mc_vram_size = size_af;
1142 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001143 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001144 }
1145 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1146 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1147 mc->mc_vram_size >> 20, mc->vram_start,
1148 mc->vram_end, mc->real_vram_size >> 20);
1149 } else {
1150 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001151 if (rdev->flags & RADEON_IS_IGP) {
1152 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1153 base <<= 24;
1154 }
Jerome Glissed594e462010-02-17 21:54:29 +00001155 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001156 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001157 radeon_gtt_location(rdev, mc);
1158 }
1159}
1160
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001161static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001163 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001164 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001168 tmp = RREG32(RAMCFG);
1169 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001171 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 chansize = 64;
1173 } else {
1174 chansize = 32;
1175 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001176 tmp = RREG32(CHMAP);
1177 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1178 case 0:
1179 default:
1180 numchan = 1;
1181 break;
1182 case 1:
1183 numchan = 2;
1184 break;
1185 case 2:
1186 numchan = 4;
1187 break;
1188 case 3:
1189 numchan = 8;
1190 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001192 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001194 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1195 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001196 /* Setup GPU memory space */
1197 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1198 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001199 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001200 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001201
Alex Deucherf8920342010-06-30 12:02:03 -04001202 if (rdev->flags & RADEON_IS_IGP) {
1203 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001204 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001205 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001206 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208}
1209
Alex Deucher16cdf042011-10-28 10:30:02 -04001210int r600_vram_scratch_init(struct radeon_device *rdev)
1211{
1212 int r;
1213
1214 if (rdev->vram_scratch.robj == NULL) {
1215 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1216 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001217 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001218 if (r) {
1219 return r;
1220 }
1221 }
1222
1223 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1224 if (unlikely(r != 0))
1225 return r;
1226 r = radeon_bo_pin(rdev->vram_scratch.robj,
1227 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1228 if (r) {
1229 radeon_bo_unreserve(rdev->vram_scratch.robj);
1230 return r;
1231 }
1232 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1233 (void **)&rdev->vram_scratch.ptr);
1234 if (r)
1235 radeon_bo_unpin(rdev->vram_scratch.robj);
1236 radeon_bo_unreserve(rdev->vram_scratch.robj);
1237
1238 return r;
1239}
1240
1241void r600_vram_scratch_fini(struct radeon_device *rdev)
1242{
1243 int r;
1244
1245 if (rdev->vram_scratch.robj == NULL) {
1246 return;
1247 }
1248 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1249 if (likely(r == 0)) {
1250 radeon_bo_kunmap(rdev->vram_scratch.robj);
1251 radeon_bo_unpin(rdev->vram_scratch.robj);
1252 radeon_bo_unreserve(rdev->vram_scratch.robj);
1253 }
1254 radeon_bo_unref(&rdev->vram_scratch.robj);
1255}
1256
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001257/* We doesn't check that the GPU really needs a reset we simply do the
1258 * reset, it's up to the caller to determine if the GPU needs one. We
1259 * might add an helper function to check that.
1260 */
Alex Deucher71e3d152013-01-03 12:20:35 -05001261static void r600_gpu_soft_reset_gfx(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001262{
1263 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1264 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1265 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1266 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1267 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1268 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1269 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1270 S_008010_GUI_ACTIVE(1);
1271 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1272 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1273 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1274 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1275 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1276 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1277 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1278 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001279 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001280
Alex Deucher8d96fe92011-01-21 15:38:22 +00001281 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
Alex Deucher71e3d152013-01-03 12:20:35 -05001282 return;
Alex Deucher8d96fe92011-01-21 15:38:22 +00001283
Jerome Glisse64c56e82013-01-02 17:30:35 -05001284 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001285 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001286 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001287 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001288 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001289 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001290 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1291 RREG32(CP_STALLED_STAT1));
1292 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1293 RREG32(CP_STALLED_STAT2));
1294 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1295 RREG32(CP_BUSY_STAT));
1296 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1297 RREG32(CP_STAT));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001298
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001299 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001300 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001301
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001302 /* Check if any of the rendering block is busy and reset it */
1303 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1304 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001305 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001306 S_008020_SOFT_RESET_DB(1) |
1307 S_008020_SOFT_RESET_CB(1) |
1308 S_008020_SOFT_RESET_PA(1) |
1309 S_008020_SOFT_RESET_SC(1) |
1310 S_008020_SOFT_RESET_SMX(1) |
1311 S_008020_SOFT_RESET_SPI(1) |
1312 S_008020_SOFT_RESET_SX(1) |
1313 S_008020_SOFT_RESET_SH(1) |
1314 S_008020_SOFT_RESET_TC(1) |
1315 S_008020_SOFT_RESET_TA(1) |
1316 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001317 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001318 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001319 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001320 RREG32(R_008020_GRBM_SOFT_RESET);
1321 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001322 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001323 }
1324 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001325 tmp = S_008020_SOFT_RESET_CP(1);
1326 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1327 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001328 RREG32(R_008020_GRBM_SOFT_RESET);
1329 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001330 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Alex Deucher71e3d152013-01-03 12:20:35 -05001331
Jerome Glisse64c56e82013-01-02 17:30:35 -05001332 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001333 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001334 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001335 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001336 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Jerome Glisse1a029b72009-10-06 19:04:30 +02001337 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001338 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1339 RREG32(CP_STALLED_STAT1));
1340 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1341 RREG32(CP_STALLED_STAT2));
1342 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1343 RREG32(CP_BUSY_STAT));
1344 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1345 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001346
1347}
1348
1349static void r600_gpu_soft_reset_dma(struct radeon_device *rdev)
1350{
1351 u32 tmp;
1352
1353 if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
1354 return;
1355
Jerome Glisseeaaa6982013-01-02 15:12:15 -05001356 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1357 RREG32(DMA_STATUS_REG));
Alex Deucher71e3d152013-01-03 12:20:35 -05001358
1359 /* Disable DMA */
1360 tmp = RREG32(DMA_RB_CNTL);
1361 tmp &= ~DMA_RB_ENABLE;
1362 WREG32(DMA_RB_CNTL, tmp);
1363
1364 /* Reset dma */
1365 if (rdev->family >= CHIP_RV770)
1366 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
1367 else
1368 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
1369 RREG32(SRBM_SOFT_RESET);
1370 udelay(50);
1371 WREG32(SRBM_SOFT_RESET, 0);
1372
1373 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1374 RREG32(DMA_STATUS_REG));
1375}
1376
1377static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1378{
1379 struct rv515_mc_save save;
1380
1381 if (reset_mask == 0)
1382 return 0;
1383
1384 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1385
1386 rv515_mc_stop(rdev, &save);
1387 if (r600_mc_wait_for_idle(rdev)) {
1388 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1389 }
1390
1391 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
1392 r600_gpu_soft_reset_gfx(rdev);
1393
1394 if (reset_mask & RADEON_RESET_DMA)
1395 r600_gpu_soft_reset_dma(rdev);
1396
1397 /* Wait a little for things to settle down */
1398 mdelay(1);
1399
Jerome Glissea3c19452009-10-01 18:02:13 +02001400 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001401 return 0;
1402}
1403
Christian Könige32eb502011-10-23 12:56:27 +02001404bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001405{
1406 u32 srbm_status;
1407 u32 grbm_status;
1408 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001409
1410 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1411 grbm_status = RREG32(R_008010_GRBM_STATUS);
1412 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1413 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001414 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001415 return false;
1416 }
1417 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001418 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001419 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001420}
1421
Alex Deucher4d756582012-09-27 15:08:35 -04001422/**
1423 * r600_dma_is_lockup - Check if the DMA engine is locked up
1424 *
1425 * @rdev: radeon_device pointer
1426 * @ring: radeon_ring structure holding ring information
1427 *
1428 * Check if the async DMA engine is locked up (r6xx-evergreen).
1429 * Returns true if the engine appears to be locked up, false if not.
1430 */
1431bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1432{
1433 u32 dma_status_reg;
1434
1435 dma_status_reg = RREG32(DMA_STATUS_REG);
1436 if (dma_status_reg & DMA_IDLE) {
1437 radeon_ring_lockup_update(ring);
1438 return false;
1439 }
1440 /* force ring activities */
1441 radeon_ring_force_activity(rdev, ring);
1442 return radeon_ring_test_lockup(rdev, ring);
1443}
1444
Jerome Glissea2d07b72010-03-09 14:45:11 +00001445int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001446{
Alex Deucher71e3d152013-01-03 12:20:35 -05001447 return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
1448 RADEON_RESET_COMPUTE |
1449 RADEON_RESET_DMA));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001450}
1451
Alex Deucher416a2bd2012-05-31 19:00:25 -04001452u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1453 u32 tiling_pipe_num,
1454 u32 max_rb_num,
1455 u32 total_max_rb_num,
1456 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001457{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001458 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1459 u32 pipe_rb_ratio, pipe_rb_remain;
1460 u32 data = 0, mask = 1 << (max_rb_num - 1);
1461 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001462
Alex Deucher416a2bd2012-05-31 19:00:25 -04001463 /* mask out the RBs that don't exist on that asic */
1464 disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001465
Alex Deucher416a2bd2012-05-31 19:00:25 -04001466 rendering_pipe_num = 1 << tiling_pipe_num;
1467 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1468 BUG_ON(rendering_pipe_num < req_rb_num);
1469
1470 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1471 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1472
1473 if (rdev->family <= CHIP_RV740) {
1474 /* r6xx/r7xx */
1475 rb_num_width = 2;
1476 } else {
1477 /* eg+ */
1478 rb_num_width = 4;
1479 }
1480
1481 for (i = 0; i < max_rb_num; i++) {
1482 if (!(mask & disabled_rb_mask)) {
1483 for (j = 0; j < pipe_rb_ratio; j++) {
1484 data <<= rb_num_width;
1485 data |= max_rb_num - i - 1;
1486 }
1487 if (pipe_rb_remain) {
1488 data <<= rb_num_width;
1489 data |= max_rb_num - i - 1;
1490 pipe_rb_remain--;
1491 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001492 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001493 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001494 }
1495
Alex Deucher416a2bd2012-05-31 19:00:25 -04001496 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001497}
1498
1499int r600_count_pipe_bits(uint32_t val)
1500{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001501 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001502}
1503
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001504static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001505{
1506 u32 tiling_config;
1507 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001508 u32 cc_rb_backend_disable;
1509 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001510 u32 tmp;
1511 int i, j;
1512 u32 sq_config;
1513 u32 sq_gpr_resource_mgmt_1 = 0;
1514 u32 sq_gpr_resource_mgmt_2 = 0;
1515 u32 sq_thread_resource_mgmt = 0;
1516 u32 sq_stack_resource_mgmt_1 = 0;
1517 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001518 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001519
Alex Deucher416a2bd2012-05-31 19:00:25 -04001520 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001521 switch (rdev->family) {
1522 case CHIP_R600:
1523 rdev->config.r600.max_pipes = 4;
1524 rdev->config.r600.max_tile_pipes = 8;
1525 rdev->config.r600.max_simds = 4;
1526 rdev->config.r600.max_backends = 4;
1527 rdev->config.r600.max_gprs = 256;
1528 rdev->config.r600.max_threads = 192;
1529 rdev->config.r600.max_stack_entries = 256;
1530 rdev->config.r600.max_hw_contexts = 8;
1531 rdev->config.r600.max_gs_threads = 16;
1532 rdev->config.r600.sx_max_export_size = 128;
1533 rdev->config.r600.sx_max_export_pos_size = 16;
1534 rdev->config.r600.sx_max_export_smx_size = 128;
1535 rdev->config.r600.sq_num_cf_insts = 2;
1536 break;
1537 case CHIP_RV630:
1538 case CHIP_RV635:
1539 rdev->config.r600.max_pipes = 2;
1540 rdev->config.r600.max_tile_pipes = 2;
1541 rdev->config.r600.max_simds = 3;
1542 rdev->config.r600.max_backends = 1;
1543 rdev->config.r600.max_gprs = 128;
1544 rdev->config.r600.max_threads = 192;
1545 rdev->config.r600.max_stack_entries = 128;
1546 rdev->config.r600.max_hw_contexts = 8;
1547 rdev->config.r600.max_gs_threads = 4;
1548 rdev->config.r600.sx_max_export_size = 128;
1549 rdev->config.r600.sx_max_export_pos_size = 16;
1550 rdev->config.r600.sx_max_export_smx_size = 128;
1551 rdev->config.r600.sq_num_cf_insts = 2;
1552 break;
1553 case CHIP_RV610:
1554 case CHIP_RV620:
1555 case CHIP_RS780:
1556 case CHIP_RS880:
1557 rdev->config.r600.max_pipes = 1;
1558 rdev->config.r600.max_tile_pipes = 1;
1559 rdev->config.r600.max_simds = 2;
1560 rdev->config.r600.max_backends = 1;
1561 rdev->config.r600.max_gprs = 128;
1562 rdev->config.r600.max_threads = 192;
1563 rdev->config.r600.max_stack_entries = 128;
1564 rdev->config.r600.max_hw_contexts = 4;
1565 rdev->config.r600.max_gs_threads = 4;
1566 rdev->config.r600.sx_max_export_size = 128;
1567 rdev->config.r600.sx_max_export_pos_size = 16;
1568 rdev->config.r600.sx_max_export_smx_size = 128;
1569 rdev->config.r600.sq_num_cf_insts = 1;
1570 break;
1571 case CHIP_RV670:
1572 rdev->config.r600.max_pipes = 4;
1573 rdev->config.r600.max_tile_pipes = 4;
1574 rdev->config.r600.max_simds = 4;
1575 rdev->config.r600.max_backends = 4;
1576 rdev->config.r600.max_gprs = 192;
1577 rdev->config.r600.max_threads = 192;
1578 rdev->config.r600.max_stack_entries = 256;
1579 rdev->config.r600.max_hw_contexts = 8;
1580 rdev->config.r600.max_gs_threads = 16;
1581 rdev->config.r600.sx_max_export_size = 128;
1582 rdev->config.r600.sx_max_export_pos_size = 16;
1583 rdev->config.r600.sx_max_export_smx_size = 128;
1584 rdev->config.r600.sq_num_cf_insts = 2;
1585 break;
1586 default:
1587 break;
1588 }
1589
1590 /* Initialize HDP */
1591 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1592 WREG32((0x2c14 + j), 0x00000000);
1593 WREG32((0x2c18 + j), 0x00000000);
1594 WREG32((0x2c1c + j), 0x00000000);
1595 WREG32((0x2c20 + j), 0x00000000);
1596 WREG32((0x2c24 + j), 0x00000000);
1597 }
1598
1599 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1600
1601 /* Setup tiling */
1602 tiling_config = 0;
1603 ramcfg = RREG32(RAMCFG);
1604 switch (rdev->config.r600.max_tile_pipes) {
1605 case 1:
1606 tiling_config |= PIPE_TILING(0);
1607 break;
1608 case 2:
1609 tiling_config |= PIPE_TILING(1);
1610 break;
1611 case 4:
1612 tiling_config |= PIPE_TILING(2);
1613 break;
1614 case 8:
1615 tiling_config |= PIPE_TILING(3);
1616 break;
1617 default:
1618 break;
1619 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001620 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001621 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001622 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001623 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001624
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001625 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1626 if (tmp > 3) {
1627 tiling_config |= ROW_TILING(3);
1628 tiling_config |= SAMPLE_SPLIT(3);
1629 } else {
1630 tiling_config |= ROW_TILING(tmp);
1631 tiling_config |= SAMPLE_SPLIT(tmp);
1632 }
1633 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001634
1635 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001636 tmp = R6XX_MAX_BACKENDS -
1637 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1638 if (tmp < rdev->config.r600.max_backends) {
1639 rdev->config.r600.max_backends = tmp;
1640 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001641
Alex Deucher416a2bd2012-05-31 19:00:25 -04001642 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1643 tmp = R6XX_MAX_PIPES -
1644 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1645 if (tmp < rdev->config.r600.max_pipes) {
1646 rdev->config.r600.max_pipes = tmp;
1647 }
1648 tmp = R6XX_MAX_SIMDS -
1649 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1650 if (tmp < rdev->config.r600.max_simds) {
1651 rdev->config.r600.max_simds = tmp;
1652 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001653
Alex Deucher416a2bd2012-05-31 19:00:25 -04001654 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1655 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1656 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1657 R6XX_MAX_BACKENDS, disabled_rb_mask);
1658 tiling_config |= tmp << 16;
1659 rdev->config.r600.backend_map = tmp;
1660
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001661 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001662 WREG32(GB_TILING_CONFIG, tiling_config);
1663 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1664 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001665 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001666
Alex Deucherd03f5d52010-02-19 16:22:31 -05001667 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001668 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1669 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1670
1671 /* Setup some CP states */
1672 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1673 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1674
1675 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1676 SYNC_WALKER | SYNC_ALIGNER));
1677 /* Setup various GPU states */
1678 if (rdev->family == CHIP_RV670)
1679 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1680
1681 tmp = RREG32(SX_DEBUG_1);
1682 tmp |= SMX_EVENT_RELEASE;
1683 if ((rdev->family > CHIP_R600))
1684 tmp |= ENABLE_NEW_SMX_ADDRESS;
1685 WREG32(SX_DEBUG_1, tmp);
1686
1687 if (((rdev->family) == CHIP_R600) ||
1688 ((rdev->family) == CHIP_RV630) ||
1689 ((rdev->family) == CHIP_RV610) ||
1690 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001691 ((rdev->family) == CHIP_RS780) ||
1692 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001693 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1694 } else {
1695 WREG32(DB_DEBUG, 0);
1696 }
1697 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1698 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1699
1700 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1701 WREG32(VGT_NUM_INSTANCES, 0);
1702
1703 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1704 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1705
1706 tmp = RREG32(SQ_MS_FIFO_SIZES);
1707 if (((rdev->family) == CHIP_RV610) ||
1708 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001709 ((rdev->family) == CHIP_RS780) ||
1710 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001711 tmp = (CACHE_FIFO_SIZE(0xa) |
1712 FETCH_FIFO_HIWATER(0xa) |
1713 DONE_FIFO_HIWATER(0xe0) |
1714 ALU_UPDATE_FIFO_HIWATER(0x8));
1715 } else if (((rdev->family) == CHIP_R600) ||
1716 ((rdev->family) == CHIP_RV630)) {
1717 tmp &= ~DONE_FIFO_HIWATER(0xff);
1718 tmp |= DONE_FIFO_HIWATER(0x4);
1719 }
1720 WREG32(SQ_MS_FIFO_SIZES, tmp);
1721
1722 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1723 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1724 */
1725 sq_config = RREG32(SQ_CONFIG);
1726 sq_config &= ~(PS_PRIO(3) |
1727 VS_PRIO(3) |
1728 GS_PRIO(3) |
1729 ES_PRIO(3));
1730 sq_config |= (DX9_CONSTS |
1731 VC_ENABLE |
1732 PS_PRIO(0) |
1733 VS_PRIO(1) |
1734 GS_PRIO(2) |
1735 ES_PRIO(3));
1736
1737 if ((rdev->family) == CHIP_R600) {
1738 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1739 NUM_VS_GPRS(124) |
1740 NUM_CLAUSE_TEMP_GPRS(4));
1741 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1742 NUM_ES_GPRS(0));
1743 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1744 NUM_VS_THREADS(48) |
1745 NUM_GS_THREADS(4) |
1746 NUM_ES_THREADS(4));
1747 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1748 NUM_VS_STACK_ENTRIES(128));
1749 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1750 NUM_ES_STACK_ENTRIES(0));
1751 } else if (((rdev->family) == CHIP_RV610) ||
1752 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001753 ((rdev->family) == CHIP_RS780) ||
1754 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001755 /* no vertex cache */
1756 sq_config &= ~VC_ENABLE;
1757
1758 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1759 NUM_VS_GPRS(44) |
1760 NUM_CLAUSE_TEMP_GPRS(2));
1761 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1762 NUM_ES_GPRS(17));
1763 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1764 NUM_VS_THREADS(78) |
1765 NUM_GS_THREADS(4) |
1766 NUM_ES_THREADS(31));
1767 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1768 NUM_VS_STACK_ENTRIES(40));
1769 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1770 NUM_ES_STACK_ENTRIES(16));
1771 } else if (((rdev->family) == CHIP_RV630) ||
1772 ((rdev->family) == CHIP_RV635)) {
1773 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1774 NUM_VS_GPRS(44) |
1775 NUM_CLAUSE_TEMP_GPRS(2));
1776 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1777 NUM_ES_GPRS(18));
1778 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1779 NUM_VS_THREADS(78) |
1780 NUM_GS_THREADS(4) |
1781 NUM_ES_THREADS(31));
1782 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1783 NUM_VS_STACK_ENTRIES(40));
1784 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1785 NUM_ES_STACK_ENTRIES(16));
1786 } else if ((rdev->family) == CHIP_RV670) {
1787 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1788 NUM_VS_GPRS(44) |
1789 NUM_CLAUSE_TEMP_GPRS(2));
1790 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1791 NUM_ES_GPRS(17));
1792 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1793 NUM_VS_THREADS(78) |
1794 NUM_GS_THREADS(4) |
1795 NUM_ES_THREADS(31));
1796 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1797 NUM_VS_STACK_ENTRIES(64));
1798 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1799 NUM_ES_STACK_ENTRIES(64));
1800 }
1801
1802 WREG32(SQ_CONFIG, sq_config);
1803 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1804 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1805 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1806 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1807 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1808
1809 if (((rdev->family) == CHIP_RV610) ||
1810 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001811 ((rdev->family) == CHIP_RS780) ||
1812 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1814 } else {
1815 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1816 }
1817
1818 /* More default values. 2D/3D driver should adjust as needed */
1819 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1820 S1_X(0x4) | S1_Y(0xc)));
1821 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1822 S1_X(0x2) | S1_Y(0x2) |
1823 S2_X(0xa) | S2_Y(0x6) |
1824 S3_X(0x6) | S3_Y(0xa)));
1825 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1826 S1_X(0x4) | S1_Y(0xc) |
1827 S2_X(0x1) | S2_Y(0x6) |
1828 S3_X(0xa) | S3_Y(0xe)));
1829 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1830 S5_X(0x0) | S5_Y(0x0) |
1831 S6_X(0xb) | S6_Y(0x4) |
1832 S7_X(0x7) | S7_Y(0x8)));
1833
1834 WREG32(VGT_STRMOUT_EN, 0);
1835 tmp = rdev->config.r600.max_pipes * 16;
1836 switch (rdev->family) {
1837 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001838 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001839 case CHIP_RS780:
1840 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001841 tmp += 32;
1842 break;
1843 case CHIP_RV670:
1844 tmp += 128;
1845 break;
1846 default:
1847 break;
1848 }
1849 if (tmp > 256) {
1850 tmp = 256;
1851 }
1852 WREG32(VGT_ES_PER_GS, 128);
1853 WREG32(VGT_GS_PER_ES, tmp);
1854 WREG32(VGT_GS_PER_VS, 2);
1855 WREG32(VGT_GS_VERTEX_REUSE, 16);
1856
1857 /* more default values. 2D/3D driver should adjust as needed */
1858 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1859 WREG32(VGT_STRMOUT_EN, 0);
1860 WREG32(SX_MISC, 0);
1861 WREG32(PA_SC_MODE_CNTL, 0);
1862 WREG32(PA_SC_AA_CONFIG, 0);
1863 WREG32(PA_SC_LINE_STIPPLE, 0);
1864 WREG32(SPI_INPUT_Z, 0);
1865 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1866 WREG32(CB_COLOR7_FRAG, 0);
1867
1868 /* Clear render buffer base addresses */
1869 WREG32(CB_COLOR0_BASE, 0);
1870 WREG32(CB_COLOR1_BASE, 0);
1871 WREG32(CB_COLOR2_BASE, 0);
1872 WREG32(CB_COLOR3_BASE, 0);
1873 WREG32(CB_COLOR4_BASE, 0);
1874 WREG32(CB_COLOR5_BASE, 0);
1875 WREG32(CB_COLOR6_BASE, 0);
1876 WREG32(CB_COLOR7_BASE, 0);
1877 WREG32(CB_COLOR7_FRAG, 0);
1878
1879 switch (rdev->family) {
1880 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001881 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001882 case CHIP_RS780:
1883 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001884 tmp = TC_L2_SIZE(8);
1885 break;
1886 case CHIP_RV630:
1887 case CHIP_RV635:
1888 tmp = TC_L2_SIZE(4);
1889 break;
1890 case CHIP_R600:
1891 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1892 break;
1893 default:
1894 tmp = TC_L2_SIZE(0);
1895 break;
1896 }
1897 WREG32(TC_CNTL, tmp);
1898
1899 tmp = RREG32(HDP_HOST_PATH_CNTL);
1900 WREG32(HDP_HOST_PATH_CNTL, tmp);
1901
1902 tmp = RREG32(ARB_POP);
1903 tmp |= ENABLE_TC128;
1904 WREG32(ARB_POP, tmp);
1905
1906 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1907 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1908 NUM_CLIP_SEQ(3)));
1909 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02001910 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001911}
1912
1913
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001914/*
1915 * Indirect registers accessor
1916 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001917u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001918{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001919 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001920
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001921 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1922 (void)RREG32(PCIE_PORT_INDEX);
1923 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001924 return r;
1925}
1926
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001927void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001928{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001929 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1930 (void)RREG32(PCIE_PORT_INDEX);
1931 WREG32(PCIE_PORT_DATA, (v));
1932 (void)RREG32(PCIE_PORT_DATA);
1933}
1934
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001935/*
1936 * CP & Ring
1937 */
1938void r600_cp_stop(struct radeon_device *rdev)
1939{
Dave Airlie53595332011-03-14 09:47:24 +10001940 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001941 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001942 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04001943 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001944}
1945
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001946int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001947{
1948 struct platform_device *pdev;
1949 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001950 const char *rlc_chip_name;
1951 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001952 char fw_name[30];
1953 int err;
1954
1955 DRM_DEBUG("\n");
1956
1957 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1958 err = IS_ERR(pdev);
1959 if (err) {
1960 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1961 return -EINVAL;
1962 }
1963
1964 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001965 case CHIP_R600:
1966 chip_name = "R600";
1967 rlc_chip_name = "R600";
1968 break;
1969 case CHIP_RV610:
1970 chip_name = "RV610";
1971 rlc_chip_name = "R600";
1972 break;
1973 case CHIP_RV630:
1974 chip_name = "RV630";
1975 rlc_chip_name = "R600";
1976 break;
1977 case CHIP_RV620:
1978 chip_name = "RV620";
1979 rlc_chip_name = "R600";
1980 break;
1981 case CHIP_RV635:
1982 chip_name = "RV635";
1983 rlc_chip_name = "R600";
1984 break;
1985 case CHIP_RV670:
1986 chip_name = "RV670";
1987 rlc_chip_name = "R600";
1988 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001989 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001990 case CHIP_RS880:
1991 chip_name = "RS780";
1992 rlc_chip_name = "R600";
1993 break;
1994 case CHIP_RV770:
1995 chip_name = "RV770";
1996 rlc_chip_name = "R700";
1997 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001998 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001999 case CHIP_RV740:
2000 chip_name = "RV730";
2001 rlc_chip_name = "R700";
2002 break;
2003 case CHIP_RV710:
2004 chip_name = "RV710";
2005 rlc_chip_name = "R700";
2006 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002007 case CHIP_CEDAR:
2008 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002009 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002010 break;
2011 case CHIP_REDWOOD:
2012 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002013 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002014 break;
2015 case CHIP_JUNIPER:
2016 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002017 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002018 break;
2019 case CHIP_CYPRESS:
2020 case CHIP_HEMLOCK:
2021 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002022 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002023 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002024 case CHIP_PALM:
2025 chip_name = "PALM";
2026 rlc_chip_name = "SUMO";
2027 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002028 case CHIP_SUMO:
2029 chip_name = "SUMO";
2030 rlc_chip_name = "SUMO";
2031 break;
2032 case CHIP_SUMO2:
2033 chip_name = "SUMO2";
2034 rlc_chip_name = "SUMO";
2035 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002036 default: BUG();
2037 }
2038
Alex Deucherfe251e22010-03-24 13:36:43 -04002039 if (rdev->family >= CHIP_CEDAR) {
2040 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2041 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002042 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002043 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002044 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2045 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002046 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002047 } else {
2048 pfp_req_size = PFP_UCODE_SIZE * 4;
2049 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002050 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002051 }
2052
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002053 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002054
2055 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2056 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2057 if (err)
2058 goto out;
2059 if (rdev->pfp_fw->size != pfp_req_size) {
2060 printk(KERN_ERR
2061 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2062 rdev->pfp_fw->size, fw_name);
2063 err = -EINVAL;
2064 goto out;
2065 }
2066
2067 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2068 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2069 if (err)
2070 goto out;
2071 if (rdev->me_fw->size != me_req_size) {
2072 printk(KERN_ERR
2073 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2074 rdev->me_fw->size, fw_name);
2075 err = -EINVAL;
2076 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002077
2078 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2079 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2080 if (err)
2081 goto out;
2082 if (rdev->rlc_fw->size != rlc_req_size) {
2083 printk(KERN_ERR
2084 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2085 rdev->rlc_fw->size, fw_name);
2086 err = -EINVAL;
2087 }
2088
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002089out:
2090 platform_device_unregister(pdev);
2091
2092 if (err) {
2093 if (err != -EINVAL)
2094 printk(KERN_ERR
2095 "r600_cp: Failed to load firmware \"%s\"\n",
2096 fw_name);
2097 release_firmware(rdev->pfp_fw);
2098 rdev->pfp_fw = NULL;
2099 release_firmware(rdev->me_fw);
2100 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002101 release_firmware(rdev->rlc_fw);
2102 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002103 }
2104 return err;
2105}
2106
2107static int r600_cp_load_microcode(struct radeon_device *rdev)
2108{
2109 const __be32 *fw_data;
2110 int i;
2111
2112 if (!rdev->me_fw || !rdev->pfp_fw)
2113 return -EINVAL;
2114
2115 r600_cp_stop(rdev);
2116
Cédric Cano4eace7f2011-02-11 19:45:38 -05002117 WREG32(CP_RB_CNTL,
2118#ifdef __BIG_ENDIAN
2119 BUF_SWAP_32BIT |
2120#endif
2121 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002122
2123 /* Reset cp */
2124 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2125 RREG32(GRBM_SOFT_RESET);
2126 mdelay(15);
2127 WREG32(GRBM_SOFT_RESET, 0);
2128
2129 WREG32(CP_ME_RAM_WADDR, 0);
2130
2131 fw_data = (const __be32 *)rdev->me_fw->data;
2132 WREG32(CP_ME_RAM_WADDR, 0);
2133 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2134 WREG32(CP_ME_RAM_DATA,
2135 be32_to_cpup(fw_data++));
2136
2137 fw_data = (const __be32 *)rdev->pfp_fw->data;
2138 WREG32(CP_PFP_UCODE_ADDR, 0);
2139 for (i = 0; i < PFP_UCODE_SIZE; i++)
2140 WREG32(CP_PFP_UCODE_DATA,
2141 be32_to_cpup(fw_data++));
2142
2143 WREG32(CP_PFP_UCODE_ADDR, 0);
2144 WREG32(CP_ME_RAM_WADDR, 0);
2145 WREG32(CP_ME_RAM_RADDR, 0);
2146 return 0;
2147}
2148
2149int r600_cp_start(struct radeon_device *rdev)
2150{
Christian Könige32eb502011-10-23 12:56:27 +02002151 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002152 int r;
2153 uint32_t cp_me;
2154
Christian Könige32eb502011-10-23 12:56:27 +02002155 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002156 if (r) {
2157 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2158 return r;
2159 }
Christian Könige32eb502011-10-23 12:56:27 +02002160 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2161 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002162 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002163 radeon_ring_write(ring, 0x0);
2164 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002165 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002166 radeon_ring_write(ring, 0x3);
2167 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002168 }
Christian Könige32eb502011-10-23 12:56:27 +02002169 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2170 radeon_ring_write(ring, 0);
2171 radeon_ring_write(ring, 0);
2172 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002173
2174 cp_me = 0xff;
2175 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2176 return 0;
2177}
2178
2179int r600_cp_resume(struct radeon_device *rdev)
2180{
Christian Könige32eb502011-10-23 12:56:27 +02002181 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002182 u32 tmp;
2183 u32 rb_bufsz;
2184 int r;
2185
2186 /* Reset cp */
2187 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2188 RREG32(GRBM_SOFT_RESET);
2189 mdelay(15);
2190 WREG32(GRBM_SOFT_RESET, 0);
2191
2192 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002193 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002194 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002195#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002196 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002197#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002198 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002199 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002200
2201 /* Set the write pointer delay */
2202 WREG32(CP_RB_WPTR_DELAY, 0);
2203
2204 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002205 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2206 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002207 ring->wptr = 0;
2208 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002209
2210 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002211 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002212 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002213 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2214 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2215
2216 if (rdev->wb.enabled)
2217 WREG32(SCRATCH_UMSK, 0xff);
2218 else {
2219 tmp |= RB_NO_UPDATE;
2220 WREG32(SCRATCH_UMSK, 0);
2221 }
2222
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002223 mdelay(1);
2224 WREG32(CP_RB_CNTL, tmp);
2225
Christian Könige32eb502011-10-23 12:56:27 +02002226 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002227 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2228
Christian Könige32eb502011-10-23 12:56:27 +02002229 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002230
2231 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002232 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002233 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002234 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002235 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002236 return r;
2237 }
2238 return 0;
2239}
2240
Christian Könige32eb502011-10-23 12:56:27 +02002241void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002242{
2243 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002244 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002245
2246 /* Align ring size */
2247 rb_bufsz = drm_order(ring_size / 8);
2248 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002249 ring->ring_size = ring_size;
2250 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002251
Alex Deucher89d35802012-07-17 14:02:31 -04002252 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2253 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2254 if (r) {
2255 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2256 ring->rptr_save_reg = 0;
2257 }
Christian König45df6802012-07-06 16:22:55 +02002258 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002259}
2260
Jerome Glisse655efd32010-02-02 11:51:45 +01002261void r600_cp_fini(struct radeon_device *rdev)
2262{
Christian König45df6802012-07-06 16:22:55 +02002263 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002264 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002265 radeon_ring_fini(rdev, ring);
2266 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002267}
2268
Alex Deucher4d756582012-09-27 15:08:35 -04002269/*
2270 * DMA
2271 * Starting with R600, the GPU has an asynchronous
2272 * DMA engine. The programming model is very similar
2273 * to the 3D engine (ring buffer, IBs, etc.), but the
2274 * DMA controller has it's own packet format that is
2275 * different form the PM4 format used by the 3D engine.
2276 * It supports copying data, writing embedded data,
2277 * solid fills, and a number of other things. It also
2278 * has support for tiling/detiling of buffers.
2279 */
2280/**
2281 * r600_dma_stop - stop the async dma engine
2282 *
2283 * @rdev: radeon_device pointer
2284 *
2285 * Stop the async dma engine (r6xx-evergreen).
2286 */
2287void r600_dma_stop(struct radeon_device *rdev)
2288{
2289 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2290
2291 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2292
2293 rb_cntl &= ~DMA_RB_ENABLE;
2294 WREG32(DMA_RB_CNTL, rb_cntl);
2295
2296 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2297}
2298
2299/**
2300 * r600_dma_resume - setup and start the async dma engine
2301 *
2302 * @rdev: radeon_device pointer
2303 *
2304 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2305 * Returns 0 for success, error for failure.
2306 */
2307int r600_dma_resume(struct radeon_device *rdev)
2308{
2309 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2310 u32 rb_cntl, dma_cntl;
2311 u32 rb_bufsz;
2312 int r;
2313
2314 /* Reset dma */
2315 if (rdev->family >= CHIP_RV770)
2316 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2317 else
2318 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2319 RREG32(SRBM_SOFT_RESET);
2320 udelay(50);
2321 WREG32(SRBM_SOFT_RESET, 0);
2322
2323 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2324 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2325
2326 /* Set ring buffer size in dwords */
2327 rb_bufsz = drm_order(ring->ring_size / 4);
2328 rb_cntl = rb_bufsz << 1;
2329#ifdef __BIG_ENDIAN
2330 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2331#endif
2332 WREG32(DMA_RB_CNTL, rb_cntl);
2333
2334 /* Initialize the ring buffer's read and write pointers */
2335 WREG32(DMA_RB_RPTR, 0);
2336 WREG32(DMA_RB_WPTR, 0);
2337
2338 /* set the wb address whether it's enabled or not */
2339 WREG32(DMA_RB_RPTR_ADDR_HI,
2340 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2341 WREG32(DMA_RB_RPTR_ADDR_LO,
2342 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2343
2344 if (rdev->wb.enabled)
2345 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2346
2347 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2348
2349 /* enable DMA IBs */
2350 WREG32(DMA_IB_CNTL, DMA_IB_ENABLE);
2351
2352 dma_cntl = RREG32(DMA_CNTL);
2353 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2354 WREG32(DMA_CNTL, dma_cntl);
2355
2356 if (rdev->family >= CHIP_RV770)
2357 WREG32(DMA_MODE, 1);
2358
2359 ring->wptr = 0;
2360 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2361
2362 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2363
2364 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2365
2366 ring->ready = true;
2367
2368 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2369 if (r) {
2370 ring->ready = false;
2371 return r;
2372 }
2373
2374 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2375
2376 return 0;
2377}
2378
2379/**
2380 * r600_dma_fini - tear down the async dma engine
2381 *
2382 * @rdev: radeon_device pointer
2383 *
2384 * Stop the async dma engine and free the ring (r6xx-evergreen).
2385 */
2386void r600_dma_fini(struct radeon_device *rdev)
2387{
2388 r600_dma_stop(rdev);
2389 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2390}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002391
2392/*
2393 * GPU scratch registers helpers function.
2394 */
2395void r600_scratch_init(struct radeon_device *rdev)
2396{
2397 int i;
2398
2399 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002400 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002401 for (i = 0; i < rdev->scratch.num_reg; i++) {
2402 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002403 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002404 }
2405}
2406
Christian Könige32eb502011-10-23 12:56:27 +02002407int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002408{
2409 uint32_t scratch;
2410 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002411 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002412 int r;
2413
2414 r = radeon_scratch_get(rdev, &scratch);
2415 if (r) {
2416 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2417 return r;
2418 }
2419 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002420 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002421 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002422 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002423 radeon_scratch_free(rdev, scratch);
2424 return r;
2425 }
Christian Könige32eb502011-10-23 12:56:27 +02002426 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2427 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2428 radeon_ring_write(ring, 0xDEADBEEF);
2429 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002430 for (i = 0; i < rdev->usec_timeout; i++) {
2431 tmp = RREG32(scratch);
2432 if (tmp == 0xDEADBEEF)
2433 break;
2434 DRM_UDELAY(1);
2435 }
2436 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002437 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002438 } else {
Christian Königbf852792011-10-13 13:19:22 +02002439 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002440 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002441 r = -EINVAL;
2442 }
2443 radeon_scratch_free(rdev, scratch);
2444 return r;
2445}
2446
Alex Deucher4d756582012-09-27 15:08:35 -04002447/**
2448 * r600_dma_ring_test - simple async dma engine test
2449 *
2450 * @rdev: radeon_device pointer
2451 * @ring: radeon_ring structure holding ring information
2452 *
2453 * Test the DMA engine by writing using it to write an
2454 * value to memory. (r6xx-SI).
2455 * Returns 0 for success, error for failure.
2456 */
2457int r600_dma_ring_test(struct radeon_device *rdev,
2458 struct radeon_ring *ring)
2459{
2460 unsigned i;
2461 int r;
2462 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2463 u32 tmp;
2464
2465 if (!ptr) {
2466 DRM_ERROR("invalid vram scratch pointer\n");
2467 return -EINVAL;
2468 }
2469
2470 tmp = 0xCAFEDEAD;
2471 writel(tmp, ptr);
2472
2473 r = radeon_ring_lock(rdev, ring, 4);
2474 if (r) {
2475 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2476 return r;
2477 }
2478 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2479 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2480 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2481 radeon_ring_write(ring, 0xDEADBEEF);
2482 radeon_ring_unlock_commit(rdev, ring);
2483
2484 for (i = 0; i < rdev->usec_timeout; i++) {
2485 tmp = readl(ptr);
2486 if (tmp == 0xDEADBEEF)
2487 break;
2488 DRM_UDELAY(1);
2489 }
2490
2491 if (i < rdev->usec_timeout) {
2492 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2493 } else {
2494 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2495 ring->idx, tmp);
2496 r = -EINVAL;
2497 }
2498 return r;
2499}
2500
2501/*
2502 * CP fences/semaphores
2503 */
2504
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002505void r600_fence_ring_emit(struct radeon_device *rdev,
2506 struct radeon_fence *fence)
2507{
Christian Könige32eb502011-10-23 12:56:27 +02002508 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002509
Alex Deucherd0f8a852010-09-04 05:04:34 -04002510 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002511 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002512 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002513 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2514 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2515 PACKET3_VC_ACTION_ENA |
2516 PACKET3_SH_ACTION_ENA);
2517 radeon_ring_write(ring, 0xFFFFFFFF);
2518 radeon_ring_write(ring, 0);
2519 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002520 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002521 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2522 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2523 radeon_ring_write(ring, addr & 0xffffffff);
2524 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2525 radeon_ring_write(ring, fence->seq);
2526 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002527 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002528 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002529 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2530 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2531 PACKET3_VC_ACTION_ENA |
2532 PACKET3_SH_ACTION_ENA);
2533 radeon_ring_write(ring, 0xFFFFFFFF);
2534 radeon_ring_write(ring, 0);
2535 radeon_ring_write(ring, 10); /* poll interval */
2536 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2537 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002538 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002539 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2540 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2541 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002542 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002543 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2544 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2545 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002546 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002547 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2548 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002549 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002550}
2551
Christian König15d33322011-09-15 19:02:22 +02002552void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002553 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002554 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002555 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002556{
2557 uint64_t addr = semaphore->gpu_addr;
2558 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2559
Christian König0be70432012-03-07 11:28:57 +01002560 if (rdev->family < CHIP_CAYMAN)
2561 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2562
Christian Könige32eb502011-10-23 12:56:27 +02002563 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2564 radeon_ring_write(ring, addr & 0xffffffff);
2565 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002566}
2567
Alex Deucher4d756582012-09-27 15:08:35 -04002568/*
2569 * DMA fences/semaphores
2570 */
2571
2572/**
2573 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
2574 *
2575 * @rdev: radeon_device pointer
2576 * @fence: radeon fence object
2577 *
2578 * Add a DMA fence packet to the ring to write
2579 * the fence seq number and DMA trap packet to generate
2580 * an interrupt if needed (r6xx-r7xx).
2581 */
2582void r600_dma_fence_ring_emit(struct radeon_device *rdev,
2583 struct radeon_fence *fence)
2584{
2585 struct radeon_ring *ring = &rdev->ring[fence->ring];
2586 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05002587
Alex Deucher4d756582012-09-27 15:08:35 -04002588 /* write the fence */
2589 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
2590 radeon_ring_write(ring, addr & 0xfffffffc);
2591 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05002592 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04002593 /* generate an interrupt */
2594 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
2595}
2596
2597/**
2598 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
2599 *
2600 * @rdev: radeon_device pointer
2601 * @ring: radeon_ring structure holding ring information
2602 * @semaphore: radeon semaphore object
2603 * @emit_wait: wait or signal semaphore
2604 *
2605 * Add a DMA semaphore packet to the ring wait on or signal
2606 * other rings (r6xx-SI).
2607 */
2608void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
2609 struct radeon_ring *ring,
2610 struct radeon_semaphore *semaphore,
2611 bool emit_wait)
2612{
2613 u64 addr = semaphore->gpu_addr;
2614 u32 s = emit_wait ? 0 : 1;
2615
2616 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
2617 radeon_ring_write(ring, addr & 0xfffffffc);
2618 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
2619}
2620
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002621int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002622 uint64_t src_offset,
2623 uint64_t dst_offset,
2624 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02002625 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002626{
Christian König220907d2012-05-10 16:46:43 +02002627 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02002628 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002629 int r;
2630
Christian König220907d2012-05-10 16:46:43 +02002631 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01002632 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002633 return r;
2634 }
Christian Königf2377502012-05-09 15:35:01 +02002635 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02002636 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002637 return 0;
2638}
2639
Alex Deucher4d756582012-09-27 15:08:35 -04002640/**
2641 * r600_copy_dma - copy pages using the DMA engine
2642 *
2643 * @rdev: radeon_device pointer
2644 * @src_offset: src GPU address
2645 * @dst_offset: dst GPU address
2646 * @num_gpu_pages: number of GPU pages to xfer
2647 * @fence: radeon fence object
2648 *
Alex Deucher43fb7782013-01-04 09:24:18 -05002649 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04002650 * Used by the radeon ttm implementation to move pages if
2651 * registered as the asic copy callback.
2652 */
2653int r600_copy_dma(struct radeon_device *rdev,
2654 uint64_t src_offset, uint64_t dst_offset,
2655 unsigned num_gpu_pages,
2656 struct radeon_fence **fence)
2657{
2658 struct radeon_semaphore *sem = NULL;
2659 int ring_index = rdev->asic->copy.dma_ring_index;
2660 struct radeon_ring *ring = &rdev->ring[ring_index];
2661 u32 size_in_dw, cur_size_in_dw;
2662 int i, num_loops;
2663 int r = 0;
2664
2665 r = radeon_semaphore_create(rdev, &sem);
2666 if (r) {
2667 DRM_ERROR("radeon: moving bo (%d).\n", r);
2668 return r;
2669 }
2670
2671 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05002672 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
2673 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04002674 if (r) {
2675 DRM_ERROR("radeon: moving bo (%d).\n", r);
2676 radeon_semaphore_free(rdev, &sem, NULL);
2677 return r;
2678 }
2679
2680 if (radeon_fence_need_sync(*fence, ring->idx)) {
2681 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2682 ring->idx);
2683 radeon_fence_note_sync(*fence, ring->idx);
2684 } else {
2685 radeon_semaphore_free(rdev, &sem, NULL);
2686 }
2687
2688 for (i = 0; i < num_loops; i++) {
2689 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05002690 if (cur_size_in_dw > 0xFFFE)
2691 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04002692 size_in_dw -= cur_size_in_dw;
2693 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
2694 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2695 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05002696 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
2697 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04002698 src_offset += cur_size_in_dw * 4;
2699 dst_offset += cur_size_in_dw * 4;
2700 }
2701
2702 r = radeon_fence_emit(rdev, fence, ring->idx);
2703 if (r) {
2704 radeon_ring_unlock_undo(rdev, ring);
2705 return r;
2706 }
2707
2708 radeon_ring_unlock_commit(rdev, ring);
2709 radeon_semaphore_free(rdev, &sem, *fence);
2710
2711 return r;
2712}
2713
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002714int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2715 uint32_t tiling_flags, uint32_t pitch,
2716 uint32_t offset, uint32_t obj_size)
2717{
2718 /* FIXME: implement */
2719 return 0;
2720}
2721
2722void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2723{
2724 /* FIXME: implement */
2725}
2726
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002727static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002728{
Alex Deucher4d756582012-09-27 15:08:35 -04002729 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002730 int r;
2731
Alex Deucher9e46a482011-01-06 18:49:35 -05002732 /* enable pcie gen2 link */
2733 r600_pcie_gen2_enable(rdev);
2734
Alex Deucher779720a2009-12-09 19:31:44 -05002735 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2736 r = r600_init_microcode(rdev);
2737 if (r) {
2738 DRM_ERROR("Failed to load firmware!\n");
2739 return r;
2740 }
2741 }
2742
Alex Deucher16cdf042011-10-28 10:30:02 -04002743 r = r600_vram_scratch_init(rdev);
2744 if (r)
2745 return r;
2746
Jerome Glissea3c19452009-10-01 18:02:13 +02002747 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002748 if (rdev->flags & RADEON_IS_AGP) {
2749 r600_agp_enable(rdev);
2750 } else {
2751 r = r600_pcie_gart_enable(rdev);
2752 if (r)
2753 return r;
2754 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002755 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002756 r = r600_blit_init(rdev);
2757 if (r) {
2758 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002759 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002760 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2761 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002762
Alex Deucher724c80e2010-08-27 18:25:25 -04002763 /* allocate wb buffer */
2764 r = radeon_wb_init(rdev);
2765 if (r)
2766 return r;
2767
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002768 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2769 if (r) {
2770 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2771 return r;
2772 }
2773
Alex Deucher4d756582012-09-27 15:08:35 -04002774 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2775 if (r) {
2776 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2777 return r;
2778 }
2779
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002780 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002781 r = r600_irq_init(rdev);
2782 if (r) {
2783 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2784 radeon_irq_kms_fini(rdev);
2785 return r;
2786 }
2787 r600_irq_set(rdev);
2788
Alex Deucher4d756582012-09-27 15:08:35 -04002789 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002790 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002791 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2792 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002793 if (r)
2794 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002795
2796 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2797 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2798 DMA_RB_RPTR, DMA_RB_WPTR,
2799 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2800 if (r)
2801 return r;
2802
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002803 r = r600_cp_load_microcode(rdev);
2804 if (r)
2805 return r;
2806 r = r600_cp_resume(rdev);
2807 if (r)
2808 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002809
Alex Deucher4d756582012-09-27 15:08:35 -04002810 r = r600_dma_resume(rdev);
2811 if (r)
2812 return r;
2813
Christian König2898c342012-07-05 11:55:34 +02002814 r = radeon_ib_pool_init(rdev);
2815 if (r) {
2816 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002817 return r;
Christian König2898c342012-07-05 11:55:34 +02002818 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002819
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002820 r = r600_audio_init(rdev);
2821 if (r) {
2822 DRM_ERROR("radeon: audio init failed\n");
2823 return r;
2824 }
2825
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002826 return 0;
2827}
2828
Dave Airlie28d52042009-09-21 14:33:58 +10002829void r600_vga_set_state(struct radeon_device *rdev, bool state)
2830{
2831 uint32_t temp;
2832
2833 temp = RREG32(CONFIG_CNTL);
2834 if (state == false) {
2835 temp &= ~(1<<0);
2836 temp |= (1<<1);
2837 } else {
2838 temp &= ~(1<<1);
2839 }
2840 WREG32(CONFIG_CNTL, temp);
2841}
2842
Dave Airliefc30b8e2009-09-18 15:19:37 +10002843int r600_resume(struct radeon_device *rdev)
2844{
2845 int r;
2846
Jerome Glisse1a029b72009-10-06 19:04:30 +02002847 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2848 * posting will perform necessary task to bring back GPU into good
2849 * shape.
2850 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002851 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002852 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002853
Jerome Glisseb15ba512011-11-15 11:48:34 -05002854 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002855 r = r600_startup(rdev);
2856 if (r) {
2857 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002858 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002859 return r;
2860 }
2861
Dave Airliefc30b8e2009-09-18 15:19:37 +10002862 return r;
2863}
2864
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002865int r600_suspend(struct radeon_device *rdev)
2866{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002867 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002868 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002869 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002870 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002871 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002872 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002873
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002874 return 0;
2875}
2876
2877/* Plan is to move initialization in that function and use
2878 * helper function so that radeon_device_init pretty much
2879 * do nothing more than calling asic specific function. This
2880 * should also allow to remove a bunch of callback function
2881 * like vram_info.
2882 */
2883int r600_init(struct radeon_device *rdev)
2884{
2885 int r;
2886
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002887 if (r600_debugfs_mc_info_init(rdev)) {
2888 DRM_ERROR("Failed to register debugfs file for mc !\n");
2889 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002890 /* Read BIOS */
2891 if (!radeon_get_bios(rdev)) {
2892 if (ASIC_IS_AVIVO(rdev))
2893 return -EINVAL;
2894 }
2895 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002896 if (!rdev->is_atom_bios) {
2897 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002898 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002899 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002900 r = radeon_atombios_init(rdev);
2901 if (r)
2902 return r;
2903 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002904 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002905 if (!rdev->bios) {
2906 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2907 return -EINVAL;
2908 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002909 DRM_INFO("GPU not posted. posting now...\n");
2910 atom_asic_init(rdev->mode_info.atom_context);
2911 }
2912 /* Initialize scratch registers */
2913 r600_scratch_init(rdev);
2914 /* Initialize surface registers */
2915 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002916 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002917 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002918 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002919 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002920 if (r)
2921 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002922 if (rdev->flags & RADEON_IS_AGP) {
2923 r = radeon_agp_init(rdev);
2924 if (r)
2925 radeon_agp_disable(rdev);
2926 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002927 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002928 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002929 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002930 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002931 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002932 if (r)
2933 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002934
2935 r = radeon_irq_kms_init(rdev);
2936 if (r)
2937 return r;
2938
Christian Könige32eb502011-10-23 12:56:27 +02002939 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2940 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002941
Alex Deucher4d756582012-09-27 15:08:35 -04002942 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2943 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2944
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002945 rdev->ih.ring_obj = NULL;
2946 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002947
Jerome Glisse4aac0472009-09-14 18:29:49 +02002948 r = r600_pcie_gart_init(rdev);
2949 if (r)
2950 return r;
2951
Alex Deucher779720a2009-12-09 19:31:44 -05002952 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002953 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002954 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002955 dev_err(rdev->dev, "disabling GPU acceleration\n");
2956 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002957 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002958 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002959 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002960 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002961 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002962 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002963 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002964 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002965
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002966 return 0;
2967}
2968
2969void r600_fini(struct radeon_device *rdev)
2970{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002971 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002972 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002973 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002974 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002975 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002976 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002977 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002978 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002979 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002980 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002981 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002982 radeon_gem_fini(rdev);
2983 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002984 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002985 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002986 kfree(rdev->bios);
2987 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002988}
2989
2990
2991/*
2992 * CS stuff
2993 */
2994void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2995{
Christian König876dc9f2012-05-08 14:24:01 +02002996 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002997 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002998
Christian König45df6802012-07-06 16:22:55 +02002999 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003000 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003001 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3002 radeon_ring_write(ring, ((ring->rptr_save_reg -
3003 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3004 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003005 } else if (rdev->wb.enabled) {
3006 next_rptr = ring->wptr + 5 + 4;
3007 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3008 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3009 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3010 radeon_ring_write(ring, next_rptr);
3011 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003012 }
3013
Christian Könige32eb502011-10-23 12:56:27 +02003014 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3015 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003016#ifdef __BIG_ENDIAN
3017 (2 << 0) |
3018#endif
3019 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003020 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3021 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003022}
3023
Alex Deucherf7128122012-02-23 17:53:45 -05003024int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003025{
Jerome Glissef2e39222012-05-09 15:35:02 +02003026 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003027 uint32_t scratch;
3028 uint32_t tmp = 0;
3029 unsigned i;
3030 int r;
3031
3032 r = radeon_scratch_get(rdev, &scratch);
3033 if (r) {
3034 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3035 return r;
3036 }
3037 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003038 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003039 if (r) {
3040 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003041 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003042 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003043 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3044 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3045 ib.ptr[2] = 0xDEADBEEF;
3046 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003047 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003048 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003049 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003050 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003051 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003052 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003053 if (r) {
3054 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003055 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003056 }
3057 for (i = 0; i < rdev->usec_timeout; i++) {
3058 tmp = RREG32(scratch);
3059 if (tmp == 0xDEADBEEF)
3060 break;
3061 DRM_UDELAY(1);
3062 }
3063 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003064 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003065 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003066 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003067 scratch, tmp);
3068 r = -EINVAL;
3069 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003070free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003071 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003072free_scratch:
3073 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003074 return r;
3075}
3076
Alex Deucher4d756582012-09-27 15:08:35 -04003077/**
3078 * r600_dma_ib_test - test an IB on the DMA engine
3079 *
3080 * @rdev: radeon_device pointer
3081 * @ring: radeon_ring structure holding ring information
3082 *
3083 * Test a simple IB in the DMA ring (r6xx-SI).
3084 * Returns 0 on success, error on failure.
3085 */
3086int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3087{
3088 struct radeon_ib ib;
3089 unsigned i;
3090 int r;
3091 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3092 u32 tmp = 0;
3093
3094 if (!ptr) {
3095 DRM_ERROR("invalid vram scratch pointer\n");
3096 return -EINVAL;
3097 }
3098
3099 tmp = 0xCAFEDEAD;
3100 writel(tmp, ptr);
3101
3102 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3103 if (r) {
3104 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3105 return r;
3106 }
3107
3108 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3109 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3110 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3111 ib.ptr[3] = 0xDEADBEEF;
3112 ib.length_dw = 4;
3113
3114 r = radeon_ib_schedule(rdev, &ib, NULL);
3115 if (r) {
3116 radeon_ib_free(rdev, &ib);
3117 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3118 return r;
3119 }
3120 r = radeon_fence_wait(ib.fence, false);
3121 if (r) {
3122 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3123 return r;
3124 }
3125 for (i = 0; i < rdev->usec_timeout; i++) {
3126 tmp = readl(ptr);
3127 if (tmp == 0xDEADBEEF)
3128 break;
3129 DRM_UDELAY(1);
3130 }
3131 if (i < rdev->usec_timeout) {
3132 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3133 } else {
3134 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3135 r = -EINVAL;
3136 }
3137 radeon_ib_free(rdev, &ib);
3138 return r;
3139}
3140
3141/**
3142 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3143 *
3144 * @rdev: radeon_device pointer
3145 * @ib: IB object to schedule
3146 *
3147 * Schedule an IB in the DMA ring (r6xx-r7xx).
3148 */
3149void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3150{
3151 struct radeon_ring *ring = &rdev->ring[ib->ring];
3152
3153 if (rdev->wb.enabled) {
3154 u32 next_rptr = ring->wptr + 4;
3155 while ((next_rptr & 7) != 5)
3156 next_rptr++;
3157 next_rptr += 3;
3158 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3159 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3160 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3161 radeon_ring_write(ring, next_rptr);
3162 }
3163
3164 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3165 * Pad as necessary with NOPs.
3166 */
3167 while ((ring->wptr & 7) != 5)
3168 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3169 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3170 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3171 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3172
3173}
3174
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003175/*
3176 * Interrupts
3177 *
3178 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3179 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3180 * writing to the ring and the GPU consuming, the GPU writes to the ring
3181 * and host consumes. As the host irq handler processes interrupts, it
3182 * increments the rptr. When the rptr catches up with the wptr, all the
3183 * current interrupts have been processed.
3184 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003185
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003186void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3187{
3188 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003189
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003190 /* Align ring size */
3191 rb_bufsz = drm_order(ring_size / 4);
3192 ring_size = (1 << rb_bufsz) * 4;
3193 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003194 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3195 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003196}
3197
Alex Deucher25a857f2012-03-20 17:18:22 -04003198int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003199{
3200 int r;
3201
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003202 /* Allocate ring buffer */
3203 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003204 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003205 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003206 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003207 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003208 if (r) {
3209 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3210 return r;
3211 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003212 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3213 if (unlikely(r != 0))
3214 return r;
3215 r = radeon_bo_pin(rdev->ih.ring_obj,
3216 RADEON_GEM_DOMAIN_GTT,
3217 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003218 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003219 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3221 return r;
3222 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003223 r = radeon_bo_kmap(rdev->ih.ring_obj,
3224 (void **)&rdev->ih.ring);
3225 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003226 if (r) {
3227 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3228 return r;
3229 }
3230 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003231 return 0;
3232}
3233
Alex Deucher25a857f2012-03-20 17:18:22 -04003234void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003235{
Jerome Glisse4c788672009-11-20 14:29:23 +01003236 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003237 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003238 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3239 if (likely(r == 0)) {
3240 radeon_bo_kunmap(rdev->ih.ring_obj);
3241 radeon_bo_unpin(rdev->ih.ring_obj);
3242 radeon_bo_unreserve(rdev->ih.ring_obj);
3243 }
3244 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003245 rdev->ih.ring = NULL;
3246 rdev->ih.ring_obj = NULL;
3247 }
3248}
3249
Alex Deucher45f9a392010-03-24 13:55:51 -04003250void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003251{
3252
Alex Deucher45f9a392010-03-24 13:55:51 -04003253 if ((rdev->family >= CHIP_RV770) &&
3254 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003255 /* r7xx asics need to soft reset RLC before halting */
3256 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3257 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003258 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003259 WREG32(SRBM_SOFT_RESET, 0);
3260 RREG32(SRBM_SOFT_RESET);
3261 }
3262
3263 WREG32(RLC_CNTL, 0);
3264}
3265
3266static void r600_rlc_start(struct radeon_device *rdev)
3267{
3268 WREG32(RLC_CNTL, RLC_ENABLE);
3269}
3270
3271static int r600_rlc_init(struct radeon_device *rdev)
3272{
3273 u32 i;
3274 const __be32 *fw_data;
3275
3276 if (!rdev->rlc_fw)
3277 return -EINVAL;
3278
3279 r600_rlc_stop(rdev);
3280
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003281 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003282
3283 if (rdev->family == CHIP_ARUBA) {
3284 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
3285 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
3286 }
3287 if (rdev->family <= CHIP_CAYMAN) {
3288 WREG32(RLC_HB_BASE, 0);
3289 WREG32(RLC_HB_RPTR, 0);
3290 WREG32(RLC_HB_WPTR, 0);
3291 }
Alex Deucher12727802011-03-02 20:07:32 -05003292 if (rdev->family <= CHIP_CAICOS) {
3293 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3294 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3295 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003296 WREG32(RLC_MC_CNTL, 0);
3297 WREG32(RLC_UCODE_CNTL, 0);
3298
3299 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04003300 if (rdev->family >= CHIP_ARUBA) {
3301 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
3302 WREG32(RLC_UCODE_ADDR, i);
3303 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3304 }
3305 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05003306 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
3307 WREG32(RLC_UCODE_ADDR, i);
3308 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3309 }
3310 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04003311 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
3312 WREG32(RLC_UCODE_ADDR, i);
3313 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3314 }
3315 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003316 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3317 WREG32(RLC_UCODE_ADDR, i);
3318 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3319 }
3320 } else {
3321 for (i = 0; i < RLC_UCODE_SIZE; i++) {
3322 WREG32(RLC_UCODE_ADDR, i);
3323 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3324 }
3325 }
3326 WREG32(RLC_UCODE_ADDR, 0);
3327
3328 r600_rlc_start(rdev);
3329
3330 return 0;
3331}
3332
3333static void r600_enable_interrupts(struct radeon_device *rdev)
3334{
3335 u32 ih_cntl = RREG32(IH_CNTL);
3336 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3337
3338 ih_cntl |= ENABLE_INTR;
3339 ih_rb_cntl |= IH_RB_ENABLE;
3340 WREG32(IH_CNTL, ih_cntl);
3341 WREG32(IH_RB_CNTL, ih_rb_cntl);
3342 rdev->ih.enabled = true;
3343}
3344
Alex Deucher45f9a392010-03-24 13:55:51 -04003345void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003346{
3347 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3348 u32 ih_cntl = RREG32(IH_CNTL);
3349
3350 ih_rb_cntl &= ~IH_RB_ENABLE;
3351 ih_cntl &= ~ENABLE_INTR;
3352 WREG32(IH_RB_CNTL, ih_rb_cntl);
3353 WREG32(IH_CNTL, ih_cntl);
3354 /* set rptr, wptr to 0 */
3355 WREG32(IH_RB_RPTR, 0);
3356 WREG32(IH_RB_WPTR, 0);
3357 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003358 rdev->ih.rptr = 0;
3359}
3360
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003361static void r600_disable_interrupt_state(struct radeon_device *rdev)
3362{
3363 u32 tmp;
3364
Alex Deucher3555e532010-10-08 12:09:12 -04003365 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003366 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3367 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003368 WREG32(GRBM_INT_CNTL, 0);
3369 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003370 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3371 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003372 if (ASIC_IS_DCE3(rdev)) {
3373 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3374 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3375 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3376 WREG32(DC_HPD1_INT_CONTROL, tmp);
3377 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3378 WREG32(DC_HPD2_INT_CONTROL, tmp);
3379 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3380 WREG32(DC_HPD3_INT_CONTROL, tmp);
3381 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3382 WREG32(DC_HPD4_INT_CONTROL, tmp);
3383 if (ASIC_IS_DCE32(rdev)) {
3384 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003385 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003386 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003387 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003388 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3389 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3390 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3391 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003392 } else {
3393 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3394 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3395 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3396 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003397 }
3398 } else {
3399 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3400 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3401 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003402 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003403 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003404 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003405 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003406 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003407 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3408 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3409 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3410 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003411 }
3412}
3413
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003414int r600_irq_init(struct radeon_device *rdev)
3415{
3416 int ret = 0;
3417 int rb_bufsz;
3418 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3419
3420 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003421 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003422 if (ret)
3423 return ret;
3424
3425 /* disable irqs */
3426 r600_disable_interrupts(rdev);
3427
3428 /* init rlc */
3429 ret = r600_rlc_init(rdev);
3430 if (ret) {
3431 r600_ih_ring_fini(rdev);
3432 return ret;
3433 }
3434
3435 /* setup interrupt control */
3436 /* set dummy read address to ring address */
3437 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3438 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3439 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3440 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3441 */
3442 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3443 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3444 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3445 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3446
3447 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3448 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3449
3450 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3451 IH_WPTR_OVERFLOW_CLEAR |
3452 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003453
3454 if (rdev->wb.enabled)
3455 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3456
3457 /* set the writeback address whether it's enabled or not */
3458 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3459 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003460
3461 WREG32(IH_RB_CNTL, ih_rb_cntl);
3462
3463 /* set rptr, wptr to 0 */
3464 WREG32(IH_RB_RPTR, 0);
3465 WREG32(IH_RB_WPTR, 0);
3466
3467 /* Default settings for IH_CNTL (disabled at first) */
3468 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3469 /* RPTR_REARM only works if msi's are enabled */
3470 if (rdev->msi_enabled)
3471 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003472 WREG32(IH_CNTL, ih_cntl);
3473
3474 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003475 if (rdev->family >= CHIP_CEDAR)
3476 evergreen_disable_interrupt_state(rdev);
3477 else
3478 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003479
Dave Airlie20998102012-04-03 11:53:05 +01003480 /* at this point everything should be setup correctly to enable master */
3481 pci_set_master(rdev->pdev);
3482
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003483 /* enable irqs */
3484 r600_enable_interrupts(rdev);
3485
3486 return ret;
3487}
3488
Jerome Glisse0c452492010-01-15 14:44:37 +01003489void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003490{
Alex Deucher45f9a392010-03-24 13:55:51 -04003491 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003492 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003493}
3494
3495void r600_irq_fini(struct radeon_device *rdev)
3496{
3497 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003498 r600_ih_ring_fini(rdev);
3499}
3500
3501int r600_irq_set(struct radeon_device *rdev)
3502{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003503 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3504 u32 mode_int = 0;
3505 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003506 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003507 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003508 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003509 u32 dma_cntl;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003510
Jerome Glisse003e69f2010-01-07 15:39:14 +01003511 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003512 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003513 return -EINVAL;
3514 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003515 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003516 if (!rdev->ih.enabled) {
3517 r600_disable_interrupts(rdev);
3518 /* force the active interrupt state to all disabled */
3519 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003520 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003521 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003522
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003523 if (ASIC_IS_DCE3(rdev)) {
3524 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3525 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3526 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3527 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3528 if (ASIC_IS_DCE32(rdev)) {
3529 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3530 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003531 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3532 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003533 } else {
3534 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3535 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003536 }
3537 } else {
3538 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3539 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3540 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003541 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3542 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003543 }
Alex Deucher4d756582012-09-27 15:08:35 -04003544 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003545
Christian Koenig736fc372012-05-17 19:52:00 +02003546 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003547 DRM_DEBUG("r600_irq_set: sw int\n");
3548 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003549 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003550 }
Alex Deucher4d756582012-09-27 15:08:35 -04003551
3552 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3553 DRM_DEBUG("r600_irq_set: sw int dma\n");
3554 dma_cntl |= TRAP_ENABLE;
3555 }
3556
Alex Deucher6f34be52010-11-21 10:59:01 -05003557 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003558 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003559 DRM_DEBUG("r600_irq_set: vblank 0\n");
3560 mode_int |= D1MODE_VBLANK_INT_MASK;
3561 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003562 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003563 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003564 DRM_DEBUG("r600_irq_set: vblank 1\n");
3565 mode_int |= D2MODE_VBLANK_INT_MASK;
3566 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003567 if (rdev->irq.hpd[0]) {
3568 DRM_DEBUG("r600_irq_set: hpd 1\n");
3569 hpd1 |= DC_HPDx_INT_EN;
3570 }
3571 if (rdev->irq.hpd[1]) {
3572 DRM_DEBUG("r600_irq_set: hpd 2\n");
3573 hpd2 |= DC_HPDx_INT_EN;
3574 }
3575 if (rdev->irq.hpd[2]) {
3576 DRM_DEBUG("r600_irq_set: hpd 3\n");
3577 hpd3 |= DC_HPDx_INT_EN;
3578 }
3579 if (rdev->irq.hpd[3]) {
3580 DRM_DEBUG("r600_irq_set: hpd 4\n");
3581 hpd4 |= DC_HPDx_INT_EN;
3582 }
3583 if (rdev->irq.hpd[4]) {
3584 DRM_DEBUG("r600_irq_set: hpd 5\n");
3585 hpd5 |= DC_HPDx_INT_EN;
3586 }
3587 if (rdev->irq.hpd[5]) {
3588 DRM_DEBUG("r600_irq_set: hpd 6\n");
3589 hpd6 |= DC_HPDx_INT_EN;
3590 }
Alex Deucherf122c612012-03-30 08:59:57 -04003591 if (rdev->irq.afmt[0]) {
3592 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3593 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003594 }
Alex Deucherf122c612012-03-30 08:59:57 -04003595 if (rdev->irq.afmt[1]) {
3596 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3597 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003598 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003599
3600 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003601 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003602 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003603 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3604 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003605 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003606 if (ASIC_IS_DCE3(rdev)) {
3607 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3608 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3609 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3610 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3611 if (ASIC_IS_DCE32(rdev)) {
3612 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3613 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003614 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3615 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003616 } else {
3617 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3618 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003619 }
3620 } else {
3621 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3622 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3623 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003624 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3625 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003626 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003627
3628 return 0;
3629}
3630
Andi Kleence580fa2011-10-13 16:08:47 -07003631static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003632{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003633 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003634
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003635 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003636 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3637 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3638 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003639 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003640 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3641 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003642 } else {
3643 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3644 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3645 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003646 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003647 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3648 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3649 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003650 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3651 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003652 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003653 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3654 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003655
Alex Deucher6f34be52010-11-21 10:59:01 -05003656 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3657 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3658 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3659 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3660 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003661 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003662 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003663 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003664 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003665 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003666 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003667 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003668 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003669 if (ASIC_IS_DCE3(rdev)) {
3670 tmp = RREG32(DC_HPD1_INT_CONTROL);
3671 tmp |= DC_HPDx_INT_ACK;
3672 WREG32(DC_HPD1_INT_CONTROL, tmp);
3673 } else {
3674 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3675 tmp |= DC_HPDx_INT_ACK;
3676 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3677 }
3678 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003679 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003680 if (ASIC_IS_DCE3(rdev)) {
3681 tmp = RREG32(DC_HPD2_INT_CONTROL);
3682 tmp |= DC_HPDx_INT_ACK;
3683 WREG32(DC_HPD2_INT_CONTROL, tmp);
3684 } else {
3685 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3686 tmp |= DC_HPDx_INT_ACK;
3687 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3688 }
3689 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003690 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003691 if (ASIC_IS_DCE3(rdev)) {
3692 tmp = RREG32(DC_HPD3_INT_CONTROL);
3693 tmp |= DC_HPDx_INT_ACK;
3694 WREG32(DC_HPD3_INT_CONTROL, tmp);
3695 } else {
3696 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3697 tmp |= DC_HPDx_INT_ACK;
3698 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3699 }
3700 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003701 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003702 tmp = RREG32(DC_HPD4_INT_CONTROL);
3703 tmp |= DC_HPDx_INT_ACK;
3704 WREG32(DC_HPD4_INT_CONTROL, tmp);
3705 }
3706 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003707 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003708 tmp = RREG32(DC_HPD5_INT_CONTROL);
3709 tmp |= DC_HPDx_INT_ACK;
3710 WREG32(DC_HPD5_INT_CONTROL, tmp);
3711 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003712 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003713 tmp = RREG32(DC_HPD5_INT_CONTROL);
3714 tmp |= DC_HPDx_INT_ACK;
3715 WREG32(DC_HPD6_INT_CONTROL, tmp);
3716 }
Alex Deucherf122c612012-03-30 08:59:57 -04003717 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003718 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003719 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003720 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003721 }
3722 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003723 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003724 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003725 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003726 }
3727 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003728 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3729 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3730 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3731 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3732 }
3733 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3734 if (ASIC_IS_DCE3(rdev)) {
3735 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3736 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3737 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3738 } else {
3739 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3740 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3741 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3742 }
Christian Koenigf2594932010-04-10 03:13:16 +02003743 }
3744 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003745}
3746
3747void r600_irq_disable(struct radeon_device *rdev)
3748{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003749 r600_disable_interrupts(rdev);
3750 /* Wait and acknowledge irq */
3751 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003752 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003753 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003754}
3755
Andi Kleence580fa2011-10-13 16:08:47 -07003756static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003757{
3758 u32 wptr, tmp;
3759
Alex Deucher724c80e2010-08-27 18:25:25 -04003760 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003761 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003762 else
3763 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003764
3765 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003766 /* When a ring buffer overflow happen start parsing interrupt
3767 * from the last not overwritten vector (wptr + 16). Hopefully
3768 * this should allow us to catchup.
3769 */
3770 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3771 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3772 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003773 tmp = RREG32(IH_RB_CNTL);
3774 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3775 WREG32(IH_RB_CNTL, tmp);
3776 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003777 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003778}
3779
3780/* r600 IV Ring
3781 * Each IV ring entry is 128 bits:
3782 * [7:0] - interrupt source id
3783 * [31:8] - reserved
3784 * [59:32] - interrupt source data
3785 * [127:60] - reserved
3786 *
3787 * The basic interrupt vector entries
3788 * are decoded as follows:
3789 * src_id src_data description
3790 * 1 0 D1 Vblank
3791 * 1 1 D1 Vline
3792 * 5 0 D2 Vblank
3793 * 5 1 D2 Vline
3794 * 19 0 FP Hot plug detection A
3795 * 19 1 FP Hot plug detection B
3796 * 19 2 DAC A auto-detection
3797 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003798 * 21 4 HDMI block A
3799 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003800 * 176 - CP_INT RB
3801 * 177 - CP_INT IB1
3802 * 178 - CP_INT IB2
3803 * 181 - EOP Interrupt
3804 * 233 - GUI Idle
3805 *
3806 * Note, these are based on r600 and may need to be
3807 * adjusted or added to on newer asics
3808 */
3809
3810int r600_irq_process(struct radeon_device *rdev)
3811{
Dave Airlie682f1a52011-06-18 03:59:51 +00003812 u32 wptr;
3813 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003814 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003815 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003816 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003817 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003818
Dave Airlie682f1a52011-06-18 03:59:51 +00003819 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003820 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003821
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003822 /* No MSIs, need a dummy read to flush PCI DMAs */
3823 if (!rdev->msi_enabled)
3824 RREG32(IH_RB_WPTR);
3825
Dave Airlie682f1a52011-06-18 03:59:51 +00003826 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003827
3828restart_ih:
3829 /* is somebody else already processing irqs? */
3830 if (atomic_xchg(&rdev->ih.lock, 1))
3831 return IRQ_NONE;
3832
Dave Airlie682f1a52011-06-18 03:59:51 +00003833 rptr = rdev->ih.rptr;
3834 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3835
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003836 /* Order reading of wptr vs. reading of IH ring data */
3837 rmb();
3838
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003839 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003840 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003841
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003842 while (rptr != wptr) {
3843 /* wptr/rptr are in bytes! */
3844 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003845 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3846 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003847
3848 switch (src_id) {
3849 case 1: /* D1 vblank/vline */
3850 switch (src_data) {
3851 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003852 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003853 if (rdev->irq.crtc_vblank_int[0]) {
3854 drm_handle_vblank(rdev->ddev, 0);
3855 rdev->pm.vblank_sync = true;
3856 wake_up(&rdev->irq.vblank_queue);
3857 }
Christian Koenig736fc372012-05-17 19:52:00 +02003858 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003859 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003860 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003861 DRM_DEBUG("IH: D1 vblank\n");
3862 }
3863 break;
3864 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003865 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3866 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003867 DRM_DEBUG("IH: D1 vline\n");
3868 }
3869 break;
3870 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003871 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003872 break;
3873 }
3874 break;
3875 case 5: /* D2 vblank/vline */
3876 switch (src_data) {
3877 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003878 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003879 if (rdev->irq.crtc_vblank_int[1]) {
3880 drm_handle_vblank(rdev->ddev, 1);
3881 rdev->pm.vblank_sync = true;
3882 wake_up(&rdev->irq.vblank_queue);
3883 }
Christian Koenig736fc372012-05-17 19:52:00 +02003884 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003885 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003886 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003887 DRM_DEBUG("IH: D2 vblank\n");
3888 }
3889 break;
3890 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003891 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3892 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003893 DRM_DEBUG("IH: D2 vline\n");
3894 }
3895 break;
3896 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003897 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003898 break;
3899 }
3900 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003901 case 19: /* HPD/DAC hotplug */
3902 switch (src_data) {
3903 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003904 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3905 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003906 queue_hotplug = true;
3907 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003908 }
3909 break;
3910 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003911 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3912 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003913 queue_hotplug = true;
3914 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003915 }
3916 break;
3917 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003918 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3919 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003920 queue_hotplug = true;
3921 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003922 }
3923 break;
3924 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003925 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3926 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003927 queue_hotplug = true;
3928 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003929 }
3930 break;
3931 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003932 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3933 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003934 queue_hotplug = true;
3935 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003936 }
3937 break;
3938 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003939 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3940 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003941 queue_hotplug = true;
3942 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003943 }
3944 break;
3945 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003946 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003947 break;
3948 }
3949 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003950 case 21: /* hdmi */
3951 switch (src_data) {
3952 case 4:
3953 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3954 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3955 queue_hdmi = true;
3956 DRM_DEBUG("IH: HDMI0\n");
3957 }
3958 break;
3959 case 5:
3960 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3961 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3962 queue_hdmi = true;
3963 DRM_DEBUG("IH: HDMI1\n");
3964 }
3965 break;
3966 default:
3967 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3968 break;
3969 }
Christian Koenigf2594932010-04-10 03:13:16 +02003970 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003971 case 176: /* CP_INT in ring buffer */
3972 case 177: /* CP_INT in IB1 */
3973 case 178: /* CP_INT in IB2 */
3974 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003975 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003976 break;
3977 case 181: /* CP EOP event */
3978 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003979 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003980 break;
Alex Deucher4d756582012-09-27 15:08:35 -04003981 case 224: /* DMA trap event */
3982 DRM_DEBUG("IH: DMA trap\n");
3983 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
3984 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003985 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003986 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003987 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003988 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003989 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003990 break;
3991 }
3992
3993 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003994 rptr += 16;
3995 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003996 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05003997 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003998 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003999 if (queue_hdmi)
4000 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004001 rdev->ih.rptr = rptr;
4002 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004003 atomic_set(&rdev->ih.lock, 0);
4004
4005 /* make sure wptr hasn't changed while processing */
4006 wptr = r600_get_ih_wptr(rdev);
4007 if (wptr != rptr)
4008 goto restart_ih;
4009
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004010 return IRQ_HANDLED;
4011}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004012
4013/*
4014 * Debugfs info
4015 */
4016#if defined(CONFIG_DEBUG_FS)
4017
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004018static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4019{
4020 struct drm_info_node *node = (struct drm_info_node *) m->private;
4021 struct drm_device *dev = node->minor->dev;
4022 struct radeon_device *rdev = dev->dev_private;
4023
4024 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4025 DREG32_SYS(m, rdev, VM_L2_STATUS);
4026 return 0;
4027}
4028
4029static struct drm_info_list r600_mc_info_list[] = {
4030 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004031};
4032#endif
4033
4034int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4035{
4036#if defined(CONFIG_DEBUG_FS)
4037 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4038#else
4039 return 0;
4040#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004041}
Jerome Glisse062b3892010-02-04 20:36:39 +01004042
4043/**
4044 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4045 * rdev: radeon device structure
4046 * bo: buffer object struct which userspace is waiting for idle
4047 *
4048 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4049 * through ring buffer, this leads to corruption in rendering, see
4050 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4051 * directly perform HDP flush by writing register through MMIO.
4052 */
4053void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4054{
Alex Deucher812d0462010-07-26 18:51:53 -04004055 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004056 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4057 * This seems to cause problems on some AGP cards. Just use the old
4058 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004059 */
Alex Deuchere4884592010-09-27 10:57:10 -04004060 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004061 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004062 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004063 u32 tmp;
4064
4065 WREG32(HDP_DEBUG1, 0);
4066 tmp = readl((void __iomem *)ptr);
4067 } else
4068 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004069}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004070
4071void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4072{
4073 u32 link_width_cntl, mask, target_reg;
4074
4075 if (rdev->flags & RADEON_IS_IGP)
4076 return;
4077
4078 if (!(rdev->flags & RADEON_IS_PCIE))
4079 return;
4080
4081 /* x2 cards have a special sequence */
4082 if (ASIC_IS_X2(rdev))
4083 return;
4084
4085 /* FIXME wait for idle */
4086
4087 switch (lanes) {
4088 case 0:
4089 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4090 break;
4091 case 1:
4092 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4093 break;
4094 case 2:
4095 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4096 break;
4097 case 4:
4098 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4099 break;
4100 case 8:
4101 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4102 break;
4103 case 12:
4104 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4105 break;
4106 case 16:
4107 default:
4108 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4109 break;
4110 }
4111
4112 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4113
4114 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
4115 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
4116 return;
4117
4118 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
4119 return;
4120
4121 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
4122 RADEON_PCIE_LC_RECONFIG_NOW |
4123 R600_PCIE_LC_RENEGOTIATE_EN |
4124 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4125 link_width_cntl |= mask;
4126
4127 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4128
4129 /* some northbridges can renegotiate the link rather than requiring
4130 * a complete re-config.
4131 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
4132 */
4133 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
4134 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
4135 else
4136 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
4137
4138 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
4139 RADEON_PCIE_LC_RECONFIG_NOW));
4140
4141 if (rdev->family >= CHIP_RV770)
4142 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
4143 else
4144 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
4145
4146 /* wait for lane set to complete */
4147 link_width_cntl = RREG32(target_reg);
4148 while (link_width_cntl == 0xffffffff)
4149 link_width_cntl = RREG32(target_reg);
4150
4151}
4152
4153int r600_get_pcie_lanes(struct radeon_device *rdev)
4154{
4155 u32 link_width_cntl;
4156
4157 if (rdev->flags & RADEON_IS_IGP)
4158 return 0;
4159
4160 if (!(rdev->flags & RADEON_IS_PCIE))
4161 return 0;
4162
4163 /* x2 cards have a special sequence */
4164 if (ASIC_IS_X2(rdev))
4165 return 0;
4166
4167 /* FIXME wait for idle */
4168
4169 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4170
4171 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4172 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4173 return 0;
4174 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4175 return 1;
4176 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4177 return 2;
4178 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4179 return 4;
4180 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4181 return 8;
4182 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4183 default:
4184 return 16;
4185 }
4186}
4187
Alex Deucher9e46a482011-01-06 18:49:35 -05004188static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4189{
4190 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4191 u16 link_cntl2;
Dave Airlie197bbb32012-06-27 08:35:54 +01004192 u32 mask;
4193 int ret;
Alex Deucher9e46a482011-01-06 18:49:35 -05004194
Alex Deucherd42dd572011-01-12 20:05:11 -05004195 if (radeon_pcie_gen2 == 0)
4196 return;
4197
Alex Deucher9e46a482011-01-06 18:49:35 -05004198 if (rdev->flags & RADEON_IS_IGP)
4199 return;
4200
4201 if (!(rdev->flags & RADEON_IS_PCIE))
4202 return;
4203
4204 /* x2 cards have a special sequence */
4205 if (ASIC_IS_X2(rdev))
4206 return;
4207
4208 /* only RV6xx+ chips are supported */
4209 if (rdev->family <= CHIP_R600)
4210 return;
4211
Dave Airlie197bbb32012-06-27 08:35:54 +01004212 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4213 if (ret != 0)
4214 return;
4215
4216 if (!(mask & DRM_PCIE_SPEED_50))
4217 return;
4218
Alex Deucher3691fee2012-10-08 17:46:27 -04004219 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4220 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4221 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4222 return;
4223 }
4224
Dave Airlie197bbb32012-06-27 08:35:54 +01004225 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4226
Alex Deucher9e46a482011-01-06 18:49:35 -05004227 /* 55 nm r6xx asics */
4228 if ((rdev->family == CHIP_RV670) ||
4229 (rdev->family == CHIP_RV620) ||
4230 (rdev->family == CHIP_RV635)) {
4231 /* advertise upconfig capability */
4232 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4233 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4234 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4235 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4236 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4237 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4238 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4239 LC_RECONFIG_ARC_MISSING_ESCAPE);
4240 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4241 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4242 } else {
4243 link_width_cntl |= LC_UPCONFIGURE_DIS;
4244 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4245 }
4246 }
4247
4248 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4249 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4250 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4251
4252 /* 55 nm r6xx asics */
4253 if ((rdev->family == CHIP_RV670) ||
4254 (rdev->family == CHIP_RV620) ||
4255 (rdev->family == CHIP_RV635)) {
4256 WREG32(MM_CFGREGS_CNTL, 0x8);
4257 link_cntl2 = RREG32(0x4088);
4258 WREG32(MM_CFGREGS_CNTL, 0);
4259 /* not supported yet */
4260 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4261 return;
4262 }
4263
4264 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4265 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4266 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4267 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4268 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4269 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4270
4271 tmp = RREG32(0x541c);
4272 WREG32(0x541c, tmp | 0x8);
4273 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4274 link_cntl2 = RREG16(0x4088);
4275 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4276 link_cntl2 |= 0x2;
4277 WREG16(0x4088, link_cntl2);
4278 WREG32(MM_CFGREGS_CNTL, 0);
4279
4280 if ((rdev->family == CHIP_RV670) ||
4281 (rdev->family == CHIP_RV620) ||
4282 (rdev->family == CHIP_RV635)) {
4283 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
4284 training_cntl &= ~LC_POINT_7_PLUS_EN;
4285 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
4286 } else {
4287 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4288 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4289 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4290 }
4291
4292 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
4293 speed_cntl |= LC_GEN2_EN_STRAP;
4294 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
4295
4296 } else {
4297 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
4298 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4299 if (1)
4300 link_width_cntl |= LC_UPCONFIGURE_DIS;
4301 else
4302 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4303 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4304 }
4305}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004306
4307/**
4308 * r600_get_gpu_clock - return GPU clock counter snapshot
4309 *
4310 * @rdev: radeon_device pointer
4311 *
4312 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4313 * Returns the 64 bit clock counter snapshot.
4314 */
4315uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
4316{
4317 uint64_t clock;
4318
4319 mutex_lock(&rdev->gpu_clock_mutex);
4320 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4321 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4322 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4323 mutex_unlock(&rdev->gpu_clock_mutex);
4324 return clock;
4325}