blob: 472925428de727377160b7e696d97f6ef26d4a9e [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000080static int num_vfs;
81module_param(num_vfs, int, 0444);
82MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
83
84static int probe_vf;
85module_param(probe_vf, int, 0644);
86MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
87
Jack Morgenstein3c439b52012-12-06 17:12:00 +000088int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000089module_param_named(log_num_mgm_entry_size,
90 mlx4_log_num_mgm_entry_size, int, 0444);
91MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
92 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000093 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000094 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000095 " To activate device managed"
96 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000097
Eyal Perrybe902ab2013-12-19 21:20:15 +020098static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +000099module_param(enable_64b_cqe_eqe, bool, 0444);
100MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200101 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000102
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000103#define HCA_GLOBAL_CAP_MASK 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000104
105#define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000106
Bill Pembertonf57e6842012-12-03 09:23:15 -0500107static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700108 DRV_NAME ": Mellanox ConnectX core driver v"
109 DRV_VERSION " (" DRV_RELDATE ")\n";
110
111static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000112 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700113 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300114 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700115 .num_cq = 1 << 16,
116 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000117 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000118 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700119};
120
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000121static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700122module_param_named(log_num_mac, log_num_mac, int, 0444);
123MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
124
125static int log_num_vlan;
126module_param_named(log_num_vlan, log_num_vlan, int, 0444);
127MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200128/* Log2 max number of VLANs per ETH port (0-7) */
129#define MLX4_LOG_NUM_VLANS 7
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700130
Rusty Russelleb939922011-12-19 14:08:01 +0000131static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700132module_param_named(use_prio, use_prio, bool, 0444);
133MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
134 "(0/1, default 0)");
135
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000136int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700137module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200138MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700139
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000140static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000141static int arr_argc = 2;
142module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000143MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
144 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000145
146struct mlx4_port_config {
147 struct list_head list;
148 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
149 struct pci_dev *pdev;
150};
151
Amir Vadai97989352014-03-06 18:28:17 +0200152static atomic_t pf_loading = ATOMIC_INIT(0);
153
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700154int mlx4_check_port_params(struct mlx4_dev *dev,
155 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700156{
157 int i;
158
159 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700160 if (port_type[i] != port_type[i + 1]) {
161 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
162 mlx4_err(dev, "Only same port types supported "
163 "on this HCA, aborting.\n");
164 return -EINVAL;
165 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700166 }
167 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700168
169 for (i = 0; i < dev->caps.num_ports; i++) {
170 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
171 mlx4_err(dev, "Requested port type for port %d is not "
172 "supported on this HCA\n", i + 1);
173 return -EINVAL;
174 }
175 }
176 return 0;
177}
178
179static void mlx4_set_port_mask(struct mlx4_dev *dev)
180{
181 int i;
182
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700183 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000184 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700185}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000186
Roland Dreier3d73c282007-10-10 15:43:54 -0700187static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700188{
189 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700190 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700191
192 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
193 if (err) {
194 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
195 return err;
196 }
197
198 if (dev_cap->min_page_sz > PAGE_SIZE) {
199 mlx4_err(dev, "HCA minimum page size of %d bigger than "
200 "kernel PAGE_SIZE of %ld, aborting.\n",
201 dev_cap->min_page_sz, PAGE_SIZE);
202 return -ENODEV;
203 }
204 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
205 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
206 "aborting.\n",
207 dev_cap->num_ports, MLX4_MAX_PORTS);
208 return -ENODEV;
209 }
210
211 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
212 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
213 "PCI resource 2 size of 0x%llx, aborting.\n",
214 dev_cap->uar_size,
215 (unsigned long long) pci_resource_len(dev->pdev, 2));
216 return -ENODEV;
217 }
218
219 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000220 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700221 for (i = 1; i <= dev->caps.num_ports; ++i) {
222 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700223 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300224 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
225 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
226 /* set gid and pkey table operating lengths by default
227 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700228 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
229 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
230 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700231 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
232 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700233 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000234 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
235 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000236 dev->caps.trans_type[i] = dev_cap->trans_type[i];
237 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
238 dev->caps.wavelength[i] = dev_cap->wavelength[i];
239 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700240 }
241
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000242 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700243 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700244 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
245 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
246 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
247 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
248 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
249 dev->caps.max_wqes = dev_cap->max_qp_sz;
250 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700251 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
252 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
253 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
254 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
255 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700256 /*
257 * Subtract 1 from the limit because we need to allocate a
258 * spare CQE so the HCA HW can tell the difference between an
259 * empty CQ and a full CQ.
260 */
261 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
262 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
263 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000264 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700265 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000266
267 /* The first 128 UARs are used for EQ doorbells */
268 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700269 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700270 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
271 dev_cap->reserved_xrcds : 0;
272 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
273 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000274 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
275
Dotan Barak149983af2007-06-26 15:55:28 +0300276 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700277 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
278 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300279 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700280 dev->caps.bmme_flags = dev_cap->bmme_flags;
281 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700282 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700283 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300284 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700285
Roland Dreierca3e57a2012-09-27 09:53:05 -0700286 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
287 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000288 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700289 /* Don't do sense port on multifunction devices (for now at least) */
290 if (mlx4_is_mfunc(dev))
291 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000292
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700293 dev->caps.log_num_macs = log_num_mac;
Or Gerlitzcb296882011-10-16 10:26:21 +0200294 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700295 dev->caps.log_num_prios = use_prio ? 3 : 0;
296
297 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000298 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
299 if (dev->caps.supported_type[i]) {
300 /* if only ETH is supported - assign ETH */
301 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
302 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300303 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000304 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300305 MLX4_PORT_TYPE_IB)
306 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000307 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300308 /* if IB and ETH are supported, we set the port
309 * type according to user selection of port type;
310 * if user selected none, take the FW hint */
311 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000312 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
313 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000314 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300315 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000316 }
317 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000318 /*
319 * Link sensing is allowed on the port if 3 conditions are true:
320 * 1. Both protocols are supported on the port.
321 * 2. Different types are supported on the port
322 * 3. FW declared that it supports link sensing
323 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700324 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000325 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000326 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000327 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700328
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000329 /*
330 * If "default_sense" bit is set, we move the port to "AUTO" mode
331 * and perform sense_port FW command to try and set the correct
332 * port type from beginning
333 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000334 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000335 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
336 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
337 mlx4_SENSE_PORT(dev, i, &sensed_port);
338 if (sensed_port != MLX4_PORT_TYPE_NONE)
339 dev->caps.port_type[i] = sensed_port;
340 } else {
341 dev->caps.possible_type[i] = dev->caps.port_type[i];
342 }
343
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700344 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
345 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
346 mlx4_warn(dev, "Requested number of MACs is too much "
347 "for port %d, reducing to %d.\n",
348 i, 1 << dev->caps.log_num_macs);
349 }
350 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
351 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
352 mlx4_warn(dev, "Requested number of VLANs is too much "
353 "for port %d, reducing to %d.\n",
354 i, 1 << dev->caps.log_num_vlans);
355 }
356 }
357
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000358 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
359
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700360 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
361 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
362 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
363 (1 << dev->caps.log_num_macs) *
364 (1 << dev->caps.log_num_vlans) *
365 (1 << dev->caps.log_num_prios) *
366 dev->caps.num_ports;
367 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
368
369 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
370 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
371 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
372 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
373
Jack Morgensteine2c76822012-08-03 08:40:41 +0000374 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000375
Jack Morgensteinb3051322013-08-01 19:55:01 +0300376 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000377 if (dev_cap->flags &
378 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
379 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
380 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
381 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
382 }
383 }
384
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000385 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000386 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
387 mlx4_is_master(dev))
388 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
389
Roland Dreier225c7b12007-05-08 18:00:38 -0700390 return 0;
391}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200392
393static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
394 enum pci_bus_speed *speed,
395 enum pcie_link_width *width)
396{
397 u32 lnkcap1, lnkcap2;
398 int err1, err2;
399
400#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
401
402 *speed = PCI_SPEED_UNKNOWN;
403 *width = PCIE_LNK_WIDTH_UNKNOWN;
404
405 err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
406 err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
407 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
408 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
409 *speed = PCIE_SPEED_8_0GT;
410 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
411 *speed = PCIE_SPEED_5_0GT;
412 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
413 *speed = PCIE_SPEED_2_5GT;
414 }
415 if (!err1) {
416 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
417 if (!lnkcap2) { /* pre-r3.0 */
418 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
419 *speed = PCIE_SPEED_5_0GT;
420 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
421 *speed = PCIE_SPEED_2_5GT;
422 }
423 }
424
425 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
426 return err1 ? err1 :
427 err2 ? err2 : -EINVAL;
428 }
429 return 0;
430}
431
432static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
433{
434 enum pcie_link_width width, width_cap;
435 enum pci_bus_speed speed, speed_cap;
436 int err;
437
438#define PCIE_SPEED_STR(speed) \
439 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
440 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
441 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
442 "Unknown")
443
444 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
445 if (err) {
446 mlx4_warn(dev,
447 "Unable to determine PCIe device BW capabilities\n");
448 return;
449 }
450
451 err = pcie_get_minimum_link(dev->pdev, &speed, &width);
452 if (err || speed == PCI_SPEED_UNKNOWN ||
453 width == PCIE_LNK_WIDTH_UNKNOWN) {
454 mlx4_warn(dev,
455 "Unable to determine PCI device chain minimum BW\n");
456 return;
457 }
458
459 if (width != width_cap || speed != speed_cap)
460 mlx4_warn(dev,
461 "PCIe BW is different than device's capability\n");
462
463 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
464 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
465 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
466 width, width_cap);
467 return;
468}
469
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000470/*The function checks if there are live vf, return the num of them*/
471static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
472{
473 struct mlx4_priv *priv = mlx4_priv(dev);
474 struct mlx4_slave_state *s_state;
475 int i;
476 int ret = 0;
477
478 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
479 s_state = &priv->mfunc.master.slave_state[i];
480 if (s_state->active && s_state->last_cmd !=
481 MLX4_COMM_CMD_RESET) {
482 mlx4_warn(dev, "%s: slave: %d is still active\n",
483 __func__, i);
484 ret++;
485 }
486 }
487 return ret;
488}
489
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300490int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
491{
492 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000493
494 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
495 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300496 return -EINVAL;
497
Jack Morgenstein47605df2012-08-03 08:40:57 +0000498 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300499 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000500 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300501 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000502 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300503 *qkey = qk;
504 return 0;
505}
506EXPORT_SYMBOL(mlx4_get_parav_qkey);
507
Jack Morgenstein54679e12012-08-03 08:40:43 +0000508void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
509{
510 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
511
512 if (!mlx4_is_master(dev))
513 return;
514
515 priv->virt2phys_pkey[slave][port - 1][i] = val;
516}
517EXPORT_SYMBOL(mlx4_sync_pkey_table);
518
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000519void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
520{
521 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
522
523 if (!mlx4_is_master(dev))
524 return;
525
526 priv->slave_node_guids[slave] = guid;
527}
528EXPORT_SYMBOL(mlx4_put_slave_node_guid);
529
530__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
531{
532 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
533
534 if (!mlx4_is_master(dev))
535 return 0;
536
537 return priv->slave_node_guids[slave];
538}
539EXPORT_SYMBOL(mlx4_get_slave_node_guid);
540
Roland Dreiere10903b2012-02-26 01:48:12 -0800541int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000542{
543 struct mlx4_priv *priv = mlx4_priv(dev);
544 struct mlx4_slave_state *s_slave;
545
546 if (!mlx4_is_master(dev))
547 return 0;
548
549 s_slave = &priv->mfunc.master.slave_state[slave];
550 return !!s_slave->active;
551}
552EXPORT_SYMBOL(mlx4_is_slave_active);
553
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000554static void slave_adjust_steering_mode(struct mlx4_dev *dev,
555 struct mlx4_dev_cap *dev_cap,
556 struct mlx4_init_hca_param *hca_param)
557{
558 dev->caps.steering_mode = hca_param->steering_mode;
559 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
560 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
561 dev->caps.fs_log_max_ucast_qp_range_size =
562 dev_cap->fs_log_max_ucast_qp_range_size;
563 } else
564 dev->caps.num_qp_per_mgm =
565 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
566
567 mlx4_dbg(dev, "Steering mode is: %s\n",
568 mlx4_steering_mode_str(dev->caps.steering_mode));
569}
570
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000571static int mlx4_slave_cap(struct mlx4_dev *dev)
572{
573 int err;
574 u32 page_size;
575 struct mlx4_dev_cap dev_cap;
576 struct mlx4_func_cap func_cap;
577 struct mlx4_init_hca_param hca_param;
578 int i;
579
580 memset(&hca_param, 0, sizeof(hca_param));
581 err = mlx4_QUERY_HCA(dev, &hca_param);
582 if (err) {
583 mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
584 return err;
585 }
586
587 /*fail if the hca has an unknown capability */
588 if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
589 HCA_GLOBAL_CAP_MASK) {
590 mlx4_err(dev, "Unknown hca global capabilities\n");
591 return -ENOSYS;
592 }
593
594 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
595
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000596 dev->caps.hca_core_clock = hca_param.hca_core_clock;
597
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000598 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000599 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000600 err = mlx4_dev_cap(dev, &dev_cap);
601 if (err) {
602 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
603 return err;
604 }
605
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000606 err = mlx4_QUERY_FW(dev);
607 if (err)
608 mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
609
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000610 page_size = ~dev->caps.page_size_cap + 1;
611 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
612 if (page_size > PAGE_SIZE) {
613 mlx4_err(dev, "HCA minimum page size of %d bigger than "
614 "kernel PAGE_SIZE of %ld, aborting.\n",
615 page_size, PAGE_SIZE);
616 return -ENODEV;
617 }
618
619 /* slave gets uar page size from QUERY_HCA fw command */
620 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
621
622 /* TODO: relax this assumption */
623 if (dev->caps.uar_page_size != PAGE_SIZE) {
624 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
625 dev->caps.uar_page_size, PAGE_SIZE);
626 return -ENODEV;
627 }
628
629 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000630 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000631 if (err) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000632 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
633 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000634 return err;
635 }
636
637 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
638 PF_CONTEXT_BEHAVIOUR_MASK) {
639 mlx4_err(dev, "Unknown pf context behaviour\n");
640 return -ENOSYS;
641 }
642
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000643 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200644 dev->quotas.qp = func_cap.qp_quota;
645 dev->quotas.srq = func_cap.srq_quota;
646 dev->quotas.cq = func_cap.cq_quota;
647 dev->quotas.mpt = func_cap.mpt_quota;
648 dev->quotas.mtt = func_cap.mtt_quota;
649 dev->caps.num_qps = 1 << hca_param.log_num_qps;
650 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
651 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
652 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
653 dev->caps.num_eqs = func_cap.max_eq;
654 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000655 dev->caps.num_pds = MLX4_NUM_PDS;
656 dev->caps.num_mgms = 0;
657 dev->caps.num_amgms = 0;
658
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000659 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
660 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
661 "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
662 return -ENODEV;
663 }
664
Jack Morgenstein47605df2012-08-03 08:40:57 +0000665 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
666 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
667 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
668 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
669
670 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
671 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
672 err = -ENOMEM;
673 goto err_mem;
674 }
675
Jack Morgenstein66349612012-06-19 11:21:44 +0300676 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000677 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
678 if (err) {
679 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
680 " port %d, aborting (%d).\n", i, err);
681 goto err_mem;
682 }
683 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
684 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
685 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
686 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000687 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200688 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300689 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
690 &dev->caps.gid_table_len[i],
691 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000692 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300693 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000694
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000695 if (dev->caps.uar_page_size * (dev->caps.num_uars -
696 dev->caps.reserved_uars) >
697 pci_resource_len(dev->pdev, 2)) {
698 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
699 "PCI resource 2 size of 0x%llx, aborting.\n",
700 dev->caps.uar_page_size * dev->caps.num_uars,
701 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000702 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000703 }
704
Or Gerlitz08ff3232012-10-21 14:59:24 +0000705 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
706 dev->caps.eqe_size = 64;
707 dev->caps.eqe_factor = 1;
708 } else {
709 dev->caps.eqe_size = 32;
710 dev->caps.eqe_factor = 0;
711 }
712
713 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
714 dev->caps.cqe_size = 64;
715 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
716 } else {
717 dev->caps.cqe_size = 32;
718 }
719
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300720 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
721 mlx4_warn(dev, "Timestamping is not supported in slave mode.\n");
722
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000723 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
724
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000725 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000726
727err_mem:
728 kfree(dev->caps.qp0_tunnel);
729 kfree(dev->caps.qp0_proxy);
730 kfree(dev->caps.qp1_tunnel);
731 kfree(dev->caps.qp1_proxy);
732 dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
733 dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
734
735 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000736}
Roland Dreier225c7b12007-05-08 18:00:38 -0700737
Eyal Perryb046ffe2013-10-15 16:55:24 +0200738static void mlx4_request_modules(struct mlx4_dev *dev)
739{
740 int port;
741 int has_ib_port = false;
742 int has_eth_port = false;
743#define EN_DRV_NAME "mlx4_en"
744#define IB_DRV_NAME "mlx4_ib"
745
746 for (port = 1; port <= dev->caps.num_ports; port++) {
747 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
748 has_ib_port = true;
749 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
750 has_eth_port = true;
751 }
752
Or Gerlitz7855bff2014-03-12 17:16:32 +0200753 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eyal Perryb046ffe2013-10-15 16:55:24 +0200754 request_module_nowait(IB_DRV_NAME);
755 if (has_eth_port)
756 request_module_nowait(EN_DRV_NAME);
757}
758
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700759/*
760 * Change the port configuration of the device.
761 * Every user of this function must hold the port mutex.
762 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700763int mlx4_change_port_types(struct mlx4_dev *dev,
764 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700765{
766 int err = 0;
767 int change = 0;
768 int port;
769
770 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700771 /* Change the port type only if the new type is different
772 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000773 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700774 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700775 }
776 if (change) {
777 mlx4_unregister_device(dev);
778 for (port = 1; port <= dev->caps.num_ports; port++) {
779 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000780 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300781 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700782 if (err) {
783 mlx4_err(dev, "Failed to set port %d, "
784 "aborting\n", port);
785 goto out;
786 }
787 }
788 mlx4_set_port_mask(dev);
789 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200790 if (err) {
791 mlx4_err(dev, "Failed to register device\n");
792 goto out;
793 }
794 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700795 }
796
797out:
798 return err;
799}
800
801static ssize_t show_port_type(struct device *dev,
802 struct device_attribute *attr,
803 char *buf)
804{
805 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
806 port_attr);
807 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700808 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700809
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700810 sprintf(type, "%s",
811 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
812 "ib" : "eth");
813 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
814 sprintf(buf, "auto (%s)\n", type);
815 else
816 sprintf(buf, "%s\n", type);
817
818 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700819}
820
821static ssize_t set_port_type(struct device *dev,
822 struct device_attribute *attr,
823 const char *buf, size_t count)
824{
825 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
826 port_attr);
827 struct mlx4_dev *mdev = info->dev;
828 struct mlx4_priv *priv = mlx4_priv(mdev);
829 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700830 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700831 int i;
832 int err = 0;
833
834 if (!strcmp(buf, "ib\n"))
835 info->tmp_type = MLX4_PORT_TYPE_IB;
836 else if (!strcmp(buf, "eth\n"))
837 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700838 else if (!strcmp(buf, "auto\n"))
839 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700840 else {
841 mlx4_err(mdev, "%s is not supported port type\n", buf);
842 return -EINVAL;
843 }
844
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700845 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700846 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700847 /* Possible type is always the one that was delivered */
848 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700849
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700850 for (i = 0; i < mdev->caps.num_ports; i++) {
851 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
852 mdev->caps.possible_type[i+1];
853 if (types[i] == MLX4_PORT_TYPE_AUTO)
854 types[i] = mdev->caps.port_type[i+1];
855 }
856
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000857 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
858 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700859 for (i = 1; i <= mdev->caps.num_ports; i++) {
860 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
861 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
862 err = -EINVAL;
863 }
864 }
865 }
866 if (err) {
867 mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
868 "Set only 'eth' or 'ib' for both ports "
869 "(should be the same)\n");
870 goto out;
871 }
872
873 mlx4_do_sense_ports(mdev, new_types, types);
874
875 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700876 if (err)
877 goto out;
878
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700879 /* We are about to apply the changes after the configuration
880 * was verified, no need to remember the temporary types
881 * any more */
882 for (i = 0; i < mdev->caps.num_ports; i++)
883 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700884
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700885 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700886
887out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700888 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700889 mutex_unlock(&priv->port_mutex);
890 return err ? err : count;
891}
892
Or Gerlitz096335b2012-01-11 19:02:17 +0200893enum ibta_mtu {
894 IB_MTU_256 = 1,
895 IB_MTU_512 = 2,
896 IB_MTU_1024 = 3,
897 IB_MTU_2048 = 4,
898 IB_MTU_4096 = 5
899};
900
901static inline int int_to_ibta_mtu(int mtu)
902{
903 switch (mtu) {
904 case 256: return IB_MTU_256;
905 case 512: return IB_MTU_512;
906 case 1024: return IB_MTU_1024;
907 case 2048: return IB_MTU_2048;
908 case 4096: return IB_MTU_4096;
909 default: return -1;
910 }
911}
912
913static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
914{
915 switch (mtu) {
916 case IB_MTU_256: return 256;
917 case IB_MTU_512: return 512;
918 case IB_MTU_1024: return 1024;
919 case IB_MTU_2048: return 2048;
920 case IB_MTU_4096: return 4096;
921 default: return -1;
922 }
923}
924
925static ssize_t show_port_ib_mtu(struct device *dev,
926 struct device_attribute *attr,
927 char *buf)
928{
929 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
930 port_mtu_attr);
931 struct mlx4_dev *mdev = info->dev;
932
933 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
934 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
935
936 sprintf(buf, "%d\n",
937 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
938 return strlen(buf);
939}
940
941static ssize_t set_port_ib_mtu(struct device *dev,
942 struct device_attribute *attr,
943 const char *buf, size_t count)
944{
945 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
946 port_mtu_attr);
947 struct mlx4_dev *mdev = info->dev;
948 struct mlx4_priv *priv = mlx4_priv(mdev);
949 int err, port, mtu, ibta_mtu = -1;
950
951 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
952 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
953 return -EINVAL;
954 }
955
Dotan Barak618fad92013-06-25 12:09:36 +0300956 err = kstrtoint(buf, 0, &mtu);
957 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +0200958 ibta_mtu = int_to_ibta_mtu(mtu);
959
Dotan Barak618fad92013-06-25 12:09:36 +0300960 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +0200961 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
962 return -EINVAL;
963 }
964
965 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
966
967 mlx4_stop_sense(mdev);
968 mutex_lock(&priv->port_mutex);
969 mlx4_unregister_device(mdev);
970 for (port = 1; port <= mdev->caps.num_ports; port++) {
971 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +0300972 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +0200973 if (err) {
974 mlx4_err(mdev, "Failed to set port %d, "
975 "aborting\n", port);
976 goto err_set_port;
977 }
978 }
979 err = mlx4_register_device(mdev);
980err_set_port:
981 mutex_unlock(&priv->port_mutex);
982 mlx4_start_sense(mdev);
983 return err ? err : count;
984}
985
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800986static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700987{
988 struct mlx4_priv *priv = mlx4_priv(dev);
989 int err;
990
991 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300992 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700993 if (!priv->fw.fw_icm) {
994 mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
995 return -ENOMEM;
996 }
997
998 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
999 if (err) {
1000 mlx4_err(dev, "MAP_FA command failed, aborting.\n");
1001 goto err_free;
1002 }
1003
1004 err = mlx4_RUN_FW(dev);
1005 if (err) {
1006 mlx4_err(dev, "RUN_FW command failed, aborting.\n");
1007 goto err_unmap_fa;
1008 }
1009
1010 return 0;
1011
1012err_unmap_fa:
1013 mlx4_UNMAP_FA(dev);
1014
1015err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001016 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001017 return err;
1018}
1019
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001020static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1021 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001022{
1023 struct mlx4_priv *priv = mlx4_priv(dev);
1024 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001025 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001026
1027 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1028 cmpt_base +
1029 ((u64) (MLX4_CMPT_TYPE_QP *
1030 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1031 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001032 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1033 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001034 if (err)
1035 goto err;
1036
1037 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1038 cmpt_base +
1039 ((u64) (MLX4_CMPT_TYPE_SRQ *
1040 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1041 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001042 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001043 if (err)
1044 goto err_qp;
1045
1046 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1047 cmpt_base +
1048 ((u64) (MLX4_CMPT_TYPE_CQ *
1049 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1050 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001051 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001052 if (err)
1053 goto err_srq;
1054
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001055 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1056 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001057 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1058 cmpt_base +
1059 ((u64) (MLX4_CMPT_TYPE_EQ *
1060 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001061 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001062 if (err)
1063 goto err_cq;
1064
1065 return 0;
1066
1067err_cq:
1068 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1069
1070err_srq:
1071 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1072
1073err_qp:
1074 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1075
1076err:
1077 return err;
1078}
1079
Roland Dreier3d73c282007-10-10 15:43:54 -07001080static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1081 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001082{
1083 struct mlx4_priv *priv = mlx4_priv(dev);
1084 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001085 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001086 int err;
1087
1088 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1089 if (err) {
1090 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
1091 return err;
1092 }
1093
1094 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
1095 (unsigned long long) icm_size >> 10,
1096 (unsigned long long) aux_pages << 2);
1097
1098 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001099 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001100 if (!priv->fw.aux_icm) {
1101 mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
1102 return -ENOMEM;
1103 }
1104
1105 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1106 if (err) {
1107 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
1108 goto err_free_aux;
1109 }
1110
1111 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1112 if (err) {
1113 mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
1114 goto err_unmap_aux;
1115 }
1116
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001117
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001118 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1119 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001120 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1121 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001122 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001123 if (err) {
1124 mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
1125 goto err_unmap_cmpt;
1126 }
1127
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001128 /*
1129 * Reserved MTT entries must be aligned up to a cacheline
1130 * boundary, since the FW will write to them, while the driver
1131 * writes to all other MTT entries. (The variable
1132 * dev->caps.mtt_entry_sz below is really the MTT segment
1133 * size, not the raw entry size)
1134 */
1135 dev->caps.reserved_mtts =
1136 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1137 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1138
Roland Dreier225c7b12007-05-08 18:00:38 -07001139 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1140 init_hca->mtt_base,
1141 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001142 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001143 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001144 if (err) {
1145 mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
1146 goto err_unmap_eq;
1147 }
1148
1149 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1150 init_hca->dmpt_base,
1151 dev_cap->dmpt_entry_sz,
1152 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001153 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001154 if (err) {
1155 mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
1156 goto err_unmap_mtt;
1157 }
1158
1159 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1160 init_hca->qpc_base,
1161 dev_cap->qpc_entry_sz,
1162 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001163 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1164 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001165 if (err) {
1166 mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
1167 goto err_unmap_dmpt;
1168 }
1169
1170 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1171 init_hca->auxc_base,
1172 dev_cap->aux_entry_sz,
1173 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001174 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1175 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001176 if (err) {
1177 mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
1178 goto err_unmap_qp;
1179 }
1180
1181 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1182 init_hca->altc_base,
1183 dev_cap->altc_entry_sz,
1184 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001185 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1186 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001187 if (err) {
1188 mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
1189 goto err_unmap_auxc;
1190 }
1191
1192 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1193 init_hca->rdmarc_base,
1194 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1195 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001196 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1197 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001198 if (err) {
1199 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1200 goto err_unmap_altc;
1201 }
1202
1203 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1204 init_hca->cqc_base,
1205 dev_cap->cqc_entry_sz,
1206 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001207 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001208 if (err) {
1209 mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
1210 goto err_unmap_rdmarc;
1211 }
1212
1213 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1214 init_hca->srqc_base,
1215 dev_cap->srq_entry_sz,
1216 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001217 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001218 if (err) {
1219 mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
1220 goto err_unmap_cq;
1221 }
1222
1223 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001224 * For flow steering device managed mode it is required to use
1225 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1226 * required, but for simplicity just map the whole multicast
1227 * group table now. The table isn't very big and it's a lot
1228 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001229 */
1230 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001231 init_hca->mc_base,
1232 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001233 dev->caps.num_mgms + dev->caps.num_amgms,
1234 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001235 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001236 if (err) {
1237 mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
1238 goto err_unmap_srq;
1239 }
1240
1241 return 0;
1242
1243err_unmap_srq:
1244 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1245
1246err_unmap_cq:
1247 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1248
1249err_unmap_rdmarc:
1250 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1251
1252err_unmap_altc:
1253 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1254
1255err_unmap_auxc:
1256 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1257
1258err_unmap_qp:
1259 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1260
1261err_unmap_dmpt:
1262 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1263
1264err_unmap_mtt:
1265 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1266
1267err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001268 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001269
1270err_unmap_cmpt:
1271 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1272 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1273 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1274 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1275
1276err_unmap_aux:
1277 mlx4_UNMAP_ICM_AUX(dev);
1278
1279err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001280 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001281
1282 return err;
1283}
1284
1285static void mlx4_free_icms(struct mlx4_dev *dev)
1286{
1287 struct mlx4_priv *priv = mlx4_priv(dev);
1288
1289 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1290 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1291 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1292 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1293 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1294 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1295 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1296 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1297 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001298 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001299 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1300 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1301 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1302 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001303
1304 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001305 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001306}
1307
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001308static void mlx4_slave_exit(struct mlx4_dev *dev)
1309{
1310 struct mlx4_priv *priv = mlx4_priv(dev);
1311
Roland Dreierf3d4c892012-09-25 21:24:07 -07001312 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001313 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
1314 mlx4_warn(dev, "Failed to close slave function.\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001315 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001316}
1317
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001318static int map_bf_area(struct mlx4_dev *dev)
1319{
1320 struct mlx4_priv *priv = mlx4_priv(dev);
1321 resource_size_t bf_start;
1322 resource_size_t bf_len;
1323 int err = 0;
1324
Jack Morgenstein3d747472012-02-19 21:38:52 +00001325 if (!dev->caps.bf_reg_size)
1326 return -ENXIO;
1327
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001328 bf_start = pci_resource_start(dev->pdev, 2) +
1329 (dev->caps.num_uars << PAGE_SHIFT);
1330 bf_len = pci_resource_len(dev->pdev, 2) -
1331 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001332 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1333 if (!priv->bf_mapping)
1334 err = -ENOMEM;
1335
1336 return err;
1337}
1338
1339static void unmap_bf_area(struct mlx4_dev *dev)
1340{
1341 if (mlx4_priv(dev)->bf_mapping)
1342 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1343}
1344
Amir Vadaiec693d42013-04-23 06:06:49 +00001345cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1346{
1347 u32 clockhi, clocklo, clockhi1;
1348 cycle_t cycles;
1349 int i;
1350 struct mlx4_priv *priv = mlx4_priv(dev);
1351
1352 for (i = 0; i < 10; i++) {
1353 clockhi = swab32(readl(priv->clock_mapping));
1354 clocklo = swab32(readl(priv->clock_mapping + 4));
1355 clockhi1 = swab32(readl(priv->clock_mapping));
1356 if (clockhi == clockhi1)
1357 break;
1358 }
1359
1360 cycles = (u64) clockhi << 32 | (u64) clocklo;
1361
1362 return cycles;
1363}
1364EXPORT_SYMBOL_GPL(mlx4_read_clock);
1365
1366
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001367static int map_internal_clock(struct mlx4_dev *dev)
1368{
1369 struct mlx4_priv *priv = mlx4_priv(dev);
1370
1371 priv->clock_mapping =
1372 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1373 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1374
1375 if (!priv->clock_mapping)
1376 return -ENOMEM;
1377
1378 return 0;
1379}
1380
1381static void unmap_internal_clock(struct mlx4_dev *dev)
1382{
1383 struct mlx4_priv *priv = mlx4_priv(dev);
1384
1385 if (priv->clock_mapping)
1386 iounmap(priv->clock_mapping);
1387}
1388
Roland Dreier225c7b12007-05-08 18:00:38 -07001389static void mlx4_close_hca(struct mlx4_dev *dev)
1390{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001391 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001392 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001393 if (mlx4_is_slave(dev))
1394 mlx4_slave_exit(dev);
1395 else {
1396 mlx4_CLOSE_HCA(dev, 0);
1397 mlx4_free_icms(dev);
1398 mlx4_UNMAP_FA(dev);
1399 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1400 }
1401}
1402
1403static int mlx4_init_slave(struct mlx4_dev *dev)
1404{
1405 struct mlx4_priv *priv = mlx4_priv(dev);
1406 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001407 int ret_from_reset = 0;
1408 u32 slave_read;
1409 u32 cmd_channel_ver;
1410
Amir Vadai97989352014-03-06 18:28:17 +02001411 if (atomic_read(&pf_loading)) {
1412 mlx4_warn(dev, "PF is not ready. Deferring probe\n");
1413 return -EPROBE_DEFER;
1414 }
1415
Roland Dreierf3d4c892012-09-25 21:24:07 -07001416 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001417 priv->cmd.max_cmds = 1;
1418 mlx4_warn(dev, "Sending reset\n");
1419 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1420 MLX4_COMM_TIME);
1421 /* if we are in the middle of flr the slave will try
1422 * NUM_OF_RESET_RETRIES times before leaving.*/
1423 if (ret_from_reset) {
1424 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001425 mlx4_warn(dev, "slave is currently in the "
1426 "middle of FLR. Deferring probe.\n");
1427 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1428 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001429 } else
1430 goto err;
1431 }
1432
1433 /* check the driver version - the slave I/F revision
1434 * must match the master's */
1435 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1436 cmd_channel_ver = mlx4_comm_get_version();
1437
1438 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1439 MLX4_COMM_GET_IF_REV(slave_read)) {
1440 mlx4_err(dev, "slave driver version is not supported"
1441 " by the master\n");
1442 goto err;
1443 }
1444
1445 mlx4_warn(dev, "Sending vhcr0\n");
1446 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1447 MLX4_COMM_TIME))
1448 goto err;
1449 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1450 MLX4_COMM_TIME))
1451 goto err;
1452 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1453 MLX4_COMM_TIME))
1454 goto err;
1455 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1456 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001457
1458 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001459 return 0;
1460
1461err:
1462 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001463 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001464 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001465}
1466
Jack Morgenstein66349612012-06-19 11:21:44 +03001467static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1468{
1469 int i;
1470
1471 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001472 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1473 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001474 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001475 else
1476 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001477 dev->caps.pkey_table_len[i] =
1478 dev->phys_caps.pkey_phys_table_len[i] - 1;
1479 }
1480}
1481
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001482static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1483{
1484 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1485
1486 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1487 i++) {
1488 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1489 break;
1490 }
1491
1492 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1493}
1494
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001495static void choose_steering_mode(struct mlx4_dev *dev,
1496 struct mlx4_dev_cap *dev_cap)
1497{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001498 if (mlx4_log_num_mgm_entry_size == -1 &&
1499 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001500 (!mlx4_is_mfunc(dev) ||
Matan Barak449fc482014-03-19 18:11:52 +02001501 (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001502 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1503 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1504 dev->oper_log_mgm_entry_size =
1505 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001506 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1507 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1508 dev->caps.fs_log_max_ucast_qp_range_size =
1509 dev_cap->fs_log_max_ucast_qp_range_size;
1510 } else {
1511 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1512 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1513 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1514 else {
1515 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1516
1517 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1518 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1519 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags "
1520 "set to use B0 steering. Falling back to A0 steering mode.\n");
1521 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001522 dev->oper_log_mgm_entry_size =
1523 mlx4_log_num_mgm_entry_size > 0 ?
1524 mlx4_log_num_mgm_entry_size :
1525 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001526 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1527 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001528 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, "
1529 "modparam log_num_mgm_entry_size = %d\n",
1530 mlx4_steering_mode_str(dev->caps.steering_mode),
1531 dev->oper_log_mgm_entry_size,
1532 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001533}
1534
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001535static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1536 struct mlx4_dev_cap *dev_cap)
1537{
1538 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
1539 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
1540 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1541 else
1542 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1543
1544 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1545 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1546}
1547
Roland Dreier3d73c282007-10-10 15:43:54 -07001548static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001549{
1550 struct mlx4_priv *priv = mlx4_priv(dev);
1551 struct mlx4_adapter adapter;
1552 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001553 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001554 struct mlx4_profile profile;
1555 struct mlx4_init_hca_param init_hca;
1556 u64 icm_size;
1557 int err;
1558
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001559 if (!mlx4_is_slave(dev)) {
1560 err = mlx4_QUERY_FW(dev);
1561 if (err) {
1562 if (err == -EACCES)
1563 mlx4_info(dev, "non-primary physical function, skipping.\n");
1564 else
1565 mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001566 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001567 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001568
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001569 err = mlx4_load_fw(dev);
1570 if (err) {
1571 mlx4_err(dev, "Failed to start FW, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001572 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001573 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001574
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001575 mlx4_cfg.log_pg_sz_m = 1;
1576 mlx4_cfg.log_pg_sz = 0;
1577 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1578 if (err)
1579 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001580
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001581 err = mlx4_dev_cap(dev, &dev_cap);
1582 if (err) {
1583 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
1584 goto err_stop_fw;
1585 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001586
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001587 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001588 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001589
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001590 err = mlx4_get_phys_port_id(dev);
1591 if (err)
1592 mlx4_err(dev, "Fail to get physical port id\n");
1593
Jack Morgenstein66349612012-06-19 11:21:44 +03001594 if (mlx4_is_master(dev))
1595 mlx4_parav_master_pf_caps(dev);
1596
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001597 profile = default_profile;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001598 if (dev->caps.steering_mode ==
1599 MLX4_STEERING_MODE_DEVICE_MANAGED)
1600 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001601
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001602 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1603 &init_hca);
1604 if ((long long) icm_size < 0) {
1605 err = icm_size;
1606 goto err_stop_fw;
1607 }
1608
Eli Cohena5bbe892012-02-09 18:10:06 +02001609 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1610
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001611 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1612 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001613 init_hca.mw_enabled = 0;
1614 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1615 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1616 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001617
1618 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1619 if (err)
1620 goto err_stop_fw;
1621
1622 err = mlx4_INIT_HCA(dev, &init_hca);
1623 if (err) {
1624 mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
1625 goto err_free_icm;
1626 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001627 /*
1628 * If TS is supported by FW
1629 * read HCA frequency by QUERY_HCA command
1630 */
1631 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1632 memset(&init_hca, 0, sizeof(init_hca));
1633 err = mlx4_QUERY_HCA(dev, &init_hca);
1634 if (err) {
1635 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp.\n");
1636 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1637 } else {
1638 dev->caps.hca_core_clock =
1639 init_hca.hca_core_clock;
1640 }
1641
1642 /* In case we got HCA frequency 0 - disable timestamping
1643 * to avoid dividing by zero
1644 */
1645 if (!dev->caps.hca_core_clock) {
1646 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1647 mlx4_err(dev,
1648 "HCA frequency is 0. Timestamping is not supported.");
1649 } else if (map_internal_clock(dev)) {
1650 /*
1651 * Map internal clock,
1652 * in case of failure disable timestamping
1653 */
1654 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1655 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported.\n");
1656 }
1657 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001658 } else {
1659 err = mlx4_init_slave(dev);
1660 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001661 if (err != -EPROBE_DEFER)
1662 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001663 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001664 }
1665
1666 err = mlx4_slave_cap(dev);
1667 if (err) {
1668 mlx4_err(dev, "Failed to obtain slave caps\n");
1669 goto err_close;
1670 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001671 }
1672
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001673 if (map_bf_area(dev))
1674 mlx4_dbg(dev, "Failed to map blue flame area\n");
1675
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001676 /*Only the master set the ports, all the rest got it from it.*/
1677 if (!mlx4_is_slave(dev))
1678 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001679
1680 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1681 if (err) {
1682 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001683 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001684 }
1685
1686 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001687 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001688
1689 return 0;
1690
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001691unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001692 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001693 unmap_bf_area(dev);
1694
Roland Dreier225c7b12007-05-08 18:00:38 -07001695err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001696 if (mlx4_is_slave(dev))
1697 mlx4_slave_exit(dev);
1698 else
1699 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001700
1701err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001702 if (!mlx4_is_slave(dev))
1703 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001704
1705err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001706 if (!mlx4_is_slave(dev)) {
1707 mlx4_UNMAP_FA(dev);
1708 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1709 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001710 return err;
1711}
1712
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001713static int mlx4_init_counters_table(struct mlx4_dev *dev)
1714{
1715 struct mlx4_priv *priv = mlx4_priv(dev);
1716 int nent;
1717
1718 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1719 return -ENOENT;
1720
1721 nent = dev->caps.max_counters;
1722 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1723}
1724
1725static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1726{
1727 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1728}
1729
Jack Morgensteinba062d52012-05-15 10:35:03 +00001730int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001731{
1732 struct mlx4_priv *priv = mlx4_priv(dev);
1733
1734 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1735 return -ENOENT;
1736
1737 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1738 if (*idx == -1)
1739 return -ENOMEM;
1740
1741 return 0;
1742}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001743
1744int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1745{
1746 u64 out_param;
1747 int err;
1748
1749 if (mlx4_is_mfunc(dev)) {
1750 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1751 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1752 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1753 if (!err)
1754 *idx = get_param_l(&out_param);
1755
1756 return err;
1757 }
1758 return __mlx4_counter_alloc(dev, idx);
1759}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001760EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1761
Jack Morgensteinba062d52012-05-15 10:35:03 +00001762void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001763{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001764 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001765 return;
1766}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001767
1768void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1769{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001770 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001771
1772 if (mlx4_is_mfunc(dev)) {
1773 set_param_l(&in_param, idx);
1774 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1775 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1776 MLX4_CMD_WRAPPED);
1777 return;
1778 }
1779 __mlx4_counter_free(dev, idx);
1780}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001781EXPORT_SYMBOL_GPL(mlx4_counter_free);
1782
Roland Dreier3d73c282007-10-10 15:43:54 -07001783static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001784{
1785 struct mlx4_priv *priv = mlx4_priv(dev);
1786 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001787 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001788 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001789
Roland Dreier225c7b12007-05-08 18:00:38 -07001790 err = mlx4_init_uar_table(dev);
1791 if (err) {
1792 mlx4_err(dev, "Failed to initialize "
1793 "user access region table, aborting.\n");
1794 return err;
1795 }
1796
1797 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1798 if (err) {
1799 mlx4_err(dev, "Failed to allocate driver access region, "
1800 "aborting.\n");
1801 goto err_uar_table_free;
1802 }
1803
Roland Dreier4979d182011-01-12 09:50:36 -08001804 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001805 if (!priv->kar) {
1806 mlx4_err(dev, "Couldn't map kernel access region, "
1807 "aborting.\n");
1808 err = -ENOMEM;
1809 goto err_uar_free;
1810 }
1811
1812 err = mlx4_init_pd_table(dev);
1813 if (err) {
1814 mlx4_err(dev, "Failed to initialize "
1815 "protection domain table, aborting.\n");
1816 goto err_kar_unmap;
1817 }
1818
Sean Hefty012a8ff2011-06-02 09:01:33 -07001819 err = mlx4_init_xrcd_table(dev);
1820 if (err) {
1821 mlx4_err(dev, "Failed to initialize "
1822 "reliable connection domain table, aborting.\n");
1823 goto err_pd_table_free;
1824 }
1825
Roland Dreier225c7b12007-05-08 18:00:38 -07001826 err = mlx4_init_mr_table(dev);
1827 if (err) {
1828 mlx4_err(dev, "Failed to initialize "
1829 "memory region table, aborting.\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001830 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001831 }
1832
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001833 if (!mlx4_is_slave(dev)) {
1834 err = mlx4_init_mcg_table(dev);
1835 if (err) {
1836 mlx4_err(dev, "Failed to initialize multicast group table, aborting.\n");
1837 goto err_mr_table_free;
1838 }
1839 }
1840
Roland Dreier225c7b12007-05-08 18:00:38 -07001841 err = mlx4_init_eq_table(dev);
1842 if (err) {
1843 mlx4_err(dev, "Failed to initialize "
1844 "event queue table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001845 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001846 }
1847
1848 err = mlx4_cmd_use_events(dev);
1849 if (err) {
1850 mlx4_err(dev, "Failed to switch to event-driven "
1851 "firmware commands, aborting.\n");
1852 goto err_eq_table_free;
1853 }
1854
1855 err = mlx4_NOP(dev);
1856 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001857 if (dev->flags & MLX4_FLAG_MSI_X) {
1858 mlx4_warn(dev, "NOP command failed to generate MSI-X "
1859 "interrupt IRQ %d).\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001860 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001861 mlx4_warn(dev, "Trying again without MSI-X.\n");
1862 } else {
1863 mlx4_err(dev, "NOP command failed to generate interrupt "
1864 "(IRQ %d), aborting.\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001865 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001866 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001867 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001868
1869 goto err_cmd_poll;
1870 }
1871
1872 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1873
1874 err = mlx4_init_cq_table(dev);
1875 if (err) {
1876 mlx4_err(dev, "Failed to initialize "
1877 "completion queue table, aborting.\n");
1878 goto err_cmd_poll;
1879 }
1880
1881 err = mlx4_init_srq_table(dev);
1882 if (err) {
1883 mlx4_err(dev, "Failed to initialize "
1884 "shared receive queue table, aborting.\n");
1885 goto err_cq_table_free;
1886 }
1887
1888 err = mlx4_init_qp_table(dev);
1889 if (err) {
1890 mlx4_err(dev, "Failed to initialize "
1891 "queue pair table, aborting.\n");
1892 goto err_srq_table_free;
1893 }
1894
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001895 err = mlx4_init_counters_table(dev);
1896 if (err && err != -ENOENT) {
1897 mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001898 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001899 }
1900
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001901 if (!mlx4_is_slave(dev)) {
1902 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001903 ib_port_default_caps = 0;
1904 err = mlx4_get_port_ib_caps(dev, port,
1905 &ib_port_default_caps);
1906 if (err)
1907 mlx4_warn(dev, "failed to get port %d default "
1908 "ib capabilities (%d). Continuing "
1909 "with caps = 0\n", port, err);
1910 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001911
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001912 /* initialize per-slave default ib port capabilities */
1913 if (mlx4_is_master(dev)) {
1914 int i;
1915 for (i = 0; i < dev->num_slaves; i++) {
1916 if (i == mlx4_master_func_num(dev))
1917 continue;
1918 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
1919 ib_port_default_caps;
1920 }
1921 }
1922
Or Gerlitz096335b2012-01-11 19:02:17 +02001923 if (mlx4_is_mfunc(dev))
1924 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1925 else
1926 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001927
Jack Morgenstein66349612012-06-19 11:21:44 +03001928 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
1929 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001930 if (err) {
1931 mlx4_err(dev, "Failed to set port %d, aborting\n",
1932 port);
1933 goto err_counters_table_free;
1934 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001935 }
1936 }
1937
Roland Dreier225c7b12007-05-08 18:00:38 -07001938 return 0;
1939
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001940err_counters_table_free:
1941 mlx4_cleanup_counters_table(dev);
1942
Roland Dreier225c7b12007-05-08 18:00:38 -07001943err_qp_table_free:
1944 mlx4_cleanup_qp_table(dev);
1945
1946err_srq_table_free:
1947 mlx4_cleanup_srq_table(dev);
1948
1949err_cq_table_free:
1950 mlx4_cleanup_cq_table(dev);
1951
1952err_cmd_poll:
1953 mlx4_cmd_use_polling(dev);
1954
1955err_eq_table_free:
1956 mlx4_cleanup_eq_table(dev);
1957
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001958err_mcg_table_free:
1959 if (!mlx4_is_slave(dev))
1960 mlx4_cleanup_mcg_table(dev);
1961
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001962err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07001963 mlx4_cleanup_mr_table(dev);
1964
Sean Hefty012a8ff2011-06-02 09:01:33 -07001965err_xrcd_table_free:
1966 mlx4_cleanup_xrcd_table(dev);
1967
Roland Dreier225c7b12007-05-08 18:00:38 -07001968err_pd_table_free:
1969 mlx4_cleanup_pd_table(dev);
1970
1971err_kar_unmap:
1972 iounmap(priv->kar);
1973
1974err_uar_free:
1975 mlx4_uar_free(dev, &priv->driver_uar);
1976
1977err_uar_table_free:
1978 mlx4_cleanup_uar_table(dev);
1979 return err;
1980}
1981
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001982static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001983{
1984 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001985 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001986 int nreq = min_t(int, dev->caps.num_ports *
Ido Shamaybb2146b2014-02-21 12:39:18 +02001987 min_t(int, num_online_cpus() + 1,
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00001988 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07001989 int i;
1990
1991 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00001992 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
1993 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001994
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001995 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
1996 if (!entries)
1997 goto no_msi;
1998
1999 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002000 entries[i].entry = i;
2001
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002002 nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);
2003
2004 if (nreq < 0) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002005 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002006 goto no_msi;
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002007 } else if (nreq < MSIX_LEGACY_SZ +
2008 dev->caps.num_ports * MIN_MSIX_P_PORT) {
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002009 /*Working in legacy mode , all EQ's shared*/
2010 dev->caps.comp_pool = 0;
2011 dev->caps.num_comp_vectors = nreq - 1;
2012 } else {
2013 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
2014 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
2015 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002016 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002017 priv->eq_table.eq[i].irq = entries[i].vector;
2018
2019 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002020
2021 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002022 return;
2023 }
2024
2025no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002026 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002027 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002028
2029 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002030 priv->eq_table.eq[i].irq = dev->pdev->irq;
2031}
2032
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002033static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002034{
2035 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002036 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002037
2038 info->dev = dev;
2039 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002040 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002041 mlx4_init_mac_table(dev, &info->mac_table);
2042 mlx4_init_vlan_table(dev, &info->vlan_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002043 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002044 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002045
2046 sprintf(info->dev_name, "mlx4_port%d", port);
2047 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002048 if (mlx4_is_mfunc(dev))
2049 info->port_attr.attr.mode = S_IRUGO;
2050 else {
2051 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2052 info->port_attr.store = set_port_type;
2053 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002054 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002055 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002056
2057 err = device_create_file(&dev->pdev->dev, &info->port_attr);
2058 if (err) {
2059 mlx4_err(dev, "Failed to create file for port %d\n", port);
2060 info->port = -1;
2061 }
2062
Or Gerlitz096335b2012-01-11 19:02:17 +02002063 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2064 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2065 if (mlx4_is_mfunc(dev))
2066 info->port_mtu_attr.attr.mode = S_IRUGO;
2067 else {
2068 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2069 info->port_mtu_attr.store = set_port_ib_mtu;
2070 }
2071 info->port_mtu_attr.show = show_port_ib_mtu;
2072 sysfs_attr_init(&info->port_mtu_attr.attr);
2073
2074 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
2075 if (err) {
2076 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
2077 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2078 info->port = -1;
2079 }
2080
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002081 return err;
2082}
2083
2084static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2085{
2086 if (info->port < 0)
2087 return;
2088
2089 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002090 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002091}
2092
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002093static int mlx4_init_steering(struct mlx4_dev *dev)
2094{
2095 struct mlx4_priv *priv = mlx4_priv(dev);
2096 int num_entries = dev->caps.num_ports;
2097 int i, j;
2098
2099 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2100 if (!priv->steer)
2101 return -ENOMEM;
2102
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002103 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002104 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2105 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2106 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2107 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002108 return 0;
2109}
2110
2111static void mlx4_clear_steering(struct mlx4_dev *dev)
2112{
2113 struct mlx4_priv *priv = mlx4_priv(dev);
2114 struct mlx4_steer_index *entry, *tmp_entry;
2115 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2116 int num_entries = dev->caps.num_ports;
2117 int i, j;
2118
2119 for (i = 0; i < num_entries; i++) {
2120 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2121 list_for_each_entry_safe(pqp, tmp_pqp,
2122 &priv->steer[i].promisc_qps[j],
2123 list) {
2124 list_del(&pqp->list);
2125 kfree(pqp);
2126 }
2127 list_for_each_entry_safe(entry, tmp_entry,
2128 &priv->steer[i].steer_entries[j],
2129 list) {
2130 list_del(&entry->list);
2131 list_for_each_entry_safe(pqp, tmp_pqp,
2132 &entry->duplicates,
2133 list) {
2134 list_del(&pqp->list);
2135 kfree(pqp);
2136 }
2137 kfree(entry);
2138 }
2139 }
2140 }
2141 kfree(priv->steer);
2142}
2143
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002144static int extended_func_num(struct pci_dev *pdev)
2145{
2146 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2147}
2148
2149#define MLX4_OWNER_BASE 0x8069c
2150#define MLX4_OWNER_SIZE 4
2151
2152static int mlx4_get_ownership(struct mlx4_dev *dev)
2153{
2154 void __iomem *owner;
2155 u32 ret;
2156
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002157 if (pci_channel_offline(dev->pdev))
2158 return -EIO;
2159
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002160 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2161 MLX4_OWNER_SIZE);
2162 if (!owner) {
2163 mlx4_err(dev, "Failed to obtain ownership bit\n");
2164 return -ENOMEM;
2165 }
2166
2167 ret = readl(owner);
2168 iounmap(owner);
2169 return (int) !!ret;
2170}
2171
2172static void mlx4_free_ownership(struct mlx4_dev *dev)
2173{
2174 void __iomem *owner;
2175
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002176 if (pci_channel_offline(dev->pdev))
2177 return;
2178
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002179 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2180 MLX4_OWNER_SIZE);
2181 if (!owner) {
2182 mlx4_err(dev, "Failed to obtain ownership bit\n");
2183 return;
2184 }
2185 writel(0, owner);
2186 msleep(1000);
2187 iounmap(owner);
2188}
2189
Roland Dreier839f1242012-09-27 09:23:41 -07002190static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07002191{
Roland Dreier225c7b12007-05-08 18:00:38 -07002192 struct mlx4_priv *priv;
2193 struct mlx4_dev *dev;
2194 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002195 int port;
Matan Barak1ab95d32014-03-19 18:11:50 +02002196 int nvfs[MLX4_MAX_PORTS + 1], prb_vf[MLX4_MAX_PORTS + 1];
2197 unsigned total_vfs = 0;
2198 int sriov_initialized = 0;
2199 unsigned int i;
Roland Dreier225c7b12007-05-08 18:00:38 -07002200
Joe Perches0a645e82010-07-10 07:22:46 +00002201 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07002202
2203 err = pci_enable_device(pdev);
2204 if (err) {
2205 dev_err(&pdev->dev, "Cannot enable PCI device, "
2206 "aborting.\n");
2207 return err;
2208 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002209
2210 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2211 * per port, we must limit the number of VFs to 63 (since their are
2212 * 128 MACs)
2213 */
Matan Barak1ab95d32014-03-19 18:11:50 +02002214 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]);
2215 total_vfs += nvfs[i], i++) {
2216 nvfs[i] = i == MLX4_MAX_PORTS ? num_vfs : 0;
2217 if (nvfs[i] < 0) {
2218 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
2219 return -EINVAL;
2220 }
2221 }
2222 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]); i++) {
2223 prb_vf[i] = i == MLX4_MAX_PORTS ? probe_vf : 0;
2224 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
2225 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
2226 return -EINVAL;
2227 }
2228 }
2229 if (total_vfs >= MLX4_MAX_NUM_VF) {
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002230 dev_err(&pdev->dev,
2231 "Requested more VF's (%d) than allowed (%d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002232 total_vfs, MLX4_MAX_NUM_VF - 1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002233 return -EINVAL;
2234 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002235
Matan Barak1ab95d32014-03-19 18:11:50 +02002236 for (i = 0; i < MLX4_MAX_PORTS; i++) {
2237 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
2238 dev_err(&pdev->dev,
2239 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
2240 nvfs[i] + nvfs[2], i + 1,
2241 MLX4_MAX_NUM_VF_P_PORT - 1);
2242 return -EINVAL;
2243 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002244 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002245
2246
Roland Dreier225c7b12007-05-08 18:00:38 -07002247 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002248 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07002249 */
Roland Dreier839f1242012-09-27 09:23:41 -07002250 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002251 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2252 dev_err(&pdev->dev, "Missing DCS, aborting."
Roland Dreier839f1242012-09-27 09:23:41 -07002253 "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2254 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07002255 err = -ENODEV;
2256 goto err_disable_pdev;
2257 }
2258 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
2259 dev_err(&pdev->dev, "Missing UAR, aborting.\n");
2260 err = -ENODEV;
2261 goto err_disable_pdev;
2262 }
2263
Roland Dreiera01df0f2009-09-05 20:24:48 -07002264 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07002265 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07002266 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002267 goto err_disable_pdev;
2268 }
2269
Roland Dreier225c7b12007-05-08 18:00:38 -07002270 pci_set_master(pdev);
2271
Yang Hongyang6a355282009-04-06 19:01:13 -07002272 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002273 if (err) {
2274 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002275 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002276 if (err) {
2277 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002278 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002279 }
2280 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002281 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002282 if (err) {
2283 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
2284 "consistent PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002285 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002286 if (err) {
2287 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
2288 "aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002289 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002290 }
2291 }
2292
David Dillow7f9e5c482011-01-17 02:09:44 +00002293 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2294 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2295
Joe Perchesb2adaca2013-02-03 17:43:58 +00002296 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002297 if (!priv) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002298 err = -ENOMEM;
Roland Dreiera01df0f2009-09-05 20:24:48 -07002299 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002300 }
2301
2302 dev = &priv->dev;
2303 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002304 INIT_LIST_HEAD(&priv->ctx_list);
2305 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002306
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002307 mutex_init(&priv->port_mutex);
2308
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002309 INIT_LIST_HEAD(&priv->pgdir_list);
2310 mutex_init(&priv->pgdir_mutex);
2311
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002312 INIT_LIST_HEAD(&priv->bf_list);
2313 mutex_init(&priv->bf_mutex);
2314
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002315 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002316 dev->numa_node = dev_to_node(&pdev->dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002317 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002318 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002319 /* When acting as pf, we normally skip vfs unless explicitly
2320 * requested to probe them. */
Matan Barak1ab95d32014-03-19 18:11:50 +02002321 if (total_vfs) {
2322 unsigned vfs_offset = 0;
2323 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
2324 vfs_offset + nvfs[i] < extended_func_num(pdev);
2325 vfs_offset += nvfs[i], i++)
2326 ;
2327 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
2328 err = -ENODEV;
2329 goto err_free_dev;
2330 }
2331 if ((extended_func_num(pdev) - vfs_offset)
2332 > prb_vf[i]) {
2333 mlx4_warn(dev, "Skipping virtual function:%d\n",
2334 extended_func_num(pdev));
2335 err = -ENODEV;
2336 goto err_free_dev;
2337 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002338 }
2339 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2340 dev->flags |= MLX4_FLAG_SLAVE;
2341 } else {
2342 /* We reset the device and enable SRIOV only for physical
2343 * devices. Try to claim ownership on the device;
2344 * if already taken, skip -- do not allow multiple PFs */
2345 err = mlx4_get_ownership(dev);
2346 if (err) {
2347 if (err < 0)
2348 goto err_free_dev;
2349 else {
2350 mlx4_warn(dev, "Multiple PFs not yet supported."
2351 " Skipping PF.\n");
2352 err = -EINVAL;
2353 goto err_free_dev;
2354 }
2355 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002356
Matan Barak1ab95d32014-03-19 18:11:50 +02002357 if (total_vfs) {
2358 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n",
2359 total_vfs);
2360 dev->dev_vfs = kzalloc(
2361 total_vfs * sizeof(*dev->dev_vfs),
2362 GFP_KERNEL);
2363 if (NULL == dev->dev_vfs) {
2364 mlx4_err(dev, "Failed to allocate memory for VFs\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002365 err = 0;
2366 } else {
Matan Barak1ab95d32014-03-19 18:11:50 +02002367 atomic_inc(&pf_loading);
2368 err = pci_enable_sriov(pdev, total_vfs);
2369 atomic_dec(&pf_loading);
2370 if (err) {
2371 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
2372 err);
2373 err = 0;
2374 } else {
2375 mlx4_warn(dev, "Running in master mode\n");
2376 dev->flags |= MLX4_FLAG_SRIOV |
2377 MLX4_FLAG_MASTER;
2378 dev->num_vfs = total_vfs;
2379 sriov_initialized = 1;
2380 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002381 }
2382 }
2383
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002384 atomic_set(&priv->opreq_count, 0);
2385 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2386
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002387 /*
2388 * Now reset the HCA before we touch the PCI capabilities or
2389 * attempt a firmware command, since a boot ROM may have left
2390 * the HCA in an undefined state.
2391 */
2392 err = mlx4_reset(dev);
2393 if (err) {
2394 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
2395 goto err_rel_own;
2396 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002397 }
2398
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002399slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002400 err = mlx4_cmd_init(dev);
2401 if (err) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002402 mlx4_err(dev, "Failed to init command interface, aborting.\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002403 goto err_sriov;
2404 }
2405
2406 /* In slave functions, the communication channel must be initialized
2407 * before posting commands. Also, init num_slaves before calling
2408 * mlx4_init_hca */
2409 if (mlx4_is_mfunc(dev)) {
2410 if (mlx4_is_master(dev))
2411 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2412 else {
2413 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002414 err = mlx4_multi_func_init(dev);
2415 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002416 mlx4_err(dev, "Failed to init slave mfunc"
2417 " interface, aborting.\n");
2418 goto err_cmd;
2419 }
2420 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002421 }
2422
2423 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002424 if (err) {
2425 if (err == -EACCES) {
2426 /* Not primary Physical function
2427 * Running in slave mode */
2428 mlx4_cmd_cleanup(dev);
2429 dev->flags |= MLX4_FLAG_SLAVE;
2430 dev->flags &= ~MLX4_FLAG_MASTER;
2431 goto slave_start;
2432 } else
2433 goto err_mfunc;
2434 }
2435
Eyal Perryb912b2f2014-01-05 17:41:08 +02002436 /* check if the device is functioning at its maximum possible speed.
2437 * No return code for this call, just warn the user in case of PCI
2438 * express device capabilities are under-satisfied by the bus.
2439 */
2440 mlx4_check_pcie_caps(dev);
2441
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002442 /* In master functions, the communication channel must be initialized
2443 * after obtaining its address from fw */
2444 if (mlx4_is_master(dev)) {
Matan Barak1ab95d32014-03-19 18:11:50 +02002445 unsigned sum = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002446 err = mlx4_multi_func_init(dev);
2447 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002448 mlx4_err(dev, "Failed to init master mfunc"
2449 "interface, aborting.\n");
2450 goto err_close;
2451 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002452 if (sriov_initialized) {
2453 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]); i++) {
2454 unsigned j;
2455 for (j = 0; j < nvfs[i]; ++sum, ++j) {
2456 dev->dev_vfs[sum].min_port =
2457 i < 2 ? i + 1 : 1;
2458 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
2459 dev->caps.num_ports;
2460 }
2461 }
2462 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002463 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002464
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002465 err = mlx4_alloc_eq_table(dev);
2466 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002467 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002468
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002469 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002470 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002471
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002472 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002473 if ((mlx4_is_mfunc(dev)) &&
2474 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002475 err = -ENOSYS;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002476 mlx4_err(dev, "INTx is not supported in multi-function mode."
2477 " aborting.\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002478 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002479 }
2480
2481 if (!mlx4_is_slave(dev)) {
2482 err = mlx4_init_steering(dev);
2483 if (err)
2484 goto err_free_eq;
2485 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002486
Roland Dreier225c7b12007-05-08 18:00:38 -07002487 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002488 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2489 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002490 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002491 dev->caps.num_comp_vectors = 1;
2492 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002493 pci_disable_msix(pdev);
2494 err = mlx4_setup_hca(dev);
2495 }
2496
Roland Dreier225c7b12007-05-08 18:00:38 -07002497 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002498 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002499
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002500 mlx4_init_quotas(dev);
2501
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002502 for (port = 1; port <= dev->caps.num_ports; port++) {
2503 err = mlx4_init_port_info(dev, port);
2504 if (err)
2505 goto err_port;
2506 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002507
Roland Dreier225c7b12007-05-08 18:00:38 -07002508 err = mlx4_register_device(dev);
2509 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002510 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002511
Eyal Perryb046ffe2013-10-15 16:55:24 +02002512 mlx4_request_modules(dev);
2513
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002514 mlx4_sense_init(dev);
2515 mlx4_start_sense(dev);
2516
Roland Dreier839f1242012-09-27 09:23:41 -07002517 priv->pci_dev_data = pci_dev_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002518 pci_set_drvdata(pdev, dev);
2519
2520 return 0;
2521
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002522err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002523 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002524 mlx4_cleanup_port_info(&priv->port[port]);
2525
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002526 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002527 mlx4_cleanup_qp_table(dev);
2528 mlx4_cleanup_srq_table(dev);
2529 mlx4_cleanup_cq_table(dev);
2530 mlx4_cmd_use_polling(dev);
2531 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002532 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002533 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002534 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002535 mlx4_cleanup_pd_table(dev);
2536 mlx4_cleanup_uar_table(dev);
2537
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002538err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002539 if (!mlx4_is_slave(dev))
2540 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002541
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002542err_free_eq:
2543 mlx4_free_eq_table(dev);
2544
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002545err_master_mfunc:
2546 if (mlx4_is_master(dev))
2547 mlx4_multi_func_cleanup(dev);
2548
Roland Dreier225c7b12007-05-08 18:00:38 -07002549err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002550 if (dev->flags & MLX4_FLAG_MSI_X)
2551 pci_disable_msix(pdev);
2552
Roland Dreier225c7b12007-05-08 18:00:38 -07002553 mlx4_close_hca(dev);
2554
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002555err_mfunc:
2556 if (mlx4_is_slave(dev))
2557 mlx4_multi_func_cleanup(dev);
2558
Roland Dreier225c7b12007-05-08 18:00:38 -07002559err_cmd:
2560 mlx4_cmd_cleanup(dev);
2561
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002562err_sriov:
Jack Morgenstein681372a2012-05-15 10:35:01 +00002563 if (dev->flags & MLX4_FLAG_SRIOV)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002564 pci_disable_sriov(pdev);
2565
2566err_rel_own:
2567 if (!mlx4_is_slave(dev))
2568 mlx4_free_ownership(dev);
2569
Matan Barak1ab95d32014-03-19 18:11:50 +02002570 kfree(priv->dev.dev_vfs);
2571
Roland Dreier225c7b12007-05-08 18:00:38 -07002572err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002573 kfree(priv);
2574
Roland Dreiera01df0f2009-09-05 20:24:48 -07002575err_release_regions:
2576 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002577
2578err_disable_pdev:
2579 pci_disable_device(pdev);
2580 pci_set_drvdata(pdev, NULL);
2581 return err;
2582}
2583
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002584static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002585{
Joe Perches0a645e82010-07-10 07:22:46 +00002586 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002587
Roland Dreier839f1242012-09-27 09:23:41 -07002588 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002589}
2590
2591static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002592{
2593 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2594 struct mlx4_priv *priv = mlx4_priv(dev);
2595 int p;
2596
2597 if (dev) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002598 /* in SRIOV it is not allowed to unload the pf's
2599 * driver while there are alive vf's */
2600 if (mlx4_is_master(dev)) {
2601 if (mlx4_how_many_lives_vf(dev))
2602 printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
2603 }
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002604 mlx4_stop_sense(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002605 mlx4_unregister_device(dev);
2606
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002607 for (p = 1; p <= dev->caps.num_ports; p++) {
2608 mlx4_cleanup_port_info(&priv->port[p]);
Roland Dreier225c7b12007-05-08 18:00:38 -07002609 mlx4_CLOSE_PORT(dev, p);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002610 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002611
Jack Morgensteinb8924952012-05-15 10:35:02 +00002612 if (mlx4_is_master(dev))
2613 mlx4_free_resource_tracker(dev,
2614 RES_TR_FREE_SLAVES_ONLY);
2615
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002616 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002617 mlx4_cleanup_qp_table(dev);
2618 mlx4_cleanup_srq_table(dev);
2619 mlx4_cleanup_cq_table(dev);
2620 mlx4_cmd_use_polling(dev);
2621 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002622 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002623 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002624 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002625 mlx4_cleanup_pd_table(dev);
2626
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002627 if (mlx4_is_master(dev))
Jack Morgensteinb8924952012-05-15 10:35:02 +00002628 mlx4_free_resource_tracker(dev,
2629 RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002630
Roland Dreier225c7b12007-05-08 18:00:38 -07002631 iounmap(priv->kar);
2632 mlx4_uar_free(dev, &priv->driver_uar);
2633 mlx4_cleanup_uar_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002634 if (!mlx4_is_slave(dev))
2635 mlx4_clear_steering(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002636 mlx4_free_eq_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002637 if (mlx4_is_master(dev))
2638 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002639 mlx4_close_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002640 if (mlx4_is_slave(dev))
2641 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002642 mlx4_cmd_cleanup(dev);
2643
2644 if (dev->flags & MLX4_FLAG_MSI_X)
2645 pci_disable_msix(pdev);
Jack Morgenstein681372a2012-05-15 10:35:01 +00002646 if (dev->flags & MLX4_FLAG_SRIOV) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002647 mlx4_warn(dev, "Disabling SR-IOV\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002648 pci_disable_sriov(pdev);
2649 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002650
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002651 if (!mlx4_is_slave(dev))
2652 mlx4_free_ownership(dev);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002653
2654 kfree(dev->caps.qp0_tunnel);
2655 kfree(dev->caps.qp0_proxy);
2656 kfree(dev->caps.qp1_tunnel);
2657 kfree(dev->caps.qp1_proxy);
Matan Barak1ab95d32014-03-19 18:11:50 +02002658 kfree(dev->dev_vfs);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002659
Roland Dreier225c7b12007-05-08 18:00:38 -07002660 kfree(priv);
Roland Dreiera01df0f2009-09-05 20:24:48 -07002661 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002662 pci_disable_device(pdev);
2663 pci_set_drvdata(pdev, NULL);
2664 }
2665}
2666
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002667int mlx4_restart_one(struct pci_dev *pdev)
2668{
Roland Dreier839f1242012-09-27 09:23:41 -07002669 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2670 struct mlx4_priv *priv = mlx4_priv(dev);
2671 int pci_dev_data;
2672
2673 pci_dev_data = priv->pci_dev_data;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002674 mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002675 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002676}
2677
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002678static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002679 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002680 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002681 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002682 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002683 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002684 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002685 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002686 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002687 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002688 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002689 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002690 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002691 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002692 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002693 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002694 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002695 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002696 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002697 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002698 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002699 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002700 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002701 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002702 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002703 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002704 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002705 /* MT27500 Family [ConnectX-3] */
2706 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2707 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002708 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002709 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2710 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2711 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2712 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2713 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2714 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2715 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2716 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2717 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2718 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2719 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2720 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002721 { 0, }
2722};
2723
2724MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2725
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002726static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2727 pci_channel_state_t state)
2728{
2729 mlx4_remove_one(pdev);
2730
2731 return state == pci_channel_io_perm_failure ?
2732 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2733}
2734
2735static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2736{
Roland Dreier839f1242012-09-27 09:23:41 -07002737 int ret = __mlx4_init_one(pdev, 0);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002738
2739 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2740}
2741
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002742static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002743 .error_detected = mlx4_pci_err_detected,
2744 .slot_reset = mlx4_pci_slot_reset,
2745};
2746
Roland Dreier225c7b12007-05-08 18:00:38 -07002747static struct pci_driver mlx4_driver = {
2748 .name = DRV_NAME,
2749 .id_table = mlx4_pci_table,
2750 .probe = mlx4_init_one,
Gavin Shan367d56f2014-03-04 15:35:20 +08002751 .shutdown = mlx4_remove_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002752 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002753 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002754};
2755
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002756static int __init mlx4_verify_params(void)
2757{
2758 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002759 pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002760 return -1;
2761 }
2762
Or Gerlitzcb296882011-10-16 10:26:21 +02002763 if (log_num_vlan != 0)
2764 pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2765 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002766
Eli Cohen04986282010-09-20 08:42:38 +02002767 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002768 pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002769 return -1;
2770 }
2771
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002772 /* Check if module param for ports type has legal combination */
2773 if (port_type_array[0] == false && port_type_array[1] == true) {
2774 printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
2775 port_type_array[0] = true;
2776 }
2777
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002778 if (mlx4_log_num_mgm_entry_size != -1 &&
2779 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2780 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
2781 pr_warning("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not "
2782 "in legal range (-1 or %d..%d)\n",
2783 mlx4_log_num_mgm_entry_size,
2784 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2785 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
2786 return -1;
2787 }
2788
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002789 return 0;
2790}
2791
Roland Dreier225c7b12007-05-08 18:00:38 -07002792static int __init mlx4_init(void)
2793{
2794 int ret;
2795
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002796 if (mlx4_verify_params())
2797 return -EINVAL;
2798
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002799 mlx4_catas_init();
2800
2801 mlx4_wq = create_singlethread_workqueue("mlx4");
2802 if (!mlx4_wq)
2803 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002804
Roland Dreier225c7b12007-05-08 18:00:38 -07002805 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002806 if (ret < 0)
2807 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002808 return ret < 0 ? ret : 0;
2809}
2810
2811static void __exit mlx4_cleanup(void)
2812{
2813 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002814 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002815}
2816
2817module_init(mlx4_init);
2818module_exit(mlx4_cleanup);