blob: 854166422c429d62cb5f18904ccf86cde33bddba [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01006 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08008 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07009 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010011 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010013 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000014 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000015 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000016 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000017 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000018 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010019 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000020 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010021 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000022 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010023 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010024 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000025 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070026 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000027 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000028 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010029 select EDAC_SUPPORT
Laura Abbottd4932f92014-10-09 15:26:44 -070030 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010031 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010032 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000033 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070034 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010035 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010036 select GENERIC_IRQ_PROBE
37 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010038 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010039 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070040 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010041 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000042 select GENERIC_STRNCPY_FROM_USER
43 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010045 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010047 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010048 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010049 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080050 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabinin39d114d2015-10-12 18:52:58 +030051 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP
Vijaya Kumar K95292472014-01-28 11:20:22 +000052 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000053 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070055 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010056 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010057 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010058 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010059 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070060 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070061 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_DMA_API_DEBUG
63 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000064 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010065 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000066 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010067 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090068 select HAVE_FUNCTION_TRACER
69 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000073 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010075 select HAVE_PERF_REGS
76 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070077 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010078 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020080 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010081 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select NO_BOOTMEM
83 select OF
84 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010085 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000087 select POWER_RESET
88 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select RTC_LIB
90 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070091 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070092 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 help
94 ARM 64-bit (AArch64) Linux support.
95
96config 64BIT
97 def_bool y
98
99config ARCH_PHYS_ADDR_T_64BIT
100 def_bool y
101
102config MMU
103 def_bool y
104
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700105config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100106 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107
108config STACKTRACE_SUPPORT
109 def_bool y
110
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100111config ILLEGAL_POINTER_VALUE
112 hex
113 default 0xdead000000000000
114
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115config LOCKDEP_SUPPORT
116 def_bool y
117
118config TRACE_IRQFLAGS_SUPPORT
119 def_bool y
120
Will Deaconc209f792014-03-14 17:47:05 +0000121config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 def_bool y
123
Dave P Martin9fb74102015-07-24 16:37:48 +0100124config GENERIC_BUG
125 def_bool y
126 depends on BUG
127
128config GENERIC_BUG_RELATIVE_POINTERS
129 def_bool y
130 depends on GENERIC_BUG
131
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132config GENERIC_HWEIGHT
133 def_bool y
134
135config GENERIC_CSUM
136 def_bool y
137
138config GENERIC_CALIBRATE_DELAY
139 def_bool y
140
Catalin Marinas19e76402014-02-27 12:09:22 +0000141config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142 def_bool y
143
Steve Capper29e56942014-10-09 15:29:25 -0700144config HAVE_GENERIC_RCU_GUP
145 def_bool y
146
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100147config ARCH_DMA_ADDR_T_64BIT
148 def_bool y
149
150config NEED_DMA_MAP_STATE
151 def_bool y
152
153config NEED_SG_DMA_LENGTH
154 def_bool y
155
Will Deacon4b3dc962015-05-29 18:28:44 +0100156config SMP
157 def_bool y
158
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100159config SWIOTLB
160 def_bool y
161
162config IOMMU_HELPER
163 def_bool SWIOTLB
164
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100165config KERNEL_MODE_NEON
166 def_bool y
167
Rob Herring92cc15f2014-04-18 17:19:59 -0500168config FIX_EARLYCON_MEM
169 def_bool y
170
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700171config PGTABLE_LEVELS
172 int
173 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
174 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
175 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100176 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
177 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700178
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100179source "init/Kconfig"
180
181source "kernel/Kconfig.freezer"
182
Olof Johansson6a377492015-07-20 12:09:16 -0700183source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184
185menu "Bus support"
186
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100187config PCI
188 bool "PCI support"
189 help
190 This feature enables support for PCI bus system. If you say Y
191 here, the kernel will include drivers and infrastructure code
192 to support PCI bus devices.
193
194config PCI_DOMAINS
195 def_bool PCI
196
197config PCI_DOMAINS_GENERIC
198 def_bool PCI
199
200config PCI_SYSCALL
201 def_bool PCI
202
203source "drivers/pci/Kconfig"
204source "drivers/pci/pcie/Kconfig"
205source "drivers/pci/hotplug/Kconfig"
206
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207endmenu
208
209menu "Kernel Features"
210
Andre Przywarac0a01b82014-11-14 15:54:12 +0000211menu "ARM errata workarounds via the alternatives framework"
212
213config ARM64_ERRATUM_826319
214 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
215 default y
216 help
217 This option adds an alternative code sequence to work around ARM
218 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
219 AXI master interface and an L2 cache.
220
221 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
222 and is unable to accept a certain write via this interface, it will
223 not progress on read data presented on the read data channel and the
224 system can deadlock.
225
226 The workaround promotes data cache clean instructions to
227 data cache clean-and-invalidate.
228 Please note that this does not necessarily enable the workaround,
229 as it depends on the alternative framework, which will only patch
230 the kernel if an affected CPU is detected.
231
232 If unsure, say Y.
233
234config ARM64_ERRATUM_827319
235 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
236 default y
237 help
238 This option adds an alternative code sequence to work around ARM
239 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
240 master interface and an L2 cache.
241
242 Under certain conditions this erratum can cause a clean line eviction
243 to occur at the same time as another transaction to the same address
244 on the AMBA 5 CHI interface, which can cause data corruption if the
245 interconnect reorders the two transactions.
246
247 The workaround promotes data cache clean instructions to
248 data cache clean-and-invalidate.
249 Please note that this does not necessarily enable the workaround,
250 as it depends on the alternative framework, which will only patch
251 the kernel if an affected CPU is detected.
252
253 If unsure, say Y.
254
255config ARM64_ERRATUM_824069
256 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
257 default y
258 help
259 This option adds an alternative code sequence to work around ARM
260 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
261 to a coherent interconnect.
262
263 If a Cortex-A53 processor is executing a store or prefetch for
264 write instruction at the same time as a processor in another
265 cluster is executing a cache maintenance operation to the same
266 address, then this erratum might cause a clean cache line to be
267 incorrectly marked as dirty.
268
269 The workaround promotes data cache clean instructions to
270 data cache clean-and-invalidate.
271 Please note that this option does not necessarily enable the
272 workaround, as it depends on the alternative framework, which will
273 only patch the kernel if an affected CPU is detected.
274
275 If unsure, say Y.
276
277config ARM64_ERRATUM_819472
278 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
279 default y
280 help
281 This option adds an alternative code sequence to work around ARM
282 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
283 present when it is connected to a coherent interconnect.
284
285 If the processor is executing a load and store exclusive sequence at
286 the same time as a processor in another cluster is executing a cache
287 maintenance operation to the same address, then this erratum might
288 cause data corruption.
289
290 The workaround promotes data cache clean instructions to
291 data cache clean-and-invalidate.
292 Please note that this does not necessarily enable the workaround,
293 as it depends on the alternative framework, which will only patch
294 the kernel if an affected CPU is detected.
295
296 If unsure, say Y.
297
298config ARM64_ERRATUM_832075
299 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 832075 on Cortex-A57 parts up to r1p2.
304
305 Affected Cortex-A57 parts might deadlock when exclusive load/store
306 instructions to Write-Back memory are mixed with Device loads.
307
308 The workaround is to promote device loads to use Load-Acquire
309 semantics.
310 Please note that this does not necessarily enable the workaround,
311 as it depends on the alternative framework, which will only patch
312 the kernel if an affected CPU is detected.
313
314 If unsure, say Y.
315
Will Deacon905e8c52015-03-23 19:07:02 +0000316config ARM64_ERRATUM_845719
317 bool "Cortex-A53: 845719: a load might read incorrect data"
318 depends on COMPAT
319 default y
320 help
321 This option adds an alternative code sequence to work around ARM
322 erratum 845719 on Cortex-A53 parts up to r0p4.
323
324 When running a compat (AArch32) userspace on an affected Cortex-A53
325 part, a load at EL0 from a virtual address that matches the bottom 32
326 bits of the virtual address used by a recent load at (AArch64) EL1
327 might return incorrect data.
328
329 The workaround is to write the contextidr_el1 register on exception
330 return to a 32-bit task.
331 Please note that this does not necessarily enable the workaround,
332 as it depends on the alternative framework, which will only patch
333 the kernel if an affected CPU is detected.
334
335 If unsure, say Y.
336
Will Deacondf057cc2015-03-17 12:15:02 +0000337config ARM64_ERRATUM_843419
338 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
339 depends on MODULES
340 default y
341 help
342 This option builds kernel modules using the large memory model in
343 order to avoid the use of the ADRP instruction, which can cause
344 a subsequent memory access to use an incorrect address on Cortex-A53
345 parts up to r0p4.
346
347 Note that the kernel itself must be linked with a version of ld
348 which fixes potentially affected ADRP instructions through the
349 use of veneers.
350
351 If unsure, say Y.
352
Andre Przywarac0a01b82014-11-14 15:54:12 +0000353endmenu
354
355
Jungseok Leee41ceed2014-05-12 10:40:38 +0100356choice
357 prompt "Page size"
358 default ARM64_4K_PAGES
359 help
360 Page size (translation granule) configuration.
361
362config ARM64_4K_PAGES
363 bool "4KB"
364 help
365 This feature enables 4KB pages support.
366
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100367config ARM64_16K_PAGES
368 bool "16KB"
369 help
370 The system will use 16KB pages support. AArch32 emulation
371 requires applications compiled with 16K (or a multiple of 16K)
372 aligned segments.
373
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100374config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100375 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100376 help
377 This feature enables 64KB pages support (4KB by default)
378 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100379 look-up. AArch32 emulation requires applications compiled
380 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100381
Jungseok Leee41ceed2014-05-12 10:40:38 +0100382endchoice
383
384choice
385 prompt "Virtual address space size"
386 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100387 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100388 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
389 help
390 Allows choosing one of multiple possible virtual address
391 space sizes. The level of translation table is determined by
392 a combination of page size and virtual address space size.
393
394config ARM64_VA_BITS_39
395 bool "39-bit"
396 depends on ARM64_4K_PAGES
397
398config ARM64_VA_BITS_42
399 bool "42-bit"
400 depends on ARM64_64K_PAGES
401
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100402config ARM64_VA_BITS_47
403 bool "47-bit"
404 depends on ARM64_16K_PAGES
405
Jungseok Leec79b954b2014-05-12 18:40:51 +0900406config ARM64_VA_BITS_48
407 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900408
Jungseok Leee41ceed2014-05-12 10:40:38 +0100409endchoice
410
411config ARM64_VA_BITS
412 int
413 default 39 if ARM64_VA_BITS_39
414 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100415 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900416 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100417
Will Deacona8720132013-10-11 14:52:19 +0100418config CPU_BIG_ENDIAN
419 bool "Build big-endian kernel"
420 help
421 Say Y if you plan on running a kernel in big-endian mode.
422
Mark Brownf6e763b2014-03-04 07:51:17 +0000423config SCHED_MC
424 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000425 help
426 Multi-core scheduler support improves the CPU scheduler's decision
427 making when dealing with multi-core CPU chips at a cost of slightly
428 increased overhead in some places. If unsure say N here.
429
430config SCHED_SMT
431 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000432 help
433 Improves the CPU scheduler's decision making when dealing with
434 MultiThreading at a cost of slightly increased overhead in some
435 places. If unsure say N here.
436
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100437config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000438 int "Maximum number of CPUs (2-4096)"
439 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100440 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100441 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100442
Mark Rutland9327e2c2013-10-24 20:30:18 +0100443config HOTPLUG_CPU
444 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800445 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100446 help
447 Say Y here to experiment with turning CPUs off and on. CPUs
448 can be controlled through /sys/devices/system/cpu.
449
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100450source kernel/Kconfig.preempt
451
452config HZ
453 int
454 default 100
455
456config ARCH_HAS_HOLES_MEMORYMODEL
457 def_bool y if SPARSEMEM
458
459config ARCH_SPARSEMEM_ENABLE
460 def_bool y
461 select SPARSEMEM_VMEMMAP_ENABLE
462
463config ARCH_SPARSEMEM_DEFAULT
464 def_bool ARCH_SPARSEMEM_ENABLE
465
466config ARCH_SELECT_MEMORY_MODEL
467 def_bool ARCH_SPARSEMEM_ENABLE
468
469config HAVE_ARCH_PFN_VALID
470 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
471
472config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100473 def_bool y
474 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100475
Steve Capper084bd292013-04-10 13:48:00 +0100476config SYS_SUPPORTS_HUGETLBFS
477 def_bool y
478
479config ARCH_WANT_GENERAL_HUGETLB
480 def_bool y
481
482config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100483 def_bool y if ARM64_4K_PAGES || ARM64_16K_PAGES
Steve Capper084bd292013-04-10 13:48:00 +0100484
Steve Capperaf074842013-04-19 16:23:57 +0100485config HAVE_ARCH_TRANSPARENT_HUGEPAGE
486 def_bool y
487
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100488config ARCH_HAS_CACHE_LINE_SIZE
489 def_bool y
490
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100491source "mm/Kconfig"
492
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000493config SECCOMP
494 bool "Enable seccomp to safely compute untrusted bytecode"
495 ---help---
496 This kernel feature is useful for number crunching applications
497 that may need to compute untrusted bytecode during their
498 execution. By using pipes or other transports made available to
499 the process as file descriptors supporting the read/write
500 syscalls, it's possible to isolate those applications in
501 their own address space using seccomp. Once seccomp is
502 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
503 and the task is only allowed to execute a few safe syscalls
504 defined by each seccomp mode.
505
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000506config XEN_DOM0
507 def_bool y
508 depends on XEN
509
510config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700511 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000512 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000513 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000514 help
515 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
516
Steve Capperd03bb142013-04-25 15:19:21 +0100517config FORCE_MAX_ZONEORDER
518 int
519 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100520 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100521 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100522 help
523 The kernel memory allocator divides physically contiguous memory
524 blocks into "zones", where each zone is a power of two number of
525 pages. This option selects the largest power of two that the kernel
526 keeps in the memory allocator. If you need to allocate very large
527 blocks of physically contiguous memory, then you may need to
528 increase this value.
529
530 This config option is actually maximum order plus one. For example,
531 a value of 11 means that the largest free memory block is 2^10 pages.
532
533 We make sure that we can allocate upto a HugePage size for each configuration.
534 Hence we have :
535 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
536
537 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
538 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100539
Will Deacon1b907f42014-11-20 16:51:10 +0000540menuconfig ARMV8_DEPRECATED
541 bool "Emulate deprecated/obsolete ARMv8 instructions"
542 depends on COMPAT
543 help
544 Legacy software support may require certain instructions
545 that have been deprecated or obsoleted in the architecture.
546
547 Enable this config to enable selective emulation of these
548 features.
549
550 If unsure, say Y
551
552if ARMV8_DEPRECATED
553
554config SWP_EMULATION
555 bool "Emulate SWP/SWPB instructions"
556 help
557 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
558 they are always undefined. Say Y here to enable software
559 emulation of these instructions for userspace using LDXR/STXR.
560
561 In some older versions of glibc [<=2.8] SWP is used during futex
562 trylock() operations with the assumption that the code will not
563 be preempted. This invalid assumption may be more likely to fail
564 with SWP emulation enabled, leading to deadlock of the user
565 application.
566
567 NOTE: when accessing uncached shared regions, LDXR/STXR rely
568 on an external transaction monitoring block called a global
569 monitor to maintain update atomicity. If your system does not
570 implement a global monitor, this option can cause programs that
571 perform SWP operations to uncached memory to deadlock.
572
573 If unsure, say Y
574
575config CP15_BARRIER_EMULATION
576 bool "Emulate CP15 Barrier instructions"
577 help
578 The CP15 barrier instructions - CP15ISB, CP15DSB, and
579 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
580 strongly recommended to use the ISB, DSB, and DMB
581 instructions instead.
582
583 Say Y here to enable software emulation of these
584 instructions for AArch32 userspace code. When this option is
585 enabled, CP15 barrier usage is traced which can help
586 identify software that needs updating.
587
588 If unsure, say Y
589
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000590config SETEND_EMULATION
591 bool "Emulate SETEND instruction"
592 help
593 The SETEND instruction alters the data-endianness of the
594 AArch32 EL0, and is deprecated in ARMv8.
595
596 Say Y here to enable software emulation of the instruction
597 for AArch32 userspace code.
598
599 Note: All the cpus on the system must have mixed endian support at EL0
600 for this feature to be enabled. If a new CPU - which doesn't support mixed
601 endian - is hotplugged in after this feature has been enabled, there could
602 be unexpected results in the applications.
603
604 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000605endif
606
Will Deacon0e4a0702015-07-27 15:54:13 +0100607menu "ARMv8.1 architectural features"
608
609config ARM64_HW_AFDBM
610 bool "Support for hardware updates of the Access and Dirty page flags"
611 default y
612 help
613 The ARMv8.1 architecture extensions introduce support for
614 hardware updates of the access and dirty information in page
615 table entries. When enabled in TCR_EL1 (HA and HD bits) on
616 capable processors, accesses to pages with PTE_AF cleared will
617 set this bit instead of raising an access flag fault.
618 Similarly, writes to read-only pages with the DBM bit set will
619 clear the read-only bit (AP[2]) instead of raising a
620 permission fault.
621
622 Kernels built with this configuration option enabled continue
623 to work on pre-ARMv8.1 hardware and the performance impact is
624 minimal. If unsure, say Y.
625
626config ARM64_PAN
627 bool "Enable support for Privileged Access Never (PAN)"
628 default y
629 help
630 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
631 prevents the kernel or hypervisor from accessing user-space (EL0)
632 memory directly.
633
634 Choosing this option will cause any unprotected (not using
635 copy_to_user et al) memory access to fail with a permission fault.
636
637 The feature is detected at runtime, and will remain as a 'nop'
638 instruction if the cpu does not implement the feature.
639
640config ARM64_LSE_ATOMICS
641 bool "Atomic instructions"
642 help
643 As part of the Large System Extensions, ARMv8.1 introduces new
644 atomic instructions that are designed specifically to scale in
645 very large systems.
646
647 Say Y here to make use of these instructions for the in-kernel
648 atomic routines. This incurs a small overhead on CPUs that do
649 not support these instructions and requires the kernel to be
650 built with binutils >= 2.25.
651
652endmenu
653
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100654endmenu
655
656menu "Boot options"
657
658config CMDLINE
659 string "Default kernel command string"
660 default ""
661 help
662 Provide a set of default command-line options at build time by
663 entering them here. As a minimum, you should specify the the
664 root device (e.g. root=/dev/nfs).
665
666config CMDLINE_FORCE
667 bool "Always use the default kernel command string"
668 help
669 Always use the default kernel command string, even if the boot
670 loader passes other arguments to the kernel.
671 This is useful if you cannot or don't want to change the
672 command-line options your boot loader passes to the kernel.
673
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200674config EFI_STUB
675 bool
676
Mark Salterf84d0272014-04-15 21:59:30 -0400677config EFI
678 bool "UEFI runtime support"
679 depends on OF && !CPU_BIG_ENDIAN
680 select LIBFDT
681 select UCS2_STRING
682 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200683 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200684 select EFI_STUB
685 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400686 default y
687 help
688 This option provides support for runtime services provided
689 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400690 clock, and platform reset). A UEFI stub is also provided to
691 allow the kernel to be booted as an EFI application. This
692 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400693
Yi Lid1ae8c02014-10-04 23:46:43 +0800694config DMI
695 bool "Enable support for SMBIOS (DMI) tables"
696 depends on EFI
697 default y
698 help
699 This enables SMBIOS/DMI feature for systems.
700
701 This option is only useful on systems that have UEFI firmware.
702 However, even with this option, the resultant kernel should
703 continue to boot on existing non-UEFI platforms.
704
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100705endmenu
706
707menu "Userspace binary formats"
708
709source "fs/Kconfig.binfmt"
710
711config COMPAT
712 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100713 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100714 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700715 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500716 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500717 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718 help
719 This option enables support for a 32-bit EL0 running under a 64-bit
720 kernel at EL1. AArch32-specific components such as system calls,
721 the user helper functions, VFP support and the ptrace interface are
722 handled appropriately by the kernel.
723
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100724 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
725 that you will only be able to execute AArch32 binaries that were compiled
726 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000727
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100728 If you want to execute 32-bit userspace applications, say Y.
729
730config SYSVIPC_COMPAT
731 def_bool y
732 depends on COMPAT && SYSVIPC
733
734endmenu
735
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000736menu "Power management options"
737
738source "kernel/power/Kconfig"
739
740config ARCH_SUSPEND_POSSIBLE
741 def_bool y
742
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000743endmenu
744
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100745menu "CPU Power Management"
746
747source "drivers/cpuidle/Kconfig"
748
Rob Herring52e7e812014-02-24 11:27:57 +0900749source "drivers/cpufreq/Kconfig"
750
751endmenu
752
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100753source "net/Kconfig"
754
755source "drivers/Kconfig"
756
Mark Salterf84d0272014-04-15 21:59:30 -0400757source "drivers/firmware/Kconfig"
758
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000759source "drivers/acpi/Kconfig"
760
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100761source "fs/Kconfig"
762
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100763source "arch/arm64/kvm/Kconfig"
764
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100765source "arch/arm64/Kconfig.debug"
766
767source "security/Kconfig"
768
769source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800770if CRYPTO
771source "arch/arm64/crypto/Kconfig"
772endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100773
774source "lib/Kconfig"