blob: a38af9e58ec538de6b7a761142c7e9562bc06744 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010037#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070038#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020042#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043
Chris Wilson05394f32010-11-08 19:18:58 +000044static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010045static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
Chris Wilsonb4716182015-04-27 13:41:17 +010047i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
48static void
Chris Wilson7e21d642016-07-27 09:07:29 +010049i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int engine);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilsonc76ce032013-08-08 14:41:03 +010051static bool cpu_cache_is_coherent(struct drm_device *dev,
52 enum i915_cache_level level)
53{
54 return HAS_LLC(dev) || level != I915_CACHE_NONE;
55}
56
Chris Wilson2c225692013-08-09 12:26:45 +010057static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
58{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053059 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
60 return false;
61
Chris Wilson2c225692013-08-09 12:26:45 +010062 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
63 return true;
64
65 return obj->pin_display;
66}
67
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068static int
69insert_mappable_node(struct drm_i915_private *i915,
70 struct drm_mm_node *node, u32 size)
71{
72 memset(node, 0, sizeof(*node));
73 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
74 size, 0, 0, 0,
75 i915->ggtt.mappable_end,
76 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
88 size_t size)
89{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
97 size_t size)
98{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson23bc5982010-09-29 16:10:57 +0100144 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 return 0;
146}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
Eric Anholt5a125c32008-10-22 21:40:13 -0700149i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700151{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200153 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300154 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000156 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Chris Wilson6299f992010-11-24 12:23:44 +0000158 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100159 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 if (vma->pin_count)
162 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000163 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 if (vma->pin_count)
165 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700167
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300168 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171 return 0;
172}
173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174static int
175i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100176{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
178 char *vaddr = obj->phys_handle->vaddr;
179 struct sg_table *st;
180 struct scatterlist *sg;
181 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100182
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
184 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100185
Chris Wilson6a2c4232014-11-04 04:51:40 -0800186 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
187 struct page *page;
188 char *src;
189
190 page = shmem_read_mapping_page(mapping, i);
191 if (IS_ERR(page))
192 return PTR_ERR(page);
193
194 src = kmap_atomic(page);
195 memcpy(vaddr, src, PAGE_SIZE);
196 drm_clflush_virt_range(vaddr, PAGE_SIZE);
197 kunmap_atomic(src);
198
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300199 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200 vaddr += PAGE_SIZE;
201 }
202
Chris Wilsonc0336662016-05-06 15:40:21 +0100203 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204
205 st = kmalloc(sizeof(*st), GFP_KERNEL);
206 if (st == NULL)
207 return -ENOMEM;
208
209 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
210 kfree(st);
211 return -ENOMEM;
212 }
213
214 sg = st->sgl;
215 sg->offset = 0;
216 sg->length = obj->base.size;
217
218 sg_dma_address(sg) = obj->phys_handle->busaddr;
219 sg_dma_len(sg) = obj->base.size;
220
221 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 return 0;
223}
224
225static void
226i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
227{
228 int ret;
229
230 BUG_ON(obj->madv == __I915_MADV_PURGED);
231
232 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100233 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 /* In the event of a disaster, abandon all caches and
235 * hope for the best.
236 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
238 }
239
240 if (obj->madv == I915_MADV_DONTNEED)
241 obj->dirty = 0;
242
243 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100244 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100246 int i;
247
248 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 struct page *page;
250 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 page = shmem_read_mapping_page(mapping, i);
253 if (IS_ERR(page))
254 continue;
255
256 dst = kmap_atomic(page);
257 drm_clflush_virt_range(vaddr, PAGE_SIZE);
258 memcpy(dst, vaddr, PAGE_SIZE);
259 kunmap_atomic(dst);
260
261 set_page_dirty(page);
262 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100263 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300264 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100265 vaddr += PAGE_SIZE;
266 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100268 }
269
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 sg_free_table(obj->pages);
271 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272}
273
274static void
275i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
276{
277 drm_pci_free(obj->base.dev, obj->phys_handle);
278}
279
280static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
281 .get_pages = i915_gem_object_get_pages_phys,
282 .put_pages = i915_gem_object_put_pages_phys,
283 .release = i915_gem_object_release_phys,
284};
285
Chris Wilsonaa653a62016-08-04 07:52:27 +0100286int
287i915_gem_object_unbind(struct drm_i915_gem_object *obj)
288{
289 struct i915_vma *vma;
290 LIST_HEAD(still_in_list);
291 int ret;
292
293 /* The vma will only be freed if it is marked as closed, and if we wait
294 * upon rendering to the vma, we may unbind anything in the list.
295 */
296 while ((vma = list_first_entry_or_null(&obj->vma_list,
297 struct i915_vma,
298 obj_link))) {
299 list_move_tail(&vma->obj_link, &still_in_list);
300 ret = i915_vma_unbind(vma);
301 if (ret)
302 break;
303 }
304 list_splice(&still_in_list, &obj->vma_list);
305
306 return ret;
307}
308
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309static int
310drop_pages(struct drm_i915_gem_object *obj)
311{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800312 int ret;
313
Chris Wilson25dc5562016-07-20 13:31:52 +0100314 i915_gem_object_get(obj);
Chris Wilsonaa653a62016-08-04 07:52:27 +0100315 ret = i915_gem_object_unbind(obj);
316 if (ret == 0)
317 ret = i915_gem_object_put_pages(obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100318 i915_gem_object_put(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800319
320 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100321}
322
323int
324i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
325 int align)
326{
327 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800328 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100329
330 if (obj->phys_handle) {
331 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
332 return -EBUSY;
333
334 return 0;
335 }
336
337 if (obj->madv != I915_MADV_WILLNEED)
338 return -EFAULT;
339
340 if (obj->base.filp == NULL)
341 return -EINVAL;
342
Chris Wilson6a2c4232014-11-04 04:51:40 -0800343 ret = drop_pages(obj);
344 if (ret)
345 return ret;
346
Chris Wilson00731152014-05-21 12:42:56 +0100347 /* create a new object */
348 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
349 if (!phys)
350 return -ENOMEM;
351
Chris Wilson00731152014-05-21 12:42:56 +0100352 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800353 obj->ops = &i915_gem_phys_ops;
354
355 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100356}
357
358static int
359i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
360 struct drm_i915_gem_pwrite *args,
361 struct drm_file *file_priv)
362{
363 struct drm_device *dev = obj->base.dev;
364 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300365 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200366 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800367
368 /* We manually control the domain here and pretend that it
369 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
370 */
371 ret = i915_gem_object_wait_rendering(obj, false);
372 if (ret)
373 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100374
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700375 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100376 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
377 unsigned long unwritten;
378
379 /* The physical object once assigned is fixed for the lifetime
380 * of the obj, so we can safely drop the lock and continue
381 * to access vaddr.
382 */
383 mutex_unlock(&dev->struct_mutex);
384 unwritten = copy_from_user(vaddr, user_data, args->size);
385 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200386 if (unwritten) {
387 ret = -EFAULT;
388 goto out;
389 }
Chris Wilson00731152014-05-21 12:42:56 +0100390 }
391
Chris Wilson6a2c4232014-11-04 04:51:40 -0800392 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100393 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200394
395out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700396 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200397 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100398}
399
Chris Wilson42dcedd2012-11-15 11:32:30 +0000400void *i915_gem_object_alloc(struct drm_device *dev)
401{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100402 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100403 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000404}
405
406void i915_gem_object_free(struct drm_i915_gem_object *obj)
407{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100408 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100409 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000410}
411
Dave Airlieff72145b2011-02-07 12:16:14 +1000412static int
413i915_gem_create(struct drm_file *file,
414 struct drm_device *dev,
415 uint64_t size,
416 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700417{
Chris Wilson05394f32010-11-08 19:18:58 +0000418 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300419 int ret;
420 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700421
Dave Airlieff72145b2011-02-07 12:16:14 +1000422 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200423 if (size == 0)
424 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700425
426 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100427 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100428 if (IS_ERR(obj))
429 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700430
Chris Wilson05394f32010-11-08 19:18:58 +0000431 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100432 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100433 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200434 if (ret)
435 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100436
Dave Airlieff72145b2011-02-07 12:16:14 +1000437 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700438 return 0;
439}
440
Dave Airlieff72145b2011-02-07 12:16:14 +1000441int
442i915_gem_dumb_create(struct drm_file *file,
443 struct drm_device *dev,
444 struct drm_mode_create_dumb *args)
445{
446 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300447 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000448 args->size = args->pitch * args->height;
449 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000450 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000451}
452
Dave Airlieff72145b2011-02-07 12:16:14 +1000453/**
454 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100455 * @dev: drm device pointer
456 * @data: ioctl data blob
457 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000458 */
459int
460i915_gem_create_ioctl(struct drm_device *dev, void *data,
461 struct drm_file *file)
462{
463 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200464
Dave Airlieff72145b2011-02-07 12:16:14 +1000465 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000466 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000467}
468
Daniel Vetter8c599672011-12-14 13:57:31 +0100469static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100470__copy_to_user_swizzled(char __user *cpu_vaddr,
471 const char *gpu_vaddr, int gpu_offset,
472 int length)
473{
474 int ret, cpu_offset = 0;
475
476 while (length > 0) {
477 int cacheline_end = ALIGN(gpu_offset + 1, 64);
478 int this_length = min(cacheline_end - gpu_offset, length);
479 int swizzled_gpu_offset = gpu_offset ^ 64;
480
481 ret = __copy_to_user(cpu_vaddr + cpu_offset,
482 gpu_vaddr + swizzled_gpu_offset,
483 this_length);
484 if (ret)
485 return ret + length;
486
487 cpu_offset += this_length;
488 gpu_offset += this_length;
489 length -= this_length;
490 }
491
492 return 0;
493}
494
495static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700496__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
497 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100498 int length)
499{
500 int ret, cpu_offset = 0;
501
502 while (length > 0) {
503 int cacheline_end = ALIGN(gpu_offset + 1, 64);
504 int this_length = min(cacheline_end - gpu_offset, length);
505 int swizzled_gpu_offset = gpu_offset ^ 64;
506
507 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
508 cpu_vaddr + cpu_offset,
509 this_length);
510 if (ret)
511 return ret + length;
512
513 cpu_offset += this_length;
514 gpu_offset += this_length;
515 length -= this_length;
516 }
517
518 return 0;
519}
520
Brad Volkin4c914c02014-02-18 10:15:45 -0800521/*
522 * Pins the specified object's pages and synchronizes the object with
523 * GPU accesses. Sets needs_clflush to non-zero if the caller should
524 * flush the object from the CPU cache.
525 */
526int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
527 int *needs_clflush)
528{
529 int ret;
530
531 *needs_clflush = 0;
532
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100533 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800534 return -EINVAL;
535
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100536 ret = i915_gem_object_wait_rendering(obj, true);
537 if (ret)
538 return ret;
539
Brad Volkin4c914c02014-02-18 10:15:45 -0800540 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
541 /* If we're not in the cpu read domain, set ourself into the gtt
542 * read domain and manually flush cachelines (if required). This
543 * optimizes for the case when the gpu will dirty the data
544 * anyway again before the next pread happens. */
545 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
546 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800547 }
548
549 ret = i915_gem_object_get_pages(obj);
550 if (ret)
551 return ret;
552
553 i915_gem_object_pin_pages(obj);
554
555 return ret;
556}
557
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558/* Per-page copy function for the shmem pread fastpath.
559 * Flushes invalid cachelines before reading the target if
560 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700561static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200562shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
563 char __user *user_data,
564 bool page_do_bit17_swizzling, bool needs_clflush)
565{
566 char *vaddr;
567 int ret;
568
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200569 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570 return -EINVAL;
571
572 vaddr = kmap_atomic(page);
573 if (needs_clflush)
574 drm_clflush_virt_range(vaddr + shmem_page_offset,
575 page_length);
576 ret = __copy_to_user_inatomic(user_data,
577 vaddr + shmem_page_offset,
578 page_length);
579 kunmap_atomic(vaddr);
580
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100581 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200582}
583
Daniel Vetter23c18c72012-03-25 19:47:42 +0200584static void
585shmem_clflush_swizzled_range(char *addr, unsigned long length,
586 bool swizzled)
587{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200588 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200589 unsigned long start = (unsigned long) addr;
590 unsigned long end = (unsigned long) addr + length;
591
592 /* For swizzling simply ensure that we always flush both
593 * channels. Lame, but simple and it works. Swizzled
594 * pwrite/pread is far from a hotpath - current userspace
595 * doesn't use it at all. */
596 start = round_down(start, 128);
597 end = round_up(end, 128);
598
599 drm_clflush_virt_range((void *)start, end - start);
600 } else {
601 drm_clflush_virt_range(addr, length);
602 }
603
604}
605
Daniel Vetterd174bd62012-03-25 19:47:40 +0200606/* Only difference to the fast-path function is that this can handle bit17
607 * and uses non-atomic copy and kmap functions. */
608static int
609shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
610 char __user *user_data,
611 bool page_do_bit17_swizzling, bool needs_clflush)
612{
613 char *vaddr;
614 int ret;
615
616 vaddr = kmap(page);
617 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200618 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
619 page_length,
620 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621
622 if (page_do_bit17_swizzling)
623 ret = __copy_to_user_swizzled(user_data,
624 vaddr, shmem_page_offset,
625 page_length);
626 else
627 ret = __copy_to_user(user_data,
628 vaddr + shmem_page_offset,
629 page_length);
630 kunmap(page);
631
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100632 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200633}
634
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530635static inline unsigned long
636slow_user_access(struct io_mapping *mapping,
637 uint64_t page_base, int page_offset,
638 char __user *user_data,
639 unsigned long length, bool pwrite)
640{
641 void __iomem *ioaddr;
642 void *vaddr;
643 uint64_t unwritten;
644
645 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
646 /* We can use the cpu mem copy function because this is X86. */
647 vaddr = (void __force *)ioaddr + page_offset;
648 if (pwrite)
649 unwritten = __copy_from_user(vaddr, user_data, length);
650 else
651 unwritten = __copy_to_user(user_data, vaddr, length);
652
653 io_mapping_unmap(ioaddr);
654 return unwritten;
655}
656
657static int
658i915_gem_gtt_pread(struct drm_device *dev,
659 struct drm_i915_gem_object *obj, uint64_t size,
660 uint64_t data_offset, uint64_t data_ptr)
661{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100662 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530663 struct i915_ggtt *ggtt = &dev_priv->ggtt;
664 struct drm_mm_node node;
665 char __user *user_data;
666 uint64_t remain;
667 uint64_t offset;
668 int ret;
669
670 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
671 if (ret) {
672 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
673 if (ret)
674 goto out;
675
676 ret = i915_gem_object_get_pages(obj);
677 if (ret) {
678 remove_mappable_node(&node);
679 goto out;
680 }
681
682 i915_gem_object_pin_pages(obj);
683 } else {
684 node.start = i915_gem_obj_ggtt_offset(obj);
685 node.allocated = false;
686 ret = i915_gem_object_put_fence(obj);
687 if (ret)
688 goto out_unpin;
689 }
690
691 ret = i915_gem_object_set_to_gtt_domain(obj, false);
692 if (ret)
693 goto out_unpin;
694
695 user_data = u64_to_user_ptr(data_ptr);
696 remain = size;
697 offset = data_offset;
698
699 mutex_unlock(&dev->struct_mutex);
700 if (likely(!i915.prefault_disable)) {
701 ret = fault_in_multipages_writeable(user_data, remain);
702 if (ret) {
703 mutex_lock(&dev->struct_mutex);
704 goto out_unpin;
705 }
706 }
707
708 while (remain > 0) {
709 /* Operation in this page
710 *
711 * page_base = page offset within aperture
712 * page_offset = offset within page
713 * page_length = bytes to copy for this page
714 */
715 u32 page_base = node.start;
716 unsigned page_offset = offset_in_page(offset);
717 unsigned page_length = PAGE_SIZE - page_offset;
718 page_length = remain < page_length ? remain : page_length;
719 if (node.allocated) {
720 wmb();
721 ggtt->base.insert_page(&ggtt->base,
722 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
723 node.start,
724 I915_CACHE_NONE, 0);
725 wmb();
726 } else {
727 page_base += offset & PAGE_MASK;
728 }
729 /* This is a slow read/write as it tries to read from
730 * and write to user memory which may result into page
731 * faults, and so we cannot perform this under struct_mutex.
732 */
733 if (slow_user_access(ggtt->mappable, page_base,
734 page_offset, user_data,
735 page_length, false)) {
736 ret = -EFAULT;
737 break;
738 }
739
740 remain -= page_length;
741 user_data += page_length;
742 offset += page_length;
743 }
744
745 mutex_lock(&dev->struct_mutex);
746 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
747 /* The user has modified the object whilst we tried
748 * reading from it, and we now have no idea what domain
749 * the pages should be in. As we have just been touching
750 * them directly, flush everything back to the GTT
751 * domain.
752 */
753 ret = i915_gem_object_set_to_gtt_domain(obj, false);
754 }
755
756out_unpin:
757 if (node.allocated) {
758 wmb();
759 ggtt->base.clear_range(&ggtt->base,
760 node.start, node.size,
761 true);
762 i915_gem_object_unpin_pages(obj);
763 remove_mappable_node(&node);
764 } else {
765 i915_gem_object_ggtt_unpin(obj);
766 }
767out:
768 return ret;
769}
770
Eric Anholteb014592009-03-10 11:44:52 -0700771static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200772i915_gem_shmem_pread(struct drm_device *dev,
773 struct drm_i915_gem_object *obj,
774 struct drm_i915_gem_pread *args,
775 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700776{
Daniel Vetter8461d222011-12-14 13:57:32 +0100777 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700778 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100779 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100780 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100781 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200782 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200783 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200784 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700785
Chris Wilson6eae0052016-06-20 15:05:52 +0100786 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530787 return -ENODEV;
788
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300789 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700790 remain = args->size;
791
Daniel Vetter8461d222011-12-14 13:57:32 +0100792 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700793
Brad Volkin4c914c02014-02-18 10:15:45 -0800794 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100795 if (ret)
796 return ret;
797
Eric Anholteb014592009-03-10 11:44:52 -0700798 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100799
Imre Deak67d5a502013-02-18 19:28:02 +0200800 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
801 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200802 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100803
804 if (remain <= 0)
805 break;
806
Eric Anholteb014592009-03-10 11:44:52 -0700807 /* Operation in this page
808 *
Eric Anholteb014592009-03-10 11:44:52 -0700809 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700810 * page_length = bytes to copy for this page
811 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100812 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700813 page_length = remain;
814 if ((shmem_page_offset + page_length) > PAGE_SIZE)
815 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700816
Daniel Vetter8461d222011-12-14 13:57:32 +0100817 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
818 (page_to_phys(page) & (1 << 17)) != 0;
819
Daniel Vetterd174bd62012-03-25 19:47:40 +0200820 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
821 user_data, page_do_bit17_swizzling,
822 needs_clflush);
823 if (ret == 0)
824 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700825
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200826 mutex_unlock(&dev->struct_mutex);
827
Jani Nikulad330a952014-01-21 11:24:25 +0200828 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200829 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200830 /* Userspace is tricking us, but we've already clobbered
831 * its pages with the prefault and promised to write the
832 * data up to the first fault. Hence ignore any errors
833 * and just continue. */
834 (void)ret;
835 prefaulted = 1;
836 }
837
Daniel Vetterd174bd62012-03-25 19:47:40 +0200838 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
839 user_data, page_do_bit17_swizzling,
840 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700841
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200842 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100843
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100844 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100845 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100846
Chris Wilson17793c92014-03-07 08:30:36 +0000847next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700848 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100849 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700850 offset += page_length;
851 }
852
Chris Wilson4f27b752010-10-14 15:26:45 +0100853out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100854 i915_gem_object_unpin_pages(obj);
855
Eric Anholteb014592009-03-10 11:44:52 -0700856 return ret;
857}
858
Eric Anholt673a3942008-07-30 12:06:12 -0700859/**
860 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100861 * @dev: drm device pointer
862 * @data: ioctl data blob
863 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700864 *
865 * On error, the contents of *data are undefined.
866 */
867int
868i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000869 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700870{
871 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000872 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100873 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Chris Wilson51311d02010-11-17 09:10:42 +0000875 if (args->size == 0)
876 return 0;
877
878 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300879 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000880 args->size))
881 return -EFAULT;
882
Chris Wilson4f27b752010-10-14 15:26:45 +0100883 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100885 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700886
Chris Wilson03ac0642016-07-20 13:31:51 +0100887 obj = i915_gem_object_lookup(file, args->handle);
888 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100889 ret = -ENOENT;
890 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100891 }
Eric Anholt673a3942008-07-30 12:06:12 -0700892
Chris Wilson7dcd2492010-09-26 20:21:44 +0100893 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000894 if (args->offset > obj->base.size ||
895 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100897 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 }
899
Chris Wilsondb53a302011-02-03 11:57:46 +0000900 trace_i915_gem_object_pread(obj, args->offset, args->size);
901
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200902 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700903
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530904 /* pread for non shmem backed objects */
905 if (ret == -EFAULT || ret == -ENODEV)
906 ret = i915_gem_gtt_pread(dev, obj, args->size,
907 args->offset, args->data_ptr);
908
Chris Wilson35b62a82010-09-26 20:23:38 +0100909out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100910 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100911unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100912 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700913 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700914}
915
Keith Packard0839ccb2008-10-30 19:38:48 -0700916/* This is the fast write path which cannot handle
917 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700918 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700919
Keith Packard0839ccb2008-10-30 19:38:48 -0700920static inline int
921fast_user_write(struct io_mapping *mapping,
922 loff_t page_base, int page_offset,
923 char __user *user_data,
924 int length)
925{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700926 void __iomem *vaddr_atomic;
927 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700928 unsigned long unwritten;
929
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700930 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700931 /* We can use the cpu mem copy function because this is X86. */
932 vaddr = (void __force*)vaddr_atomic + page_offset;
933 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700934 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700935 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100936 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700937}
938
Eric Anholt3de09aa2009-03-09 09:42:23 -0700939/**
940 * This is the fast pwrite path, where we copy the data directly from the
941 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200942 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100943 * @obj: i915 gem object
944 * @args: pwrite arguments structure
945 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700946 */
Eric Anholt673a3942008-07-30 12:06:12 -0700947static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530948i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000949 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700950 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000951 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700952{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530953 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530954 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530955 struct drm_mm_node node;
956 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700957 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530958 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530959 bool hit_slow_path = false;
960
961 if (obj->tiling_mode != I915_TILING_NONE)
962 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200963
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100964 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530965 if (ret) {
966 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
967 if (ret)
968 goto out;
969
970 ret = i915_gem_object_get_pages(obj);
971 if (ret) {
972 remove_mappable_node(&node);
973 goto out;
974 }
975
976 i915_gem_object_pin_pages(obj);
977 } else {
978 node.start = i915_gem_obj_ggtt_offset(obj);
979 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530980 ret = i915_gem_object_put_fence(obj);
981 if (ret)
982 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530983 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200984
985 ret = i915_gem_object_set_to_gtt_domain(obj, true);
986 if (ret)
987 goto out_unpin;
988
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700989 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530990 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200991
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530992 user_data = u64_to_user_ptr(args->data_ptr);
993 offset = args->offset;
994 remain = args->size;
995 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700996 /* Operation in this page
997 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700998 * page_base = page offset within aperture
999 * page_offset = offset within page
1000 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001001 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301002 u32 page_base = node.start;
1003 unsigned page_offset = offset_in_page(offset);
1004 unsigned page_length = PAGE_SIZE - page_offset;
1005 page_length = remain < page_length ? remain : page_length;
1006 if (node.allocated) {
1007 wmb(); /* flush the write before we modify the GGTT */
1008 ggtt->base.insert_page(&ggtt->base,
1009 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1010 node.start, I915_CACHE_NONE, 0);
1011 wmb(); /* flush modifications to the GGTT (insert_page) */
1012 } else {
1013 page_base += offset & PAGE_MASK;
1014 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001015 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001016 * source page isn't available. Return the error and we'll
1017 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018 * If the object is non-shmem backed, we retry again with the
1019 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001020 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001021 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001022 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301023 hit_slow_path = true;
1024 mutex_unlock(&dev->struct_mutex);
1025 if (slow_user_access(ggtt->mappable,
1026 page_base,
1027 page_offset, user_data,
1028 page_length, true)) {
1029 ret = -EFAULT;
1030 mutex_lock(&dev->struct_mutex);
1031 goto out_flush;
1032 }
1033
1034 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001035 }
Eric Anholt673a3942008-07-30 12:06:12 -07001036
Keith Packard0839ccb2008-10-30 19:38:48 -07001037 remain -= page_length;
1038 user_data += page_length;
1039 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001040 }
Eric Anholt673a3942008-07-30 12:06:12 -07001041
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001042out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043 if (hit_slow_path) {
1044 if (ret == 0 &&
1045 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1046 /* The user has modified the object whilst we tried
1047 * reading from it, and we now have no idea what domain
1048 * the pages should be in. As we have just been touching
1049 * them directly, flush everything back to the GTT
1050 * domain.
1051 */
1052 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1053 }
1054 }
1055
Rodrigo Vivide152b62015-07-07 16:28:51 -07001056 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001057out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301058 if (node.allocated) {
1059 wmb();
1060 ggtt->base.clear_range(&ggtt->base,
1061 node.start, node.size,
1062 true);
1063 i915_gem_object_unpin_pages(obj);
1064 remove_mappable_node(&node);
1065 } else {
1066 i915_gem_object_ggtt_unpin(obj);
1067 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001068out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001069 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001070}
1071
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072/* Per-page copy function for the shmem pwrite fastpath.
1073 * Flushes invalid cachelines before writing to the target if
1074 * needs_clflush_before is set and flushes out any written cachelines after
1075 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001076static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001077shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1078 char __user *user_data,
1079 bool page_do_bit17_swizzling,
1080 bool needs_clflush_before,
1081 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001082{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001084 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001085
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001086 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001087 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001088
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 vaddr = kmap_atomic(page);
1090 if (needs_clflush_before)
1091 drm_clflush_virt_range(vaddr + shmem_page_offset,
1092 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001093 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1094 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001095 if (needs_clflush_after)
1096 drm_clflush_virt_range(vaddr + shmem_page_offset,
1097 page_length);
1098 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001099
Chris Wilson755d2212012-09-04 21:02:55 +01001100 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001101}
1102
Daniel Vetterd174bd62012-03-25 19:47:40 +02001103/* Only difference to the fast-path function is that this can handle bit17
1104 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001105static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001106shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1107 char __user *user_data,
1108 bool page_do_bit17_swizzling,
1109 bool needs_clflush_before,
1110 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001111{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001112 char *vaddr;
1113 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001114
Daniel Vetterd174bd62012-03-25 19:47:40 +02001115 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001116 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001117 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1118 page_length,
1119 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001120 if (page_do_bit17_swizzling)
1121 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001122 user_data,
1123 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001124 else
1125 ret = __copy_from_user(vaddr + shmem_page_offset,
1126 user_data,
1127 page_length);
1128 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001129 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1130 page_length,
1131 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001132 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001133
Chris Wilson755d2212012-09-04 21:02:55 +01001134 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001135}
1136
Eric Anholt40123c12009-03-09 13:42:30 -07001137static int
Daniel Vettere244a442012-03-25 19:47:28 +02001138i915_gem_shmem_pwrite(struct drm_device *dev,
1139 struct drm_i915_gem_object *obj,
1140 struct drm_i915_gem_pwrite *args,
1141 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001142{
Eric Anholt40123c12009-03-09 13:42:30 -07001143 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001144 loff_t offset;
1145 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001146 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001147 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001148 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001149 int needs_clflush_after = 0;
1150 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001151 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001152
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001153 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001154 remain = args->size;
1155
Daniel Vetter8c599672011-12-14 13:57:31 +01001156 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001157
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001158 ret = i915_gem_object_wait_rendering(obj, false);
1159 if (ret)
1160 return ret;
1161
Daniel Vetter58642882012-03-25 19:47:37 +02001162 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1163 /* If we're not in the cpu write domain, set ourself into the gtt
1164 * write domain and manually flush cachelines (if required). This
1165 * optimizes for the case when the gpu will use the data
1166 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001167 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001168 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001169 /* Same trick applies to invalidate partially written cachelines read
1170 * before writing. */
1171 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1172 needs_clflush_before =
1173 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001174
Chris Wilson755d2212012-09-04 21:02:55 +01001175 ret = i915_gem_object_get_pages(obj);
1176 if (ret)
1177 return ret;
1178
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001179 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001180
Chris Wilson755d2212012-09-04 21:02:55 +01001181 i915_gem_object_pin_pages(obj);
1182
Eric Anholt40123c12009-03-09 13:42:30 -07001183 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001184 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001185
Imre Deak67d5a502013-02-18 19:28:02 +02001186 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1187 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001188 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001189 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001190
Chris Wilson9da3da62012-06-01 15:20:22 +01001191 if (remain <= 0)
1192 break;
1193
Eric Anholt40123c12009-03-09 13:42:30 -07001194 /* Operation in this page
1195 *
Eric Anholt40123c12009-03-09 13:42:30 -07001196 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001197 * page_length = bytes to copy for this page
1198 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001199 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001200
1201 page_length = remain;
1202 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1203 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vetter58642882012-03-25 19:47:37 +02001205 /* If we don't overwrite a cacheline completely we need to be
1206 * careful to have up-to-date data by first clflushing. Don't
1207 * overcomplicate things and flush the entire patch. */
1208 partial_cacheline_write = needs_clflush_before &&
1209 ((shmem_page_offset | page_length)
1210 & (boot_cpu_data.x86_clflush_size - 1));
1211
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1213 (page_to_phys(page) & (1 << 17)) != 0;
1214
Daniel Vetterd174bd62012-03-25 19:47:40 +02001215 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1216 user_data, page_do_bit17_swizzling,
1217 partial_cacheline_write,
1218 needs_clflush_after);
1219 if (ret == 0)
1220 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001221
Daniel Vettere244a442012-03-25 19:47:28 +02001222 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001223 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001224 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1225 user_data, page_do_bit17_swizzling,
1226 partial_cacheline_write,
1227 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001228
Daniel Vettere244a442012-03-25 19:47:28 +02001229 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001230
Chris Wilson755d2212012-09-04 21:02:55 +01001231 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001232 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001233
Chris Wilson17793c92014-03-07 08:30:36 +00001234next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001235 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001236 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001237 offset += page_length;
1238 }
1239
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001240out:
Chris Wilson755d2212012-09-04 21:02:55 +01001241 i915_gem_object_unpin_pages(obj);
1242
Daniel Vettere244a442012-03-25 19:47:28 +02001243 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001244 /*
1245 * Fixup: Flush cpu caches in case we didn't flush the dirty
1246 * cachelines in-line while writing and the object moved
1247 * out of the cpu write domain while we've dropped the lock.
1248 */
1249 if (!needs_clflush_after &&
1250 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001251 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001252 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001253 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001254 }
Eric Anholt40123c12009-03-09 13:42:30 -07001255
Daniel Vetter58642882012-03-25 19:47:37 +02001256 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001257 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001258 else
1259 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001260
Rodrigo Vivide152b62015-07-07 16:28:51 -07001261 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001262 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001263}
1264
1265/**
1266 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001267 * @dev: drm device
1268 * @data: ioctl data blob
1269 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001270 *
1271 * On error, the contents of the buffer that were to be modified are undefined.
1272 */
1273int
1274i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001275 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001276{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001277 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001278 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001279 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001280 int ret;
1281
1282 if (args->size == 0)
1283 return 0;
1284
1285 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001286 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001287 args->size))
1288 return -EFAULT;
1289
Jani Nikulad330a952014-01-21 11:24:25 +02001290 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001291 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001292 args->size);
1293 if (ret)
1294 return -EFAULT;
1295 }
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Imre Deak5d77d9c2014-11-12 16:40:35 +02001297 intel_runtime_pm_get(dev_priv);
1298
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 ret = i915_mutex_lock_interruptible(dev);
1300 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001301 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001302
Chris Wilson03ac0642016-07-20 13:31:51 +01001303 obj = i915_gem_object_lookup(file, args->handle);
1304 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001305 ret = -ENOENT;
1306 goto unlock;
1307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Chris Wilson7dcd2492010-09-26 20:21:44 +01001309 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001310 if (args->offset > obj->base.size ||
1311 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001312 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001313 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001314 }
1315
Chris Wilsondb53a302011-02-03 11:57:46 +00001316 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1317
Daniel Vetter935aaa62012-03-25 19:47:35 +02001318 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001319 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1320 * it would end up going through the fenced access, and we'll get
1321 * different detiling behavior between reading and writing.
1322 * pread/pwrite currently are reading and writing from the CPU
1323 * perspective, requiring manual detiling by the client.
1324 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001325 if (!i915_gem_object_has_struct_page(obj) ||
1326 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301327 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001328 /* Note that the gtt paths might fail with non-page-backed user
1329 * pointers (e.g. gtt mappings when moving data between
1330 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001331 }
Eric Anholt673a3942008-07-30 12:06:12 -07001332
Chris Wilsond1054ee2016-07-16 18:42:36 +01001333 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001334 if (obj->phys_handle)
1335 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001336 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001337 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301338 else
1339 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001340 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001341
Chris Wilson35b62a82010-09-26 20:23:38 +01001342out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001343 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001344unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001345 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001346put_rpm:
1347 intel_runtime_pm_put(dev_priv);
1348
Eric Anholt673a3942008-07-30 12:06:12 -07001349 return ret;
1350}
1351
Chris Wilsonb3612372012-08-24 09:35:08 +01001352/**
1353 * Ensures that all rendering to the object has completed and the object is
1354 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001355 * @obj: i915 gem object
1356 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001357 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001358int
Chris Wilsonb3612372012-08-24 09:35:08 +01001359i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1360 bool readonly)
1361{
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001362 struct reservation_object *resv;
Chris Wilsonb4716182015-04-27 13:41:17 +01001363 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001364
Chris Wilsonb4716182015-04-27 13:41:17 +01001365 if (readonly) {
1366 if (obj->last_write_req != NULL) {
1367 ret = i915_wait_request(obj->last_write_req);
1368 if (ret)
1369 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001370
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001371 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001372 if (obj->last_read_req[i] == obj->last_write_req)
1373 i915_gem_object_retire__read(obj, i);
1374 else
1375 i915_gem_object_retire__write(obj);
1376 }
1377 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001378 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001379 if (obj->last_read_req[i] == NULL)
1380 continue;
1381
1382 ret = i915_wait_request(obj->last_read_req[i]);
1383 if (ret)
1384 return ret;
1385
1386 i915_gem_object_retire__read(obj, i);
1387 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001388 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001389 }
1390
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001391 resv = i915_gem_object_get_dmabuf_resv(obj);
1392 if (resv) {
1393 long err;
1394
1395 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
1396 MAX_SCHEDULE_TIMEOUT);
1397 if (err < 0)
1398 return err;
1399 }
1400
Chris Wilsonb4716182015-04-27 13:41:17 +01001401 return 0;
1402}
1403
1404static void
1405i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1406 struct drm_i915_gem_request *req)
1407{
Chris Wilson7e21d642016-07-27 09:07:29 +01001408 int idx = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001409
Chris Wilson7e21d642016-07-27 09:07:29 +01001410 if (obj->last_read_req[idx] == req)
1411 i915_gem_object_retire__read(obj, idx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001412 else if (obj->last_write_req == req)
1413 i915_gem_object_retire__write(obj);
1414
Chris Wilson0c5eed62016-06-29 15:51:14 +01001415 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilson05235c52016-07-20 09:21:08 +01001416 i915_gem_request_retire_upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001417}
1418
Chris Wilson3236f572012-08-24 09:35:09 +01001419/* A nonblocking variant of the above wait. This is a highly dangerous routine
1420 * as the object state may change during this call.
1421 */
1422static __must_check int
1423i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001424 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001425 bool readonly)
1426{
1427 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001428 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001429 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001430 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001431
1432 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1433 BUG_ON(!dev_priv->mm.interruptible);
1434
Chris Wilsonb4716182015-04-27 13:41:17 +01001435 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001436 return 0;
1437
Chris Wilsonb4716182015-04-27 13:41:17 +01001438 if (readonly) {
1439 struct drm_i915_gem_request *req;
1440
1441 req = obj->last_write_req;
1442 if (req == NULL)
1443 return 0;
1444
Chris Wilsone8a261e2016-07-20 13:31:49 +01001445 requests[n++] = i915_gem_request_get(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01001446 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001447 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001448 struct drm_i915_gem_request *req;
1449
1450 req = obj->last_read_req[i];
1451 if (req == NULL)
1452 continue;
1453
Chris Wilsone8a261e2016-07-20 13:31:49 +01001454 requests[n++] = i915_gem_request_get(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01001455 }
1456 }
1457
1458 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001459 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001460 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001461 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001462 mutex_lock(&dev->struct_mutex);
1463
Chris Wilsonb4716182015-04-27 13:41:17 +01001464 for (i = 0; i < n; i++) {
1465 if (ret == 0)
1466 i915_gem_object_retire_request(obj, requests[i]);
Chris Wilsone8a261e2016-07-20 13:31:49 +01001467 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01001468 }
1469
1470 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001471}
1472
Chris Wilson2e1b8732015-04-27 13:41:22 +01001473static struct intel_rps_client *to_rps_client(struct drm_file *file)
1474{
1475 struct drm_i915_file_private *fpriv = file->driver_priv;
1476 return &fpriv->rps;
1477}
1478
Chris Wilsonaeecc962016-06-17 14:46:39 -03001479static enum fb_op_origin
1480write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1481{
1482 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1483 ORIGIN_GTT : ORIGIN_CPU;
1484}
1485
Eric Anholt673a3942008-07-30 12:06:12 -07001486/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001487 * Called when user space prepares to use an object with the CPU, either
1488 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001489 * @dev: drm device
1490 * @data: ioctl data blob
1491 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001492 */
1493int
1494i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001495 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001496{
1497 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001498 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001499 uint32_t read_domains = args->read_domains;
1500 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001501 int ret;
1502
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001503 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001504 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 return -EINVAL;
1506
Chris Wilson21d509e2009-06-06 09:46:02 +01001507 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001508 return -EINVAL;
1509
1510 /* Having something in the write domain implies it's in the read
1511 * domain, and only that read domain. Enforce that in the request.
1512 */
1513 if (write_domain != 0 && read_domains != write_domain)
1514 return -EINVAL;
1515
Chris Wilson76c1dec2010-09-25 11:22:51 +01001516 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001517 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001518 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001519
Chris Wilson03ac0642016-07-20 13:31:51 +01001520 obj = i915_gem_object_lookup(file, args->handle);
1521 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001522 ret = -ENOENT;
1523 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001524 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001525
Chris Wilson3236f572012-08-24 09:35:09 +01001526 /* Try to flush the object off the GPU without holding the lock.
1527 * We will repeat the flush holding the lock in the normal manner
1528 * to catch cases where we are gazumped.
1529 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001530 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001531 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001532 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001533 if (ret)
1534 goto unref;
1535
Chris Wilson43566de2015-01-02 16:29:29 +05301536 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001537 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301538 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001539 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001540
Daniel Vetter031b6982015-06-26 19:35:16 +02001541 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001542 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001543
Chris Wilson3236f572012-08-24 09:35:09 +01001544unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001545 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001546unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001547 mutex_unlock(&dev->struct_mutex);
1548 return ret;
1549}
1550
1551/**
1552 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001553 * @dev: drm device
1554 * @data: ioctl data blob
1555 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001556 */
1557int
1558i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001560{
1561 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001562 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 int ret = 0;
1564
Chris Wilson76c1dec2010-09-25 11:22:51 +01001565 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568
Chris Wilson03ac0642016-07-20 13:31:51 +01001569 obj = i915_gem_object_lookup(file, args->handle);
1570 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001571 ret = -ENOENT;
1572 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001573 }
1574
Eric Anholt673a3942008-07-30 12:06:12 -07001575 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001576 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001577 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001578
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001579 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001580unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001581 mutex_unlock(&dev->struct_mutex);
1582 return ret;
1583}
1584
1585/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001586 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1587 * it is mapped to.
1588 * @dev: drm device
1589 * @data: ioctl data blob
1590 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001591 *
1592 * While the mapping holds a reference on the contents of the object, it doesn't
1593 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001594 *
1595 * IMPORTANT:
1596 *
1597 * DRM driver writers who look a this function as an example for how to do GEM
1598 * mmap support, please don't implement mmap support like here. The modern way
1599 * to implement DRM mmap support is with an mmap offset ioctl (like
1600 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1601 * That way debug tooling like valgrind will understand what's going on, hiding
1602 * the mmap call in a driver private ioctl will break that. The i915 driver only
1603 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001604 */
1605int
1606i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001607 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001608{
1609 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001610 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001611 unsigned long addr;
1612
Akash Goel1816f922015-01-02 16:29:30 +05301613 if (args->flags & ~(I915_MMAP_WC))
1614 return -EINVAL;
1615
Borislav Petkov568a58e2016-03-29 17:42:01 +02001616 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301617 return -ENODEV;
1618
Chris Wilson03ac0642016-07-20 13:31:51 +01001619 obj = i915_gem_object_lookup(file, args->handle);
1620 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001621 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001622
Daniel Vetter1286ff72012-05-10 15:25:09 +02001623 /* prime objects have no backing filp to GEM mmap
1624 * pages from.
1625 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001626 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001627 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001628 return -EINVAL;
1629 }
1630
Chris Wilson03ac0642016-07-20 13:31:51 +01001631 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001632 PROT_READ | PROT_WRITE, MAP_SHARED,
1633 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301634 if (args->flags & I915_MMAP_WC) {
1635 struct mm_struct *mm = current->mm;
1636 struct vm_area_struct *vma;
1637
Michal Hocko80a89a52016-05-23 16:26:11 -07001638 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001639 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001640 return -EINTR;
1641 }
Akash Goel1816f922015-01-02 16:29:30 +05301642 vma = find_vma(mm, addr);
1643 if (vma)
1644 vma->vm_page_prot =
1645 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1646 else
1647 addr = -ENOMEM;
1648 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001649
1650 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001651 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301652 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001653 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001654 if (IS_ERR((void *)addr))
1655 return addr;
1656
1657 args->addr_ptr = (uint64_t) addr;
1658
1659 return 0;
1660}
1661
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662/**
1663 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001664 * @vma: VMA in question
1665 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001666 *
1667 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1668 * from userspace. The fault handler takes care of binding the object to
1669 * the GTT (if needed), allocating and programming a fence register (again,
1670 * only if needed based on whether the old reg is still valid or the object
1671 * is tiled) and inserting a new PTE into the faulting process.
1672 *
1673 * Note that the faulting process may involve evicting existing objects
1674 * from the GTT and/or fence registers to make room. So performance may
1675 * suffer if the GTT working set is large or there are few fence registers
1676 * left.
1677 */
1678int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1679{
Chris Wilson05394f32010-11-08 19:18:58 +00001680 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1681 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001682 struct drm_i915_private *dev_priv = to_i915(dev);
1683 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001684 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001685 pgoff_t page_offset;
1686 unsigned long pfn;
1687 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001688 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689
Paulo Zanonif65c9162013-11-27 18:20:34 -02001690 intel_runtime_pm_get(dev_priv);
1691
Jesse Barnesde151cf2008-11-12 10:03:55 -08001692 /* We don't use vmf->pgoff since that has the fake offset */
1693 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1694 PAGE_SHIFT;
1695
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001696 ret = i915_mutex_lock_interruptible(dev);
1697 if (ret)
1698 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001699
Chris Wilsondb53a302011-02-03 11:57:46 +00001700 trace_i915_gem_object_fault(obj, page_offset, true, write);
1701
Chris Wilson6e4930f2014-02-07 18:37:06 -02001702 /* Try to flush the object off the GPU first without holding the lock.
1703 * Upon reacquiring the lock, we will perform our sanity checks and then
1704 * repeat the flush holding the lock in the normal manner to catch cases
1705 * where we are gazumped.
1706 */
1707 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1708 if (ret)
1709 goto unlock;
1710
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001711 /* Access to snoopable pages through the GTT is incoherent. */
1712 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001713 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001714 goto unlock;
1715 }
1716
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001717 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001718 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001719 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001720 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001721
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001722 memset(&view, 0, sizeof(view));
1723 view.type = I915_GGTT_VIEW_PARTIAL;
1724 view.params.partial.offset = rounddown(page_offset, chunk_size);
1725 view.params.partial.size =
1726 min_t(unsigned int,
1727 chunk_size,
1728 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1729 view.params.partial.offset);
1730 }
1731
1732 /* Now pin it into the GTT if needed */
1733 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001734 if (ret)
1735 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736
Chris Wilsonc9839302012-11-20 10:45:17 +00001737 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1738 if (ret)
1739 goto unpin;
1740
1741 ret = i915_gem_object_get_fence(obj);
1742 if (ret)
1743 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001744
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001745 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001746 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001747 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001748 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001750 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1751 /* Overriding existing pages in partial view does not cause
1752 * us any trouble as TLBs are still valid because the fault
1753 * is due to userspace losing part of the mapping or never
1754 * having accessed it before (at this partials' range).
1755 */
1756 unsigned long base = vma->vm_start +
1757 (view.params.partial.offset << PAGE_SHIFT);
1758 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001759
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001760 for (i = 0; i < view.params.partial.size; i++) {
1761 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001762 if (ret)
1763 break;
1764 }
1765
1766 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001767 } else {
1768 if (!obj->fault_mappable) {
1769 unsigned long size = min_t(unsigned long,
1770 vma->vm_end - vma->vm_start,
1771 obj->base.size);
1772 int i;
1773
1774 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1775 ret = vm_insert_pfn(vma,
1776 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1777 pfn + i);
1778 if (ret)
1779 break;
1780 }
1781
1782 obj->fault_mappable = true;
1783 } else
1784 ret = vm_insert_pfn(vma,
1785 (unsigned long)vmf->virtual_address,
1786 pfn + page_offset);
1787 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001788unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001789 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001790unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001792out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001794 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001795 /*
1796 * We eat errors when the gpu is terminally wedged to avoid
1797 * userspace unduly crashing (gl has no provisions for mmaps to
1798 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1799 * and so needs to be reported.
1800 */
1801 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001802 ret = VM_FAULT_SIGBUS;
1803 break;
1804 }
Chris Wilson045e7692010-11-07 09:18:22 +00001805 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001806 /*
1807 * EAGAIN means the gpu is hung and we'll wait for the error
1808 * handler to reset everything when re-faulting in
1809 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001810 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001811 case 0:
1812 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001813 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001814 case -EBUSY:
1815 /*
1816 * EBUSY is ok: this just means that another thread
1817 * already did the job.
1818 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001819 ret = VM_FAULT_NOPAGE;
1820 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001821 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001822 ret = VM_FAULT_OOM;
1823 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001824 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001825 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001826 ret = VM_FAULT_SIGBUS;
1827 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001828 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001829 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001830 ret = VM_FAULT_SIGBUS;
1831 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001832 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001833
1834 intel_runtime_pm_put(dev_priv);
1835 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001836}
1837
1838/**
Chris Wilson901782b2009-07-10 08:18:50 +01001839 * i915_gem_release_mmap - remove physical page mappings
1840 * @obj: obj in question
1841 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001842 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001843 * relinquish ownership of the pages back to the system.
1844 *
1845 * It is vital that we remove the page mapping if we have mapped a tiled
1846 * object through the GTT and then lose the fence register due to
1847 * resource pressure. Similarly if the object has been moved out of the
1848 * aperture, than pages mapped into userspace must be revoked. Removing the
1849 * mapping will then trigger a page fault on the next user access, allowing
1850 * fixup by i915_gem_fault().
1851 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001852void
Chris Wilson05394f32010-11-08 19:18:58 +00001853i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001854{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001855 /* Serialisation between user GTT access and our code depends upon
1856 * revoking the CPU's PTE whilst the mutex is held. The next user
1857 * pagefault then has to wait until we release the mutex.
1858 */
1859 lockdep_assert_held(&obj->base.dev->struct_mutex);
1860
Chris Wilson6299f992010-11-24 12:23:44 +00001861 if (!obj->fault_mappable)
1862 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001863
David Herrmann6796cb12014-01-03 14:24:19 +01001864 drm_vma_node_unmap(&obj->base.vma_node,
1865 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001866
1867 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1868 * memory transactions from userspace before we return. The TLB
1869 * flushing implied above by changing the PTE above *should* be
1870 * sufficient, an extra barrier here just provides us with a bit
1871 * of paranoid documentation about our requirement to serialise
1872 * memory writes before touching registers / GSM.
1873 */
1874 wmb();
1875
Chris Wilson6299f992010-11-24 12:23:44 +00001876 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001877}
1878
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001879void
1880i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1881{
1882 struct drm_i915_gem_object *obj;
1883
1884 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1885 i915_gem_release_mmap(obj);
1886}
1887
Imre Deak0fa87792013-01-07 21:47:35 +02001888uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001889i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001890{
Chris Wilsone28f8712011-07-18 13:11:49 -07001891 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001892
1893 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001894 tiling_mode == I915_TILING_NONE)
1895 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001896
1897 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001898 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001899 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001900 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001901 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001902
Chris Wilsone28f8712011-07-18 13:11:49 -07001903 while (gtt_size < size)
1904 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001905
Chris Wilsone28f8712011-07-18 13:11:49 -07001906 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001907}
1908
Jesse Barnesde151cf2008-11-12 10:03:55 -08001909/**
1910 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001911 * @dev: drm device
1912 * @size: object size
1913 * @tiling_mode: tiling mode
1914 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001915 *
1916 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001917 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001918 */
Imre Deakd865110c2013-01-07 21:47:33 +02001919uint32_t
1920i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1921 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001923 /*
1924 * Minimum alignment is 4k (GTT page size), but might be greater
1925 * if a fence register is needed for the object.
1926 */
Imre Deakd865110c2013-01-07 21:47:33 +02001927 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001928 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001929 return 4096;
1930
1931 /*
1932 * Previous chips need to be aligned to the size of the smallest
1933 * fence register that can contain the object.
1934 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001935 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001936}
1937
Chris Wilsond8cb5082012-08-11 15:41:03 +01001938static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1939{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001940 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001941 int ret;
1942
Daniel Vetterda494d72012-12-20 15:11:16 +01001943 dev_priv->mm.shrinker_no_lock_stealing = true;
1944
Chris Wilsond8cb5082012-08-11 15:41:03 +01001945 ret = drm_gem_create_mmap_offset(&obj->base);
1946 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001947 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001948
1949 /* Badly fragmented mmap space? The only way we can recover
1950 * space is by destroying unwanted objects. We can't randomly release
1951 * mmap_offsets as userspace expects them to be persistent for the
1952 * lifetime of the objects. The closest we can is to release the
1953 * offsets on purgeable objects by truncating it and marking it purged,
1954 * which prevents userspace from ever using that object again.
1955 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001956 i915_gem_shrink(dev_priv,
1957 obj->base.size >> PAGE_SHIFT,
1958 I915_SHRINK_BOUND |
1959 I915_SHRINK_UNBOUND |
1960 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001961 ret = drm_gem_create_mmap_offset(&obj->base);
1962 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001963 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001964
1965 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001966 ret = drm_gem_create_mmap_offset(&obj->base);
1967out:
1968 dev_priv->mm.shrinker_no_lock_stealing = false;
1969
1970 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001971}
1972
1973static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1974{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001975 drm_gem_free_mmap_offset(&obj->base);
1976}
1977
Dave Airlieda6b51d2014-12-24 13:11:17 +10001978int
Dave Airlieff72145b2011-02-07 12:16:14 +10001979i915_gem_mmap_gtt(struct drm_file *file,
1980 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001981 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001982 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001983{
Chris Wilson05394f32010-11-08 19:18:58 +00001984 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001985 int ret;
1986
Chris Wilson76c1dec2010-09-25 11:22:51 +01001987 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001988 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001989 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001990
Chris Wilson03ac0642016-07-20 13:31:51 +01001991 obj = i915_gem_object_lookup(file, handle);
1992 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001993 ret = -ENOENT;
1994 goto unlock;
1995 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996
Chris Wilson05394f32010-11-08 19:18:58 +00001997 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001998 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001999 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002000 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002001 }
2002
Chris Wilsond8cb5082012-08-11 15:41:03 +01002003 ret = i915_gem_object_create_mmap_offset(obj);
2004 if (ret)
2005 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002006
David Herrmann0de23972013-07-24 21:07:52 +02002007 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002009out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002010 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002011unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002012 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002013 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002014}
2015
Dave Airlieff72145b2011-02-07 12:16:14 +10002016/**
2017 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2018 * @dev: DRM device
2019 * @data: GTT mapping ioctl data
2020 * @file: GEM object info
2021 *
2022 * Simply returns the fake offset to userspace so it can mmap it.
2023 * The mmap call will end up in drm_gem_mmap(), which will set things
2024 * up so we can get faults in the handler above.
2025 *
2026 * The fault handler will take care of binding the object into the GTT
2027 * (since it may have been evicted to make room for something), allocating
2028 * a fence register, and mapping the appropriate aperture address into
2029 * userspace.
2030 */
2031int
2032i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2033 struct drm_file *file)
2034{
2035 struct drm_i915_gem_mmap_gtt *args = data;
2036
Dave Airlieda6b51d2014-12-24 13:11:17 +10002037 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002038}
2039
Daniel Vetter225067e2012-08-20 10:23:20 +02002040/* Immediately discard the backing storage */
2041static void
2042i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002043{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002044 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002045
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002046 if (obj->base.filp == NULL)
2047 return;
2048
Daniel Vetter225067e2012-08-20 10:23:20 +02002049 /* Our goal here is to return as much of the memory as
2050 * is possible back to the system as we are called from OOM.
2051 * To do this we must instruct the shmfs to drop all of its
2052 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002053 */
Chris Wilson55372522014-03-25 13:23:06 +00002054 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002055 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002056}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002057
Chris Wilson55372522014-03-25 13:23:06 +00002058/* Try to discard unwanted pages */
2059static void
2060i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002061{
Chris Wilson55372522014-03-25 13:23:06 +00002062 struct address_space *mapping;
2063
2064 switch (obj->madv) {
2065 case I915_MADV_DONTNEED:
2066 i915_gem_object_truncate(obj);
2067 case __I915_MADV_PURGED:
2068 return;
2069 }
2070
2071 if (obj->base.filp == NULL)
2072 return;
2073
2074 mapping = file_inode(obj->base.filp)->i_mapping,
2075 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002076}
2077
Chris Wilson5cdf5882010-09-27 15:51:07 +01002078static void
Chris Wilson05394f32010-11-08 19:18:58 +00002079i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002080{
Dave Gordon85d12252016-05-20 11:54:06 +01002081 struct sgt_iter sgt_iter;
2082 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002083 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002084
Chris Wilson05394f32010-11-08 19:18:58 +00002085 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002086
Chris Wilson6c085a72012-08-20 11:40:46 +02002087 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002088 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002089 /* In the event of a disaster, abandon all caches and
2090 * hope for the best.
2091 */
Chris Wilson2c225692013-08-09 12:26:45 +01002092 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002093 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2094 }
2095
Imre Deake2273302015-07-09 12:59:05 +03002096 i915_gem_gtt_finish_object(obj);
2097
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002098 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002099 i915_gem_object_save_bit_17_swizzle(obj);
2100
Chris Wilson05394f32010-11-08 19:18:58 +00002101 if (obj->madv == I915_MADV_DONTNEED)
2102 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002103
Dave Gordon85d12252016-05-20 11:54:06 +01002104 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002105 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002106 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002107
Chris Wilson05394f32010-11-08 19:18:58 +00002108 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002109 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002110
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002111 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002112 }
Chris Wilson05394f32010-11-08 19:18:58 +00002113 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002114
Chris Wilson9da3da62012-06-01 15:20:22 +01002115 sg_free_table(obj->pages);
2116 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002117}
2118
Chris Wilsondd624af2013-01-15 12:39:35 +00002119int
Chris Wilson37e680a2012-06-07 15:38:42 +01002120i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2121{
2122 const struct drm_i915_gem_object_ops *ops = obj->ops;
2123
Chris Wilson2f745ad2012-09-04 21:02:58 +01002124 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002125 return 0;
2126
Chris Wilsona5570172012-09-04 21:02:54 +01002127 if (obj->pages_pin_count)
2128 return -EBUSY;
2129
Chris Wilson15717de2016-08-04 07:52:26 +01002130 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002131
Chris Wilsona2165e32012-12-03 11:49:00 +00002132 /* ->put_pages might need to allocate memory for the bit17 swizzle
2133 * array, hence protect them from being reaped by removing them from gtt
2134 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002135 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002136
Chris Wilson0a798eb2016-04-08 12:11:11 +01002137 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002138 if (is_vmalloc_addr(obj->mapping))
2139 vunmap(obj->mapping);
2140 else
2141 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002142 obj->mapping = NULL;
2143 }
2144
Chris Wilson37e680a2012-06-07 15:38:42 +01002145 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002146 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002147
Chris Wilson55372522014-03-25 13:23:06 +00002148 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002149
2150 return 0;
2151}
2152
Chris Wilson37e680a2012-06-07 15:38:42 +01002153static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002154i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002155{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002156 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002157 int page_count, i;
2158 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 struct sg_table *st;
2160 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002161 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002162 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002163 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002164 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002165 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002166
Chris Wilson6c085a72012-08-20 11:40:46 +02002167 /* Assert that the object is not currently in any GPU domain. As it
2168 * wasn't in the GTT, there shouldn't be any way it could have been in
2169 * a GPU cache
2170 */
2171 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2172 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2173
Chris Wilson9da3da62012-06-01 15:20:22 +01002174 st = kmalloc(sizeof(*st), GFP_KERNEL);
2175 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002176 return -ENOMEM;
2177
Chris Wilson9da3da62012-06-01 15:20:22 +01002178 page_count = obj->base.size / PAGE_SIZE;
2179 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002180 kfree(st);
2181 return -ENOMEM;
2182 }
2183
2184 /* Get the list of pages out of our struct file. They'll be pinned
2185 * at this point until we release them.
2186 *
2187 * Fail silently without starting the shrinker
2188 */
Al Viro496ad9a2013-01-23 17:07:38 -05002189 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002190 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002191 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002192 sg = st->sgl;
2193 st->nents = 0;
2194 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002195 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2196 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002197 i915_gem_shrink(dev_priv,
2198 page_count,
2199 I915_SHRINK_BOUND |
2200 I915_SHRINK_UNBOUND |
2201 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002202 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2203 }
2204 if (IS_ERR(page)) {
2205 /* We've tried hard to allocate the memory by reaping
2206 * our own buffer, now let the real VM do its job and
2207 * go down in flames if truly OOM.
2208 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002209 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002210 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002211 if (IS_ERR(page)) {
2212 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002213 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002214 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002215 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002216#ifdef CONFIG_SWIOTLB
2217 if (swiotlb_nr_tbl()) {
2218 st->nents++;
2219 sg_set_page(sg, page, PAGE_SIZE, 0);
2220 sg = sg_next(sg);
2221 continue;
2222 }
2223#endif
Imre Deak90797e62013-02-18 19:28:03 +02002224 if (!i || page_to_pfn(page) != last_pfn + 1) {
2225 if (i)
2226 sg = sg_next(sg);
2227 st->nents++;
2228 sg_set_page(sg, page, PAGE_SIZE, 0);
2229 } else {
2230 sg->length += PAGE_SIZE;
2231 }
2232 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002233
2234 /* Check that the i965g/gm workaround works. */
2235 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002236 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002237#ifdef CONFIG_SWIOTLB
2238 if (!swiotlb_nr_tbl())
2239#endif
2240 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002241 obj->pages = st;
2242
Imre Deake2273302015-07-09 12:59:05 +03002243 ret = i915_gem_gtt_prepare_object(obj);
2244 if (ret)
2245 goto err_pages;
2246
Eric Anholt673a3942008-07-30 12:06:12 -07002247 if (i915_gem_object_needs_bit17_swizzle(obj))
2248 i915_gem_object_do_bit_17_swizzle(obj);
2249
Daniel Vetter656bfa32014-11-20 09:26:30 +01002250 if (obj->tiling_mode != I915_TILING_NONE &&
2251 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2252 i915_gem_object_pin_pages(obj);
2253
Eric Anholt673a3942008-07-30 12:06:12 -07002254 return 0;
2255
2256err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002257 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002258 for_each_sgt_page(page, sgt_iter, st)
2259 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002260 sg_free_table(st);
2261 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002262
2263 /* shmemfs first checks if there is enough memory to allocate the page
2264 * and reports ENOSPC should there be insufficient, along with the usual
2265 * ENOMEM for a genuine allocation failure.
2266 *
2267 * We use ENOSPC in our driver to mean that we have run out of aperture
2268 * space and so want to translate the error from shmemfs back to our
2269 * usual understanding of ENOMEM.
2270 */
Imre Deake2273302015-07-09 12:59:05 +03002271 if (ret == -ENOSPC)
2272 ret = -ENOMEM;
2273
2274 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002275}
2276
Chris Wilson37e680a2012-06-07 15:38:42 +01002277/* Ensure that the associated pages are gathered from the backing storage
2278 * and pinned into our object. i915_gem_object_get_pages() may be called
2279 * multiple times before they are released by a single call to
2280 * i915_gem_object_put_pages() - once the pages are no longer referenced
2281 * either as a result of memory pressure (reaping pages under the shrinker)
2282 * or as the object is itself released.
2283 */
2284int
2285i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2286{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002287 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002288 const struct drm_i915_gem_object_ops *ops = obj->ops;
2289 int ret;
2290
Chris Wilson2f745ad2012-09-04 21:02:58 +01002291 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002292 return 0;
2293
Chris Wilson43e28f02013-01-08 10:53:09 +00002294 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002295 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002296 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002297 }
2298
Chris Wilsona5570172012-09-04 21:02:54 +01002299 BUG_ON(obj->pages_pin_count);
2300
Chris Wilson37e680a2012-06-07 15:38:42 +01002301 ret = ops->get_pages(obj);
2302 if (ret)
2303 return ret;
2304
Ben Widawsky35c20a62013-05-31 11:28:48 -07002305 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002306
2307 obj->get_page.sg = obj->pages->sgl;
2308 obj->get_page.last = 0;
2309
Chris Wilson37e680a2012-06-07 15:38:42 +01002310 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002311}
2312
Dave Gordondd6034c2016-05-20 11:54:04 +01002313/* The 'mapping' part of i915_gem_object_pin_map() below */
2314static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2315{
2316 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2317 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002318 struct sgt_iter sgt_iter;
2319 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002320 struct page *stack_pages[32];
2321 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002322 unsigned long i = 0;
2323 void *addr;
2324
2325 /* A single page can always be kmapped */
2326 if (n_pages == 1)
2327 return kmap(sg_page(sgt->sgl));
2328
Dave Gordonb338fa42016-05-20 11:54:05 +01002329 if (n_pages > ARRAY_SIZE(stack_pages)) {
2330 /* Too big for stack -- allocate temporary array instead */
2331 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2332 if (!pages)
2333 return NULL;
2334 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002335
Dave Gordon85d12252016-05-20 11:54:06 +01002336 for_each_sgt_page(page, sgt_iter, sgt)
2337 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002338
2339 /* Check that we have the expected number of pages */
2340 GEM_BUG_ON(i != n_pages);
2341
2342 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2343
Dave Gordonb338fa42016-05-20 11:54:05 +01002344 if (pages != stack_pages)
2345 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002346
2347 return addr;
2348}
2349
2350/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002351void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2352{
2353 int ret;
2354
2355 lockdep_assert_held(&obj->base.dev->struct_mutex);
2356
2357 ret = i915_gem_object_get_pages(obj);
2358 if (ret)
2359 return ERR_PTR(ret);
2360
2361 i915_gem_object_pin_pages(obj);
2362
Dave Gordondd6034c2016-05-20 11:54:04 +01002363 if (!obj->mapping) {
2364 obj->mapping = i915_gem_object_map(obj);
2365 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002366 i915_gem_object_unpin_pages(obj);
2367 return ERR_PTR(-ENOMEM);
2368 }
2369 }
2370
2371 return obj->mapping;
2372}
2373
Ben Widawskye2d05a82013-09-24 09:57:58 -07002374void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002375 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002376{
Chris Wilsonb4716182015-04-27 13:41:17 +01002377 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002378 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002379
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002380 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002381
2382 /* Add a reference if we're newly entering the active list. */
2383 if (obj->active == 0)
Chris Wilson25dc5562016-07-20 13:31:52 +01002384 i915_gem_object_get(obj);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002385 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002386
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002387 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002388 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002389
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002390 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002391}
2392
Chris Wilsoncaea7472010-11-12 13:53:37 +00002393static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002394i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2395{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002396 GEM_BUG_ON(obj->last_write_req == NULL);
2397 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002398
2399 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002400 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002401}
2402
2403static void
Chris Wilson7e21d642016-07-27 09:07:29 +01002404i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int idx)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002405{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002406 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002407
Chris Wilson7e21d642016-07-27 09:07:29 +01002408 GEM_BUG_ON(obj->last_read_req[idx] == NULL);
2409 GEM_BUG_ON(!(obj->active & (1 << idx)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002410
Chris Wilson7e21d642016-07-27 09:07:29 +01002411 list_del_init(&obj->engine_list[idx]);
2412 i915_gem_request_assign(&obj->last_read_req[idx], NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01002413
Chris Wilson7e21d642016-07-27 09:07:29 +01002414 if (obj->last_write_req && obj->last_write_req->engine->id == idx)
Chris Wilsonb4716182015-04-27 13:41:17 +01002415 i915_gem_object_retire__write(obj);
2416
Chris Wilson7e21d642016-07-27 09:07:29 +01002417 obj->active &= ~(1 << idx);
Chris Wilsonb4716182015-04-27 13:41:17 +01002418 if (obj->active)
2419 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002420
Chris Wilson6c246952015-07-27 10:26:26 +01002421 /* Bump our place on the bound list to keep it roughly in LRU order
2422 * so that we don't steal from recently used but inactive objects
2423 * (unless we are forced to ofc!)
2424 */
2425 list_move_tail(&obj->global_list,
2426 &to_i915(obj->base.dev)->mm.bound_list);
2427
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002428 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2429 if (!list_empty(&vma->vm_link))
2430 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002431 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002432
John Harrison97b2a6a2014-11-24 18:49:26 +00002433 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002434 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002435}
2436
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002437static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002438{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002439 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002440
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002441 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002442 return true;
2443
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002444 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002445 if (ctx->hang_stats.ban_period_seconds &&
2446 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002447 DRM_DEBUG("context hanging too fast, banning!\n");
2448 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002449 }
2450
2451 return false;
2452}
2453
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002454static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002455 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002456{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002457 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002458
2459 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002460 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002461 hs->batch_active++;
2462 hs->guilty_ts = get_seconds();
2463 } else {
2464 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002465 }
2466}
2467
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002468struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002469i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002470{
Chris Wilson4db080f2013-12-04 11:37:09 +00002471 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002472
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002473 /* We are called by the error capture and reset at a random
2474 * point in time. In particular, note that neither is crucially
2475 * ordered with an interrupt. After a hang, the GPU is dead and we
2476 * assume that no more writes can happen (we waited long enough for
2477 * all writes that were in transaction to be flushed) - adding an
2478 * extra delay for a recent interrupt is pointless. Hence, we do
2479 * not need an engine->irq_seqno_barrier() before the seqno reads.
2480 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002481 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002482 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002483 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002484
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002485 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002486 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002487
2488 return NULL;
2489}
2490
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002491static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002492{
2493 struct drm_i915_gem_request *request;
2494 bool ring_hung;
2495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002496 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002497 if (request == NULL)
2498 return;
2499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002500 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002501
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002502 i915_set_reset_status(request->ctx, ring_hung);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002503 list_for_each_entry_continue(request, &engine->request_list, list)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002504 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002505}
2506
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002507static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002508{
Chris Wilson7e37f882016-08-02 22:50:21 +01002509 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002510
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002511 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002512 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002513
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002514 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002515 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002516 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002517
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002518 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002519 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002520
Chris Wilsonc4b09302016-07-20 09:21:10 +01002521 /* Mark all pending requests as complete so that any concurrent
2522 * (lockless) lookup doesn't try and wait upon the request as we
2523 * reset it.
2524 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002525 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002526
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002527 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002528 * Clear the execlists queue up before freeing the requests, as those
2529 * are the ones that keep the context and ringbuffer backing objects
2530 * pinned in place.
2531 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002532
Tomas Elf7de1691a2015-10-19 16:32:32 +01002533 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002534 /* Ensure irq handler finishes or is cancelled. */
2535 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002536
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002537 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002538 }
2539
2540 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002541 * We must free the requests after all the corresponding objects have
2542 * been moved off active lists. Which is the same order as the normal
2543 * retire_requests function does. This is important if object hold
2544 * implicit references on things like e.g. ppgtt address spaces through
2545 * the request.
2546 */
Chris Wilson05235c52016-07-20 09:21:08 +01002547 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002548 struct drm_i915_gem_request *request;
2549
Chris Wilson05235c52016-07-20 09:21:08 +01002550 request = list_last_entry(&engine->request_list,
2551 struct drm_i915_gem_request,
2552 list);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002553
Chris Wilson05235c52016-07-20 09:21:08 +01002554 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002555 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002556
2557 /* Having flushed all requests from all queues, we know that all
2558 * ringbuffers must now be empty. However, since we do not reclaim
2559 * all space when retiring the request (to prevent HEADs colliding
2560 * with rapid ringbuffer wraparound) the amount of available space
2561 * upon reset is less than when we start. Do one more pass over
2562 * all the ringbuffers to reset last_retired_head.
2563 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002564 list_for_each_entry(ring, &engine->buffers, link) {
2565 ring->last_retired_head = ring->tail;
2566 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002567 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002568
Chris Wilsonb913b332016-07-13 09:10:31 +01002569 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002570}
2571
Chris Wilson069efc12010-09-30 16:53:18 +01002572void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002573{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002574 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002575 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002576
Chris Wilson4db080f2013-12-04 11:37:09 +00002577 /*
2578 * Before we free the objects from the requests, we need to inspect
2579 * them for finding the guilty party. As the requests only borrow
2580 * their reference to the objects, the inspection must be done first.
2581 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002582 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002583 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002584
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002585 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002586 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002587 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002588
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002589 i915_gem_context_reset(dev);
2590
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002591 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002592
2593 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002594}
2595
2596/**
2597 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002598 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07002599 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002600void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002601i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002602{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002603 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002604
Chris Wilson832a3aa2015-03-18 18:19:22 +00002605 /* Retire requests first as we use it above for the early return.
2606 * If we retire requests last, we may use a later seqno and so clear
2607 * the requests lists without clearing the active list, leading to
2608 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002609 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002610 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002611 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002612
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002613 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002614 struct drm_i915_gem_request,
2615 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002616
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002617 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07002618 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002619
Chris Wilson05235c52016-07-20 09:21:08 +01002620 i915_gem_request_retire_upto(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002621 }
2622
Chris Wilson832a3aa2015-03-18 18:19:22 +00002623 /* Move any buffers on the active list that are no longer referenced
2624 * by the ringbuffer to the flushing/inactive lists as appropriate,
2625 * before we free the context associated with the requests.
2626 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002627 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002628 struct drm_i915_gem_object *obj;
2629
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002630 obj = list_first_entry(&engine->active_list,
2631 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002632 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002633
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002634 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002635 break;
2636
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002637 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002638 }
2639
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002640 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002641}
2642
Chris Wilson67d97da2016-07-04 08:08:31 +01002643void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002644{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002645 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002646
Chris Wilson91c8a322016-07-05 10:40:23 +01002647 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson67d97da2016-07-04 08:08:31 +01002648
2649 if (dev_priv->gt.active_engines == 0)
2650 return;
2651
2652 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002653
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002654 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002655 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002656 if (list_empty(&engine->request_list))
2657 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002658 }
2659
Chris Wilson67d97da2016-07-04 08:08:31 +01002660 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01002661 queue_delayed_work(dev_priv->wq,
2662 &dev_priv->gt.idle_work,
2663 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002664}
2665
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002666static void
Eric Anholt673a3942008-07-30 12:06:12 -07002667i915_gem_retire_work_handler(struct work_struct *work)
2668{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002669 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002670 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002671 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002672
Chris Wilson891b48c2010-09-29 12:26:37 +01002673 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002674 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002675 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002676 mutex_unlock(&dev->struct_mutex);
2677 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002678
2679 /* Keep the retire handler running until we are finally idle.
2680 * We do not need to do this test under locking as in the worst-case
2681 * we queue the retire worker once too often.
2682 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002683 if (READ_ONCE(dev_priv->gt.awake)) {
2684 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002685 queue_delayed_work(dev_priv->wq,
2686 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002687 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002688 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002689}
Chris Wilson891b48c2010-09-29 12:26:37 +01002690
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002691static void
2692i915_gem_idle_work_handler(struct work_struct *work)
2693{
2694 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002695 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002696 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002697 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002698 unsigned int stuck_engines;
2699 bool rearm_hangcheck;
2700
2701 if (!READ_ONCE(dev_priv->gt.awake))
2702 return;
2703
2704 if (READ_ONCE(dev_priv->gt.active_engines))
2705 return;
2706
2707 rearm_hangcheck =
2708 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2709
2710 if (!mutex_trylock(&dev->struct_mutex)) {
2711 /* Currently busy, come back later */
2712 mod_delayed_work(dev_priv->wq,
2713 &dev_priv->gt.idle_work,
2714 msecs_to_jiffies(50));
2715 goto out_rearm;
2716 }
2717
2718 if (dev_priv->gt.active_engines)
2719 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002720
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002721 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002722 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002723
Chris Wilson67d97da2016-07-04 08:08:31 +01002724 GEM_BUG_ON(!dev_priv->gt.awake);
2725 dev_priv->gt.awake = false;
2726 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002727
Chris Wilson2529d572016-07-24 10:10:20 +01002728 /* As we have disabled hangcheck, we need to unstick any waiters still
2729 * hanging around. However, as we may be racing against the interrupt
2730 * handler or the waiters themselves, we skip enabling the fake-irq.
2731 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002732 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002733 if (unlikely(stuck_engines))
2734 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2735 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002736
Chris Wilson67d97da2016-07-04 08:08:31 +01002737 if (INTEL_GEN(dev_priv) >= 6)
2738 gen6_rps_idle(dev_priv);
2739 intel_runtime_pm_put(dev_priv);
2740out_unlock:
2741 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002742
Chris Wilson67d97da2016-07-04 08:08:31 +01002743out_rearm:
2744 if (rearm_hangcheck) {
2745 GEM_BUG_ON(!dev_priv->gt.awake);
2746 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002747 }
Eric Anholt673a3942008-07-30 12:06:12 -07002748}
2749
Ben Widawsky5816d642012-04-11 11:18:19 -07002750/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002751 * Ensures that an object will eventually get non-busy by flushing any required
2752 * write domains, emitting any outstanding lazy request and retiring and
2753 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002754 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002755 */
2756static int
2757i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2758{
John Harrisona5ac0f92015-05-29 17:44:15 +01002759 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002760
Chris Wilsonb4716182015-04-27 13:41:17 +01002761 if (!obj->active)
2762 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002763
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002764 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002765 struct drm_i915_gem_request *req;
2766
2767 req = obj->last_read_req[i];
2768 if (req == NULL)
2769 continue;
2770
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002771 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01002772 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002773 }
2774
2775 return 0;
2776}
2777
2778/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002779 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002780 * @dev: drm device pointer
2781 * @data: ioctl data blob
2782 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002783 *
2784 * Returns 0 if successful, else an error is returned with the remaining time in
2785 * the timeout parameter.
2786 * -ETIME: object is still busy after timeout
2787 * -ERESTARTSYS: signal interrupted the wait
2788 * -ENONENT: object doesn't exist
2789 * Also possible, but rare:
2790 * -EAGAIN: GPU wedged
2791 * -ENOMEM: damn
2792 * -ENODEV: Internal IRQ fail
2793 * -E?: The add request failed
2794 *
2795 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2796 * non-zero timeout parameter the wait ioctl will wait for the given number of
2797 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2798 * without holding struct_mutex the object may become re-busied before this
2799 * function completes. A similar but shorter * race condition exists in the busy
2800 * ioctl
2801 */
2802int
2803i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2804{
2805 struct drm_i915_gem_wait *args = data;
2806 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002807 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002808 int i, n = 0;
2809 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002810
Daniel Vetter11b5d512014-09-29 15:31:26 +02002811 if (args->flags != 0)
2812 return -EINVAL;
2813
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002814 ret = i915_mutex_lock_interruptible(dev);
2815 if (ret)
2816 return ret;
2817
Chris Wilson03ac0642016-07-20 13:31:51 +01002818 obj = i915_gem_object_lookup(file, args->bo_handle);
2819 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002820 mutex_unlock(&dev->struct_mutex);
2821 return -ENOENT;
2822 }
2823
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002824 /* Need to make sure the object gets inactive eventually. */
2825 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002826 if (ret)
2827 goto out;
2828
Chris Wilsonb4716182015-04-27 13:41:17 +01002829 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002830 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002831
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002832 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002833 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002834 */
Chris Wilson762e4582015-03-04 18:09:26 +00002835 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002836 ret = -ETIME;
2837 goto out;
2838 }
2839
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002840 i915_gem_object_put(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01002841
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002842 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002843 if (obj->last_read_req[i] == NULL)
2844 continue;
2845
Chris Wilsone8a261e2016-07-20 13:31:49 +01002846 req[n++] = i915_gem_request_get(obj->last_read_req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002847 }
2848
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002849 mutex_unlock(&dev->struct_mutex);
2850
Chris Wilsonb4716182015-04-27 13:41:17 +01002851 for (i = 0; i < n; i++) {
2852 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01002853 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01002854 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00002855 to_rps_client(file));
Chris Wilsone8a261e2016-07-20 13:31:49 +01002856 i915_gem_request_put(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002857 }
John Harrisonff865882014-11-24 18:49:28 +00002858 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002859
2860out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002861 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002862 mutex_unlock(&dev->struct_mutex);
2863 return ret;
2864}
2865
Chris Wilsonb4716182015-04-27 13:41:17 +01002866static int
2867__i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002868 struct drm_i915_gem_request *to,
2869 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002870{
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 int ret;
2872
Chris Wilson8e637172016-08-02 22:50:26 +01002873 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002874 return 0;
2875
Chris Wilson8e637172016-08-02 22:50:26 +01002876 if (i915_gem_request_completed(from))
Chris Wilsonb4716182015-04-27 13:41:17 +01002877 return 0;
2878
Chris Wilson39df9192016-07-20 13:31:57 +01002879 if (!i915.semaphores) {
Chris Wilson8e637172016-08-02 22:50:26 +01002880 ret = __i915_wait_request(from,
2881 from->i915->mm.interruptible,
Chris Wilsona6f766f2015-04-27 13:41:20 +01002882 NULL,
Chris Wilson197be2a2016-07-20 09:21:13 +01002883 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002884 if (ret)
2885 return ret;
2886
Chris Wilson8e637172016-08-02 22:50:26 +01002887 i915_gem_object_retire_request(obj, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002888 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002889 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002890 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002891 return 0;
2892
Chris Wilson8e637172016-08-02 22:50:26 +01002893 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002894 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002895 if (ret)
2896 return ret;
2897
Chris Wilsonddf07be2016-08-02 22:50:39 +01002898 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002899 }
2900
2901 return 0;
2902}
2903
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002904/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002905 * i915_gem_object_sync - sync an object to a ring.
2906 *
2907 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002908 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002909 *
2910 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002911 * Conceptually we serialise writes between engines inside the GPU.
2912 * We only allow one engine to write into a buffer at any time, but
2913 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002914 *
2915 * - If there is an outstanding write request to the object, the new
2916 * request must wait for it to complete (either CPU or in hw, requests
2917 * on the same ring will be naturally ordered).
2918 *
2919 * - If we are a write request (pending_write_domain is set), the new
2920 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002921 *
2922 * Returns 0 if successful, else propagates up the lower layer error.
2923 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002924int
2925i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002926 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002927{
Chris Wilsonb4716182015-04-27 13:41:17 +01002928 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002929 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002930 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07002931
Chris Wilsonb4716182015-04-27 13:41:17 +01002932 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07002933 return 0;
2934
Chris Wilsonb4716182015-04-27 13:41:17 +01002935 n = 0;
2936 if (readonly) {
2937 if (obj->last_write_req)
2938 req[n++] = obj->last_write_req;
2939 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002940 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01002941 if (obj->last_read_req[i])
2942 req[n++] = obj->last_read_req[i];
2943 }
2944 for (i = 0; i < n; i++) {
Chris Wilson8e637172016-08-02 22:50:26 +01002945 ret = __i915_gem_object_sync(obj, to, req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002946 if (ret)
2947 return ret;
2948 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002949
Chris Wilsonb4716182015-04-27 13:41:17 +01002950 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002951}
2952
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002953static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2954{
2955 u32 old_write_domain, old_read_domains;
2956
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002957 /* Force a pagefault for domain tracking on next user access */
2958 i915_gem_release_mmap(obj);
2959
Keith Packardb97c3d92011-06-24 21:02:59 -07002960 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2961 return;
2962
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002963 old_read_domains = obj->base.read_domains;
2964 old_write_domain = obj->base.write_domain;
2965
2966 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2967 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2968
2969 trace_i915_gem_object_change_domain(obj,
2970 old_read_domains,
2971 old_write_domain);
2972}
2973
Chris Wilson8ef85612016-04-28 09:56:39 +01002974static void __i915_vma_iounmap(struct i915_vma *vma)
2975{
2976 GEM_BUG_ON(vma->pin_count);
2977
2978 if (vma->iomap == NULL)
2979 return;
2980
2981 io_mapping_unmap(vma->iomap);
2982 vma->iomap = NULL;
2983}
2984
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002985static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07002986{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002987 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson43e28f02013-01-08 10:53:09 +00002988 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002989
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002990 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002991 return 0;
2992
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002993 if (!drm_mm_node_allocated(&vma->node)) {
2994 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002995 return 0;
2996 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002997
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002998 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002999 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003000
Chris Wilson15717de2016-08-04 07:52:26 +01003001 GEM_BUG_ON(obj->bind_count == 0);
3002 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003003
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003004 if (wait) {
3005 ret = i915_gem_object_wait_rendering(obj, false);
3006 if (ret)
3007 return ret;
3008 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003009
Chris Wilson596c5922016-02-26 11:03:20 +00003010 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003011 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003012
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003013 /* release the fence reg _after_ flushing */
3014 ret = i915_gem_object_put_fence(obj);
3015 if (ret)
3016 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003017
3018 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003019 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003020
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003021 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003022
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003023 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003024 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003025
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003026 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003027 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003028 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3029 obj->map_and_fenceable = false;
3030 } else if (vma->ggtt_view.pages) {
3031 sg_free_table(vma->ggtt_view.pages);
3032 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003033 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003034 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003035 }
Eric Anholt673a3942008-07-30 12:06:12 -07003036
Ben Widawsky2f633152013-07-17 12:19:03 -07003037 drm_mm_remove_node(&vma->node);
3038 i915_gem_vma_destroy(vma);
3039
3040 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003041 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01003042 if (--obj->bind_count == 0)
3043 list_move_tail(&obj->global_list,
3044 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003045
Chris Wilson70903c32013-12-04 09:59:09 +00003046 /* And finally now the object is completely decoupled from this vma,
3047 * we can drop its hold on the backing storage and allow it to be
3048 * reaped by the shrinker.
3049 */
3050 i915_gem_object_unpin_pages(obj);
3051
Chris Wilson88241782011-01-07 17:09:48 +00003052 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003053}
3054
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003055int i915_vma_unbind(struct i915_vma *vma)
3056{
3057 return __i915_vma_unbind(vma, true);
3058}
3059
3060int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3061{
3062 return __i915_vma_unbind(vma, false);
3063}
3064
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003065int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003066{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003067 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003068 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003069
Chris Wilson91c8a322016-07-05 10:40:23 +01003070 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003071
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003072 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003073 if (engine->last_context == NULL)
3074 continue;
3075
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003076 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003077 if (ret)
3078 return ret;
3079 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003080
Chris Wilsonb4716182015-04-27 13:41:17 +01003081 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003082 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003083}
3084
Chris Wilson4144f9b2014-09-11 08:43:48 +01003085static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003086 unsigned long cache_level)
3087{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003088 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003089 struct drm_mm_node *other;
3090
Chris Wilson4144f9b2014-09-11 08:43:48 +01003091 /*
3092 * On some machines we have to be careful when putting differing types
3093 * of snoopable memory together to avoid the prefetcher crossing memory
3094 * domains and dying. During vm initialisation, we decide whether or not
3095 * these constraints apply and set the drm_mm.color_adjust
3096 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003097 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003098 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003099 return true;
3100
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003101 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003102 return true;
3103
3104 if (list_empty(&gtt_space->node_list))
3105 return true;
3106
3107 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3108 if (other->allocated && !other->hole_follows && other->color != cache_level)
3109 return false;
3110
3111 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3112 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3113 return false;
3114
3115 return true;
3116}
3117
Jesse Barnesde151cf2008-11-12 10:03:55 -08003118/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003119 * Finds free space in the GTT aperture and binds the object or a view of it
3120 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003121 * @obj: object to bind
3122 * @vm: address space to bind into
3123 * @ggtt_view: global gtt view if applicable
3124 * @alignment: requested alignment
3125 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003126 */
Daniel Vetter262de142014-02-14 14:01:20 +01003127static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003128i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3129 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003130 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003131 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003132 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003133{
Chris Wilson05394f32010-11-08 19:18:58 +00003134 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003135 struct drm_i915_private *dev_priv = to_i915(dev);
3136 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003137 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003138 u32 search_flag, alloc_flag;
3139 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003140 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003141 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003142 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003143
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003144 if (i915_is_ggtt(vm)) {
3145 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003146
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003147 if (WARN_ON(!ggtt_view))
3148 return ERR_PTR(-EINVAL);
3149
3150 view_size = i915_ggtt_view_size(obj, ggtt_view);
3151
3152 fence_size = i915_gem_get_gtt_size(dev,
3153 view_size,
3154 obj->tiling_mode);
3155 fence_alignment = i915_gem_get_gtt_alignment(dev,
3156 view_size,
3157 obj->tiling_mode,
3158 true);
3159 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3160 view_size,
3161 obj->tiling_mode,
3162 false);
3163 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3164 } else {
3165 fence_size = i915_gem_get_gtt_size(dev,
3166 obj->base.size,
3167 obj->tiling_mode);
3168 fence_alignment = i915_gem_get_gtt_alignment(dev,
3169 obj->base.size,
3170 obj->tiling_mode,
3171 true);
3172 unfenced_alignment =
3173 i915_gem_get_gtt_alignment(dev,
3174 obj->base.size,
3175 obj->tiling_mode,
3176 false);
3177 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3178 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003179
Michel Thierry101b5062015-10-01 13:33:57 +01003180 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3181 end = vm->total;
3182 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003183 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003184 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003185 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003186
Eric Anholt673a3942008-07-30 12:06:12 -07003187 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003188 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003189 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003190 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003191 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3192 ggtt_view ? ggtt_view->type : 0,
3193 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003194 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003195 }
3196
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003197 /* If binding the object/GGTT view requires more space than the entire
3198 * aperture has, reject it early before evicting everything in a vain
3199 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003200 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003201 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003202 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003203 ggtt_view ? ggtt_view->type : 0,
3204 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003205 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003206 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003207 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003208 }
3209
Chris Wilson37e680a2012-06-07 15:38:42 +01003210 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003211 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003212 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003213
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003214 i915_gem_object_pin_pages(obj);
3215
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003216 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3217 i915_gem_obj_lookup_or_create_vma(obj, vm);
3218
Daniel Vetter262de142014-02-14 14:01:20 +01003219 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003220 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003221
Chris Wilson506a8e82015-12-08 11:55:07 +00003222 if (flags & PIN_OFFSET_FIXED) {
3223 uint64_t offset = flags & PIN_OFFSET_MASK;
3224
3225 if (offset & (alignment - 1) || offset + size > end) {
3226 ret = -EINVAL;
3227 goto err_free_vma;
3228 }
3229 vma->node.start = offset;
3230 vma->node.size = size;
3231 vma->node.color = obj->cache_level;
3232 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3233 if (ret) {
3234 ret = i915_gem_evict_for_vma(vma);
3235 if (ret == 0)
3236 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3237 }
3238 if (ret)
3239 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003240 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003241 if (flags & PIN_HIGH) {
3242 search_flag = DRM_MM_SEARCH_BELOW;
3243 alloc_flag = DRM_MM_CREATE_TOP;
3244 } else {
3245 search_flag = DRM_MM_SEARCH_DEFAULT;
3246 alloc_flag = DRM_MM_CREATE_DEFAULT;
3247 }
Michel Thierry101b5062015-10-01 13:33:57 +01003248
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003249search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003250 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3251 size, alignment,
3252 obj->cache_level,
3253 start, end,
3254 search_flag,
3255 alloc_flag);
3256 if (ret) {
3257 ret = i915_gem_evict_something(dev, vm, size, alignment,
3258 obj->cache_level,
3259 start, end,
3260 flags);
3261 if (ret == 0)
3262 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003263
Chris Wilson506a8e82015-12-08 11:55:07 +00003264 goto err_free_vma;
3265 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003266 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003267 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003268 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003269 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003270 }
3271
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003272 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003273 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003274 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003275 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003276
Ben Widawsky35c20a62013-05-31 11:28:48 -07003277 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003278 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003279 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003280
Daniel Vetter262de142014-02-14 14:01:20 +01003281 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003282
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003283err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003284 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003285err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003286 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003287 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003288err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003289 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003290 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003291}
3292
Chris Wilson000433b2013-08-08 14:41:09 +01003293bool
Chris Wilson2c225692013-08-09 12:26:45 +01003294i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3295 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003296{
Eric Anholt673a3942008-07-30 12:06:12 -07003297 /* If we don't have a page list set up, then we're not pinned
3298 * to GPU, and we can ignore the cache flush because it'll happen
3299 * again at bind time.
3300 */
Chris Wilson05394f32010-11-08 19:18:58 +00003301 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003302 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003303
Imre Deak769ce462013-02-13 21:56:05 +02003304 /*
3305 * Stolen memory is always coherent with the GPU as it is explicitly
3306 * marked as wc by the system, or the system is cache-coherent.
3307 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003308 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003309 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003310
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003311 /* If the GPU is snooping the contents of the CPU cache,
3312 * we do not need to manually clear the CPU cache lines. However,
3313 * the caches are only snooped when the render cache is
3314 * flushed/invalidated. As we always have to emit invalidations
3315 * and flushes when moving into and out of the RENDER domain, correct
3316 * snooping behaviour occurs naturally as the result of our domain
3317 * tracking.
3318 */
Chris Wilson0f719792015-01-13 13:32:52 +00003319 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3320 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003321 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003322 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003323
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003324 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003325 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003326 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003327
3328 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003329}
3330
3331/** Flushes the GTT write domain for the object if it's dirty. */
3332static void
Chris Wilson05394f32010-11-08 19:18:58 +00003333i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003334{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003335 uint32_t old_write_domain;
3336
Chris Wilson05394f32010-11-08 19:18:58 +00003337 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003338 return;
3339
Chris Wilson63256ec2011-01-04 18:42:07 +00003340 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003341 * to it immediately go to main memory as far as we know, so there's
3342 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003343 *
3344 * However, we do have to enforce the order so that all writes through
3345 * the GTT land before any writes to the device, such as updates to
3346 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003347 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003348 wmb();
3349
Chris Wilson05394f32010-11-08 19:18:58 +00003350 old_write_domain = obj->base.write_domain;
3351 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003352
Rodrigo Vivide152b62015-07-07 16:28:51 -07003353 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003354
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003355 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003356 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003358}
3359
3360/** Flushes the CPU write domain for the object if it's dirty. */
3361static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003362i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003363{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003365
Chris Wilson05394f32010-11-08 19:18:58 +00003366 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 return;
3368
Daniel Vettere62b59e2015-01-21 14:53:48 +01003369 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003370 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003371
Chris Wilson05394f32010-11-08 19:18:58 +00003372 old_write_domain = obj->base.write_domain;
3373 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374
Rodrigo Vivide152b62015-07-07 16:28:51 -07003375 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003376
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003377 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003378 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003379 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003380}
3381
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003382/**
3383 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003384 * @obj: object to act on
3385 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003386 *
3387 * This function returns when the move is complete, including waiting on
3388 * flushes to occur.
3389 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003390int
Chris Wilson20217462010-11-23 15:26:33 +00003391i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003392{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003393 struct drm_device *dev = obj->base.dev;
3394 struct drm_i915_private *dev_priv = to_i915(dev);
3395 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003396 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303397 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003398 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003399
Chris Wilson0201f1e2012-07-20 12:41:01 +01003400 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003401 if (ret)
3402 return ret;
3403
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003404 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3405 return 0;
3406
Chris Wilson43566de2015-01-02 16:29:29 +05303407 /* Flush and acquire obj->pages so that we are coherent through
3408 * direct access in memory with previous cached writes through
3409 * shmemfs and that our cache domain tracking remains valid.
3410 * For example, if the obj->filp was moved to swap without us
3411 * being notified and releasing the pages, we would mistakenly
3412 * continue to assume that the obj remained out of the CPU cached
3413 * domain.
3414 */
3415 ret = i915_gem_object_get_pages(obj);
3416 if (ret)
3417 return ret;
3418
Daniel Vettere62b59e2015-01-21 14:53:48 +01003419 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003420
Chris Wilsond0a57782012-10-09 19:24:37 +01003421 /* Serialise direct access to this object with the barriers for
3422 * coherent writes from the GPU, by effectively invalidating the
3423 * GTT domain upon first access.
3424 */
3425 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3426 mb();
3427
Chris Wilson05394f32010-11-08 19:18:58 +00003428 old_write_domain = obj->base.write_domain;
3429 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003430
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003431 /* It should now be out of any other write domains, and we can update
3432 * the domain values for our changes.
3433 */
Chris Wilson05394f32010-11-08 19:18:58 +00003434 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3435 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003436 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003437 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3438 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3439 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003440 }
3441
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003442 trace_i915_gem_object_change_domain(obj,
3443 old_read_domains,
3444 old_write_domain);
3445
Chris Wilson8325a092012-04-24 15:52:35 +01003446 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303447 vma = i915_gem_obj_to_ggtt(obj);
3448 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003449 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003450 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003451
Eric Anholte47c68e2008-11-14 13:35:19 -08003452 return 0;
3453}
3454
Chris Wilsonef55f922015-10-09 14:11:27 +01003455/**
3456 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003457 * @obj: object to act on
3458 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003459 *
3460 * After this function returns, the object will be in the new cache-level
3461 * across all GTT and the contents of the backing storage will be coherent,
3462 * with respect to the new cache-level. In order to keep the backing storage
3463 * coherent for all users, we only allow a single cache level to be set
3464 * globally on the object and prevent it from being changed whilst the
3465 * hardware is reading from the object. That is if the object is currently
3466 * on the scanout it will be set to uncached (or equivalent display
3467 * cache coherency) and all non-MOCS GPU access will also be uncached so
3468 * that all direct access to the scanout remains coherent.
3469 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003470int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3471 enum i915_cache_level cache_level)
3472{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003473 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003474 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003475
3476 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003477 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003478
Chris Wilsonef55f922015-10-09 14:11:27 +01003479 /* Inspect the list of currently bound VMA and unbind any that would
3480 * be invalid given the new cache-level. This is principally to
3481 * catch the issue of the CS prefetch crossing page boundaries and
3482 * reading an invalid PTE on older architectures.
3483 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003484restart:
3485 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003486 if (!drm_mm_node_allocated(&vma->node))
3487 continue;
3488
3489 if (vma->pin_count) {
3490 DRM_DEBUG("can not change the cache level of pinned objects\n");
3491 return -EBUSY;
3492 }
3493
Chris Wilsonaa653a62016-08-04 07:52:27 +01003494 if (i915_gem_valid_gtt_space(vma, cache_level))
3495 continue;
3496
3497 ret = i915_vma_unbind(vma);
3498 if (ret)
3499 return ret;
3500
3501 /* As unbinding may affect other elements in the
3502 * obj->vma_list (due to side-effects from retiring
3503 * an active vma), play safe and restart the iterator.
3504 */
3505 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003506 }
3507
Chris Wilsonef55f922015-10-09 14:11:27 +01003508 /* We can reuse the existing drm_mm nodes but need to change the
3509 * cache-level on the PTE. We could simply unbind them all and
3510 * rebind with the correct cache-level on next use. However since
3511 * we already have a valid slot, dma mapping, pages etc, we may as
3512 * rewrite the PTE in the belief that doing so tramples upon less
3513 * state and so involves less work.
3514 */
Chris Wilson15717de2016-08-04 07:52:26 +01003515 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003516 /* Before we change the PTE, the GPU must not be accessing it.
3517 * If we wait upon the object, we know that all the bound
3518 * VMA are no longer active.
3519 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003520 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003521 if (ret)
3522 return ret;
3523
Chris Wilsonaa653a62016-08-04 07:52:27 +01003524 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003525 /* Access to snoopable pages through the GTT is
3526 * incoherent and on some machines causes a hard
3527 * lockup. Relinquish the CPU mmaping to force
3528 * userspace to refault in the pages and we can
3529 * then double check if the GTT mapping is still
3530 * valid for that pointer access.
3531 */
3532 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003533
Chris Wilsonef55f922015-10-09 14:11:27 +01003534 /* As we no longer need a fence for GTT access,
3535 * we can relinquish it now (and so prevent having
3536 * to steal a fence from someone else on the next
3537 * fence request). Note GPU activity would have
3538 * dropped the fence as all snoopable access is
3539 * supposed to be linear.
3540 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003541 ret = i915_gem_object_put_fence(obj);
3542 if (ret)
3543 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003544 } else {
3545 /* We either have incoherent backing store and
3546 * so no GTT access or the architecture is fully
3547 * coherent. In such cases, existing GTT mmaps
3548 * ignore the cache bit in the PTE and we can
3549 * rewrite it without confusing the GPU or having
3550 * to force userspace to fault back in its mmaps.
3551 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003552 }
3553
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003554 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003555 if (!drm_mm_node_allocated(&vma->node))
3556 continue;
3557
3558 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3559 if (ret)
3560 return ret;
3561 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003562 }
3563
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003564 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003565 vma->node.color = cache_level;
3566 obj->cache_level = cache_level;
3567
Ville Syrjäläed75a552015-08-11 19:47:10 +03003568out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003569 /* Flush the dirty CPU caches to the backing storage so that the
3570 * object is now coherent at its new cache level (with respect
3571 * to the access domain).
3572 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303573 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003574 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003575 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003576 }
3577
Chris Wilsone4ffd172011-04-04 09:44:39 +01003578 return 0;
3579}
3580
Ben Widawsky199adf42012-09-21 17:01:20 -07003581int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3582 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003583{
Ben Widawsky199adf42012-09-21 17:01:20 -07003584 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003586
Chris Wilson03ac0642016-07-20 13:31:51 +01003587 obj = i915_gem_object_lookup(file, args->handle);
3588 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003589 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003590
Chris Wilson651d7942013-08-08 14:41:10 +01003591 switch (obj->cache_level) {
3592 case I915_CACHE_LLC:
3593 case I915_CACHE_L3_LLC:
3594 args->caching = I915_CACHING_CACHED;
3595 break;
3596
Chris Wilson4257d3b2013-08-08 14:41:11 +01003597 case I915_CACHE_WT:
3598 args->caching = I915_CACHING_DISPLAY;
3599 break;
3600
Chris Wilson651d7942013-08-08 14:41:10 +01003601 default:
3602 args->caching = I915_CACHING_NONE;
3603 break;
3604 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003605
Chris Wilson34911fd2016-07-20 13:31:54 +01003606 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003607 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003608}
3609
Ben Widawsky199adf42012-09-21 17:01:20 -07003610int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3611 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003612{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003613 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003614 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003615 struct drm_i915_gem_object *obj;
3616 enum i915_cache_level level;
3617 int ret;
3618
Ben Widawsky199adf42012-09-21 17:01:20 -07003619 switch (args->caching) {
3620 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003621 level = I915_CACHE_NONE;
3622 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003623 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003624 /*
3625 * Due to a HW issue on BXT A stepping, GPU stores via a
3626 * snooped mapping may leave stale data in a corresponding CPU
3627 * cacheline, whereas normally such cachelines would get
3628 * invalidated.
3629 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003630 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003631 return -ENODEV;
3632
Chris Wilsone6994ae2012-07-10 10:27:08 +01003633 level = I915_CACHE_LLC;
3634 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003635 case I915_CACHING_DISPLAY:
3636 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3637 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003638 default:
3639 return -EINVAL;
3640 }
3641
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003642 intel_runtime_pm_get(dev_priv);
3643
Ben Widawsky3bc29132012-09-26 16:15:20 -07003644 ret = i915_mutex_lock_interruptible(dev);
3645 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003646 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003647
Chris Wilson03ac0642016-07-20 13:31:51 +01003648 obj = i915_gem_object_lookup(file, args->handle);
3649 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003650 ret = -ENOENT;
3651 goto unlock;
3652 }
3653
3654 ret = i915_gem_object_set_cache_level(obj, level);
3655
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003656 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003657unlock:
3658 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003659rpm_put:
3660 intel_runtime_pm_put(dev_priv);
3661
Chris Wilsone6994ae2012-07-10 10:27:08 +01003662 return ret;
3663}
3664
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003665/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003666 * Prepare buffer for display plane (scanout, cursors, etc).
3667 * Can be called from an uninterruptible phase (modesetting) and allows
3668 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003669 */
3670int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003671i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3672 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003673 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003674{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003675 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003676 int ret;
3677
Chris Wilsoncc98b412013-08-09 12:25:09 +01003678 /* Mark the pin_display early so that we account for the
3679 * display coherency whilst setting up the cache domains.
3680 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003681 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003682
Eric Anholta7ef0642011-03-29 16:59:54 -07003683 /* The display engine is not coherent with the LLC cache on gen6. As
3684 * a result, we make sure that the pinning that is about to occur is
3685 * done with uncached PTEs. This is lowest common denominator for all
3686 * chipsets.
3687 *
3688 * However for gen6+, we could do better by using the GFDT bit instead
3689 * of uncaching, which would allow us to flush all the LLC-cached data
3690 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3691 */
Chris Wilson651d7942013-08-08 14:41:10 +01003692 ret = i915_gem_object_set_cache_level(obj,
3693 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003694 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003695 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003696
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003697 /* As the user may map the buffer once pinned in the display plane
3698 * (e.g. libkms for the bootup splash), we have to ensure that we
3699 * always use map_and_fenceable for all scanout buffers.
3700 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003701 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3702 view->type == I915_GGTT_VIEW_NORMAL ?
3703 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003704 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003705 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003706
Daniel Vettere62b59e2015-01-21 14:53:48 +01003707 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003708
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003709 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003710 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003711
3712 /* It should now be out of any other write domains, and we can update
3713 * the domain values for our changes.
3714 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003715 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003716 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003717
3718 trace_i915_gem_object_change_domain(obj,
3719 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003720 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003721
3722 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003723
3724err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003725 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003726 return ret;
3727}
3728
3729void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003730i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3731 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003732{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003733 if (WARN_ON(obj->pin_display == 0))
3734 return;
3735
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003736 i915_gem_object_ggtt_unpin_view(obj, view);
3737
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003738 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003739}
3740
Eric Anholte47c68e2008-11-14 13:35:19 -08003741/**
3742 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003743 * @obj: object to act on
3744 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003745 *
3746 * This function returns when the move is complete, including waiting on
3747 * flushes to occur.
3748 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003749int
Chris Wilson919926a2010-11-12 13:42:53 +00003750i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003751{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003752 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003753 int ret;
3754
Chris Wilson0201f1e2012-07-20 12:41:01 +01003755 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003756 if (ret)
3757 return ret;
3758
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003759 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3760 return 0;
3761
Eric Anholte47c68e2008-11-14 13:35:19 -08003762 i915_gem_object_flush_gtt_write_domain(obj);
3763
Chris Wilson05394f32010-11-08 19:18:58 +00003764 old_write_domain = obj->base.write_domain;
3765 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003766
Eric Anholte47c68e2008-11-14 13:35:19 -08003767 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003768 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003769 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003770
Chris Wilson05394f32010-11-08 19:18:58 +00003771 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003772 }
3773
3774 /* It should now be out of any other write domains, and we can update
3775 * the domain values for our changes.
3776 */
Chris Wilson05394f32010-11-08 19:18:58 +00003777 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003778
3779 /* If we're writing through the CPU, then the GPU read domains will
3780 * need to be invalidated at next use.
3781 */
3782 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003783 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3784 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003785 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003786
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003787 trace_i915_gem_object_change_domain(obj,
3788 old_read_domains,
3789 old_write_domain);
3790
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003791 return 0;
3792}
3793
Eric Anholt673a3942008-07-30 12:06:12 -07003794/* Throttle our rendering by waiting until the ring has completed our requests
3795 * emitted over 20 msec ago.
3796 *
Eric Anholtb9624422009-06-03 07:27:35 +00003797 * Note that if we were to use the current jiffies each time around the loop,
3798 * we wouldn't escape the function with any frames outstanding if the time to
3799 * render a frame was over 20ms.
3800 *
Eric Anholt673a3942008-07-30 12:06:12 -07003801 * This should get us reasonable parallelism between CPU and GPU but also
3802 * relatively low latency when blocking on a particular request to finish.
3803 */
3804static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003805i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003806{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003807 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003808 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003809 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003810 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003811 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003812
Daniel Vetter308887a2012-11-14 17:14:06 +01003813 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3814 if (ret)
3815 return ret;
3816
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003817 /* ABI: return -EIO if already wedged */
3818 if (i915_terminally_wedged(&dev_priv->gpu_error))
3819 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003820
Chris Wilson1c255952010-09-26 11:03:27 +01003821 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003822 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003823 if (time_after_eq(request->emitted_jiffies, recent_enough))
3824 break;
3825
John Harrisonfcfa423c2015-05-29 17:44:12 +01003826 /*
3827 * Note that the request might not have been submitted yet.
3828 * In which case emitted_jiffies will be zero.
3829 */
3830 if (!request->emitted_jiffies)
3831 continue;
3832
John Harrison54fb2412014-11-24 18:49:27 +00003833 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003834 }
John Harrisonff865882014-11-24 18:49:28 +00003835 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003836 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003837 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003838
John Harrison54fb2412014-11-24 18:49:27 +00003839 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003840 return 0;
3841
Chris Wilson299259a2016-04-13 17:35:06 +01003842 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003843 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003844
Eric Anholt673a3942008-07-30 12:06:12 -07003845 return ret;
3846}
3847
Chris Wilsond23db882014-05-23 08:48:08 +02003848static bool
3849i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
3850{
3851 struct drm_i915_gem_object *obj = vma->obj;
3852
3853 if (alignment &&
3854 vma->node.start & (alignment - 1))
3855 return true;
3856
3857 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3858 return true;
3859
3860 if (flags & PIN_OFFSET_BIAS &&
3861 vma->node.start < (flags & PIN_OFFSET_MASK))
3862 return true;
3863
Chris Wilson506a8e82015-12-08 11:55:07 +00003864 if (flags & PIN_OFFSET_FIXED &&
3865 vma->node.start != (flags & PIN_OFFSET_MASK))
3866 return true;
3867
Chris Wilsond23db882014-05-23 08:48:08 +02003868 return false;
3869}
3870
Chris Wilsond0710ab2015-11-20 14:16:39 +00003871void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3872{
3873 struct drm_i915_gem_object *obj = vma->obj;
3874 bool mappable, fenceable;
3875 u32 fence_size, fence_alignment;
3876
3877 fence_size = i915_gem_get_gtt_size(obj->base.dev,
3878 obj->base.size,
3879 obj->tiling_mode);
3880 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
3881 obj->base.size,
3882 obj->tiling_mode,
3883 true);
3884
3885 fenceable = (vma->node.size == fence_size &&
3886 (vma->node.start & (fence_alignment - 1)) == 0);
3887
3888 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003889 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003890
3891 obj->map_and_fenceable = mappable && fenceable;
3892}
3893
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003894static int
3895i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
3896 struct i915_address_space *vm,
3897 const struct i915_ggtt_view *ggtt_view,
3898 uint32_t alignment,
3899 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003900{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003901 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003902 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00003903 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07003904 int ret;
3905
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003906 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3907 return -ENODEV;
3908
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003909 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003910 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003911
Chris Wilsonc826c442014-10-31 13:53:53 +00003912 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
3913 return -EINVAL;
3914
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003915 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3916 return -EINVAL;
3917
3918 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
3919 i915_gem_obj_to_vma(obj, vm);
3920
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003921 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003922 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3923 return -EBUSY;
3924
Chris Wilsond23db882014-05-23 08:48:08 +02003925 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003926 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003927 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01003928 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003929 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003930 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01003931 upper_32_bits(vma->node.start),
3932 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003933 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003934 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00003935 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003936 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003937 if (ret)
3938 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003939
3940 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003941 }
3942 }
3943
Chris Wilsonef79e172014-10-31 13:53:52 +00003944 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003945 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003946 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
3947 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01003948 if (IS_ERR(vma))
3949 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07003950 } else {
3951 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003952 if (ret)
3953 return ret;
3954 }
Daniel Vetter74898d72012-02-15 23:50:22 +01003955
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003956 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
3957 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00003958 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003959 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3960 }
Chris Wilsonef79e172014-10-31 13:53:52 +00003961
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003962 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07003963 return 0;
3964}
3965
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003966int
3967i915_gem_object_pin(struct drm_i915_gem_object *obj,
3968 struct i915_address_space *vm,
3969 uint32_t alignment,
3970 uint64_t flags)
3971{
3972 return i915_gem_object_do_pin(obj, vm,
3973 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
3974 alignment, flags);
3975}
3976
3977int
3978i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3979 const struct i915_ggtt_view *view,
3980 uint32_t alignment,
3981 uint64_t flags)
3982{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003983 struct drm_device *dev = obj->base.dev;
3984 struct drm_i915_private *dev_priv = to_i915(dev);
3985 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3986
Matthew Auldade7daa2016-03-24 15:54:20 +00003987 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003988
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003989 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00003990 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003991}
3992
Eric Anholt673a3942008-07-30 12:06:12 -07003993void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003994i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3995 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003996{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003997 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07003998
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003999 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004000 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004001
Chris Wilson30154652015-04-07 17:28:24 +01004002 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004003}
4004
4005int
Eric Anholt673a3942008-07-30 12:06:12 -07004006i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004007 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004008{
4009 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004010 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004011 int ret;
4012
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004013 ret = i915_mutex_lock_interruptible(dev);
4014 if (ret)
4015 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004016
Chris Wilson03ac0642016-07-20 13:31:51 +01004017 obj = i915_gem_object_lookup(file, args->handle);
4018 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004019 ret = -ENOENT;
4020 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004021 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004022
Chris Wilson0be555b2010-08-04 15:36:30 +01004023 /* Count all active objects as busy, even if they are currently not used
4024 * by the gpu. Users of this interface expect objects to eventually
4025 * become non-busy without any further actions, therefore emit any
4026 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004027 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004028 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004029 if (ret)
4030 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004031
Chris Wilson426960b2016-01-15 16:51:46 +00004032 args->busy = 0;
4033 if (obj->active) {
4034 int i;
4035
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004036 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004037 struct drm_i915_gem_request *req;
4038
4039 req = obj->last_read_req[i];
4040 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004041 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004042 }
4043 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004044 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004045 }
Eric Anholt673a3942008-07-30 12:06:12 -07004046
Chris Wilsonb4716182015-04-27 13:41:17 +01004047unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004048 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004049unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004050 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004051 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004052}
4053
4054int
4055i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4056 struct drm_file *file_priv)
4057{
Akshay Joshi0206e352011-08-16 15:34:10 -04004058 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004059}
4060
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061int
4062i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4063 struct drm_file *file_priv)
4064{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004065 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004066 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004067 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004068 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004069
4070 switch (args->madv) {
4071 case I915_MADV_DONTNEED:
4072 case I915_MADV_WILLNEED:
4073 break;
4074 default:
4075 return -EINVAL;
4076 }
4077
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078 ret = i915_mutex_lock_interruptible(dev);
4079 if (ret)
4080 return ret;
4081
Chris Wilson03ac0642016-07-20 13:31:51 +01004082 obj = i915_gem_object_lookup(file_priv, args->handle);
4083 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004084 ret = -ENOENT;
4085 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004086 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004087
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004088 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004089 ret = -EINVAL;
4090 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004091 }
4092
Daniel Vetter656bfa32014-11-20 09:26:30 +01004093 if (obj->pages &&
4094 obj->tiling_mode != I915_TILING_NONE &&
4095 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4096 if (obj->madv == I915_MADV_WILLNEED)
4097 i915_gem_object_unpin_pages(obj);
4098 if (args->madv == I915_MADV_WILLNEED)
4099 i915_gem_object_pin_pages(obj);
4100 }
4101
Chris Wilson05394f32010-11-08 19:18:58 +00004102 if (obj->madv != __I915_MADV_PURGED)
4103 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004104
Chris Wilson6c085a72012-08-20 11:40:46 +02004105 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004106 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004107 i915_gem_object_truncate(obj);
4108
Chris Wilson05394f32010-11-08 19:18:58 +00004109 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004110
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004111out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004112 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004113unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004114 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004115 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004116}
4117
Chris Wilson37e680a2012-06-07 15:38:42 +01004118void i915_gem_object_init(struct drm_i915_gem_object *obj,
4119 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004120{
Chris Wilsonb4716182015-04-27 13:41:17 +01004121 int i;
4122
Ben Widawsky35c20a62013-05-31 11:28:48 -07004123 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004124 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004125 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004126 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004127 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004128 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004129
Chris Wilson37e680a2012-06-07 15:38:42 +01004130 obj->ops = ops;
4131
Chris Wilson0327d6b2012-08-11 15:41:06 +01004132 obj->fence_reg = I915_FENCE_REG_NONE;
4133 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004134
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004135 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004136}
4137
Chris Wilson37e680a2012-06-07 15:38:42 +01004138static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004139 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004140 .get_pages = i915_gem_object_get_pages_gtt,
4141 .put_pages = i915_gem_object_put_pages_gtt,
4142};
4143
Dave Gordond37cd8a2016-04-22 19:14:32 +01004144struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004145 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004146{
Daniel Vetterc397b902010-04-09 19:05:07 +00004147 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004148 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004149 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004150 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004151
Chris Wilson42dcedd2012-11-15 11:32:30 +00004152 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004153 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004154 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004155
Chris Wilsonfe3db792016-04-25 13:32:13 +01004156 ret = drm_gem_object_init(dev, &obj->base, size);
4157 if (ret)
4158 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004159
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004160 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4161 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4162 /* 965gm cannot relocate objects above 4GiB. */
4163 mask &= ~__GFP_HIGHMEM;
4164 mask |= __GFP_DMA32;
4165 }
4166
Al Viro496ad9a2013-01-23 17:07:38 -05004167 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004168 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004169
Chris Wilson37e680a2012-06-07 15:38:42 +01004170 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004171
Daniel Vetterc397b902010-04-09 19:05:07 +00004172 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4173 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4174
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004175 if (HAS_LLC(dev)) {
4176 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004177 * cache) for about a 10% performance improvement
4178 * compared to uncached. Graphics requests other than
4179 * display scanout are coherent with the CPU in
4180 * accessing this cache. This means in this mode we
4181 * don't need to clflush on the CPU side, and on the
4182 * GPU side we only need to flush internal caches to
4183 * get data visible to the CPU.
4184 *
4185 * However, we maintain the display planes as UC, and so
4186 * need to rebind when first used as such.
4187 */
4188 obj->cache_level = I915_CACHE_LLC;
4189 } else
4190 obj->cache_level = I915_CACHE_NONE;
4191
Daniel Vetterd861e332013-07-24 23:25:03 +02004192 trace_i915_gem_object_create(obj);
4193
Chris Wilson05394f32010-11-08 19:18:58 +00004194 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004195
4196fail:
4197 i915_gem_object_free(obj);
4198
4199 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004200}
4201
Chris Wilson340fbd82014-05-22 09:16:52 +01004202static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4203{
4204 /* If we are the last user of the backing storage (be it shmemfs
4205 * pages or stolen etc), we know that the pages are going to be
4206 * immediately released. In this case, we can then skip copying
4207 * back the contents from the GPU.
4208 */
4209
4210 if (obj->madv != I915_MADV_WILLNEED)
4211 return false;
4212
4213 if (obj->base.filp == NULL)
4214 return true;
4215
4216 /* At first glance, this looks racy, but then again so would be
4217 * userspace racing mmap against close. However, the first external
4218 * reference to the filp can only be obtained through the
4219 * i915_gem_mmap_ioctl() which safeguards us against the user
4220 * acquiring such a reference whilst we are in the middle of
4221 * freeing the object.
4222 */
4223 return atomic_long_read(&obj->base.filp->f_count) == 1;
4224}
4225
Chris Wilson1488fc02012-04-24 15:47:31 +01004226void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004227{
Chris Wilson1488fc02012-04-24 15:47:31 +01004228 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004229 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004230 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004231 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004232
Paulo Zanonif65c9162013-11-27 18:20:34 -02004233 intel_runtime_pm_get(dev_priv);
4234
Chris Wilson26e12f82011-03-20 11:20:19 +00004235 trace_i915_gem_object_destroy(obj);
4236
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004237 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004238 int ret;
4239
4240 vma->pin_count = 0;
Chris Wilsonc13d87e2016-07-20 09:21:15 +01004241 ret = __i915_vma_unbind_no_wait(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004242 if (WARN_ON(ret == -ERESTARTSYS)) {
4243 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004244
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004245 was_interruptible = dev_priv->mm.interruptible;
4246 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004247
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004248 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004249
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004250 dev_priv->mm.interruptible = was_interruptible;
4251 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004252 }
Chris Wilson15717de2016-08-04 07:52:26 +01004253 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004254
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004255 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4256 * before progressing. */
4257 if (obj->stolen)
4258 i915_gem_object_unpin_pages(obj);
4259
Daniel Vettera071fa02014-06-18 23:28:09 +02004260 WARN_ON(obj->frontbuffer_bits);
4261
Daniel Vetter656bfa32014-11-20 09:26:30 +01004262 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4263 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4264 obj->tiling_mode != I915_TILING_NONE)
4265 i915_gem_object_unpin_pages(obj);
4266
Ben Widawsky401c29f2013-05-31 11:28:47 -07004267 if (WARN_ON(obj->pages_pin_count))
4268 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004269 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004270 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004271 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004272
Chris Wilson9da3da62012-06-01 15:20:22 +01004273 BUG_ON(obj->pages);
4274
Chris Wilson2f745ad2012-09-04 21:02:58 +01004275 if (obj->base.import_attach)
4276 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004277
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004278 if (obj->ops->release)
4279 obj->ops->release(obj);
4280
Chris Wilson05394f32010-11-08 19:18:58 +00004281 drm_gem_object_release(&obj->base);
4282 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004283
Chris Wilson05394f32010-11-08 19:18:58 +00004284 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004285 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004286
4287 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004288}
4289
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004290struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4291 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004292{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004293 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004294 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004295 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4296 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004297 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004298 }
4299 return NULL;
4300}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004301
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004302struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4303 const struct i915_ggtt_view *view)
4304{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004305 struct i915_vma *vma;
4306
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004307 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004308
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004309 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004310 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004311 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004312 return NULL;
4313}
4314
Ben Widawsky2f633152013-07-17 12:19:03 -07004315void i915_gem_vma_destroy(struct i915_vma *vma)
4316{
4317 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004318
4319 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4320 if (!list_empty(&vma->exec_list))
4321 return;
4322
Chris Wilson596c5922016-02-26 11:03:20 +00004323 if (!vma->is_ggtt)
4324 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004325
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004326 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004327
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004328 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004329}
4330
Chris Wilsone3efda42014-04-09 09:19:41 +01004331static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004332i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004333{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004334 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004335 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004336
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004337 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004338 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004339}
4340
Jesse Barnes5669fca2009-02-17 15:13:31 -08004341int
Chris Wilson45c5f202013-10-16 11:50:01 +01004342i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004344 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004345 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004346
Chris Wilson54b4f682016-07-21 21:16:19 +01004347 intel_suspend_gt_powersave(dev_priv);
4348
Chris Wilson45c5f202013-10-16 11:50:01 +01004349 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004350
4351 /* We have to flush all the executing contexts to main memory so
4352 * that they can saved in the hibernation image. To ensure the last
4353 * context image is coherent, we have to switch away from it. That
4354 * leaves the dev_priv->kernel_context still active when
4355 * we actually suspend, and its image in memory may not match the GPU
4356 * state. Fortunately, the kernel_context is disposable and we do
4357 * not rely on its state.
4358 */
4359 ret = i915_gem_switch_to_kernel_context(dev_priv);
4360 if (ret)
4361 goto err;
4362
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004363 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004364 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004365 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004366
Chris Wilsonc0336662016-05-06 15:40:21 +01004367 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004368
Chris Wilson5ab57c72016-07-15 14:56:20 +01004369 /* Note that rather than stopping the engines, all we have to do
4370 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4371 * and similar for all logical context images (to ensure they are
4372 * all ready for hibernation).
4373 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004374 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004375 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004376 mutex_unlock(&dev->struct_mutex);
4377
Chris Wilson737b1502015-01-26 18:03:03 +02004378 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004379 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4380 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004381
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004382 /* Assert that we sucessfully flushed all the work and
4383 * reset the GPU back to its idle, low power state.
4384 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004385 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004386
Eric Anholt673a3942008-07-30 12:06:12 -07004387 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004388
4389err:
4390 mutex_unlock(&dev->struct_mutex);
4391 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004392}
4393
Chris Wilson5ab57c72016-07-15 14:56:20 +01004394void i915_gem_resume(struct drm_device *dev)
4395{
4396 struct drm_i915_private *dev_priv = to_i915(dev);
4397
4398 mutex_lock(&dev->struct_mutex);
4399 i915_gem_restore_gtt_mappings(dev);
4400
4401 /* As we didn't flush the kernel context before suspend, we cannot
4402 * guarantee that the context image is complete. So let's just reset
4403 * it and start again.
4404 */
4405 if (i915.enable_execlists)
4406 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4407
4408 mutex_unlock(&dev->struct_mutex);
4409}
4410
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004411void i915_gem_init_swizzling(struct drm_device *dev)
4412{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004413 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004414
Daniel Vetter11782b02012-01-31 16:47:55 +01004415 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004416 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4417 return;
4418
4419 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4420 DISP_TILE_SURFACE_SWIZZLING);
4421
Daniel Vetter11782b02012-01-31 16:47:55 +01004422 if (IS_GEN5(dev))
4423 return;
4424
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004425 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4426 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004427 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004428 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004429 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004430 else if (IS_GEN8(dev))
4431 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004432 else
4433 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004434}
Daniel Vettere21af882012-02-09 20:53:27 +01004435
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004436static void init_unused_ring(struct drm_device *dev, u32 base)
4437{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004438 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004439
4440 I915_WRITE(RING_CTL(base), 0);
4441 I915_WRITE(RING_HEAD(base), 0);
4442 I915_WRITE(RING_TAIL(base), 0);
4443 I915_WRITE(RING_START(base), 0);
4444}
4445
4446static void init_unused_rings(struct drm_device *dev)
4447{
4448 if (IS_I830(dev)) {
4449 init_unused_ring(dev, PRB1_BASE);
4450 init_unused_ring(dev, SRB0_BASE);
4451 init_unused_ring(dev, SRB1_BASE);
4452 init_unused_ring(dev, SRB2_BASE);
4453 init_unused_ring(dev, SRB3_BASE);
4454 } else if (IS_GEN2(dev)) {
4455 init_unused_ring(dev, SRB0_BASE);
4456 init_unused_ring(dev, SRB1_BASE);
4457 } else if (IS_GEN3(dev)) {
4458 init_unused_ring(dev, PRB1_BASE);
4459 init_unused_ring(dev, PRB2_BASE);
4460 }
4461}
4462
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004463int
4464i915_gem_init_hw(struct drm_device *dev)
4465{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004466 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004467 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004468 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004469
Chris Wilson5e4f5182015-02-13 14:35:59 +00004470 /* Double layer security blanket, see i915_gem_init() */
4471 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4472
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004473 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004474 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004475
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004476 if (IS_HASWELL(dev))
4477 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4478 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004479
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004480 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004481 if (IS_IVYBRIDGE(dev)) {
4482 u32 temp = I915_READ(GEN7_MSG_CTL);
4483 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4484 I915_WRITE(GEN7_MSG_CTL, temp);
4485 } else if (INTEL_INFO(dev)->gen >= 7) {
4486 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4487 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4488 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4489 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004490 }
4491
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004492 i915_gem_init_swizzling(dev);
4493
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004494 /*
4495 * At least 830 can leave some of the unused rings
4496 * "active" (ie. head != tail) after resume which
4497 * will prevent c3 entry. Makes sure all unused rings
4498 * are totally idle.
4499 */
4500 init_unused_rings(dev);
4501
Dave Gordoned54c1a2016-01-19 19:02:54 +00004502 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004503
John Harrison4ad2fd82015-06-18 13:11:20 +01004504 ret = i915_ppgtt_init_hw(dev);
4505 if (ret) {
4506 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4507 goto out;
4508 }
4509
4510 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004511 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004512 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004513 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004514 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004515 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004516
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004517 intel_mocs_init_l3cc_table(dev);
4518
Alex Dai33a732f2015-08-12 15:43:36 +01004519 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004520 ret = intel_guc_setup(dev);
4521 if (ret)
4522 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004523
Chris Wilson5e4f5182015-02-13 14:35:59 +00004524out:
4525 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004526 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004527}
4528
Chris Wilson39df9192016-07-20 13:31:57 +01004529bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4530{
4531 if (INTEL_INFO(dev_priv)->gen < 6)
4532 return false;
4533
4534 /* TODO: make semaphores and Execlists play nicely together */
4535 if (i915.enable_execlists)
4536 return false;
4537
4538 if (value >= 0)
4539 return value;
4540
4541#ifdef CONFIG_INTEL_IOMMU
4542 /* Enable semaphores on SNB when IO remapping is off */
4543 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4544 return false;
4545#endif
4546
4547 return true;
4548}
4549
Chris Wilson1070a422012-04-24 15:47:41 +01004550int i915_gem_init(struct drm_device *dev)
4551{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004552 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004553 int ret;
4554
Chris Wilson1070a422012-04-24 15:47:41 +01004555 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004556
Oscar Mateoa83014d2014-07-24 17:04:21 +01004557 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004558 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4559 dev_priv->gt.stop_engine = intel_engine_stop;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004560 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004561 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4562 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004563 }
4564
Chris Wilson5e4f5182015-02-13 14:35:59 +00004565 /* This is just a security blanket to placate dragons.
4566 * On some systems, we very sporadically observe that the first TLBs
4567 * used by the CS may be stale, despite us poking the TLB reset. If
4568 * we hold the forcewake during initialisation these problems
4569 * just magically go away.
4570 */
4571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4572
Chris Wilson72778cb2016-05-19 16:17:16 +01004573 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004574
4575 ret = i915_gem_init_ggtt(dev_priv);
4576 if (ret)
4577 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004578
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004579 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004580 if (ret)
4581 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004582
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004583 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004584 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004585 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004586
4587 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004588 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004589 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004590 * wedged. But we only want to do this where the GPU is angry,
4591 * for all other failure, such as an allocation failure, bail.
4592 */
4593 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004594 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004595 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004596 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004597
4598out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004599 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004600 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004601
Chris Wilson60990322014-04-09 09:19:42 +01004602 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004603}
4604
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004605void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004606i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004608 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004609 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004610
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004611 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004612 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004613}
4614
Chris Wilson64193402010-10-24 12:38:05 +01004615static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004616init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004617{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004618 INIT_LIST_HEAD(&engine->active_list);
4619 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004620}
4621
Eric Anholt673a3942008-07-30 12:06:12 -07004622void
Imre Deak40ae4e12016-03-16 14:54:03 +02004623i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4624{
Chris Wilson91c8a322016-07-05 10:40:23 +01004625 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004626
4627 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4628 !IS_CHERRYVIEW(dev_priv))
4629 dev_priv->num_fence_regs = 32;
4630 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4631 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4632 dev_priv->num_fence_regs = 16;
4633 else
4634 dev_priv->num_fence_regs = 8;
4635
Chris Wilsonc0336662016-05-06 15:40:21 +01004636 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004637 dev_priv->num_fence_regs =
4638 I915_READ(vgtif_reg(avail_rs.fence_num));
4639
4640 /* Initialize fence registers to zero */
4641 i915_gem_restore_fences(dev);
4642
4643 i915_gem_detect_bit_6_swizzle(dev);
4644}
4645
4646void
Imre Deakd64aa092016-01-19 15:26:29 +02004647i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004648{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004649 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004650 int i;
4651
Chris Wilsonefab6d82015-04-07 16:20:57 +01004652 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004653 kmem_cache_create("i915_gem_object",
4654 sizeof(struct drm_i915_gem_object), 0,
4655 SLAB_HWCACHE_ALIGN,
4656 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004657 dev_priv->vmas =
4658 kmem_cache_create("i915_gem_vma",
4659 sizeof(struct i915_vma), 0,
4660 SLAB_HWCACHE_ALIGN,
4661 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004662 dev_priv->requests =
4663 kmem_cache_create("i915_gem_request",
4664 sizeof(struct drm_i915_gem_request), 0,
4665 SLAB_HWCACHE_ALIGN,
4666 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004667
Ben Widawskya33afea2013-09-17 21:12:45 -07004668 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004669 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4670 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004671 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004672 for (i = 0; i < I915_NUM_ENGINES; i++)
4673 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004674 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004675 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004676 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004677 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004678 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004679 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004680 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004681 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004682
Chris Wilson72bfa192010-12-19 11:42:05 +00004683 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4684
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004685 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004686
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004687 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004688
Chris Wilsonce453d82011-02-21 14:43:56 +00004689 dev_priv->mm.interruptible = true;
4690
Daniel Vetterf99d7062014-06-19 16:01:59 +02004691 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004692}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004693
Imre Deakd64aa092016-01-19 15:26:29 +02004694void i915_gem_load_cleanup(struct drm_device *dev)
4695{
4696 struct drm_i915_private *dev_priv = to_i915(dev);
4697
4698 kmem_cache_destroy(dev_priv->requests);
4699 kmem_cache_destroy(dev_priv->vmas);
4700 kmem_cache_destroy(dev_priv->objects);
4701}
4702
Chris Wilson461fb992016-05-14 07:26:33 +01004703int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4704{
4705 struct drm_i915_gem_object *obj;
4706
4707 /* Called just before we write the hibernation image.
4708 *
4709 * We need to update the domain tracking to reflect that the CPU
4710 * will be accessing all the pages to create and restore from the
4711 * hibernation, and so upon restoration those pages will be in the
4712 * CPU domain.
4713 *
4714 * To make sure the hibernation image contains the latest state,
4715 * we update that state just before writing out the image.
4716 */
4717
4718 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4719 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4720 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4721 }
4722
4723 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4724 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4725 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4726 }
4727
4728 return 0;
4729}
4730
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004731void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004732{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004733 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004734 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004735
4736 /* Clean up our request list when the client is going away, so that
4737 * later retire_requests won't dereference our soon-to-be-gone
4738 * file_priv.
4739 */
Chris Wilson1c255952010-09-26 11:03:27 +01004740 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004741 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004742 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004743 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004744
Chris Wilson2e1b8732015-04-27 13:41:22 +01004745 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004746 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004747 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004748 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004749 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004750}
4751
4752int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4753{
4754 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004755 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004756
4757 DRM_DEBUG_DRIVER("\n");
4758
4759 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4760 if (!file_priv)
4761 return -ENOMEM;
4762
4763 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004764 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004765 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004766 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004767
4768 spin_lock_init(&file_priv->mm.lock);
4769 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004770
Chris Wilsonc80ff162016-07-27 09:07:27 +01004771 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004772
Ben Widawskye422b882013-12-06 14:10:58 -08004773 ret = i915_gem_context_open(dev, file);
4774 if (ret)
4775 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004776
Ben Widawskye422b882013-12-06 14:10:58 -08004777 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004778}
4779
Daniel Vetterb680c372014-09-19 18:27:27 +02004780/**
4781 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004782 * @old: current GEM buffer for the frontbuffer slots
4783 * @new: new GEM buffer for the frontbuffer slots
4784 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004785 *
4786 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4787 * from @old and setting them in @new. Both @old and @new can be NULL.
4788 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004789void i915_gem_track_fb(struct drm_i915_gem_object *old,
4790 struct drm_i915_gem_object *new,
4791 unsigned frontbuffer_bits)
4792{
4793 if (old) {
4794 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4795 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4796 old->frontbuffer_bits &= ~frontbuffer_bits;
4797 }
4798
4799 if (new) {
4800 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4801 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4802 new->frontbuffer_bits |= frontbuffer_bits;
4803 }
4804}
4805
Ben Widawskya70a3142013-07-31 16:59:56 -07004806/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004807u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4808 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004809{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004810 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004811 struct i915_vma *vma;
4812
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004813 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004814
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004815 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004816 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004817 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4818 continue;
4819 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004820 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004821 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004822
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004823 WARN(1, "%s vma for this object not found.\n",
4824 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004825 return -1;
4826}
4827
Michel Thierry088e0df2015-08-07 17:40:17 +01004828u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4829 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004830{
4831 struct i915_vma *vma;
4832
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004833 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01004834 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004835 return vma->node.start;
4836
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004837 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004838 return -1;
4839}
4840
4841bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4842 struct i915_address_space *vm)
4843{
4844 struct i915_vma *vma;
4845
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004846 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004847 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004848 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4849 continue;
4850 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4851 return true;
4852 }
4853
4854 return false;
4855}
4856
4857bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004858 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004859{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004860 struct i915_vma *vma;
4861
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004862 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01004863 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004864 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004865 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004866 return true;
4867
4868 return false;
4869}
4870
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004871unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004872{
Ben Widawskya70a3142013-07-31 16:59:56 -07004873 struct i915_vma *vma;
4874
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004875 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004876
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004877 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004878 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004879 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004880 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004881 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004882
Ben Widawskya70a3142013-07-31 16:59:56 -07004883 return 0;
4884}
4885
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004886bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004887{
4888 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004889 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004890 if (vma->pin_count > 0)
4891 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004892
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004893 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004894}
Dave Gordonea702992015-07-09 19:29:02 +01004895
Dave Gordon033908a2015-12-10 18:51:23 +00004896/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4897struct page *
4898i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4899{
4900 struct page *page;
4901
4902 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004903 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004904 return NULL;
4905
4906 page = i915_gem_object_get_page(obj, n);
4907 set_page_dirty(page);
4908 return page;
4909}
4910
Dave Gordonea702992015-07-09 19:29:02 +01004911/* Allocate a new GEM object and fill it with the supplied data */
4912struct drm_i915_gem_object *
4913i915_gem_object_create_from_data(struct drm_device *dev,
4914 const void *data, size_t size)
4915{
4916 struct drm_i915_gem_object *obj;
4917 struct sg_table *sg;
4918 size_t bytes;
4919 int ret;
4920
Dave Gordond37cd8a2016-04-22 19:14:32 +01004921 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004922 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004923 return obj;
4924
4925 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4926 if (ret)
4927 goto fail;
4928
4929 ret = i915_gem_object_get_pages(obj);
4930 if (ret)
4931 goto fail;
4932
4933 i915_gem_object_pin_pages(obj);
4934 sg = obj->pages;
4935 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004936 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004937 i915_gem_object_unpin_pages(obj);
4938
4939 if (WARN_ON(bytes != size)) {
4940 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4941 ret = -EFAULT;
4942 goto fail;
4943 }
4944
4945 return obj;
4946
4947fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004948 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004949 return ERR_PTR(ret);
4950}