blob: 1463412cf7f8e9b1d63cfc31a6d4a2085de3b21d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Bjorn Helgaascd84d342013-05-09 11:26:16 -060044static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045{
Bjorn Helgaascd84d342013-05-09 11:26:16 -060046 return ctrl->pcie->port;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080047}
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080049static irqreturn_t pcie_isr(int irq, void *dev_id);
50static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080053static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080055 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080058 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080060 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070062 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080064 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065}
66
67/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080068static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080070 /* Clamp to sane value */
71 if ((sec <= 0) || (sec > 60))
Bjorn Helgaasf7625982013-11-14 11:28:18 -070072 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080074 ctrl->poll_timer.function = &int_poll_timeout;
75 ctrl->poll_timer.data = (unsigned long)ctrl;
76 ctrl->poll_timer.expires = jiffies + sec * HZ;
77 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078}
79
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070080static inline int pciehp_request_irq(struct controller *ctrl)
81{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +090082 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070083
84 /* Install interrupt polling timer. Start with 10 sec delay */
85 if (pciehp_poll_mode) {
86 init_timer(&ctrl->poll_timer);
87 start_int_poll_timer(ctrl, 10);
88 return 0;
89 }
90
91 /* Installs the interrupt handler */
92 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
93 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +090094 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
95 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070096 return retval;
97}
98
99static inline void pciehp_free_irq(struct controller *ctrl)
100{
101 if (pciehp_poll_mode)
102 del_timer_sync(&ctrl->poll_timer);
103 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900104 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700105}
106
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900107static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900108{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600109 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900110 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700111 int timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900112
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700113 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
114 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600115 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
116 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900117 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900118 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300119 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900120 msleep(10);
121 timeout -= 10;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700122 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
123 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600124 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
125 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900126 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900127 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900128 }
129 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900130}
131
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900132static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800133{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800134 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
135 unsigned long timeout = msecs_to_jiffies(msecs);
136 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800137
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900138 if (poll)
139 rc = pcie_poll_cmd(ctrl);
140 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900141 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800142 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900143 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800144}
145
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700146/**
147 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700148 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700149 * @cmd: command value written to slot control register
150 * @mask: bitmask of slot control register to be modified
151 */
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700152static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600154 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700156 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158 mutex_lock(&ctrl->ctrl_lock);
159
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700160 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900161 if (slot_status & PCI_EXP_SLTSTA_CC) {
Rajat Jain476a3572014-02-20 17:42:31 -0800162 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
163 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900164 if (!ctrl->no_cmd_complete) {
165 /*
166 * After 1 sec and CMD_COMPLETED still not set, just
167 * proceed forward to issue the next command according
168 * to spec. Just print out the error message.
169 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900170 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900171 } else if (!NO_CMD_CMPL(ctrl)) {
172 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700173 * This controller seems to notify of command completed
Kenji Kaneshige58086392008-05-27 19:04:30 +0900174 * event even though it supports none of power
175 * controller, attention led, power led and EMI.
176 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900177 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
178 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900179 ctrl->no_cmd_complete = 0;
180 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900181 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
182 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 }
185
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700186 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700187 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700188 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700189 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700190 smp_mb();
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700191 pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700192
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800193 /*
194 * Wait for command completion.
195 */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700196 if (!ctrl->no_cmd_complete) {
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900197 int poll = 0;
198 /*
199 * if hotplug interrupt is not enabled or command
200 * completed interrupt is not enabled, we need to poll
201 * command completed event.
202 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900203 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
204 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900205 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900206 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900207 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800208 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
Rajat Jain47033892014-02-04 18:28:43 -0800211bool pciehp_check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900212{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600213 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800214 u16 lnk_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700215 bool ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900216
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700217 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800218 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
219
220 if (ret)
221 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
222
223 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900224}
225
Yinghai Lubffe4f72012-01-27 10:55:13 -0800226static void __pcie_wait_link_active(struct controller *ctrl, bool active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900227{
228 int timeout = 1000;
229
Rajat Jain47033892014-02-04 18:28:43 -0800230 if (pciehp_check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900231 return;
232 while (timeout > 0) {
233 msleep(10);
234 timeout -= 10;
Rajat Jain47033892014-02-04 18:28:43 -0800235 if (pciehp_check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900236 return;
237 }
Yinghai Lubffe4f72012-01-27 10:55:13 -0800238 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
239 active ? "set" : "cleared");
240}
241
242static void pcie_wait_link_active(struct controller *ctrl)
243{
244 __pcie_wait_link_active(ctrl, true);
245}
246
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800247static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
248{
249 u32 l;
250 int count = 0;
251 int delay = 1000, step = 20;
252 bool found = false;
253
254 do {
255 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
256 count++;
257
258 if (found)
259 break;
260
261 msleep(step);
262 delay -= step;
263 } while (delay > 0);
264
265 if (count > 1 && pciehp_debug)
266 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
267 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
268 PCI_FUNC(devfn), count, step, l);
269
270 return found;
271}
272
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900273int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600275 struct pci_dev *pdev = ctrl_dev(ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700276 bool found;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900279 /*
280 * Data Link Layer Link Active Reporting must be capable for
281 * hot-plug capable downstream port. But old controller might
282 * not implement it. In this case, we wait for 1000 ms.
283 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900284 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900285 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900286 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900287 msleep(1000);
288
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800289 /* wait 100ms before read pci conf, and try in 1s */
290 msleep(100);
291 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
292 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900293
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700294 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900295 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900296 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
297 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900298 ctrl_err(ctrl, "Link Training Error occurs \n");
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700299 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 }
301
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800302 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
303
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700304 if (!found)
305 return -1;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800306
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700307 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308}
309
Yinghai Lu7f822992012-01-27 10:55:14 -0800310static int __pciehp_link_set(struct controller *ctrl, bool enable)
311{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600312 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800313 u16 lnk_ctrl;
Yinghai Lu7f822992012-01-27 10:55:14 -0800314
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700315 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800316
317 if (enable)
318 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
319 else
320 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
321
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700322 pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800323 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700324 return 0;
Yinghai Lu7f822992012-01-27 10:55:14 -0800325}
326
327static int pciehp_link_enable(struct controller *ctrl)
328{
329 return __pciehp_link_set(ctrl, true);
330}
331
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700332void pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800334 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600335 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700338 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900339 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
340 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700342 switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
343 case PCI_EXP_SLTCTL_ATTN_IND_ON:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 *status = 1; /* On */
345 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700346 case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 *status = 2; /* Blink */
348 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700349 case PCI_EXP_SLTCTL_ATTN_IND_OFF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 *status = 0; /* Off */
351 break;
352 default:
353 *status = 0xFF;
354 break;
355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356}
357
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700358void pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800360 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600361 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700364 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900365 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
366 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700368 switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
369 case PCI_EXP_SLTCTL_PWR_ON:
370 *status = 1; /* On */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700372 case PCI_EXP_SLTCTL_PWR_OFF:
373 *status = 0; /* Off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 break;
375 default:
376 *status = 0xFF;
377 break;
378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700381void pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700383 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700386 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900387 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700390void pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700392 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700395 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900396 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397}
398
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900399int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700401 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700404 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900405 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700408void pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800410 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700411 u16 slot_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700413 if (!ATTN_LED(ctrl))
414 return;
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900417 case 0 : /* turn off */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700418 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900419 break;
420 case 1: /* turn on */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700421 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900422 break;
423 case 2: /* turn blink */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700424 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900425 break;
426 default:
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700427 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900429 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
430 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700431 pcie_write_cmd(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432}
433
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900434void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800436 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700437
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700438 if (!PWR_LED(ctrl))
439 return;
440
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700441 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900442 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700443 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
444 PCI_EXP_SLTCTL_PWR_IND_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445}
446
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900447void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800449 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700451 if (!PWR_LED(ctrl))
452 return;
453
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700454 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900455 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700456 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
457 PCI_EXP_SLTCTL_PWR_IND_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900460void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800462 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700463
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700464 if (!PWR_LED(ctrl))
465 return;
466
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700467 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900468 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700469 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
470 PCI_EXP_SLTCTL_PWR_IND_BLINK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471}
472
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900473int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800475 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600476 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700477 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700478 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Rajesh Shah5a49f202005-11-23 15:44:54 -0800480 /* Clear sticky power-fault bit from previous power failures */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700481 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Bjorn Helgaas2f2ed41c2013-12-14 13:06:40 -0700482 if (slot_status & PCI_EXP_SLTSTA_PFD)
483 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
484 PCI_EXP_SLTSTA_PFD);
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900485 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800486
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700487 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900488 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700489 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
490 PCI_EXP_SLTCTL_PWR_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Yinghai Lu2debd922012-01-27 10:55:15 -0800492 retval = pciehp_link_enable(ctrl);
493 if (retval)
494 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 return retval;
497}
498
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700499void pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800501 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900502
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700503 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900504 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700505 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
506 PCI_EXP_SLTCTL_PWR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507}
508
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800509static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800511 struct controller *ctrl = (struct controller *)dev_id;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600512 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900513 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700514 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700516 /*
517 * In order to guarantee that all interrupt events are
518 * serviced, we need to re-inspect Slot Status register after
519 * clearing what is presumed to be the last pending interrupt.
520 */
521 intr_loc = 0;
522 do {
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700523 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900525 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
526 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
Rajat Jaine48f1b62014-02-04 18:29:10 -0800527 PCI_EXP_SLTSTA_CC | PCI_EXP_SLTSTA_DLLSC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900528 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700529 intr_loc |= detected;
530 if (!intr_loc)
531 return IRQ_NONE;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700532 if (detected)
533 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
534 intr_loc);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700535 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Taku Izumi7f2feec2008-09-05 12:11:26 +0900537 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700538
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700539 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900540 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800541 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700542 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900543 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
545
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900546 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900547 return IRQ_HANDLED;
548
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700549 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900550 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900551 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800552
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700553 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900554 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900555 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800556
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700557 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900558 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900559 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800560
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700561 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900562 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
563 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900564 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900565 }
Rajat Jaine48f1b62014-02-04 18:29:10 -0800566
567 if (intr_loc & PCI_EXP_SLTSTA_DLLSC)
568 pciehp_handle_linkstate_change(slot);
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 return IRQ_HANDLED;
571}
572
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700573void pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800574{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700575 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900577 /*
578 * TBD: Power fault detected software notification support.
579 *
580 * Power fault detected software notification is not enabled
581 * now, because it caused power fault detected interrupt storm
582 * on some machines. On those machines, power fault detected
583 * bit in the slot status register was set again immediately
584 * when it is cleared in the interrupt service routine, and
585 * next power fault detected interrupt was notified again.
586 */
Rajat Jain4f854f22014-02-04 18:29:23 -0800587
588 /*
589 * Always enable link events: thus link-up and link-down shall
590 * always be treated as hotplug and unplug respectively. Enable
591 * presence detect only if Attention Button is not present.
592 */
593 cmd = PCI_EXP_SLTCTL_DLLSCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700594 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900595 cmd |= PCI_EXP_SLTCTL_ABPE;
Rajat Jain4f854f22014-02-04 18:29:23 -0800596 else
597 cmd |= PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700598 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900599 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700600 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900601 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700602
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900603 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
604 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Rajat Jain4f854f22014-02-04 18:29:23 -0800605 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
606 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700607
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700608 pcie_write_cmd(ctrl, cmd, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800610
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900611static void pcie_disable_notification(struct controller *ctrl)
612{
613 u16 mask;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700614
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900615 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
616 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900617 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
618 PCI_EXP_SLTCTL_DLLSCE);
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700619 pcie_write_cmd(ctrl, 0, mask);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900620}
621
Alex Williamson2e35afa2013-08-08 14:09:37 -0600622/*
623 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
Rajat Jain2b3940b2014-02-18 18:53:19 -0800624 * bus reset of the bridge, but at the same time we want to ensure that it is
625 * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
626 * disable link state notification and presence detection change notification
627 * momentarily, if we see that they could interfere. Also, clear any spurious
Alex Williamson2e35afa2013-08-08 14:09:37 -0600628 * events after.
629 */
630int pciehp_reset_slot(struct slot *slot, int probe)
631{
632 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600633 struct pci_dev *pdev = ctrl_dev(ctrl);
Rajat Jain06a8d892014-02-04 18:30:40 -0800634 u16 stat_mask = 0, ctrl_mask = 0;
Alex Williamson2e35afa2013-08-08 14:09:37 -0600635
636 if (probe)
637 return 0;
638
Rajat Jain2b3940b2014-02-18 18:53:19 -0800639 if (!ATTN_BUTTN(ctrl)) {
Rajat Jain06a8d892014-02-04 18:30:40 -0800640 ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
641 stat_mask |= PCI_EXP_SLTSTA_PDC;
Alex Williamson2e35afa2013-08-08 14:09:37 -0600642 }
Rajat Jain06a8d892014-02-04 18:30:40 -0800643 ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
644 stat_mask |= PCI_EXP_SLTSTA_DLLSC;
645
646 pcie_write_cmd(ctrl, 0, ctrl_mask);
647 if (pciehp_poll_mode)
648 del_timer_sync(&ctrl->poll_timer);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600649
650 pci_reset_bridge_secondary_bus(ctrl->pcie->port);
651
Rajat Jain06a8d892014-02-04 18:30:40 -0800652 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
653 pcie_write_cmd(ctrl, ctrl_mask, ctrl_mask);
654 if (pciehp_poll_mode)
655 int_poll_timeout(ctrl->poll_timer.data);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600656
657 return 0;
658}
659
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800660int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900661{
662 if (pciehp_request_irq(ctrl))
663 return -1;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700664 pcie_enable_notification(ctrl);
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800665 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900666 return 0;
667}
668
669static void pcie_shutdown_notification(struct controller *ctrl)
670{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800671 if (ctrl->notification_enabled) {
672 pcie_disable_notification(ctrl);
673 pciehp_free_irq(ctrl);
674 ctrl->notification_enabled = 0;
675 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900676}
677
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900678static int pcie_init_slot(struct controller *ctrl)
679{
680 struct slot *slot;
681
682 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
683 if (!slot)
684 return -ENOMEM;
685
Kees Cookd8537542013-07-03 15:04:57 -0700686 slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl));
Yijing Wangc2be6f92013-01-11 10:15:54 +0800687 if (!slot->wq)
688 goto abort;
689
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900690 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900691 mutex_init(&slot->lock);
Rajat Jain50b52fd2014-02-04 18:31:11 -0800692 mutex_init(&slot->hotplug_lock);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900693 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900694 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900695 return 0;
Yijing Wangc2be6f92013-01-11 10:15:54 +0800696abort:
697 kfree(slot);
698 return -ENOMEM;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900699}
700
701static void pcie_cleanup_slot(struct controller *ctrl)
702{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900703 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900704 cancel_delayed_work(&slot->work);
Yijing Wangc2be6f92013-01-11 10:15:54 +0800705 destroy_workqueue(slot->wq);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900706 kfree(slot);
707}
708
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700709static inline void dbg_ctrl(struct controller *ctrl)
710{
711 int i;
712 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900713 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700714
715 if (!pciehp_debug)
716 return;
717
Taku Izumi7f2feec2008-09-05 12:11:26 +0900718 ctrl_info(ctrl, "Hotplug Controller:\n");
719 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
720 pci_name(pdev), pdev->irq);
721 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
722 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
723 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
724 pdev->subsystem_device);
725 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
726 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900727 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
728 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700729 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
730 if (!pci_resource_len(pdev, i))
731 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600732 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
733 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700734 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900735 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900736 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900737 ctrl_info(ctrl, " Attention Button : %3s\n",
738 ATTN_BUTTN(ctrl) ? "yes" : "no");
739 ctrl_info(ctrl, " Power Controller : %3s\n",
740 POWER_CTRL(ctrl) ? "yes" : "no");
741 ctrl_info(ctrl, " MRL Sensor : %3s\n",
742 MRL_SENS(ctrl) ? "yes" : "no");
743 ctrl_info(ctrl, " Attention Indicator : %3s\n",
744 ATTN_LED(ctrl) ? "yes" : "no");
745 ctrl_info(ctrl, " Power Indicator : %3s\n",
746 PWR_LED(ctrl) ? "yes" : "no");
747 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
748 HP_SUPR_RM(ctrl) ? "yes" : "no");
749 ctrl_info(ctrl, " EMI Present : %3s\n",
750 EMI(ctrl) ? "yes" : "no");
751 ctrl_info(ctrl, " Command Completed : %3s\n",
752 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600753 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900754 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600755 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900756 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700757}
758
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700759#define FLAG(x,y) (((x) & (y)) ? '+' : '-')
760
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900761struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800762{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900763 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900764 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700765 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800766
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900767 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
768 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900769 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900770 goto abort;
771 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900772 ctrl->pcie = dev;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700773 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700774 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700775 mutex_init(&ctrl->ctrl_lock);
776 init_waitqueue_head(&ctrl->queue);
777 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900778 /*
779 * Controller doesn't notify of command completion if the "No
780 * Command Completed Support" bit is set in Slot Capability
781 * register or the controller supports none of power
782 * controller, attention led, power led and EMI.
783 */
784 if (NO_CMD_CMPL(ctrl) ||
785 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
786 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800787
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900788 /* Check if Data Link Layer Link Active Reporting is implemented */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700789 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900790 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900791 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
792 ctrl->link_active_reporting = 1;
793 }
794
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900795 /* Clear all remaining event bits in Slot Status register */
Bjorn Helgaasdf726482013-12-14 13:06:47 -0700796 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
797 PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
798 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
799 PCI_EXP_SLTSTA_CC);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800800
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700801 /* Disable software notification */
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900802 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800803
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700804 ctrl_info(ctrl, "Slot #%d AttnBtn%c AttnInd%c PwrInd%c PwrCtrl%c MRL%c Interlock%c NoCompl%c LLActRep%c\n",
805 (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
806 FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
807 FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
808 FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
809 FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
810 FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
811 FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
812 FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
813 FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700814
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900815 if (pcie_init_slot(ctrl))
816 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700817
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900818 return ctrl;
819
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900820abort_ctrl:
821 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800822abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900823 return NULL;
824}
825
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900826void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900827{
828 pcie_shutdown_notification(ctrl);
829 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900830 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800831}