Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * PCI Express PCI Hot Plug Driver |
| 3 | * |
| 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation |
| 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) |
| 6 | * Copyright (C) 2001 IBM Corp. |
| 7 | * Copyright (C) 2003-2004 Intel Corporation |
| 8 | * |
| 9 | * All rights reserved. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2 of the License, or (at |
| 14 | * your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, but |
| 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or |
| 19 | * NON INFRINGEMENT. See the GNU General Public License for more |
| 20 | * details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * |
| 28 | */ |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/kernel.h> |
| 31 | #include <linux/module.h> |
| 32 | #include <linux/types.h> |
Tim Schmielau | de25968 | 2006-01-08 01:02:05 -0800 | [diff] [blame] | 33 | #include <linux/signal.h> |
| 34 | #include <linux/jiffies.h> |
| 35 | #include <linux/timer.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/pci.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 37 | #include <linux/interrupt.h> |
Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 38 | #include <linux/time.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 39 | #include <linux/slab.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 40 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include "../pci.h" |
| 42 | #include "pciehp.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 44 | static inline struct pci_dev *ctrl_dev(struct controller *ctrl) |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 45 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 46 | return ctrl->pcie->port; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 47 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 49 | static irqreturn_t pcie_isr(int irq, void *dev_id); |
| 50 | static void start_int_poll_timer(struct controller *ctrl, int sec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
| 52 | /* This is the interrupt polling timeout function. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 53 | static void int_poll_timeout(unsigned long data) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 55 | struct controller *ctrl = (struct controller *)data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | /* Poll for interrupt events. regs == NULL => polling */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 58 | pcie_isr(0, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 60 | init_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | if (!pciehp_poll_time) |
Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 62 | pciehp_poll_time = 2; /* default polling interval is 2 sec */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 64 | start_int_poll_timer(ctrl, pciehp_poll_time); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | } |
| 66 | |
| 67 | /* This function starts the interrupt polling timer. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 68 | static void start_int_poll_timer(struct controller *ctrl, int sec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 70 | /* Clamp to sane value */ |
| 71 | if ((sec <= 0) || (sec > 60)) |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 72 | sec = 2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 74 | ctrl->poll_timer.function = &int_poll_timeout; |
| 75 | ctrl->poll_timer.data = (unsigned long)ctrl; |
| 76 | ctrl->poll_timer.expires = jiffies + sec * HZ; |
| 77 | add_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | } |
| 79 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 80 | static inline int pciehp_request_irq(struct controller *ctrl) |
| 81 | { |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 82 | int retval, irq = ctrl->pcie->irq; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 83 | |
| 84 | /* Install interrupt polling timer. Start with 10 sec delay */ |
| 85 | if (pciehp_poll_mode) { |
| 86 | init_timer(&ctrl->poll_timer); |
| 87 | start_int_poll_timer(ctrl, 10); |
| 88 | return 0; |
| 89 | } |
| 90 | |
| 91 | /* Installs the interrupt handler */ |
| 92 | retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl); |
| 93 | if (retval) |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 94 | ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n", |
| 95 | irq); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 96 | return retval; |
| 97 | } |
| 98 | |
| 99 | static inline void pciehp_free_irq(struct controller *ctrl) |
| 100 | { |
| 101 | if (pciehp_poll_mode) |
| 102 | del_timer_sync(&ctrl->poll_timer); |
| 103 | else |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 104 | free_irq(ctrl->pcie->irq, ctrl); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 105 | } |
| 106 | |
Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 107 | static int pcie_poll_cmd(struct controller *ctrl) |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 108 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 109 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 110 | u16 slot_status; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 111 | int timeout = 1000; |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 112 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 113 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
| 114 | if (slot_status & PCI_EXP_SLTSTA_CC) { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 115 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 116 | PCI_EXP_SLTSTA_CC); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 117 | return 1; |
Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 118 | } |
Adrian Bunk | a5827f4 | 2008-08-28 01:05:26 +0300 | [diff] [blame] | 119 | while (timeout > 0) { |
Kenji Kaneshige | 66618ba | 2008-06-20 12:05:12 +0900 | [diff] [blame] | 120 | msleep(10); |
| 121 | timeout -= 10; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 122 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
| 123 | if (slot_status & PCI_EXP_SLTSTA_CC) { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 124 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 125 | PCI_EXP_SLTSTA_CC); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 126 | return 1; |
Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 127 | } |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 128 | } |
| 129 | return 0; /* timeout */ |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 130 | } |
| 131 | |
Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 132 | static void pcie_wait_cmd(struct controller *ctrl, int poll) |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 133 | { |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 134 | unsigned int msecs = pciehp_poll_mode ? 2500 : 1000; |
| 135 | unsigned long timeout = msecs_to_jiffies(msecs); |
| 136 | int rc; |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 137 | |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 138 | if (poll) |
| 139 | rc = pcie_poll_cmd(ctrl); |
| 140 | else |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 141 | rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout); |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 142 | if (!rc) |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 143 | ctrl_dbg(ctrl, "Command not completed in 1000 msec\n"); |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 144 | } |
| 145 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 146 | /** |
| 147 | * pcie_write_cmd - Issue controller command |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 148 | * @ctrl: controller to which the command is issued |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 149 | * @cmd: command value written to slot control register |
| 150 | * @mask: bitmask of slot control register to be modified |
| 151 | */ |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 152 | static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 154 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | u16 slot_status; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 156 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 158 | mutex_lock(&ctrl->ctrl_lock); |
| 159 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 160 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 161 | if (slot_status & PCI_EXP_SLTSTA_CC) { |
Rajat Jain | 476a357 | 2014-02-20 17:42:31 -0800 | [diff] [blame^] | 162 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 163 | PCI_EXP_SLTSTA_CC); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 164 | if (!ctrl->no_cmd_complete) { |
| 165 | /* |
| 166 | * After 1 sec and CMD_COMPLETED still not set, just |
| 167 | * proceed forward to issue the next command according |
| 168 | * to spec. Just print out the error message. |
| 169 | */ |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 170 | ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 171 | } else if (!NO_CMD_CMPL(ctrl)) { |
| 172 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 173 | * This controller seems to notify of command completed |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 174 | * event even though it supports none of power |
| 175 | * controller, attention led, power led and EMI. |
| 176 | */ |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 177 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to " |
| 178 | "wait for command completed event.\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 179 | ctrl->no_cmd_complete = 0; |
| 180 | } else { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 181 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe " |
| 182 | "the controller is broken.\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 183 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | } |
| 185 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 186 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 187 | slot_ctrl &= ~mask; |
Kenji Kaneshige | b7aa1f1 | 2008-04-25 14:39:14 -0700 | [diff] [blame] | 188 | slot_ctrl |= (cmd & mask); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 189 | ctrl->cmd_busy = 1; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 190 | smp_mb(); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 191 | pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 192 | |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 193 | /* |
| 194 | * Wait for command completion. |
| 195 | */ |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 196 | if (!ctrl->no_cmd_complete) { |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 197 | int poll = 0; |
| 198 | /* |
| 199 | * if hotplug interrupt is not enabled or command |
| 200 | * completed interrupt is not enabled, we need to poll |
| 201 | * command completed event. |
| 202 | */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 203 | if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) || |
| 204 | !(slot_ctrl & PCI_EXP_SLTCTL_CCIE)) |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 205 | poll = 1; |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 206 | pcie_wait_cmd(ctrl, poll); |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 207 | } |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 208 | mutex_unlock(&ctrl->ctrl_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 211 | bool pciehp_check_link_active(struct controller *ctrl) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 212 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 213 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Yinghai Lu | 4e2ce40 | 2012-01-27 10:55:12 -0800 | [diff] [blame] | 214 | u16 lnk_status; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 215 | bool ret; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 216 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 217 | pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status); |
Yinghai Lu | 4e2ce40 | 2012-01-27 10:55:12 -0800 | [diff] [blame] | 218 | ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA); |
| 219 | |
| 220 | if (ret) |
| 221 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); |
| 222 | |
| 223 | return ret; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 224 | } |
| 225 | |
Yinghai Lu | bffe4f7 | 2012-01-27 10:55:13 -0800 | [diff] [blame] | 226 | static void __pcie_wait_link_active(struct controller *ctrl, bool active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 227 | { |
| 228 | int timeout = 1000; |
| 229 | |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 230 | if (pciehp_check_link_active(ctrl) == active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 231 | return; |
| 232 | while (timeout > 0) { |
| 233 | msleep(10); |
| 234 | timeout -= 10; |
Rajat Jain | 4703389 | 2014-02-04 18:28:43 -0800 | [diff] [blame] | 235 | if (pciehp_check_link_active(ctrl) == active) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 236 | return; |
| 237 | } |
Yinghai Lu | bffe4f7 | 2012-01-27 10:55:13 -0800 | [diff] [blame] | 238 | ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n", |
| 239 | active ? "set" : "cleared"); |
| 240 | } |
| 241 | |
| 242 | static void pcie_wait_link_active(struct controller *ctrl) |
| 243 | { |
| 244 | __pcie_wait_link_active(ctrl, true); |
| 245 | } |
| 246 | |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 247 | static bool pci_bus_check_dev(struct pci_bus *bus, int devfn) |
| 248 | { |
| 249 | u32 l; |
| 250 | int count = 0; |
| 251 | int delay = 1000, step = 20; |
| 252 | bool found = false; |
| 253 | |
| 254 | do { |
| 255 | found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0); |
| 256 | count++; |
| 257 | |
| 258 | if (found) |
| 259 | break; |
| 260 | |
| 261 | msleep(step); |
| 262 | delay -= step; |
| 263 | } while (delay > 0); |
| 264 | |
| 265 | if (count > 1 && pciehp_debug) |
| 266 | printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n", |
| 267 | pci_domain_nr(bus), bus->number, PCI_SLOT(devfn), |
| 268 | PCI_FUNC(devfn), count, step, l); |
| 269 | |
| 270 | return found; |
| 271 | } |
| 272 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 273 | int pciehp_check_link_status(struct controller *ctrl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 275 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 276 | bool found; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | u16 lnk_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 279 | /* |
| 280 | * Data Link Layer Link Active Reporting must be capable for |
| 281 | * hot-plug capable downstream port. But old controller might |
| 282 | * not implement it. In this case, we wait for 1000 ms. |
| 283 | */ |
Kenji Kaneshige | 0cab084 | 2011-07-11 10:15:45 +0900 | [diff] [blame] | 284 | if (ctrl->link_active_reporting) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 285 | pcie_wait_link_active(ctrl); |
Kenji Kaneshige | 0cab084 | 2011-07-11 10:15:45 +0900 | [diff] [blame] | 286 | else |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 287 | msleep(1000); |
| 288 | |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 289 | /* wait 100ms before read pci conf, and try in 1s */ |
| 290 | msleep(100); |
| 291 | found = pci_bus_check_dev(ctrl->pcie->port->subordinate, |
| 292 | PCI_DEVFN(0, 0)); |
Kenji Kaneshige | 0027cb3 | 2011-11-10 16:40:37 +0900 | [diff] [blame] | 293 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 294 | pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 295 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 296 | if ((lnk_status & PCI_EXP_LNKSTA_LT) || |
| 297 | !(lnk_status & PCI_EXP_LNKSTA_NLW)) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 298 | ctrl_err(ctrl, "Link Training Error occurs \n"); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 299 | return -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | } |
| 301 | |
Yinghai Lu | fdbd3ce | 2011-11-07 07:53:23 -0800 | [diff] [blame] | 302 | pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status); |
| 303 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 304 | if (!found) |
| 305 | return -1; |
Yinghai Lu | 2f5d8e4 | 2012-01-27 10:55:11 -0800 | [diff] [blame] | 306 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 307 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | } |
| 309 | |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 310 | static int __pciehp_link_set(struct controller *ctrl, bool enable) |
| 311 | { |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 312 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 313 | u16 lnk_ctrl; |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 314 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 315 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 316 | |
| 317 | if (enable) |
| 318 | lnk_ctrl &= ~PCI_EXP_LNKCTL_LD; |
| 319 | else |
| 320 | lnk_ctrl |= PCI_EXP_LNKCTL_LD; |
| 321 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 322 | pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl); |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 323 | ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl); |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 324 | return 0; |
Yinghai Lu | 7f82299 | 2012-01-27 10:55:14 -0800 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | static int pciehp_link_enable(struct controller *ctrl) |
| 328 | { |
| 329 | return __pciehp_link_set(ctrl, true); |
| 330 | } |
| 331 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 332 | void pciehp_get_attention_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 334 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 335 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 338 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 339 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__, |
| 340 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 342 | switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) { |
| 343 | case PCI_EXP_SLTCTL_ATTN_IND_ON: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | *status = 1; /* On */ |
| 345 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 346 | case PCI_EXP_SLTCTL_ATTN_IND_BLINK: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | *status = 2; /* Blink */ |
| 348 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 349 | case PCI_EXP_SLTCTL_ATTN_IND_OFF: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | *status = 0; /* Off */ |
| 351 | break; |
| 352 | default: |
| 353 | *status = 0xFF; |
| 354 | break; |
| 355 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | } |
| 357 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 358 | void pciehp_get_power_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 360 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 361 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 364 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 365 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__, |
| 366 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 368 | switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) { |
| 369 | case PCI_EXP_SLTCTL_PWR_ON: |
| 370 | *status = 1; /* On */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | break; |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 372 | case PCI_EXP_SLTCTL_PWR_OFF: |
| 373 | *status = 0; /* Off */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | break; |
| 375 | default: |
| 376 | *status = 0xFF; |
| 377 | break; |
| 378 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | } |
| 380 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 381 | void pciehp_get_latch_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 383 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 386 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 387 | *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | } |
| 389 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 390 | void pciehp_get_adapter_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 392 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 395 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 396 | *status = !!(slot_status & PCI_EXP_SLTSTA_PDS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | } |
| 398 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 399 | int pciehp_query_power_fault(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 401 | struct pci_dev *pdev = ctrl_dev(slot->ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 404 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 405 | return !!(slot_status & PCI_EXP_SLTSTA_PFD); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | } |
| 407 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 408 | void pciehp_set_attention_status(struct slot *slot, u8 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 410 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 411 | u16 slot_cmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 413 | if (!ATTN_LED(ctrl)) |
| 414 | return; |
| 415 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | switch (value) { |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 417 | case 0 : /* turn off */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 418 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 419 | break; |
| 420 | case 1: /* turn on */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 421 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 422 | break; |
| 423 | case 2: /* turn blink */ |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 424 | slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK; |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 425 | break; |
| 426 | default: |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 427 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | } |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 429 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 430 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 431 | pcie_write_cmd(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | } |
| 433 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 434 | void pciehp_green_led_on(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 436 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 437 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 438 | if (!PWR_LED(ctrl)) |
| 439 | return; |
| 440 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 441 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 442 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 443 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 444 | PCI_EXP_SLTCTL_PWR_IND_ON); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | } |
| 446 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 447 | void pciehp_green_led_off(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 449 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 451 | if (!PWR_LED(ctrl)) |
| 452 | return; |
| 453 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 454 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 455 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 456 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 457 | PCI_EXP_SLTCTL_PWR_IND_OFF); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | } |
| 459 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 460 | void pciehp_green_led_blink(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 462 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 463 | |
Bjorn Helgaas | af9ab79 | 2013-12-15 17:23:54 -0700 | [diff] [blame] | 464 | if (!PWR_LED(ctrl)) |
| 465 | return; |
| 466 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 467 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, PCI_EXP_SLTCTL_PIC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 468 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 469 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 470 | PCI_EXP_SLTCTL_PWR_IND_BLINK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | } |
| 472 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 473 | int pciehp_power_on_slot(struct slot * slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 475 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 476 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 477 | u16 slot_status; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 478 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | |
Rajesh Shah | 5a49f20 | 2005-11-23 15:44:54 -0800 | [diff] [blame] | 480 | /* Clear sticky power-fault bit from previous power failures */ |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 481 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status); |
Bjorn Helgaas | 2f2ed41c | 2013-12-14 13:06:40 -0700 | [diff] [blame] | 482 | if (slot_status & PCI_EXP_SLTSTA_PFD) |
| 483 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 484 | PCI_EXP_SLTSTA_PFD); |
Kenji Kaneshige | 5651c48c | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 485 | ctrl->power_fault_detected = 0; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 486 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 487 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 488 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 489 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 490 | PCI_EXP_SLTCTL_PWR_ON); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | |
Yinghai Lu | 2debd92 | 2012-01-27 10:55:15 -0800 | [diff] [blame] | 492 | retval = pciehp_link_enable(ctrl); |
| 493 | if (retval) |
| 494 | ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__); |
| 495 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | return retval; |
| 497 | } |
| 498 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 499 | void pciehp_power_off_slot(struct slot * slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 501 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 502 | |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 503 | pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 504 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
Bjorn Helgaas | e7b4f0d7 | 2013-12-14 13:06:53 -0700 | [diff] [blame] | 505 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, |
| 506 | PCI_EXP_SLTCTL_PWR_OFF); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | } |
| 508 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 509 | static irqreturn_t pcie_isr(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 511 | struct controller *ctrl = (struct controller *)dev_id; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 512 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 513 | struct slot *slot = ctrl->slot; |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 514 | u16 detected, intr_loc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 516 | /* |
| 517 | * In order to guarantee that all interrupt events are |
| 518 | * serviced, we need to re-inspect Slot Status register after |
| 519 | * clearing what is presumed to be the last pending interrupt. |
| 520 | */ |
| 521 | intr_loc = 0; |
| 522 | do { |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 523 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &detected); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 525 | detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | |
| 526 | PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | |
Rajat Jain | e48f1b6 | 2014-02-04 18:29:10 -0800 | [diff] [blame] | 527 | PCI_EXP_SLTSTA_CC | PCI_EXP_SLTSTA_DLLSC); |
Kenji Kaneshige | 81b840c | 2009-02-03 15:06:13 +0900 | [diff] [blame] | 528 | detected &= ~intr_loc; |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 529 | intr_loc |= detected; |
| 530 | if (!intr_loc) |
| 531 | return IRQ_NONE; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 532 | if (detected) |
| 533 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 534 | intr_loc); |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 535 | } while (detected); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 537 | ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc); |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 538 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 539 | /* Check Command Complete Interrupt Pending */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 540 | if (intr_loc & PCI_EXP_SLTSTA_CC) { |
Kenji Kaneshige | 262303fe | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 541 | ctrl->cmd_busy = 0; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 542 | smp_mb(); |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 543 | wake_up(&ctrl->queue); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | } |
| 545 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 546 | if (!(intr_loc & ~PCI_EXP_SLTSTA_CC)) |
Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 547 | return IRQ_HANDLED; |
| 548 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 549 | /* Check MRL Sensor Changed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 550 | if (intr_loc & PCI_EXP_SLTSTA_MRLSC) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 551 | pciehp_handle_switch_change(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 552 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 553 | /* Check Attention Button Pressed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 554 | if (intr_loc & PCI_EXP_SLTSTA_ABP) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 555 | pciehp_handle_attention_button(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 556 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 557 | /* Check Presence Detect Changed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 558 | if (intr_loc & PCI_EXP_SLTSTA_PDC) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 559 | pciehp_handle_presence_change(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 560 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 561 | /* Check Power Fault Detected */ |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 562 | if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) { |
| 563 | ctrl->power_fault_detected = 1; |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 564 | pciehp_handle_power_fault(slot); |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 565 | } |
Rajat Jain | e48f1b6 | 2014-02-04 18:29:10 -0800 | [diff] [blame] | 566 | |
| 567 | if (intr_loc & PCI_EXP_SLTSTA_DLLSC) |
| 568 | pciehp_handle_linkstate_change(slot); |
| 569 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | return IRQ_HANDLED; |
| 571 | } |
| 572 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 573 | void pcie_enable_notification(struct controller *ctrl) |
Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 574 | { |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 575 | u16 cmd, mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | |
Kenji Kaneshige | 5651c48c | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 577 | /* |
| 578 | * TBD: Power fault detected software notification support. |
| 579 | * |
| 580 | * Power fault detected software notification is not enabled |
| 581 | * now, because it caused power fault detected interrupt storm |
| 582 | * on some machines. On those machines, power fault detected |
| 583 | * bit in the slot status register was set again immediately |
| 584 | * when it is cleared in the interrupt service routine, and |
| 585 | * next power fault detected interrupt was notified again. |
| 586 | */ |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 587 | |
| 588 | /* |
| 589 | * Always enable link events: thus link-up and link-down shall |
| 590 | * always be treated as hotplug and unplug respectively. Enable |
| 591 | * presence detect only if Attention Button is not present. |
| 592 | */ |
| 593 | cmd = PCI_EXP_SLTCTL_DLLSCE; |
Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 594 | if (ATTN_BUTTN(ctrl)) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 595 | cmd |= PCI_EXP_SLTCTL_ABPE; |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 596 | else |
| 597 | cmd |= PCI_EXP_SLTCTL_PDCE; |
Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 598 | if (MRL_SENS(ctrl)) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 599 | cmd |= PCI_EXP_SLTCTL_MRLSCE; |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 600 | if (!pciehp_poll_mode) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 601 | cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE; |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 602 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 603 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
| 604 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | |
Rajat Jain | 4f854f2 | 2014-02-04 18:29:23 -0800 | [diff] [blame] | 605 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE | |
| 606 | PCI_EXP_SLTCTL_DLLSCE); |
Kenji Kaneshige | c27fb883 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 607 | |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 608 | pcie_write_cmd(ctrl, cmd, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | } |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 610 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 611 | static void pcie_disable_notification(struct controller *ctrl) |
| 612 | { |
| 613 | u16 mask; |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 614 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 615 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
| 616 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | |
Kenji Kaneshige | f22daf1 | 2009-10-05 17:40:02 +0900 | [diff] [blame] | 617 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE | |
| 618 | PCI_EXP_SLTCTL_DLLSCE); |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 619 | pcie_write_cmd(ctrl, 0, mask); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 620 | } |
| 621 | |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 622 | /* |
| 623 | * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary |
Rajat Jain | 2b3940b | 2014-02-18 18:53:19 -0800 | [diff] [blame] | 624 | * bus reset of the bridge, but at the same time we want to ensure that it is |
| 625 | * not seen as a hot-unplug, followed by the hot-plug of the device. Thus, |
| 626 | * disable link state notification and presence detection change notification |
| 627 | * momentarily, if we see that they could interfere. Also, clear any spurious |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 628 | * events after. |
| 629 | */ |
| 630 | int pciehp_reset_slot(struct slot *slot, int probe) |
| 631 | { |
| 632 | struct controller *ctrl = slot->ctrl; |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 633 | struct pci_dev *pdev = ctrl_dev(ctrl); |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 634 | u16 stat_mask = 0, ctrl_mask = 0; |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 635 | |
| 636 | if (probe) |
| 637 | return 0; |
| 638 | |
Rajat Jain | 2b3940b | 2014-02-18 18:53:19 -0800 | [diff] [blame] | 639 | if (!ATTN_BUTTN(ctrl)) { |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 640 | ctrl_mask |= PCI_EXP_SLTCTL_PDCE; |
| 641 | stat_mask |= PCI_EXP_SLTSTA_PDC; |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 642 | } |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 643 | ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE; |
| 644 | stat_mask |= PCI_EXP_SLTSTA_DLLSC; |
| 645 | |
| 646 | pcie_write_cmd(ctrl, 0, ctrl_mask); |
| 647 | if (pciehp_poll_mode) |
| 648 | del_timer_sync(&ctrl->poll_timer); |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 649 | |
| 650 | pci_reset_bridge_secondary_bus(ctrl->pcie->port); |
| 651 | |
Rajat Jain | 06a8d89 | 2014-02-04 18:30:40 -0800 | [diff] [blame] | 652 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask); |
| 653 | pcie_write_cmd(ctrl, ctrl_mask, ctrl_mask); |
| 654 | if (pciehp_poll_mode) |
| 655 | int_poll_timeout(ctrl->poll_timer.data); |
Alex Williamson | 2e35afa | 2013-08-08 14:09:37 -0600 | [diff] [blame] | 656 | |
| 657 | return 0; |
| 658 | } |
| 659 | |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 660 | int pcie_init_notification(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 661 | { |
| 662 | if (pciehp_request_irq(ctrl)) |
| 663 | return -1; |
Bjorn Helgaas | 6dae620 | 2013-12-14 13:06:16 -0700 | [diff] [blame] | 664 | pcie_enable_notification(ctrl); |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 665 | ctrl->notification_enabled = 1; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 666 | return 0; |
| 667 | } |
| 668 | |
| 669 | static void pcie_shutdown_notification(struct controller *ctrl) |
| 670 | { |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 671 | if (ctrl->notification_enabled) { |
| 672 | pcie_disable_notification(ctrl); |
| 673 | pciehp_free_irq(ctrl); |
| 674 | ctrl->notification_enabled = 0; |
| 675 | } |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 676 | } |
| 677 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 678 | static int pcie_init_slot(struct controller *ctrl) |
| 679 | { |
| 680 | struct slot *slot; |
| 681 | |
| 682 | slot = kzalloc(sizeof(*slot), GFP_KERNEL); |
| 683 | if (!slot) |
| 684 | return -ENOMEM; |
| 685 | |
Kees Cook | d853754 | 2013-07-03 15:04:57 -0700 | [diff] [blame] | 686 | slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl)); |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 687 | if (!slot->wq) |
| 688 | goto abort; |
| 689 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 690 | slot->ctrl = ctrl; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 691 | mutex_init(&slot->lock); |
Rajat Jain | 50b52fd | 2014-02-04 18:31:11 -0800 | [diff] [blame] | 692 | mutex_init(&slot->hotplug_lock); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 693 | INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work); |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 694 | ctrl->slot = slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 695 | return 0; |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 696 | abort: |
| 697 | kfree(slot); |
| 698 | return -ENOMEM; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 699 | } |
| 700 | |
| 701 | static void pcie_cleanup_slot(struct controller *ctrl) |
| 702 | { |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 703 | struct slot *slot = ctrl->slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 704 | cancel_delayed_work(&slot->work); |
Yijing Wang | c2be6f9 | 2013-01-11 10:15:54 +0800 | [diff] [blame] | 705 | destroy_workqueue(slot->wq); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 706 | kfree(slot); |
| 707 | } |
| 708 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 709 | static inline void dbg_ctrl(struct controller *ctrl) |
| 710 | { |
| 711 | int i; |
| 712 | u16 reg16; |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 713 | struct pci_dev *pdev = ctrl->pcie->port; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 714 | |
| 715 | if (!pciehp_debug) |
| 716 | return; |
| 717 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 718 | ctrl_info(ctrl, "Hotplug Controller:\n"); |
| 719 | ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", |
| 720 | pci_name(pdev), pdev->irq); |
| 721 | ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor); |
| 722 | ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device); |
| 723 | ctrl_info(ctrl, " Subsystem ID : 0x%04x\n", |
| 724 | pdev->subsystem_device); |
| 725 | ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n", |
| 726 | pdev->subsystem_vendor); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 727 | ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", |
| 728 | pci_pcie_cap(pdev)); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 729 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { |
| 730 | if (!pci_resource_len(pdev, i)) |
| 731 | continue; |
Bjorn Helgaas | e1944c6 | 2010-03-16 15:53:08 -0600 | [diff] [blame] | 732 | ctrl_info(ctrl, " PCI resource [%d] : %pR\n", |
| 733 | i, &pdev->resource[i]); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 734 | } |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 735 | ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap); |
Kenji Kaneshige | d54798f | 2009-09-15 17:28:53 +0900 | [diff] [blame] | 736 | ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl)); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 737 | ctrl_info(ctrl, " Attention Button : %3s\n", |
| 738 | ATTN_BUTTN(ctrl) ? "yes" : "no"); |
| 739 | ctrl_info(ctrl, " Power Controller : %3s\n", |
| 740 | POWER_CTRL(ctrl) ? "yes" : "no"); |
| 741 | ctrl_info(ctrl, " MRL Sensor : %3s\n", |
| 742 | MRL_SENS(ctrl) ? "yes" : "no"); |
| 743 | ctrl_info(ctrl, " Attention Indicator : %3s\n", |
| 744 | ATTN_LED(ctrl) ? "yes" : "no"); |
| 745 | ctrl_info(ctrl, " Power Indicator : %3s\n", |
| 746 | PWR_LED(ctrl) ? "yes" : "no"); |
| 747 | ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n", |
| 748 | HP_SUPR_RM(ctrl) ? "yes" : "no"); |
| 749 | ctrl_info(ctrl, " EMI Present : %3s\n", |
| 750 | EMI(ctrl) ? "yes" : "no"); |
| 751 | ctrl_info(ctrl, " Command Completed : %3s\n", |
| 752 | NO_CMD_CMPL(ctrl) ? "no" : "yes"); |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 753 | pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 754 | ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16); |
Bjorn Helgaas | cd84d34 | 2013-05-09 11:26:16 -0600 | [diff] [blame] | 755 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 756 | ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 757 | } |
| 758 | |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 759 | #define FLAG(x,y) (((x) & (y)) ? '+' : '-') |
| 760 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 761 | struct controller *pcie_init(struct pcie_device *dev) |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 762 | { |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 763 | struct controller *ctrl; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 764 | u32 slot_cap, link_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 765 | struct pci_dev *pdev = dev->port; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 766 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 767 | ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL); |
| 768 | if (!ctrl) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 769 | dev_err(&dev->device, "%s: Out of memory\n", __func__); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 770 | goto abort; |
| 771 | } |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 772 | ctrl->pcie = dev; |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 773 | pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 774 | ctrl->slot_cap = slot_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 775 | mutex_init(&ctrl->ctrl_lock); |
| 776 | init_waitqueue_head(&ctrl->queue); |
| 777 | dbg_ctrl(ctrl); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 778 | /* |
| 779 | * Controller doesn't notify of command completion if the "No |
| 780 | * Command Completed Support" bit is set in Slot Capability |
| 781 | * register or the controller supports none of power |
| 782 | * controller, attention led, power led and EMI. |
| 783 | */ |
| 784 | if (NO_CMD_CMPL(ctrl) || |
| 785 | !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl))) |
| 786 | ctrl->no_cmd_complete = 1; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 787 | |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 788 | /* Check if Data Link Layer Link Active Reporting is implemented */ |
Bjorn Helgaas | 1a84b99 | 2013-12-14 13:06:07 -0700 | [diff] [blame] | 789 | pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 790 | if (link_cap & PCI_EXP_LNKCAP_DLLLARC) { |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 791 | ctrl_dbg(ctrl, "Link Active Reporting supported\n"); |
| 792 | ctrl->link_active_reporting = 1; |
| 793 | } |
| 794 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 795 | /* Clear all remaining event bits in Slot Status register */ |
Bjorn Helgaas | df72648 | 2013-12-14 13:06:47 -0700 | [diff] [blame] | 796 | pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, |
| 797 | PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | |
| 798 | PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | |
| 799 | PCI_EXP_SLTSTA_CC); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 800 | |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 801 | /* Disable software notification */ |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 802 | pcie_disable_notification(ctrl); |
Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 803 | |
Bjorn Helgaas | afe2478 | 2013-12-14 13:06:36 -0700 | [diff] [blame] | 804 | ctrl_info(ctrl, "Slot #%d AttnBtn%c AttnInd%c PwrInd%c PwrCtrl%c MRL%c Interlock%c NoCompl%c LLActRep%c\n", |
| 805 | (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19, |
| 806 | FLAG(slot_cap, PCI_EXP_SLTCAP_ABP), |
| 807 | FLAG(slot_cap, PCI_EXP_SLTCAP_AIP), |
| 808 | FLAG(slot_cap, PCI_EXP_SLTCAP_PIP), |
| 809 | FLAG(slot_cap, PCI_EXP_SLTCAP_PCP), |
| 810 | FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP), |
| 811 | FLAG(slot_cap, PCI_EXP_SLTCAP_EIP), |
| 812 | FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS), |
| 813 | FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC)); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 814 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 815 | if (pcie_init_slot(ctrl)) |
| 816 | goto abort_ctrl; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 817 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 818 | return ctrl; |
| 819 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 820 | abort_ctrl: |
| 821 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 822 | abort: |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 823 | return NULL; |
| 824 | } |
| 825 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 826 | void pciehp_release_ctrl(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 827 | { |
| 828 | pcie_shutdown_notification(ctrl); |
| 829 | pcie_cleanup_slot(ctrl); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 830 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 831 | } |