blob: 8af8871a8594f067d8798917f6ec932f0c5f66d2 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Chris Wilson605d5b32017-05-04 14:08:44 +010042static unsigned int __intel_ring_space(unsigned int head,
43 unsigned int tail,
44 unsigned int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010045{
Chris Wilson605d5b32017-05-04 14:08:44 +010046 /*
47 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
48 * same cacheline, the Head Pointer must not be greater than the Tail
49 * Pointer."
50 */
51 GEM_BUG_ON(!is_power_of_2(size));
52 return (head - tail - CACHELINE_BYTES) & (size - 1);
Chris Wilson1cf0ba12014-05-05 09:07:33 +010053}
54
Chris Wilson95aebcb2017-05-04 14:08:45 +010055unsigned int intel_ring_update_space(struct intel_ring *ring)
Dave Gordonebd0fd42014-11-27 11:22:49 +000056{
Chris Wilson95aebcb2017-05-04 14:08:45 +010057 unsigned int space;
58
59 space = __intel_ring_space(ring->head, ring->emit, ring->size);
60
61 ring->space = space;
62 return space;
Dave Gordonebd0fd42014-11-27 11:22:49 +000063}
64
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000065static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010066gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010067{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000068 u32 cmd, *cs;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010069
70 cmd = MI_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010071
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010072 if (mode & EMIT_INVALIDATE)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 cmd |= MI_READ_FLUSH;
74
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000075 cs = intel_ring_begin(req, 2);
76 if (IS_ERR(cs))
77 return PTR_ERR(cs);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010078
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000079 *cs++ = cmd;
80 *cs++ = MI_NOOP;
81 intel_ring_advance(req, cs);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082
83 return 0;
84}
85
86static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010087gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Eric Anholt62fdfea2010-05-21 13:26:39 -070088{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000089 u32 cmd, *cs;
Chris Wilson6f392d52010-08-07 11:01:22 +010090
Chris Wilson36d527d2011-03-19 22:26:49 +000091 /*
92 * read/write caches:
93 *
94 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
95 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
96 * also flushed at 2d versus 3d pipeline switches.
97 *
98 * read-only caches:
99 *
100 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
101 * MI_READ_FLUSH is set, and is always flushed on 965.
102 *
103 * I915_GEM_DOMAIN_COMMAND may not exist?
104 *
105 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
106 * invalidated when MI_EXE_FLUSH is set.
107 *
108 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
109 * invalidated with every MI_FLUSH.
110 *
111 * TLBs:
112 *
113 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
114 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
115 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
116 * are flushed at any MI_FLUSH.
117 */
118
Chris Wilsonb5321f32016-08-02 22:50:18 +0100119 cmd = MI_FLUSH;
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100120 if (mode & EMIT_INVALIDATE) {
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 cmd |= MI_EXE_FLUSH;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100122 if (IS_G4X(req->i915) || IS_GEN5(req->i915))
123 cmd |= MI_INVALIDATE_ISP;
124 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000125
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000126 cs = intel_ring_begin(req, 2);
127 if (IS_ERR(cs))
128 return PTR_ERR(cs);
Chris Wilson36d527d2011-03-19 22:26:49 +0000129
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000130 *cs++ = cmd;
131 *cs++ = MI_NOOP;
132 intel_ring_advance(req, cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000133
134 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135}
136
Jesse Barnes8d315282011-10-16 10:23:31 +0200137/**
138 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
139 * implementing two workarounds on gen6. From section 1.4.7.1
140 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
141 *
142 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
143 * produced by non-pipelined state commands), software needs to first
144 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
145 * 0.
146 *
147 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
148 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
149 *
150 * And the workaround for these two requires this workaround first:
151 *
152 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
153 * BEFORE the pipe-control with a post-sync op and no write-cache
154 * flushes.
155 *
156 * And this last workaround is tricky because of the requirements on
157 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
158 * volume 2 part 1:
159 *
160 * "1 of the following must also be set:
161 * - Render Target Cache Flush Enable ([12] of DW1)
162 * - Depth Cache Flush Enable ([0] of DW1)
163 * - Stall at Pixel Scoreboard ([1] of DW1)
164 * - Depth Stall ([13] of DW1)
165 * - Post-Sync Operation ([13] of DW1)
166 * - Notify Enable ([8] of DW1)"
167 *
168 * The cache flushes require the workaround flush that triggered this
169 * one, so we can't use it. Depth stall would trigger the same.
170 * Post-sync nonzero is what triggered this second workaround, so we
171 * can't use that one either. Notify enable is IRQs, which aren't
172 * really our business. That leaves only stall at scoreboard.
173 */
174static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100175intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200176{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100177 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100178 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000179 u32 *cs;
Jesse Barnes8d315282011-10-16 10:23:31 +0200180
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000181 cs = intel_ring_begin(req, 6);
182 if (IS_ERR(cs))
183 return PTR_ERR(cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200184
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000185 *cs++ = GFX_OP_PIPE_CONTROL(5);
186 *cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
187 *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
188 *cs++ = 0; /* low dword */
189 *cs++ = 0; /* high dword */
190 *cs++ = MI_NOOP;
191 intel_ring_advance(req, cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200192
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000193 cs = intel_ring_begin(req, 6);
194 if (IS_ERR(cs))
195 return PTR_ERR(cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200196
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000197 *cs++ = GFX_OP_PIPE_CONTROL(5);
198 *cs++ = PIPE_CONTROL_QW_WRITE;
199 *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
200 *cs++ = 0;
201 *cs++ = 0;
202 *cs++ = MI_NOOP;
203 intel_ring_advance(req, cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200204
205 return 0;
206}
207
208static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100209gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Jesse Barnes8d315282011-10-16 10:23:31 +0200210{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100211 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100212 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000213 u32 *cs, flags = 0;
Jesse Barnes8d315282011-10-16 10:23:31 +0200214 int ret;
215
Paulo Zanonib3111502012-08-17 18:35:42 -0300216 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 if (ret)
219 return ret;
220
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 /* Just flush everything. Experiments have shown that reducing the
222 * number of bits based on the write domains has little performance
223 * impact.
224 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100225 if (mode & EMIT_FLUSH) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100226 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
227 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
228 /*
229 * Ensure that any following seqno writes only happen
230 * when the render cache is indeed flushed.
231 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200232 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100233 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100234 if (mode & EMIT_INVALIDATE) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 flags |= PIPE_CONTROL_TLB_INVALIDATE;
236 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
237 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
238 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
241 /*
242 * TLB invalidate requires a post-sync write.
243 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700244 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200246
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000247 cs = intel_ring_begin(req, 4);
248 if (IS_ERR(cs))
249 return PTR_ERR(cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000251 *cs++ = GFX_OP_PIPE_CONTROL(4);
252 *cs++ = flags;
253 *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
254 *cs++ = 0;
255 intel_ring_advance(req, cs);
Jesse Barnes8d315282011-10-16 10:23:31 +0200256
257 return 0;
258}
259
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100260static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300262{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000263 u32 *cs;
Paulo Zanonif3987632012-08-17 18:35:43 -0300264
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000265 cs = intel_ring_begin(req, 4);
266 if (IS_ERR(cs))
267 return PTR_ERR(cs);
Paulo Zanonif3987632012-08-17 18:35:43 -0300268
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000269 *cs++ = GFX_OP_PIPE_CONTROL(4);
270 *cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
271 *cs++ = 0;
272 *cs++ = 0;
273 intel_ring_advance(req, cs);
Paulo Zanonif3987632012-08-17 18:35:43 -0300274
275 return 0;
276}
277
278static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100279gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300280{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100281 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100282 i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000283 u32 *cs, flags = 0;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284
Paulo Zanonif3987632012-08-17 18:35:43 -0300285 /*
286 * Ensure that any following seqno writes only happen when the render
287 * cache is indeed flushed.
288 *
289 * Workaround: 4th PIPE_CONTROL command (except the ones with only
290 * read-cache invalidate bits set) must have the CS_STALL bit set. We
291 * don't try to be clever and just set it unconditionally.
292 */
293 flags |= PIPE_CONTROL_CS_STALL;
294
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300295 /* Just flush everything. Experiments have shown that reducing the
296 * number of bits based on the write domains has little performance
297 * impact.
298 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100299 if (mode & EMIT_FLUSH) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300300 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
301 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800302 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100303 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100305 if (mode & EMIT_INVALIDATE) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300306 flags |= PIPE_CONTROL_TLB_INVALIDATE;
307 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
308 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
309 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
310 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
311 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000312 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 /*
314 * TLB invalidate requires a post-sync write.
315 */
316 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200317 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300318
Chris Wilsonadd284a2014-12-16 08:44:32 +0000319 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
320
Paulo Zanonif3987632012-08-17 18:35:43 -0300321 /* Workaround: we must issue a pipe_control with CS-stall bit
322 * set before a pipe_control command that has the state cache
323 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100324 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300325 }
326
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000327 cs = intel_ring_begin(req, 4);
328 if (IS_ERR(cs))
329 return PTR_ERR(cs);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000331 *cs++ = GFX_OP_PIPE_CONTROL(4);
332 *cs++ = flags;
333 *cs++ = scratch_addr;
334 *cs++ = 0;
335 intel_ring_advance(req, cs);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336
337 return 0;
338}
339
Ben Widawskya5f3d682013-11-02 21:07:27 -0700340static int
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000341gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300342{
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000343 u32 flags;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000344 u32 *cs;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300345
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000346 cs = intel_ring_begin(req, mode & EMIT_INVALIDATE ? 12 : 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000347 if (IS_ERR(cs))
348 return PTR_ERR(cs);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300349
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000350 flags = PIPE_CONTROL_CS_STALL;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700351
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100352 if (mode & EMIT_FLUSH) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700353 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
354 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800355 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100356 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700357 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100358 if (mode & EMIT_INVALIDATE) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 flags |= PIPE_CONTROL_QW_WRITE;
366 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800367
368 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000369 cs = gen8_emit_pipe_control(cs,
370 PIPE_CONTROL_CS_STALL |
371 PIPE_CONTROL_STALL_AT_SCOREBOARD,
372 0);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700373 }
374
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000375 cs = gen8_emit_pipe_control(cs, flags,
376 i915_ggtt_offset(req->engine->scratch) +
377 2 * CACHELINE_BYTES);
378
379 intel_ring_advance(req, cs);
380
381 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382}
383
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000384static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200385{
Chris Wilsonc0336662016-05-06 15:40:21 +0100386 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200387 u32 addr;
388
389 addr = dev_priv->status_page_dmah->busaddr;
Chris Wilsonc0336662016-05-06 15:40:21 +0100390 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200391 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
392 I915_WRITE(HWS_PGA, addr);
393}
394
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000395static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000396{
Chris Wilsonc0336662016-05-06 15:40:21 +0100397 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200398 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000399
400 /* The ring status page addresses are no longer next to the rest of
401 * the ring registers as of gen7.
402 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100403 if (IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000404 switch (engine->id) {
Michel Thierrya2d3d262017-08-30 11:01:15 -0700405 /*
406 * No more rings exist on Gen7. Default case is only to shut up
407 * gcc switch check warning.
408 */
409 default:
410 GEM_BUG_ON(engine->id);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000411 case RCS:
412 mmio = RENDER_HWS_PGA_GEN7;
413 break;
414 case BCS:
415 mmio = BLT_HWS_PGA_GEN7;
416 break;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000417 case VCS:
418 mmio = BSD_HWS_PGA_GEN7;
419 break;
420 case VECS:
421 mmio = VEBOX_HWS_PGA_GEN7;
422 break;
423 }
Chris Wilsonc0336662016-05-06 15:40:21 +0100424 } else if (IS_GEN6(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000425 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000426 } else {
427 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000428 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000429 }
430
Chris Wilson57e88532016-08-15 10:48:57 +0100431 I915_WRITE(mmio, engine->status_page.ggtt_offset);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000432 POSTING_READ(mmio);
433
434 /*
435 * Flush the TLB for this page
436 *
437 * FIXME: These two bits have disappeared on gen8, so a question
438 * arises: do we still need this and if so how should we go about
439 * invalidating the TLB?
440 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100441 if (IS_GEN(dev_priv, 6, 7)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000442 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000443
444 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000445 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000446
447 I915_WRITE(reg,
448 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
449 INSTPM_SYNC_FLUSH));
Chris Wilson25ab57f2016-06-30 15:33:29 +0100450 if (intel_wait_for_register(dev_priv,
451 reg, INSTPM_SYNC_FLUSH, 0,
452 1000))
Damien Lespiauaf75f262015-02-10 19:32:17 +0000453 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000454 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000455 }
456}
457
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000458static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
Chris Wilsonc0336662016-05-06 15:40:21 +0100460 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson9991ae72014-04-02 16:36:07 +0100461
Chris Wilson21a2c582016-08-15 10:49:11 +0100462 if (INTEL_GEN(dev_priv) > 2) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000463 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3d808eb2016-06-30 15:33:30 +0100464 if (intel_wait_for_register(dev_priv,
465 RING_MI_MODE(engine->mmio_base),
466 MODE_IDLE,
467 MODE_IDLE,
468 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 DRM_ERROR("%s : timed out trying to stop ring\n",
470 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100471 /* Sometimes we observe that the idle flag is not
472 * set even though the ring is empty. So double
473 * check before giving up.
474 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000475 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100476 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100477 }
478 }
479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 I915_WRITE_CTL(engine, 0);
481 I915_WRITE_HEAD(engine, 0);
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100482 I915_WRITE_TAIL(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100483
Chris Wilson21a2c582016-08-15 10:49:11 +0100484 if (INTEL_GEN(dev_priv) > 2) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000485 (void)I915_READ_CTL(engine);
486 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100487 }
488
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100490}
491
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000492static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800493{
Chris Wilsonc0336662016-05-06 15:40:21 +0100494 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100495 struct intel_ring *ring = engine->buffer;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200496 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800497
Mika Kuoppala59bad942015-01-16 11:34:40 +0200498 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000500 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100501 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000502 DRM_DEBUG_KMS("%s head not reset to zero "
503 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000504 engine->name,
505 I915_READ_CTL(engine),
506 I915_READ_HEAD(engine),
507 I915_READ_TAIL(engine),
508 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000511 DRM_ERROR("failed to set %s head to zero "
512 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 engine->name,
514 I915_READ_CTL(engine),
515 I915_READ_HEAD(engine),
516 I915_READ_TAIL(engine),
517 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100518 ret = -EIO;
519 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000520 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700521 }
522
Carlos Santa31776592016-08-17 12:30:56 -0700523 if (HWS_NEEDS_PHYSICAL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 ring_setup_phys_status_page(engine);
Carlos Santa31776592016-08-17 12:30:56 -0700525 else
526 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100527
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100528 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100529
Jiri Kosinaece4a172014-08-07 16:29:53 +0200530 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000531 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200532
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200533 /* Initialize the ring. This must happen _after_ we've cleared the ring
534 * registers with the above sequence (the readback of the HEAD registers
535 * also enforces ordering), otherwise the hw might lose the new ring
536 * register values. */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100537 I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
Chris Wilson95468892014-08-07 15:39:54 +0100538
539 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100541 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000542 engine->name, I915_READ_HEAD(engine));
Chris Wilson821ed7d2016-09-09 14:11:53 +0100543
544 intel_ring_update_space(ring);
545 I915_WRITE_HEAD(engine, ring->head);
546 I915_WRITE_TAIL(engine, ring->tail);
547 (void)I915_READ_TAIL(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100548
Chris Wilson62ae14b2016-10-04 21:11:25 +0100549 I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800551 /* If the head is still not zero, the ring is dead */
Chris Wilsonf42bb652017-04-11 11:13:40 +0100552 if (intel_wait_for_register(dev_priv, RING_CTL(engine->mmio_base),
553 RING_VALID, RING_VALID,
554 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000555 DRM_ERROR("%s initialization failed "
Chris Wilson821ed7d2016-09-09 14:11:53 +0100556 "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 engine->name,
558 I915_READ_CTL(engine),
559 I915_READ_CTL(engine) & RING_VALID,
Chris Wilson821ed7d2016-09-09 14:11:53 +0100560 I915_READ_HEAD(engine), ring->head,
561 I915_READ_TAIL(engine), ring->tail,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000562 I915_READ_START(engine),
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100563 i915_ggtt_offset(ring->vma));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200564 ret = -EIO;
565 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800566 }
567
Tomas Elffc0768c2016-03-21 16:26:59 +0000568 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100569
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200570out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
573 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700574}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800575
Chris Wilson821ed7d2016-09-09 14:11:53 +0100576static void reset_ring_common(struct intel_engine_cs *engine,
577 struct drm_i915_gem_request *request)
578{
Chris Wilsonc0dcb202017-02-07 15:24:37 +0000579 /* Try to restore the logical GPU state to match the continuation
580 * of the request queue. If we skip the context/PD restore, then
581 * the next request may try to execute assuming that its context
582 * is valid and loaded on the GPU and so may try to access invalid
583 * memory, prompting repeated GPU hangs.
584 *
585 * If the request was guilty, we still restore the logical state
586 * in case the next request requires it (e.g. the aliasing ppgtt),
587 * but skip over the hung batch.
588 *
589 * If the request was innocent, we try to replay the request with
590 * the restored context.
591 */
592 if (request) {
593 struct drm_i915_private *dev_priv = request->i915;
594 struct intel_context *ce = &request->ctx->engine[engine->id];
595 struct i915_hw_ppgtt *ppgtt;
Chris Wilson821ed7d2016-09-09 14:11:53 +0100596
Chris Wilsonc0dcb202017-02-07 15:24:37 +0000597 /* FIXME consider gen8 reset */
598
599 if (ce->state) {
600 I915_WRITE(CCID,
601 i915_ggtt_offset(ce->state) |
602 BIT(8) /* must be set! */ |
603 CCID_EXTENDED_STATE_SAVE |
604 CCID_EXTENDED_STATE_RESTORE |
605 CCID_EN);
606 }
607
608 ppgtt = request->ctx->ppgtt ?: engine->i915->mm.aliasing_ppgtt;
609 if (ppgtt) {
610 u32 pd_offset = ppgtt->pd.base.ggtt_offset << 10;
611
612 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
613 I915_WRITE(RING_PP_DIR_BASE(engine), pd_offset);
614
615 /* Wait for the PD reload to complete */
616 if (intel_wait_for_register(dev_priv,
617 RING_PP_DIR_BASE(engine),
618 BIT(0), 0,
619 10))
620 DRM_ERROR("Wait for reload of ppgtt page-directory timed out\n");
621
622 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
623 }
624
625 /* If the rq hung, jump to its breadcrumb and skip the batch */
Chris Wilsonfe085f12017-03-21 10:25:52 +0000626 if (request->fence.error == -EIO)
627 request->ring->head = request->postfix;
Chris Wilsonc0dcb202017-02-07 15:24:37 +0000628 } else {
629 engine->legacy_active_context = NULL;
630 }
Chris Wilson821ed7d2016-09-09 14:11:53 +0100631}
632
John Harrison87531812015-05-29 17:43:44 +0100633static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100634{
635 int ret;
636
John Harrisone2be4fa2015-05-29 17:43:54 +0100637 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100638 if (ret != 0)
639 return ret;
640
Chris Wilson4e50f082016-10-28 13:58:31 +0100641 ret = i915_gem_render_state_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100642 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000643 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100644
Chris Wilsone26e1b92016-01-29 16:49:05 +0000645 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100646}
647
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000648static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649{
Chris Wilsonc0336662016-05-06 15:40:21 +0100650 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000651 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200652 if (ret)
653 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800654
Akash Goel61a563a2014-03-25 18:01:50 +0530655 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100656 if (IS_GEN(dev_priv, 4, 6))
Daniel Vetter6b26c862012-04-24 14:04:12 +0200657 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000658
659 /* We need to disable the AsyncFlip performance optimisations in order
660 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
661 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100662 *
Ville Syrjälä2441f872015-06-02 15:37:37 +0300663 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000664 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100665 if (IS_GEN(dev_priv, 6, 7))
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000666 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
667
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000668 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530669 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonc0336662016-05-06 15:40:21 +0100670 if (IS_GEN6(dev_priv))
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000671 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000672 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000673
Akash Goel01fa0302014-03-24 23:00:04 +0530674 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100675 if (IS_GEN7(dev_priv))
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000676 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530677 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000678 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100679
Chris Wilsonc0336662016-05-06 15:40:21 +0100680 if (IS_GEN6(dev_priv)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700681 /* From the Sandybridge PRM, volume 1 part 3, page 24:
682 * "If this bit is set, STCunit will have LRA as replacement
683 * policy. [...] This bit must be reset. LRA replacement
684 * policy is not supported."
685 */
686 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200687 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800688 }
689
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100690 if (IS_GEN(dev_priv, 6, 7))
Daniel Vetter6b26c862012-04-24 14:04:12 +0200691 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000692
Ville Syrjälä035ea402016-07-12 19:24:47 +0300693 if (INTEL_INFO(dev_priv)->gen >= 6)
694 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawsky15b9f802012-05-25 16:56:23 -0700695
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800697}
698
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700{
Chris Wilsonc0336662016-05-06 15:40:21 +0100701 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -0700702
Chris Wilson19880c42016-08-15 10:49:05 +0100703 i915_vma_unpin_and_release(&dev_priv->semaphore);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704}
705
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000706static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *cs)
Ben Widawsky3e789982014-06-30 09:53:37 -0700707{
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100708 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -0700709 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +0000710 enum intel_engine_id id;
Ben Widawsky3e789982014-06-30 09:53:37 -0700711
Akash Goel3b3f1652016-10-13 22:44:48 +0530712 for_each_engine(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100713 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -0700714 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
715 continue;
716
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000717 *cs++ = GFX_OP_PIPE_CONTROL(6);
718 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_QW_WRITE |
719 PIPE_CONTROL_CS_STALL;
720 *cs++ = lower_32_bits(gtt_offset);
721 *cs++ = upper_32_bits(gtt_offset);
722 *cs++ = req->global_seqno;
723 *cs++ = 0;
724 *cs++ = MI_SEMAPHORE_SIGNAL |
725 MI_SEMAPHORE_TARGET(waiter->hw_id);
726 *cs++ = 0;
Ben Widawsky3e789982014-06-30 09:53:37 -0700727 }
728
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000729 return cs;
Ben Widawsky3e789982014-06-30 09:53:37 -0700730}
731
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000732static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *cs)
Ben Widawsky3e789982014-06-30 09:53:37 -0700733{
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100734 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -0700735 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +0000736 enum intel_engine_id id;
Ben Widawsky3e789982014-06-30 09:53:37 -0700737
Akash Goel3b3f1652016-10-13 22:44:48 +0530738 for_each_engine(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100739 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -0700740 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
741 continue;
742
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000743 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
744 *cs++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
745 *cs++ = upper_32_bits(gtt_offset);
746 *cs++ = req->global_seqno;
747 *cs++ = MI_SEMAPHORE_SIGNAL |
748 MI_SEMAPHORE_TARGET(waiter->hw_id);
749 *cs++ = 0;
Ben Widawsky3e789982014-06-30 09:53:37 -0700750 }
751
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000752 return cs;
Ben Widawsky3e789982014-06-30 09:53:37 -0700753}
754
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000755static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000756{
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100757 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100758 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530759 enum intel_engine_id id;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100760 int num_rings = 0;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700761
Akash Goel3b3f1652016-10-13 22:44:48 +0530762 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100763 i915_reg_t mbox_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200764
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100765 if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
766 continue;
767
768 mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200769 if (i915_mmio_reg_valid(mbox_reg)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000770 *cs++ = MI_LOAD_REGISTER_IMM(1);
771 *cs++ = i915_mmio_reg_offset(mbox_reg);
772 *cs++ = req->global_seqno;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100773 num_rings++;
Ben Widawsky78325f22014-04-29 14:52:29 -0700774 }
775 }
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100776 if (num_rings & 1)
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000777 *cs++ = MI_NOOP;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700778
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000779 return cs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000780}
781
Chris Wilsonb0411e72016-08-02 22:50:34 +0100782static void i9xx_submit_request(struct drm_i915_gem_request *request)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000783{
Chris Wilsonb0411e72016-08-02 22:50:34 +0100784 struct drm_i915_private *dev_priv = request->i915;
785
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000786 i915_gem_request_submit(request);
787
Chris Wilsone6ba9992017-04-25 14:00:49 +0100788 I915_WRITE_TAIL(request->engine,
789 intel_ring_set_tail(request->ring, request->tail));
Chris Wilsonb0411e72016-08-02 22:50:34 +0100790}
791
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000792static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilsonb0411e72016-08-02 22:50:34 +0100793{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000794 *cs++ = MI_STORE_DWORD_INDEX;
795 *cs++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
796 *cs++ = req->global_seqno;
797 *cs++ = MI_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000798
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000799 req->tail = intel_ring_offset(req, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +0100800 assert_ring_tail_valid(req->ring, req->tail);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000801}
802
Chris Wilson98f29e82016-10-28 13:58:51 +0100803static const int i9xx_emit_breadcrumb_sz = 4;
804
Chris Wilsonb0411e72016-08-02 22:50:34 +0100805/**
Chris Wilson9b81d552016-10-28 13:58:50 +0100806 * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
Chris Wilsonb0411e72016-08-02 22:50:34 +0100807 *
808 * @request - request to write to the ring
809 *
810 * Update the mailbox registers in the *other* rings with the current seqno.
811 * This acts like a signal in the canonical semaphore.
812 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000813static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilsonb0411e72016-08-02 22:50:34 +0100814{
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100815 return i9xx_emit_breadcrumb(req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000816 req->engine->semaphore.signal(req, cs));
Chris Wilsonb0411e72016-08-02 22:50:34 +0100817}
818
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100819static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000820 u32 *cs)
Chris Wilsona58c01a2016-04-29 13:18:21 +0100821{
822 struct intel_engine_cs *engine = req->engine;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100823
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100824 if (engine->semaphore.signal)
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000825 cs = engine->semaphore.signal(req, cs);
Chris Wilson9242f972016-08-02 22:50:33 +0100826
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000827 *cs++ = GFX_OP_PIPE_CONTROL(6);
828 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
829 PIPE_CONTROL_QW_WRITE;
830 *cs++ = intel_hws_seqno_address(engine);
831 *cs++ = 0;
832 *cs++ = req->global_seqno;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100833 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000834 *cs++ = 0;
835 *cs++ = MI_USER_INTERRUPT;
836 *cs++ = MI_NOOP;
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100837
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000838 req->tail = intel_ring_offset(req, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +0100839 assert_ring_tail_valid(req->ring, req->tail);
Chris Wilsona58c01a2016-04-29 13:18:21 +0100840}
841
Chris Wilson98f29e82016-10-28 13:58:51 +0100842static const int gen8_render_emit_breadcrumb_sz = 8;
843
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700844/**
845 * intel_ring_sync - sync the waiter to the signaller on seqno
846 *
847 * @waiter - ring that is waiting
848 * @signaller - ring which has, or will signal
849 * @seqno - seqno which the waiter will block on
850 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700851
852static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100853gen8_ring_sync_to(struct drm_i915_gem_request *req,
854 struct drm_i915_gem_request *signal)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700855{
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100856 struct drm_i915_private *dev_priv = req->i915;
857 u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
Chris Wilson6ef48d72016-04-29 13:18:25 +0100858 struct i915_hw_ppgtt *ppgtt;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000859 u32 *cs;
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700860
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000861 cs = intel_ring_begin(req, 4);
862 if (IS_ERR(cs))
863 return PTR_ERR(cs);
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700864
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000865 *cs++ = MI_SEMAPHORE_WAIT | MI_SEMAPHORE_GLOBAL_GTT |
866 MI_SEMAPHORE_SAD_GTE_SDD;
867 *cs++ = signal->global_seqno;
868 *cs++ = lower_32_bits(offset);
869 *cs++ = upper_32_bits(offset);
870 intel_ring_advance(req, cs);
Chris Wilson6ef48d72016-04-29 13:18:25 +0100871
872 /* When the !RCS engines idle waiting upon a semaphore, they lose their
873 * pagetables and we must reload them before executing the batch.
874 * We do this on the i915_switch_context() following the wait and
875 * before the dispatch.
876 */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100877 ppgtt = req->ctx->ppgtt;
878 if (ppgtt && req->engine->id != RCS)
879 ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700880 return 0;
881}
882
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700883static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100884gen6_ring_sync_to(struct drm_i915_gem_request *req,
885 struct drm_i915_gem_request *signal)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000886{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700887 u32 dw1 = MI_SEMAPHORE_MBOX |
888 MI_SEMAPHORE_COMPARE |
889 MI_SEMAPHORE_REGISTER;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100890 u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000891 u32 *cs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000892
Chris Wilsonddf07be2016-08-02 22:50:39 +0100893 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
894
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000895 cs = intel_ring_begin(req, 4);
896 if (IS_ERR(cs))
897 return PTR_ERR(cs);
Chris Wilsonddf07be2016-08-02 22:50:39 +0100898
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000899 *cs++ = dw1 | wait_mbox;
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700900 /* Throughout all of the GEM code, seqno passed implies our current
901 * seqno is >= the last seqno executed. However for hardware the
902 * comparison is strictly greater than.
903 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000904 *cs++ = signal->global_seqno - 1;
905 *cs++ = 0;
906 *cs++ = MI_NOOP;
907 intel_ring_advance(req, cs);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000908
909 return 0;
910}
911
Chris Wilsonf8973c22016-07-01 17:23:21 +0100912static void
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100913gen5_seqno_barrier(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000914{
Chris Wilsonf8973c22016-07-01 17:23:21 +0100915 /* MI_STORE are internally buffered by the GPU and not flushed
916 * either by MI_FLUSH or SyncFlush or any other combination of
917 * MI commands.
Chris Wilsonc6df5412010-12-15 09:56:50 +0000918 *
Chris Wilsonf8973c22016-07-01 17:23:21 +0100919 * "Only the submission of the store operation is guaranteed.
920 * The write result will be complete (coherent) some time later
921 * (this is practically a finite period but there is no guaranteed
922 * latency)."
923 *
924 * Empirically, we observe that we need a delay of at least 75us to
925 * be sure that the seqno write is visible by the CPU.
Chris Wilsonc6df5412010-12-15 09:56:50 +0000926 */
Chris Wilsonf8973c22016-07-01 17:23:21 +0100927 usleep_range(125, 250);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000928}
929
Chris Wilsonc04e0f32016-04-09 10:57:54 +0100930static void
931gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100932{
Chris Wilsonc0336662016-05-06 15:40:21 +0100933 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +0100934
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100935 /* Workaround to force correct ordering between irq and seqno writes on
936 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +0100937 * ACTHD) before reading the status page.
938 *
939 * Note that this effectively stalls the read by the time it takes to
940 * do a memory transaction, which more or less ensures that the write
941 * from the GPU has sufficient time to invalidate the CPU cacheline.
942 * Alternatively we could delay the interrupt from the CS ring to give
943 * the write time to land, but that would incur a delay after every
944 * batch i.e. much more frequent than a delay when waiting for the
945 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +0100946 *
947 * Also note that to prevent whole machine hangs on gen7, we have to
948 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +0100949 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +0100950 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +0100951 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +0100952 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100953}
954
Chris Wilson31bb59c2016-07-01 17:23:27 +0100955static void
956gen5_irq_enable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +0200957{
Chris Wilson31bb59c2016-07-01 17:23:27 +0100958 gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
Daniel Vettere48d8632012-04-11 22:12:54 +0200959}
960
961static void
Chris Wilson31bb59c2016-07-01 17:23:27 +0100962gen5_irq_disable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +0200963{
Chris Wilson31bb59c2016-07-01 17:23:27 +0100964 gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700965}
966
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800967static void
Chris Wilson31bb59c2016-07-01 17:23:27 +0100968i9xx_irq_enable(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700969{
Chris Wilsonc0336662016-05-06 15:40:21 +0100970 struct drm_i915_private *dev_priv = engine->i915;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700971
Chris Wilson31bb59c2016-07-01 17:23:27 +0100972 dev_priv->irq_mask &= ~engine->irq_enable_mask;
973 I915_WRITE(IMR, dev_priv->irq_mask);
974 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Chris Wilsonc2798b12012-04-22 21:13:57 +0100975}
976
977static void
Chris Wilson31bb59c2016-07-01 17:23:27 +0100978i9xx_irq_disable(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100979{
Chris Wilsonc0336662016-05-06 15:40:21 +0100980 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100981
Chris Wilson31bb59c2016-07-01 17:23:27 +0100982 dev_priv->irq_mask |= engine->irq_enable_mask;
983 I915_WRITE(IMR, dev_priv->irq_mask);
984}
985
986static void
987i8xx_irq_enable(struct intel_engine_cs *engine)
988{
989 struct drm_i915_private *dev_priv = engine->i915;
990
991 dev_priv->irq_mask &= ~engine->irq_enable_mask;
992 I915_WRITE16(IMR, dev_priv->irq_mask);
993 POSTING_READ16(RING_IMR(engine->mmio_base));
994}
995
996static void
997i8xx_irq_disable(struct intel_engine_cs *engine)
998{
999 struct drm_i915_private *dev_priv = engine->i915;
1000
1001 dev_priv->irq_mask |= engine->irq_enable_mask;
1002 I915_WRITE16(IMR, dev_priv->irq_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001003}
1004
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001005static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001006bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001007{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001008 u32 *cs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001009
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001010 cs = intel_ring_begin(req, 2);
1011 if (IS_ERR(cs))
1012 return PTR_ERR(cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001013
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001014 *cs++ = MI_FLUSH;
1015 *cs++ = MI_NOOP;
1016 intel_ring_advance(req, cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001017 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001018}
1019
Chris Wilson0f468322011-01-04 17:35:21 +00001020static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001021gen6_irq_enable(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001022{
Chris Wilsonc0336662016-05-06 15:40:21 +01001023 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson0f468322011-01-04 17:35:21 +00001024
Chris Wilson61ff75a2016-07-01 17:23:28 +01001025 I915_WRITE_IMR(engine,
1026 ~(engine->irq_enable_mask |
1027 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001028 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001029}
1030
1031static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001032gen6_irq_disable(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001033{
Chris Wilsonc0336662016-05-06 15:40:21 +01001034 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001035
Chris Wilson61ff75a2016-07-01 17:23:28 +01001036 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001037 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001038}
1039
1040static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001041hsw_vebox_irq_enable(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001042{
Chris Wilsonc0336662016-05-06 15:40:21 +01001043 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001044
Chris Wilson31bb59c2016-07-01 17:23:27 +01001045 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301046 gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001047}
1048
1049static void
1050hsw_vebox_irq_disable(struct intel_engine_cs *engine)
1051{
1052 struct drm_i915_private *dev_priv = engine->i915;
1053
1054 I915_WRITE_IMR(engine, ~0);
Akash Goelf4e9af42016-10-12 21:54:30 +05301055 gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001056}
1057
1058static void
1059gen8_irq_enable(struct intel_engine_cs *engine)
1060{
1061 struct drm_i915_private *dev_priv = engine->i915;
1062
Chris Wilson61ff75a2016-07-01 17:23:28 +01001063 I915_WRITE_IMR(engine,
1064 ~(engine->irq_enable_mask |
1065 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001066 POSTING_READ_FW(RING_IMR(engine->mmio_base));
1067}
1068
1069static void
1070gen8_irq_disable(struct intel_engine_cs *engine)
1071{
1072 struct drm_i915_private *dev_priv = engine->i915;
1073
Chris Wilson61ff75a2016-07-01 17:23:28 +01001074 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001075}
1076
Zou Nan haid1b851f2010-05-21 09:08:57 +08001077static int
Chris Wilson803688b2016-08-02 22:50:27 +01001078i965_emit_bb_start(struct drm_i915_gem_request *req,
1079 u64 offset, u32 length,
1080 unsigned int dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001081{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001082 u32 *cs;
Chris Wilson78501ea2010-10-27 12:18:21 +01001083
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001084 cs = intel_ring_begin(req, 2);
1085 if (IS_ERR(cs))
1086 return PTR_ERR(cs);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001087
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001088 *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
1089 I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
1090 *cs++ = offset;
1091 intel_ring_advance(req, cs);
Chris Wilson78501ea2010-10-27 12:18:21 +01001092
Zou Nan haid1b851f2010-05-21 09:08:57 +08001093 return 0;
1094}
1095
Daniel Vetterb45305f2012-12-17 16:21:27 +01001096/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1097#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001098#define I830_TLB_ENTRIES (2)
1099#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001100static int
Chris Wilson803688b2016-08-02 22:50:27 +01001101i830_emit_bb_start(struct drm_i915_gem_request *req,
1102 u64 offset, u32 len,
1103 unsigned int dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001104{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001105 u32 *cs, cs_offset = i915_ggtt_offset(req->engine->scratch);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001106
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001107 cs = intel_ring_begin(req, 6);
1108 if (IS_ERR(cs))
1109 return PTR_ERR(cs);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001110
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001111 /* Evict the invalid PTE TLBs */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001112 *cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
1113 *cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
1114 *cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
1115 *cs++ = cs_offset;
1116 *cs++ = 0xdeadbeef;
1117 *cs++ = MI_NOOP;
1118 intel_ring_advance(req, cs);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001119
John Harrison8e004ef2015-02-13 11:48:10 +00001120 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001121 if (len > I830_BATCH_LIMIT)
1122 return -ENOSPC;
1123
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001124 cs = intel_ring_begin(req, 6 + 2);
1125 if (IS_ERR(cs))
1126 return PTR_ERR(cs);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001127
1128 /* Blit the batch (which has now all relocs applied) to the
1129 * stable batch scratch bo area (so that the CS never
1130 * stumbles over its tlb invalidation bug) ...
1131 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001132 *cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
1133 *cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
1134 *cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
1135 *cs++ = cs_offset;
1136 *cs++ = 4096;
1137 *cs++ = offset;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001138
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001139 *cs++ = MI_FLUSH;
1140 *cs++ = MI_NOOP;
1141 intel_ring_advance(req, cs);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001142
1143 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001144 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001145 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001146
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001147 cs = intel_ring_begin(req, 2);
1148 if (IS_ERR(cs))
1149 return PTR_ERR(cs);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001150
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001151 *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
1152 *cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
1153 MI_BATCH_NON_SECURE);
1154 intel_ring_advance(req, cs);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001155
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001156 return 0;
1157}
1158
1159static int
Chris Wilson803688b2016-08-02 22:50:27 +01001160i915_emit_bb_start(struct drm_i915_gem_request *req,
1161 u64 offset, u32 len,
1162 unsigned int dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001163{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001164 u32 *cs;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001165
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001166 cs = intel_ring_begin(req, 2);
1167 if (IS_ERR(cs))
1168 return PTR_ERR(cs);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001169
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001170 *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
1171 *cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
1172 MI_BATCH_NON_SECURE);
1173 intel_ring_advance(req, cs);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001174
Eric Anholt62fdfea2010-05-21 13:26:39 -07001175 return 0;
1176}
1177
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001178
Chris Wilson6b8294a2012-11-16 11:43:20 +00001179
Chris Wilsond822bb12017-04-03 12:34:25 +01001180int intel_ring_pin(struct intel_ring *ring,
1181 struct drm_i915_private *i915,
1182 unsigned int offset_bias)
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001183{
Chris Wilsond822bb12017-04-03 12:34:25 +01001184 enum i915_map_type map = HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
Chris Wilson57e88532016-08-15 10:48:57 +01001185 struct i915_vma *vma = ring->vma;
Chris Wilsond822bb12017-04-03 12:34:25 +01001186 unsigned int flags;
Dave Gordon83052162016-04-12 14:46:16 +01001187 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001188 int ret;
1189
Chris Wilson57e88532016-08-15 10:48:57 +01001190 GEM_BUG_ON(ring->vaddr);
1191
Chris Wilson9d808412016-08-18 17:16:56 +01001192
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -08001193 flags = PIN_GLOBAL;
1194 if (offset_bias)
1195 flags |= PIN_OFFSET_BIAS | offset_bias;
Chris Wilson9d808412016-08-18 17:16:56 +01001196 if (vma->obj->stolen)
Chris Wilson57e88532016-08-15 10:48:57 +01001197 flags |= PIN_MAPPABLE;
1198
1199 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson9d808412016-08-18 17:16:56 +01001200 if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
Chris Wilson57e88532016-08-15 10:48:57 +01001201 ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1202 else
1203 ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
1204 if (unlikely(ret))
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001205 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001206 }
1207
Chris Wilson57e88532016-08-15 10:48:57 +01001208 ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
1209 if (unlikely(ret))
1210 return ret;
1211
Chris Wilson9d808412016-08-18 17:16:56 +01001212 if (i915_vma_is_map_and_fenceable(vma))
Chris Wilson57e88532016-08-15 10:48:57 +01001213 addr = (void __force *)i915_vma_pin_iomap(vma);
1214 else
Chris Wilson9d808412016-08-18 17:16:56 +01001215 addr = i915_gem_object_pin_map(vma->obj, map);
Chris Wilson57e88532016-08-15 10:48:57 +01001216 if (IS_ERR(addr))
1217 goto err;
1218
Chris Wilson32c04f12016-08-02 22:50:22 +01001219 ring->vaddr = addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001220 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01001221
Chris Wilson57e88532016-08-15 10:48:57 +01001222err:
1223 i915_vma_unpin(vma);
1224 return PTR_ERR(addr);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001225}
1226
Chris Wilsone6ba9992017-04-25 14:00:49 +01001227void intel_ring_reset(struct intel_ring *ring, u32 tail)
1228{
1229 GEM_BUG_ON(!list_empty(&ring->request_list));
1230 ring->tail = tail;
1231 ring->head = tail;
1232 ring->emit = tail;
1233 intel_ring_update_space(ring);
1234}
1235
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001236void intel_ring_unpin(struct intel_ring *ring)
1237{
1238 GEM_BUG_ON(!ring->vma);
1239 GEM_BUG_ON(!ring->vaddr);
1240
Chris Wilsone6ba9992017-04-25 14:00:49 +01001241 /* Discard any unused bytes beyond that submitted to hw. */
1242 intel_ring_reset(ring, ring->tail);
1243
Chris Wilson9d808412016-08-18 17:16:56 +01001244 if (i915_vma_is_map_and_fenceable(ring->vma))
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001245 i915_vma_unpin_iomap(ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +01001246 else
1247 i915_gem_object_unpin_map(ring->vma->obj);
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001248 ring->vaddr = NULL;
1249
Chris Wilson57e88532016-08-15 10:48:57 +01001250 i915_vma_unpin(ring->vma);
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001251}
1252
Chris Wilson57e88532016-08-15 10:48:57 +01001253static struct i915_vma *
1254intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
Oscar Mateo2919d292014-07-03 16:28:02 +01001255{
Chris Wilsone3efda42014-04-09 09:19:41 +01001256 struct drm_i915_gem_object *obj;
Chris Wilson57e88532016-08-15 10:48:57 +01001257 struct i915_vma *vma;
Chris Wilsone3efda42014-04-09 09:19:41 +01001258
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00001259 obj = i915_gem_object_create_stolen(dev_priv, size);
Chris Wilsonc58b7352016-08-18 17:16:57 +01001260 if (!obj)
Chris Wilson2d6c4c82017-04-20 11:17:09 +01001261 obj = i915_gem_object_create_internal(dev_priv, size);
Chris Wilson57e88532016-08-15 10:48:57 +01001262 if (IS_ERR(obj))
1263 return ERR_CAST(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01001264
Akash Goel24f3a8c2014-06-17 10:59:42 +05301265 /* mark ring buffers as read-only from GPU side by default */
1266 obj->gt_ro = 1;
1267
Chris Wilsona01cb372017-01-16 15:21:30 +00001268 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson57e88532016-08-15 10:48:57 +01001269 if (IS_ERR(vma))
1270 goto err;
Chris Wilsone3efda42014-04-09 09:19:41 +01001271
Chris Wilson57e88532016-08-15 10:48:57 +01001272 return vma;
1273
1274err:
1275 i915_gem_object_put(obj);
1276 return vma;
Chris Wilsone3efda42014-04-09 09:19:41 +01001277}
1278
Chris Wilson7e37f882016-08-02 22:50:21 +01001279struct intel_ring *
1280intel_engine_create_ring(struct intel_engine_cs *engine, int size)
Chris Wilson01101fa2015-09-03 13:01:39 +01001281{
Chris Wilson7e37f882016-08-02 22:50:21 +01001282 struct intel_ring *ring;
Chris Wilson57e88532016-08-15 10:48:57 +01001283 struct i915_vma *vma;
Chris Wilson01101fa2015-09-03 13:01:39 +01001284
Chris Wilson8f942012016-08-02 22:50:30 +01001285 GEM_BUG_ON(!is_power_of_2(size));
Chris Wilson62ae14b2016-10-04 21:11:25 +01001286 GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
Chris Wilson8f942012016-08-02 22:50:30 +01001287
Chris Wilson01101fa2015-09-03 13:01:39 +01001288 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson57e88532016-08-15 10:48:57 +01001289 if (!ring)
Chris Wilson01101fa2015-09-03 13:01:39 +01001290 return ERR_PTR(-ENOMEM);
1291
Chris Wilson675d9ad2016-08-04 07:52:36 +01001292 INIT_LIST_HEAD(&ring->request_list);
1293
Chris Wilson01101fa2015-09-03 13:01:39 +01001294 ring->size = size;
1295 /* Workaround an erratum on the i830 which causes a hang if
1296 * the TAIL pointer points to within the last 2 cachelines
1297 * of the buffer.
1298 */
1299 ring->effective_size = size;
Jani Nikula2a307c22016-11-30 17:43:04 +02001300 if (IS_I830(engine->i915) || IS_I845G(engine->i915))
Chris Wilson01101fa2015-09-03 13:01:39 +01001301 ring->effective_size -= 2 * CACHELINE_BYTES;
1302
Chris Wilson01101fa2015-09-03 13:01:39 +01001303 intel_ring_update_space(ring);
1304
Chris Wilson57e88532016-08-15 10:48:57 +01001305 vma = intel_ring_create_vma(engine->i915, size);
1306 if (IS_ERR(vma)) {
Chris Wilson01101fa2015-09-03 13:01:39 +01001307 kfree(ring);
Chris Wilson57e88532016-08-15 10:48:57 +01001308 return ERR_CAST(vma);
Chris Wilson01101fa2015-09-03 13:01:39 +01001309 }
Chris Wilson57e88532016-08-15 10:48:57 +01001310 ring->vma = vma;
Chris Wilson01101fa2015-09-03 13:01:39 +01001311
1312 return ring;
1313}
1314
1315void
Chris Wilson7e37f882016-08-02 22:50:21 +01001316intel_ring_free(struct intel_ring *ring)
Chris Wilson01101fa2015-09-03 13:01:39 +01001317{
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01001318 struct drm_i915_gem_object *obj = ring->vma->obj;
1319
1320 i915_vma_close(ring->vma);
1321 __i915_gem_object_release_unless_active(obj);
1322
Chris Wilson01101fa2015-09-03 13:01:39 +01001323 kfree(ring);
1324}
1325
Chris Wilson72b72ae2017-02-10 10:14:22 +00001326static int context_pin(struct i915_gem_context *ctx)
Chris Wilsone8a9c582016-12-18 15:37:20 +00001327{
1328 struct i915_vma *vma = ctx->engine[RCS].state;
1329 int ret;
1330
1331 /* Clear this page out of any CPU caches for coherent swap-in/out.
1332 * We only want to do this on the first bind so that we do not stall
1333 * on an active context (which by nature is already on the GPU).
1334 */
1335 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1336 ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
1337 if (ret)
1338 return ret;
1339 }
1340
Chris Wilsonafeddf52017-02-27 13:59:13 +00001341 return i915_vma_pin(vma, 0, I915_GTT_MIN_ALIGNMENT,
1342 PIN_GLOBAL | PIN_HIGH);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001343}
1344
Chris Wilson3204c342017-04-27 11:46:51 +01001345static struct i915_vma *
1346alloc_context_vma(struct intel_engine_cs *engine)
1347{
1348 struct drm_i915_private *i915 = engine->i915;
1349 struct drm_i915_gem_object *obj;
1350 struct i915_vma *vma;
1351
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001352 obj = i915_gem_object_create(i915, engine->context_size);
Chris Wilson3204c342017-04-27 11:46:51 +01001353 if (IS_ERR(obj))
1354 return ERR_CAST(obj);
1355
1356 /*
1357 * Try to make the context utilize L3 as well as LLC.
1358 *
1359 * On VLV we don't have L3 controls in the PTEs so we
1360 * shouldn't touch the cache level, especially as that
1361 * would make the object snooped which might have a
1362 * negative performance impact.
1363 *
1364 * Snooping is required on non-llc platforms in execlist
1365 * mode, but since all GGTT accesses use PAT entry 0 we
1366 * get snooping anyway regardless of cache_level.
1367 *
1368 * This is only applicable for Ivy Bridge devices since
1369 * later platforms don't have L3 control bits in the PTE.
1370 */
1371 if (IS_IVYBRIDGE(i915)) {
1372 /* Ignore any error, regard it as a simple optimisation */
1373 i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
1374 }
1375
1376 vma = i915_vma_instance(obj, &i915->ggtt.base, NULL);
1377 if (IS_ERR(vma))
1378 i915_gem_object_put(obj);
1379
1380 return vma;
1381}
1382
Chris Wilson266a2402017-05-04 10:33:08 +01001383static struct intel_ring *
1384intel_ring_context_pin(struct intel_engine_cs *engine,
1385 struct i915_gem_context *ctx)
Chris Wilson0cb26a82016-06-24 14:55:53 +01001386{
1387 struct intel_context *ce = &ctx->engine[engine->id];
1388 int ret;
1389
Chris Wilson91c8a322016-07-05 10:40:23 +01001390 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001391
Chris Wilson266a2402017-05-04 10:33:08 +01001392 if (likely(ce->pin_count++))
1393 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001394 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson0cb26a82016-06-24 14:55:53 +01001395
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001396 if (!ce->state && engine->context_size) {
Chris Wilson3204c342017-04-27 11:46:51 +01001397 struct i915_vma *vma;
1398
1399 vma = alloc_context_vma(engine);
1400 if (IS_ERR(vma)) {
1401 ret = PTR_ERR(vma);
Chris Wilson266a2402017-05-04 10:33:08 +01001402 goto err;
Chris Wilson3204c342017-04-27 11:46:51 +01001403 }
1404
1405 ce->state = vma;
1406 }
1407
Chris Wilson0cb26a82016-06-24 14:55:53 +01001408 if (ce->state) {
Chris Wilson72b72ae2017-02-10 10:14:22 +00001409 ret = context_pin(ctx);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001410 if (ret)
Chris Wilson266a2402017-05-04 10:33:08 +01001411 goto err;
Chris Wilson5d4bac52017-03-22 20:59:30 +00001412
1413 ce->state->obj->mm.dirty = true;
Chris Wilson0cb26a82016-06-24 14:55:53 +01001414 }
1415
Chris Wilsonc7c3c072016-06-24 14:55:54 +01001416 /* The kernel context is only used as a placeholder for flushing the
1417 * active context. It is never used for submitting user rendering and
1418 * as such never requires the golden render context, and so we can skip
1419 * emitting it when we switch to the kernel context. This is required
1420 * as during eviction we cannot allocate and pin the renderstate in
1421 * order to initialise the context.
1422 */
Chris Wilson984ff29f2017-01-06 15:20:13 +00001423 if (i915_gem_context_is_kernel(ctx))
Chris Wilsonc7c3c072016-06-24 14:55:54 +01001424 ce->initialised = true;
1425
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001426 i915_gem_context_get(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001427
Chris Wilson266a2402017-05-04 10:33:08 +01001428out:
1429 /* One ringbuffer to rule them all */
1430 return engine->buffer;
1431
1432err:
Chris Wilson0cb26a82016-06-24 14:55:53 +01001433 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001434 return ERR_PTR(ret);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001435}
1436
Chris Wilsone8a9c582016-12-18 15:37:20 +00001437static void intel_ring_context_unpin(struct intel_engine_cs *engine,
1438 struct i915_gem_context *ctx)
Chris Wilson0cb26a82016-06-24 14:55:53 +01001439{
1440 struct intel_context *ce = &ctx->engine[engine->id];
1441
Chris Wilson91c8a322016-07-05 10:40:23 +01001442 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001443 GEM_BUG_ON(ce->pin_count == 0);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001444
1445 if (--ce->pin_count)
1446 return;
1447
1448 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001449 i915_vma_unpin(ce->state);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001450
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001451 i915_gem_context_put(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001452}
1453
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01001454static int intel_init_ring_buffer(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001455{
Chris Wilson32c04f12016-08-02 22:50:22 +01001456 struct intel_ring *ring;
Chris Wilson1a5788b2017-04-03 12:34:26 +01001457 int err;
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001458
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001459 intel_engine_setup_common(engine);
1460
Chris Wilson1a5788b2017-04-03 12:34:26 +01001461 err = intel_engine_init_common(engine);
1462 if (err)
1463 goto err;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464
Chris Wilsond822bb12017-04-03 12:34:25 +01001465 ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
1466 if (IS_ERR(ring)) {
Chris Wilson1a5788b2017-04-03 12:34:26 +01001467 err = PTR_ERR(ring);
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01001468 goto err;
Chris Wilsond822bb12017-04-03 12:34:25 +01001469 }
1470
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -08001471 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
Chris Wilson1a5788b2017-04-03 12:34:26 +01001472 err = intel_ring_pin(ring, engine->i915, I915_GTT_PAGE_SIZE);
1473 if (err)
1474 goto err_ring;
1475
1476 GEM_BUG_ON(engine->buffer);
Chris Wilson57e88532016-08-15 10:48:57 +01001477 engine->buffer = ring;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001478
Oscar Mateo8ee14972014-05-22 14:13:34 +01001479 return 0;
1480
Chris Wilson1a5788b2017-04-03 12:34:26 +01001481err_ring:
1482 intel_ring_free(ring);
Chris Wilson1a5788b2017-04-03 12:34:26 +01001483err:
1484 intel_engine_cleanup_common(engine);
1485 return err;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486}
1487
Chris Wilson7e37f882016-08-02 22:50:21 +01001488void intel_engine_cleanup(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001489{
Chris Wilson1a5788b2017-04-03 12:34:26 +01001490 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson33626e62010-10-29 16:18:36 +01001491
Chris Wilson1a5788b2017-04-03 12:34:26 +01001492 WARN_ON(INTEL_GEN(dev_priv) > 2 &&
1493 (I915_READ_MODE(engine) & MODE_IDLE) == 0);
John Harrison6402c332014-10-31 12:00:26 +00001494
Chris Wilson1a5788b2017-04-03 12:34:26 +01001495 intel_ring_unpin(engine->buffer);
1496 intel_ring_free(engine->buffer);
Chris Wilson78501ea2010-10-27 12:18:21 +01001497
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001498 if (engine->cleanup)
1499 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08001500
Chris Wilson96a945a2016-08-03 13:19:16 +01001501 intel_engine_cleanup_common(engine);
Chris Wilson0cb26a82016-06-24 14:55:53 +01001502
Akash Goel3b3f1652016-10-13 22:44:48 +05301503 dev_priv->engine[engine->id] = NULL;
1504 kfree(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001505}
1506
Chris Wilson821ed7d2016-09-09 14:11:53 +01001507void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
1508{
1509 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301510 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001511
Chris Wilsone6ba9992017-04-25 14:00:49 +01001512 /* Restart from the beginning of the rings for convenience */
Chris Wilsonfe085f12017-03-21 10:25:52 +00001513 for_each_engine(engine, dev_priv, id)
Chris Wilsone6ba9992017-04-25 14:00:49 +01001514 intel_ring_reset(engine->buffer, 0);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001515}
1516
Chris Wilsonf73e7392016-12-18 15:37:24 +00001517static int ring_request_alloc(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00001518{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001519 u32 *cs;
Chris Wilson63103462016-04-28 09:56:49 +01001520
Chris Wilsone8a9c582016-12-18 15:37:20 +00001521 GEM_BUG_ON(!request->ctx->engine[request->engine->id].pin_count);
1522
Chris Wilson63103462016-04-28 09:56:49 +01001523 /* Flush enough space to reduce the likelihood of waiting after
1524 * we start building the request - in which case we will just
1525 * have to repeat work.
1526 */
Chris Wilsona0442462016-04-29 09:07:05 +01001527 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01001528
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001529 cs = intel_ring_begin(request, 0);
1530 if (IS_ERR(cs))
1531 return PTR_ERR(cs);
Chris Wilson63103462016-04-28 09:56:49 +01001532
Chris Wilsona0442462016-04-29 09:07:05 +01001533 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01001534 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00001535}
1536
Chris Wilson5e5655c2017-05-04 14:08:46 +01001537static noinline int wait_for_space(struct drm_i915_gem_request *req,
1538 unsigned int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001539{
Chris Wilson7e37f882016-08-02 22:50:21 +01001540 struct intel_ring *ring = req->ring;
Chris Wilson987046a2016-04-28 09:56:46 +01001541 struct drm_i915_gem_request *target;
Chris Wilsone95433c2016-10-28 13:58:27 +01001542 long timeout;
1543
1544 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson987046a2016-04-28 09:56:46 +01001545
Chris Wilson95aebcb2017-05-04 14:08:45 +01001546 if (intel_ring_update_space(ring) >= bytes)
Chris Wilson987046a2016-04-28 09:56:46 +01001547 return 0;
1548
1549 /*
1550 * Space is reserved in the ringbuffer for finalising the request,
1551 * as that cannot be allowed to fail. During request finalisation,
1552 * reserved_space is set to 0 to stop the overallocation and the
1553 * assumption is that then we never need to wait (which has the
1554 * risk of failing with EINTR).
1555 *
1556 * See also i915_gem_request_alloc() and i915_add_request().
1557 */
Chris Wilson0251a962016-04-28 09:56:47 +01001558 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01001559
Chris Wilson675d9ad2016-08-04 07:52:36 +01001560 list_for_each_entry(target, &ring->request_list, ring_link) {
Chris Wilson987046a2016-04-28 09:56:46 +01001561 /* Would completion of this request free enough space? */
Chris Wilson605d5b32017-05-04 14:08:44 +01001562 if (bytes <= __intel_ring_space(target->postfix,
1563 ring->emit, ring->size))
Chris Wilson987046a2016-04-28 09:56:46 +01001564 break;
1565 }
1566
Chris Wilson675d9ad2016-08-04 07:52:36 +01001567 if (WARN_ON(&target->ring_link == &ring->request_list))
Chris Wilson987046a2016-04-28 09:56:46 +01001568 return -ENOSPC;
1569
Chris Wilsone95433c2016-10-28 13:58:27 +01001570 timeout = i915_wait_request(target,
1571 I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
1572 MAX_SCHEDULE_TIMEOUT);
1573 if (timeout < 0)
1574 return timeout;
Chris Wilson7da844c2016-08-04 07:52:38 +01001575
Chris Wilson7da844c2016-08-04 07:52:38 +01001576 i915_gem_request_retire_upto(target);
1577
1578 intel_ring_update_space(ring);
1579 GEM_BUG_ON(ring->space < bytes);
1580 return 0;
Chris Wilson987046a2016-04-28 09:56:46 +01001581}
1582
Chris Wilson5e5655c2017-05-04 14:08:46 +01001583u32 *intel_ring_begin(struct drm_i915_gem_request *req,
1584 unsigned int num_dwords)
Chris Wilson987046a2016-04-28 09:56:46 +01001585{
Chris Wilson7e37f882016-08-02 22:50:21 +01001586 struct intel_ring *ring = req->ring;
Chris Wilson5e5655c2017-05-04 14:08:46 +01001587 const unsigned int remain_usable = ring->effective_size - ring->emit;
1588 const unsigned int bytes = num_dwords * sizeof(u32);
1589 unsigned int need_wrap = 0;
1590 unsigned int total_bytes;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001591 u32 *cs;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001592
Chris Wilson6492ca72017-07-21 17:11:01 +01001593 /* Packets must be qword aligned. */
1594 GEM_BUG_ON(num_dwords & 1);
1595
Chris Wilson0251a962016-04-28 09:56:47 +01001596 total_bytes = bytes + req->reserved_space;
Chris Wilson5e5655c2017-05-04 14:08:46 +01001597 GEM_BUG_ON(total_bytes > ring->effective_size);
John Harrison29b1b412015-06-18 13:10:09 +01001598
Chris Wilson5e5655c2017-05-04 14:08:46 +01001599 if (unlikely(total_bytes > remain_usable)) {
1600 const int remain_actual = ring->size - ring->emit;
1601
1602 if (bytes > remain_usable) {
1603 /*
1604 * Not enough space for the basic request. So need to
1605 * flush out the remainder and then wait for
1606 * base + reserved.
1607 */
1608 total_bytes += remain_actual;
1609 need_wrap = remain_actual | 1;
1610 } else {
1611 /*
1612 * The base request will fit but the reserved space
1613 * falls off the end. So we don't need an immediate
1614 * wrap and only need to effectively wait for the
1615 * reserved size from the start of ringbuffer.
1616 */
1617 total_bytes = req->reserved_space + remain_actual;
1618 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001619 }
1620
Chris Wilson5e5655c2017-05-04 14:08:46 +01001621 if (unlikely(total_bytes > ring->space)) {
1622 int ret = wait_for_space(req, total_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001623 if (unlikely(ret))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001624 return ERR_PTR(ret);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001625 }
1626
Chris Wilson987046a2016-04-28 09:56:46 +01001627 if (unlikely(need_wrap)) {
Chris Wilson5e5655c2017-05-04 14:08:46 +01001628 need_wrap &= ~1;
1629 GEM_BUG_ON(need_wrap > ring->space);
1630 GEM_BUG_ON(ring->emit + need_wrap > ring->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001631
Chris Wilson987046a2016-04-28 09:56:46 +01001632 /* Fill the tail with MI_NOOP */
Chris Wilson5e5655c2017-05-04 14:08:46 +01001633 memset(ring->vaddr + ring->emit, 0, need_wrap);
Chris Wilsone6ba9992017-04-25 14:00:49 +01001634 ring->emit = 0;
Chris Wilson5e5655c2017-05-04 14:08:46 +01001635 ring->space -= need_wrap;
Chris Wilson987046a2016-04-28 09:56:46 +01001636 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001637
Chris Wilsone6ba9992017-04-25 14:00:49 +01001638 GEM_BUG_ON(ring->emit > ring->size - bytes);
Chris Wilson605d5b32017-05-04 14:08:44 +01001639 GEM_BUG_ON(ring->space < bytes);
Chris Wilsone6ba9992017-04-25 14:00:49 +01001640 cs = ring->vaddr + ring->emit;
Chris Wilson01001862017-04-23 18:06:17 +01001641 GEM_DEBUG_EXEC(memset(cs, POISON_INUSE, bytes));
Chris Wilsone6ba9992017-04-25 14:00:49 +01001642 ring->emit += bytes;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001643 ring->space -= bytes;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001644
1645 return cs;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001646}
1647
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001648/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01001649int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001650{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001651 int num_dwords =
Chris Wilsone6ba9992017-04-25 14:00:49 +01001652 (req->ring->emit & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001653 u32 *cs;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001654
1655 if (num_dwords == 0)
1656 return 0;
1657
Chris Wilson18393f62014-04-09 09:19:40 +01001658 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001659 cs = intel_ring_begin(req, num_dwords);
1660 if (IS_ERR(cs))
1661 return PTR_ERR(cs);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001662
1663 while (num_dwords--)
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001664 *cs++ = MI_NOOP;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001665
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001666 intel_ring_advance(req, cs);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001667
1668 return 0;
1669}
1670
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01001671static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001672{
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01001673 struct drm_i915_private *dev_priv = request->i915;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001674
Chris Wilson76f84212016-06-30 15:33:45 +01001675 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1676
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001677 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001678
Chris Wilson12f55812012-07-05 17:14:01 +01001679 /* Disable notification that the ring is IDLE. The GT
1680 * will then assume that it is busy and bring it out of rc6.
1681 */
Chris Wilson76f84212016-06-30 15:33:45 +01001682 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
1683 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Chris Wilson12f55812012-07-05 17:14:01 +01001684
1685 /* Clear the context id. Here be magic! */
Chris Wilson76f84212016-06-30 15:33:45 +01001686 I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
Chris Wilson12f55812012-07-05 17:14:01 +01001687
1688 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Chris Wilson02b312d2017-04-11 11:13:37 +01001689 if (__intel_wait_for_register_fw(dev_priv,
1690 GEN6_BSD_SLEEP_PSMI_CONTROL,
1691 GEN6_BSD_SLEEP_INDICATOR,
1692 0,
1693 1000, 0, NULL))
Chris Wilson12f55812012-07-05 17:14:01 +01001694 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001695
Chris Wilson12f55812012-07-05 17:14:01 +01001696 /* Now that the ring is fully powered up, update the tail */
Chris Wilsonb0411e72016-08-02 22:50:34 +01001697 i9xx_submit_request(request);
Chris Wilson12f55812012-07-05 17:14:01 +01001698
1699 /* Let the ring send IDLE messages to the GT again,
1700 * and so let it sleep to conserve power when idle.
1701 */
Chris Wilson76f84212016-06-30 15:33:45 +01001702 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
1703 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1704
1705 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001706}
1707
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001708static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001709{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001710 u32 cmd, *cs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001712 cs = intel_ring_begin(req, 4);
1713 if (IS_ERR(cs))
1714 return PTR_ERR(cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001715
Chris Wilson71a77e02011-02-02 12:13:49 +00001716 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01001717 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001718 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001719
1720 /* We always require a command barrier so that subsequent
1721 * commands, such as breadcrumb interrupts, are strictly ordered
1722 * wrt the contents of the write cache being flushed to memory
1723 * (and thus being coherent from the CPU).
1724 */
1725 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1726
Jesse Barnes9a289772012-10-26 09:42:42 -07001727 /*
1728 * Bspec vol 1c.5 - video engine command streamer:
1729 * "If ENABLED, all TLBs will be invalidated once the flush
1730 * operation is complete. This bit is only valid when the
1731 * Post-Sync Operation field is a value of 1h or 3h."
1732 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001733 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001734 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1735
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001736 *cs++ = cmd;
1737 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +01001738 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001739 *cs++ = 0; /* upper addr */
1740 *cs++ = 0; /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001741 } else {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001742 *cs++ = 0;
1743 *cs++ = MI_NOOP;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001744 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001745 intel_ring_advance(req, cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001746 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001747}
1748
1749static int
Chris Wilson803688b2016-08-02 22:50:27 +01001750gen8_emit_bb_start(struct drm_i915_gem_request *req,
1751 u64 offset, u32 len,
1752 unsigned int dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001753{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001754 bool ppgtt = USES_PPGTT(req->i915) &&
John Harrison8e004ef2015-02-13 11:48:10 +00001755 !(dispatch_flags & I915_DISPATCH_SECURE);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001756 u32 *cs;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001757
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001758 cs = intel_ring_begin(req, 4);
1759 if (IS_ERR(cs))
1760 return PTR_ERR(cs);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001761
1762 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001763 *cs++ = MI_BATCH_BUFFER_START_GEN8 | (ppgtt << 8) | (dispatch_flags &
1764 I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
1765 *cs++ = lower_32_bits(offset);
1766 *cs++ = upper_32_bits(offset);
1767 *cs++ = MI_NOOP;
1768 intel_ring_advance(req, cs);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001769
1770 return 0;
1771}
1772
1773static int
Chris Wilson803688b2016-08-02 22:50:27 +01001774hsw_emit_bb_start(struct drm_i915_gem_request *req,
1775 u64 offset, u32 len,
1776 unsigned int dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001777{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001778 u32 *cs;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001779
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001780 cs = intel_ring_begin(req, 2);
1781 if (IS_ERR(cs))
1782 return PTR_ERR(cs);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001783
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001784 *cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
1785 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
1786 (dispatch_flags & I915_DISPATCH_RS ?
1787 MI_BATCH_RESOURCE_STREAMER : 0);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001788 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001789 *cs++ = offset;
1790 intel_ring_advance(req, cs);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001791
1792 return 0;
1793}
1794
1795static int
Chris Wilson803688b2016-08-02 22:50:27 +01001796gen6_emit_bb_start(struct drm_i915_gem_request *req,
1797 u64 offset, u32 len,
1798 unsigned int dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001799{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001800 u32 *cs;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001801
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001802 cs = intel_ring_begin(req, 2);
1803 if (IS_ERR(cs))
1804 return PTR_ERR(cs);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001805
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001806 *cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
1807 0 : MI_BATCH_NON_SECURE_I965);
Akshay Joshi0206e352011-08-16 15:34:10 -04001808 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001809 *cs++ = offset;
1810 intel_ring_advance(req, cs);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001811
Akshay Joshi0206e352011-08-16 15:34:10 -04001812 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001813}
1814
Chris Wilson549f7362010-10-19 11:19:32 +01001815/* Blitter support (SandyBridge+) */
1816
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001817static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan hai8d192152010-11-02 16:31:01 +08001818{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001819 u32 cmd, *cs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001820
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001821 cs = intel_ring_begin(req, 4);
1822 if (IS_ERR(cs))
1823 return PTR_ERR(cs);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001824
Chris Wilson71a77e02011-02-02 12:13:49 +00001825 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01001826 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001827 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001828
1829 /* We always require a command barrier so that subsequent
1830 * commands, such as breadcrumb interrupts, are strictly ordered
1831 * wrt the contents of the write cache being flushed to memory
1832 * (and thus being coherent from the CPU).
1833 */
1834 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1835
Jesse Barnes9a289772012-10-26 09:42:42 -07001836 /*
1837 * Bspec vol 1c.3 - blitter engine command streamer:
1838 * "If ENABLED, all TLBs will be invalidated once the flush
1839 * operation is complete. This bit is only valid when the
1840 * Post-Sync Operation field is a value of 1h or 3h."
1841 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001842 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001843 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001844 *cs++ = cmd;
1845 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +01001846 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001847 *cs++ = 0; /* upper addr */
1848 *cs++ = 0; /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001849 } else {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001850 *cs++ = 0;
1851 *cs++ = MI_NOOP;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001852 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001853 intel_ring_advance(req, cs);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001854
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001855 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001856}
1857
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001858static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
1859 struct intel_engine_cs *engine)
1860{
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01001861 struct drm_i915_gem_object *obj;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01001862 int ret, i;
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01001863
Chris Wilson39df9192016-07-20 13:31:57 +01001864 if (!i915.semaphores)
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01001865 return;
1866
Chris Wilson51d545d2016-08-15 10:49:02 +01001867 if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
1868 struct i915_vma *vma;
1869
Chris Wilsonf51455d2017-01-10 14:47:34 +00001870 obj = i915_gem_object_create(dev_priv, PAGE_SIZE);
Chris Wilson51d545d2016-08-15 10:49:02 +01001871 if (IS_ERR(obj))
1872 goto err;
1873
Chris Wilsona01cb372017-01-16 15:21:30 +00001874 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson51d545d2016-08-15 10:49:02 +01001875 if (IS_ERR(vma))
1876 goto err_obj;
1877
1878 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1879 if (ret)
1880 goto err_obj;
1881
1882 ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
1883 if (ret)
1884 goto err_obj;
1885
1886 dev_priv->semaphore = vma;
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01001887 }
1888
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001889 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001890 u32 offset = i915_ggtt_offset(dev_priv->semaphore);
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01001891
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001892 engine->semaphore.sync_to = gen8_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001893 engine->semaphore.signal = gen8_xcs_signal;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01001894
1895 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001896 u32 ring_offset;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01001897
1898 if (i != engine->id)
1899 ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
1900 else
1901 ring_offset = MI_SEMAPHORE_SYNC_INVALID;
1902
1903 engine->semaphore.signal_ggtt[i] = ring_offset;
1904 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001905 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001906 engine->semaphore.sync_to = gen6_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001907 engine->semaphore.signal = gen6_signal;
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001908
1909 /*
1910 * The current semaphore is only applied on pre-gen8
1911 * platform. And there is no VCS2 ring on the pre-gen8
1912 * platform. So the semaphore between RCS and VCS2 is
1913 * initialized as INVALID. Gen8 will initialize the
1914 * sema between VCS2 and RCS later.
1915 */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001916 for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001917 static const struct {
1918 u32 wait_mbox;
1919 i915_reg_t mbox_reg;
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001920 } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
1921 [RCS_HW] = {
1922 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
1923 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
1924 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001925 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001926 [VCS_HW] = {
1927 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
1928 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
1929 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001930 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001931 [BCS_HW] = {
1932 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
1933 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
1934 [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001935 },
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001936 [VECS_HW] = {
1937 [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
1938 [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
1939 [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001940 },
1941 };
1942 u32 wait_mbox;
1943 i915_reg_t mbox_reg;
1944
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001945 if (i == engine->hw_id) {
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001946 wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
1947 mbox_reg = GEN6_NOSYNC;
1948 } else {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +01001949 wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
1950 mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01001951 }
1952
1953 engine->semaphore.mbox.wait[i] = wait_mbox;
1954 engine->semaphore.mbox.signal[i] = mbox_reg;
1955 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001956 }
Chris Wilson51d545d2016-08-15 10:49:02 +01001957
1958 return;
1959
1960err_obj:
1961 i915_gem_object_put(obj);
1962err:
1963 DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
1964 i915.semaphores = 0;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01001965}
1966
Chris Wilsoned003072016-07-01 09:18:13 +01001967static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
1968 struct intel_engine_cs *engine)
1969{
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01001970 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
1971
Chris Wilsoned003072016-07-01 09:18:13 +01001972 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01001973 engine->irq_enable = gen8_irq_enable;
1974 engine->irq_disable = gen8_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01001975 engine->irq_seqno_barrier = gen6_seqno_barrier;
1976 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01001977 engine->irq_enable = gen6_irq_enable;
1978 engine->irq_disable = gen6_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01001979 engine->irq_seqno_barrier = gen6_seqno_barrier;
1980 } else if (INTEL_GEN(dev_priv) >= 5) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01001981 engine->irq_enable = gen5_irq_enable;
1982 engine->irq_disable = gen5_irq_disable;
Chris Wilsonf8973c22016-07-01 17:23:21 +01001983 engine->irq_seqno_barrier = gen5_seqno_barrier;
Chris Wilsoned003072016-07-01 09:18:13 +01001984 } else if (INTEL_GEN(dev_priv) >= 3) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01001985 engine->irq_enable = i9xx_irq_enable;
1986 engine->irq_disable = i9xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01001987 } else {
Chris Wilson31bb59c2016-07-01 17:23:27 +01001988 engine->irq_enable = i8xx_irq_enable;
1989 engine->irq_disable = i8xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01001990 }
1991}
1992
Chris Wilsonff44ad52017-03-16 17:13:03 +00001993static void i9xx_set_default_submission(struct intel_engine_cs *engine)
1994{
1995 engine->submit_request = i9xx_submit_request;
1996}
1997
1998static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
1999{
2000 engine->submit_request = gen6_bsd_submit_request;
2001}
2002
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002003static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
2004 struct intel_engine_cs *engine)
2005{
Chris Wilson618e4ca2016-08-02 22:50:35 +01002006 intel_ring_init_irq(dev_priv, engine);
2007 intel_ring_init_semaphores(dev_priv, engine);
2008
Tvrtko Ursulin1d8a1332016-06-29 16:09:25 +01002009 engine->init_hw = init_ring_common;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002010 engine->reset_hw = reset_ring_common;
Tvrtko Ursulin7445a2a2016-06-29 16:09:21 +01002011
Chris Wilsone8a9c582016-12-18 15:37:20 +00002012 engine->context_pin = intel_ring_context_pin;
2013 engine->context_unpin = intel_ring_context_unpin;
2014
Chris Wilsonf73e7392016-12-18 15:37:24 +00002015 engine->request_alloc = ring_request_alloc;
2016
Chris Wilson9b81d552016-10-28 13:58:50 +01002017 engine->emit_breadcrumb = i9xx_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002018 engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
2019 if (i915.semaphores) {
2020 int num_rings;
2021
Chris Wilson9b81d552016-10-28 13:58:50 +01002022 engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002023
Tvrtko Ursulinc58949f2017-06-19 11:59:17 +01002024 num_rings = INTEL_INFO(dev_priv)->num_rings - 1;
Chris Wilson98f29e82016-10-28 13:58:51 +01002025 if (INTEL_GEN(dev_priv) >= 8) {
2026 engine->emit_breadcrumb_sz += num_rings * 6;
2027 } else {
2028 engine->emit_breadcrumb_sz += num_rings * 3;
2029 if (num_rings & 1)
2030 engine->emit_breadcrumb_sz++;
2031 }
2032 }
Chris Wilsonff44ad52017-03-16 17:13:03 +00002033
2034 engine->set_default_submission = i9xx_set_default_submission;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002035
2036 if (INTEL_GEN(dev_priv) >= 8)
Chris Wilson803688b2016-08-02 22:50:27 +01002037 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002038 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson803688b2016-08-02 22:50:27 +01002039 engine->emit_bb_start = gen6_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002040 else if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson803688b2016-08-02 22:50:27 +01002041 engine->emit_bb_start = i965_emit_bb_start;
Jani Nikula2a307c22016-11-30 17:43:04 +02002042 else if (IS_I830(dev_priv) || IS_I845G(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002043 engine->emit_bb_start = i830_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002044 else
Chris Wilson803688b2016-08-02 22:50:27 +01002045 engine->emit_bb_start = i915_emit_bb_start;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002046}
2047
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002048int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002049{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002050 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07002051 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002052
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002053 intel_ring_default_vfuncs(dev_priv, engine);
2054
Chris Wilson61ff75a2016-07-01 17:23:28 +01002055 if (HAS_L3_DPF(dev_priv))
2056 engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Chris Wilsonf8973c22016-07-01 17:23:21 +01002057
Chris Wilsonc0336662016-05-06 15:40:21 +01002058 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002059 engine->init_context = intel_rcs_ctx_init;
Chris Wilson9b81d552016-10-28 13:58:50 +01002060 engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002061 engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002062 engine->emit_flush = gen8_render_ring_flush;
Chris Wilson98f29e82016-10-28 13:58:51 +01002063 if (i915.semaphores) {
2064 int num_rings;
2065
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002066 engine->semaphore.signal = gen8_rcs_signal;
Chris Wilson98f29e82016-10-28 13:58:51 +01002067
Tvrtko Ursulinc58949f2017-06-19 11:59:17 +01002068 num_rings = INTEL_INFO(dev_priv)->num_rings - 1;
Chris Wilson6f9b8502017-03-24 15:17:24 +00002069 engine->emit_breadcrumb_sz += num_rings * 8;
Chris Wilson98f29e82016-10-28 13:58:51 +01002070 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002071 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002072 engine->init_context = intel_rcs_ctx_init;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002073 engine->emit_flush = gen7_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002074 if (IS_GEN6(dev_priv))
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002075 engine->emit_flush = gen6_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002076 } else if (IS_GEN5(dev_priv)) {
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002077 engine->emit_flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002078 } else {
Chris Wilsonc0336662016-05-06 15:40:21 +01002079 if (INTEL_GEN(dev_priv) < 4)
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002080 engine->emit_flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002081 else
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002082 engine->emit_flush = gen4_render_ring_flush;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002083 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002084 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002085
Chris Wilsonc0336662016-05-06 15:40:21 +01002086 if (IS_HASWELL(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002087 engine->emit_bb_start = hsw_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002088
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002089 engine->init_hw = init_render_ring;
2090 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002091
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002092 ret = intel_init_ring_buffer(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002093 if (ret)
2094 return ret;
2095
Chris Wilsonf8973c22016-07-01 17:23:21 +01002096 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsonf51455d2017-01-10 14:47:34 +00002097 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Chris Wilson7d5ea802016-07-01 17:23:20 +01002098 if (ret)
2099 return ret;
2100 } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01002101 ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002102 if (ret)
2103 return ret;
2104 }
2105
2106 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002107}
2108
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002109int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002110{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002111 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002112
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002113 intel_ring_default_vfuncs(dev_priv, engine);
2114
Chris Wilsonc0336662016-05-06 15:40:21 +01002115 if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002116 /* gen6 bsd needs a special wa for tail updates */
Chris Wilsonc0336662016-05-06 15:40:21 +01002117 if (IS_GEN6(dev_priv))
Chris Wilsonff44ad52017-03-16 17:13:03 +00002118 engine->set_default_submission = gen6_bsd_set_default_submission;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002119 engine->emit_flush = gen6_bsd_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002120 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002121 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002122 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002123 engine->mmio_base = BSD_RING_BASE;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002124 engine->emit_flush = bsd_ring_flush;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002125 if (IS_GEN5(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002126 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002127 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002128 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002129 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002130
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002131 return intel_init_ring_buffer(engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002132}
Chris Wilson549f7362010-10-19 11:19:32 +01002133
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002134int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01002135{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002136 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002137
2138 intel_ring_default_vfuncs(dev_priv, engine);
2139
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002140 engine->emit_flush = gen6_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002141 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002142 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Chris Wilson549f7362010-10-19 11:19:32 +01002143
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002144 return intel_init_ring_buffer(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01002145}
Chris Wilsona7b97612012-07-20 12:41:08 +01002146
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002147int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002148{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002149 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002150
2151 intel_ring_default_vfuncs(dev_priv, engine);
2152
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002153 engine->emit_flush = gen6_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002154
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002155 if (INTEL_GEN(dev_priv) < 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002156 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002157 engine->irq_enable = hsw_vebox_irq_enable;
2158 engine->irq_disable = hsw_vebox_irq_disable;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002159 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002160
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002161 return intel_init_ring_buffer(engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002162}