blob: f0ffcf7c7eb3863d73b3ae1e6bc246a282b3a1f0 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376 /*
377 * TLB invalidate requires a post-sync write.
378 */
379 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300381
382 /* Workaround: we must issue a pipe_control with CS-stall bit
383 * set before a pipe_control command that has the state cache
384 * invalidate bit set. */
385 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300386 }
387
388 ret = intel_ring_begin(ring, 4);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
393 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200394 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300395 intel_ring_emit(ring, 0);
396 intel_ring_advance(ring);
397
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200398 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300399 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
400
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300401 return 0;
402}
403
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300405gen8_emit_pipe_control(struct intel_engine_cs *ring,
406 u32 flags, u32 scratch_addr)
407{
408 int ret;
409
410 ret = intel_ring_begin(ring, 6);
411 if (ret)
412 return ret;
413
414 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
415 intel_ring_emit(ring, flags);
416 intel_ring_emit(ring, scratch_addr);
417 intel_ring_emit(ring, 0);
418 intel_ring_emit(ring, 0);
419 intel_ring_emit(ring, 0);
420 intel_ring_advance(ring);
421
422 return 0;
423}
424
425static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100426gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 u32 invalidate_domains, u32 flush_domains)
428{
429 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100430 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700432
433 flags |= PIPE_CONTROL_CS_STALL;
434
435 if (flush_domains) {
436 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
437 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
438 }
439 if (invalidate_domains) {
440 flags |= PIPE_CONTROL_TLB_INVALIDATE;
441 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
442 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
443 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
444 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_QW_WRITE;
447 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800448
449 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
450 ret = gen8_emit_pipe_control(ring,
451 PIPE_CONTROL_CS_STALL |
452 PIPE_CONTROL_STALL_AT_SCOREBOARD,
453 0);
454 if (ret)
455 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456 }
457
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700458 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
459 if (ret)
460 return ret;
461
462 if (!invalidate_domains && flush_domains)
463 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
464
465 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700466}
467
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100468static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100469 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800473}
474
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Chris Wilson50877442014-03-21 12:41:53 +0000480 if (INTEL_INFO(ring->dev)->gen >= 8)
481 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
482 RING_ACTHD_UDW(ring->mmio_base));
483 else if (INTEL_INFO(ring->dev)->gen >= 4)
484 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
485 else
486 acthd = I915_READ(ACTHD);
487
488 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200492{
493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
494 u32 addr;
495
496 addr = dev_priv->status_page_dmah->busaddr;
497 if (INTEL_INFO(ring->dev)->gen >= 4)
498 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
499 I915_WRITE(HWS_PGA, addr);
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100503{
504 struct drm_i915_private *dev_priv = to_i915(ring->dev);
505
506 if (!IS_GEN2(ring->dev)) {
507 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200508 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
509 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100510 /* Sometimes we observe that the idle flag is not
511 * set even though the ring is empty. So double
512 * check before giving up.
513 */
514 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
515 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 }
517 }
518
519 I915_WRITE_CTL(ring, 0);
520 I915_WRITE_HEAD(ring, 0);
521 ring->write_tail(ring, 0);
522
523 if (!IS_GEN2(ring->dev)) {
524 (void)I915_READ_CTL(ring);
525 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
526 }
527
528 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
529}
530
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100531static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200533 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100535 struct intel_ringbuffer *ringbuf = ring->buffer;
536 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200537 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Deepak Sc8d9a592013-11-23 14:55:42 +0530539 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
542 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 DRM_DEBUG_KMS("%s head not reset to zero "
544 "ctl %08x head %08x tail %08x start %08x\n",
545 ring->name,
546 I915_READ_CTL(ring),
547 I915_READ_HEAD(ring),
548 I915_READ_TAIL(ring),
549 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000552 DRM_ERROR("failed to set %s head to zero "
553 "ctl %08x head %08x tail %08x start %08x\n",
554 ring->name,
555 I915_READ_CTL(ring),
556 I915_READ_HEAD(ring),
557 I915_READ_TAIL(ring),
558 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100559 ret = -EIO;
560 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000561 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 }
563
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 if (I915_NEED_GFX_HWS(dev))
565 intel_ring_setup_status_page(ring);
566 else
567 ring_setup_phys_status_page(ring);
568
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569 /* Enforce ordering by reading HEAD register back */
570 I915_READ_HEAD(ring);
571
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200572 /* Initialize the ring. This must happen _after_ we've cleared the ring
573 * registers with the above sequence (the readback of the HEAD registers
574 * also enforces ordering), otherwise the hw might lose the new ring
575 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100577
578 /* WaClearRingBufHeadRegAtInit:ctg,elk */
579 if (I915_READ_HEAD(ring))
580 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
581 ring->name, I915_READ_HEAD(ring));
582 I915_WRITE_HEAD(ring, 0);
583 (void)I915_READ_HEAD(ring);
584
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200585 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000587 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400590 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700591 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400592 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000593 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100594 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
595 ring->name,
596 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
597 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
598 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Dave Gordonebd0fd42014-11-27 11:22:49 +0000603 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100604 ringbuf->head = I915_READ_HEAD(ring);
605 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson50f018d2013-06-10 11:20:19 +0100608 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530611 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100616void
617intel_fini_pipe_control(struct intel_engine_cs *ring)
618{
619 struct drm_device *dev = ring->dev;
620
621 if (ring->scratch.obj == NULL)
622 return;
623
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_ggtt_unpin(ring->scratch.obj);
627 }
628
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
631}
632
633int
634intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 int ret;
637
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100638 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 return 0;
640
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100641 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
642 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000643 DRM_ERROR("Failed to allocate seqno page\n");
644 ret = -ENOMEM;
645 goto err;
646 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100647
Daniel Vettera9cc7262014-02-14 14:01:13 +0100648 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
649 if (ret)
650 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100652 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 if (ret)
654 goto err_unref;
655
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100656 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
657 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
658 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800659 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200663 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100664 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return 0;
666
667err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800668 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672 return ret;
673}
674
Michel Thierry771b9a52014-11-11 16:47:33 +0000675static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
676 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677{
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100679 struct drm_device *dev = ring->dev;
680 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300681 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100682
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 if (WARN_ON(w->count == 0))
684 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100685
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 ring->gpu_caches_dirty = true;
687 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100688 if (ret)
689 return ret;
690
Arun Siluvery22a916a2014-10-22 18:59:52 +0100691 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300692 if (ret)
693 return ret;
694
Arun Siluvery22a916a2014-10-22 18:59:52 +0100695 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300696 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300697 intel_ring_emit(ring, w->reg[i].addr);
698 intel_ring_emit(ring, w->reg[i].value);
699 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100700 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300701
702 intel_ring_advance(ring);
703
704 ring->gpu_caches_dirty = true;
705 ret = intel_ring_flush_all_caches(ring);
706 if (ret)
707 return ret;
708
709 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
710
711 return 0;
712}
713
714static int wa_add(struct drm_i915_private *dev_priv,
715 const u32 addr, const u32 val, const u32 mask)
716{
717 const u32 idx = dev_priv->workarounds.count;
718
719 if (WARN_ON(idx >= I915_MAX_WA_REGS))
720 return -ENOSPC;
721
722 dev_priv->workarounds.reg[idx].addr = addr;
723 dev_priv->workarounds.reg[idx].value = val;
724 dev_priv->workarounds.reg[idx].mask = mask;
725
726 dev_priv->workarounds.count++;
727
728 return 0;
729}
730
731#define WA_REG(addr, val, mask) { \
732 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
733 if (r) \
734 return r; \
735 }
736
737#define WA_SET_BIT_MASKED(addr, mask) \
738 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
739
740#define WA_CLR_BIT_MASKED(addr, mask) \
741 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
742
743#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
744#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
745
746#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
747
748static int bdw_init_workarounds(struct intel_engine_cs *ring)
749{
750 struct drm_device *dev = ring->dev;
751 struct drm_i915_private *dev_priv = dev->dev_private;
752
Arun Siluvery86d7f232014-08-26 14:44:50 +0100753 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700754 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
756 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
757 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100758
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700759 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
761 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100762
Mika Kuoppala72253422014-10-07 17:21:26 +0300763 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
764 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100765
766 /* Use Force Non-Coherent whenever executing a 3D context. This is a
767 * workaround for for a possible hang in the unlikely event a TLB
768 * invalidation occurs during a PSD flush.
769 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400770 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300771 WA_SET_BIT_MASKED(HDC_CHICKEN0,
772 HDC_FORCE_NON_COHERENT |
773 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774
775 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(CACHE_MODE_1,
777 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100778
779 /*
780 * BSpec recommends 8x4 when MSAA is used,
781 * however in practice 16x4 seems fastest.
782 *
783 * Note that PS/WM thread counts depend on the WIZ hashing
784 * disable bit, which we don't touch here, but it's good
785 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
786 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300787 WA_SET_BIT_MASKED(GEN7_GT_MODE,
788 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100789
Arun Siluvery86d7f232014-08-26 14:44:50 +0100790 return 0;
791}
792
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793static int chv_init_workarounds(struct intel_engine_cs *ring)
794{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300795 struct drm_device *dev = ring->dev;
796 struct drm_i915_private *dev_priv = dev->dev_private;
797
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300798 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300799 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300800 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000801 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
802 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300803
Arun Siluvery952890092014-10-28 18:33:14 +0000804 /* Use Force Non-Coherent whenever executing a 3D context. This is a
805 * workaround for a possible hang in the unlikely event a TLB
806 * invalidation occurs during a PSD flush.
807 */
808 /* WaForceEnableNonCoherent:chv */
809 /* WaHdcDisableFetchWhenMasked:chv */
810 WA_SET_BIT_MASKED(HDC_CHICKEN0,
811 HDC_FORCE_NON_COHERENT |
812 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
813
Mika Kuoppala72253422014-10-07 17:21:26 +0300814 return 0;
815}
816
Michel Thierry771b9a52014-11-11 16:47:33 +0000817int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300818{
819 struct drm_device *dev = ring->dev;
820 struct drm_i915_private *dev_priv = dev->dev_private;
821
822 WARN_ON(ring->id != RCS);
823
824 dev_priv->workarounds.count = 0;
825
826 if (IS_BROADWELL(dev))
827 return bdw_init_workarounds(ring);
828
829 if (IS_CHERRYVIEW(dev))
830 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300831
832 return 0;
833}
834
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100835static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800836{
Chris Wilson78501ea2010-10-27 12:18:21 +0100837 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100839 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200840 if (ret)
841 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800842
Akash Goel61a563a2014-03-25 18:01:50 +0530843 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
844 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200845 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000846
847 /* We need to disable the AsyncFlip performance optimisations in order
848 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
849 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100850 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300851 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000852 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000853 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000854 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
855
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000856 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530857 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000858 if (INTEL_INFO(dev)->gen == 6)
859 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000860 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000861
Akash Goel01fa0302014-03-24 23:00:04 +0530862 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000863 if (IS_GEN7(dev))
864 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530865 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000866 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100867
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200868 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700869 /* From the Sandybridge PRM, volume 1 part 3, page 24:
870 * "If this bit is set, STCunit will have LRA as replacement
871 * policy. [...] This bit must be reset. LRA replacement
872 * policy is not supported."
873 */
874 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200875 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800876 }
877
Daniel Vetter6b26c862012-04-24 14:04:12 +0200878 if (INTEL_INFO(dev)->gen >= 6)
879 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000880
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700881 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700882 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800885}
886
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100887static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000888{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100889 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700890 struct drm_i915_private *dev_priv = dev->dev_private;
891
892 if (dev_priv->semaphore_obj) {
893 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
894 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
895 dev_priv->semaphore_obj = NULL;
896 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100897
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100898 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000899}
900
Ben Widawsky3e789982014-06-30 09:53:37 -0700901static int gen8_rcs_signal(struct intel_engine_cs *signaller,
902 unsigned int num_dwords)
903{
904#define MBOX_UPDATE_DWORDS 8
905 struct drm_device *dev = signaller->dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 struct intel_engine_cs *waiter;
908 int i, ret, num_rings;
909
910 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
911 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
912#undef MBOX_UPDATE_DWORDS
913
914 ret = intel_ring_begin(signaller, num_dwords);
915 if (ret)
916 return ret;
917
918 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000919 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700920 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
921 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
922 continue;
923
John Harrison6259cea2014-11-24 18:49:29 +0000924 seqno = i915_gem_request_get_seqno(
925 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700926 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
927 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
928 PIPE_CONTROL_QW_WRITE |
929 PIPE_CONTROL_FLUSH_ENABLE);
930 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
931 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000932 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700933 intel_ring_emit(signaller, 0);
934 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
935 MI_SEMAPHORE_TARGET(waiter->id));
936 intel_ring_emit(signaller, 0);
937 }
938
939 return 0;
940}
941
942static int gen8_xcs_signal(struct intel_engine_cs *signaller,
943 unsigned int num_dwords)
944{
945#define MBOX_UPDATE_DWORDS 6
946 struct drm_device *dev = signaller->dev;
947 struct drm_i915_private *dev_priv = dev->dev_private;
948 struct intel_engine_cs *waiter;
949 int i, ret, num_rings;
950
951 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
952 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
953#undef MBOX_UPDATE_DWORDS
954
955 ret = intel_ring_begin(signaller, num_dwords);
956 if (ret)
957 return ret;
958
959 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000960 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700961 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
962 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
963 continue;
964
John Harrison6259cea2014-11-24 18:49:29 +0000965 seqno = i915_gem_request_get_seqno(
966 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700967 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
968 MI_FLUSH_DW_OP_STOREDW);
969 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
970 MI_FLUSH_DW_USE_GTT);
971 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000972 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700973 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
974 MI_SEMAPHORE_TARGET(waiter->id));
975 intel_ring_emit(signaller, 0);
976 }
977
978 return 0;
979}
980
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100981static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700982 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000983{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700984 struct drm_device *dev = signaller->dev;
985 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100986 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700987 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700988
Ben Widawskya1444b72014-06-30 09:53:35 -0700989#define MBOX_UPDATE_DWORDS 3
990 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
991 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
992#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700993
994 ret = intel_ring_begin(signaller, num_dwords);
995 if (ret)
996 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700997
Ben Widawsky78325f22014-04-29 14:52:29 -0700998 for_each_ring(useless, dev_priv, i) {
999 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1000 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001001 u32 seqno = i915_gem_request_get_seqno(
1002 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001003 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1004 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001005 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001006 }
1007 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001008
Ben Widawskya1444b72014-06-30 09:53:35 -07001009 /* If num_dwords was rounded, make sure the tail pointer is correct */
1010 if (num_rings % 2 == 0)
1011 intel_ring_emit(signaller, MI_NOOP);
1012
Ben Widawsky024a43e2014-04-29 14:52:30 -07001013 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001014}
1015
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001016/**
1017 * gen6_add_request - Update the semaphore mailbox registers
1018 *
1019 * @ring - ring that is adding a request
1020 * @seqno - return seqno stuck into the ring
1021 *
1022 * Update the mailbox registers in the *other* rings with the current seqno.
1023 * This acts like a signal in the canonical semaphore.
1024 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001025static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001026gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001027{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001028 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001029
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001030 if (ring->semaphore.signal)
1031 ret = ring->semaphore.signal(ring, 4);
1032 else
1033 ret = intel_ring_begin(ring, 4);
1034
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035 if (ret)
1036 return ret;
1037
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001038 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1039 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001040 intel_ring_emit(ring,
1041 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001042 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001043 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001044
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001045 return 0;
1046}
1047
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001048static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1049 u32 seqno)
1050{
1051 struct drm_i915_private *dev_priv = dev->dev_private;
1052 return dev_priv->last_seqno < seqno;
1053}
1054
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001055/**
1056 * intel_ring_sync - sync the waiter to the signaller on seqno
1057 *
1058 * @waiter - ring that is waiting
1059 * @signaller - ring which has, or will signal
1060 * @seqno - seqno which the waiter will block on
1061 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001062
1063static int
1064gen8_ring_sync(struct intel_engine_cs *waiter,
1065 struct intel_engine_cs *signaller,
1066 u32 seqno)
1067{
1068 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1069 int ret;
1070
1071 ret = intel_ring_begin(waiter, 4);
1072 if (ret)
1073 return ret;
1074
1075 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1076 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001077 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001078 MI_SEMAPHORE_SAD_GTE_SDD);
1079 intel_ring_emit(waiter, seqno);
1080 intel_ring_emit(waiter,
1081 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1082 intel_ring_emit(waiter,
1083 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1084 intel_ring_advance(waiter);
1085 return 0;
1086}
1087
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001088static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001089gen6_ring_sync(struct intel_engine_cs *waiter,
1090 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001091 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001092{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001093 u32 dw1 = MI_SEMAPHORE_MBOX |
1094 MI_SEMAPHORE_COMPARE |
1095 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001096 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1097 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001098
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001099 /* Throughout all of the GEM code, seqno passed implies our current
1100 * seqno is >= the last seqno executed. However for hardware the
1101 * comparison is strictly greater than.
1102 */
1103 seqno -= 1;
1104
Ben Widawskyebc348b2014-04-29 14:52:28 -07001105 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001106
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001107 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001108 if (ret)
1109 return ret;
1110
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001111 /* If seqno wrap happened, omit the wait with no-ops */
1112 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001113 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001114 intel_ring_emit(waiter, seqno);
1115 intel_ring_emit(waiter, 0);
1116 intel_ring_emit(waiter, MI_NOOP);
1117 } else {
1118 intel_ring_emit(waiter, MI_NOOP);
1119 intel_ring_emit(waiter, MI_NOOP);
1120 intel_ring_emit(waiter, MI_NOOP);
1121 intel_ring_emit(waiter, MI_NOOP);
1122 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001123 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001124
1125 return 0;
1126}
1127
Chris Wilsonc6df5412010-12-15 09:56:50 +00001128#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1129do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001130 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1131 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001132 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1133 intel_ring_emit(ring__, 0); \
1134 intel_ring_emit(ring__, 0); \
1135} while (0)
1136
1137static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001138pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001139{
Chris Wilson18393f62014-04-09 09:19:40 +01001140 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001141 int ret;
1142
1143 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1144 * incoherent with writes to memory, i.e. completely fubar,
1145 * so we need to use PIPE_NOTIFY instead.
1146 *
1147 * However, we also need to workaround the qword write
1148 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1149 * memory before requesting an interrupt.
1150 */
1151 ret = intel_ring_begin(ring, 32);
1152 if (ret)
1153 return ret;
1154
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001155 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001156 PIPE_CONTROL_WRITE_FLUSH |
1157 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001158 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001159 intel_ring_emit(ring,
1160 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001161 intel_ring_emit(ring, 0);
1162 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001163 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001164 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001165 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001166 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001167 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001168 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001169 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001171 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001173
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001174 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001175 PIPE_CONTROL_WRITE_FLUSH |
1176 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001177 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001178 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001179 intel_ring_emit(ring,
1180 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001181 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001182 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183
Chris Wilsonc6df5412010-12-15 09:56:50 +00001184 return 0;
1185}
1186
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001187static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001188gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001189{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001190 /* Workaround to force correct ordering between irq and seqno writes on
1191 * ivb (and maybe also on snb) by reading from a CS register (like
1192 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001193 if (!lazy_coherency) {
1194 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1195 POSTING_READ(RING_ACTHD(ring->mmio_base));
1196 }
1197
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001198 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1199}
1200
1201static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001202ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001203{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001204 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1205}
1206
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001207static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001208ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001209{
1210 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1211}
1212
Chris Wilsonc6df5412010-12-15 09:56:50 +00001213static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001215{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001216 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001217}
1218
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001219static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001220pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001221{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001222 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001223}
1224
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001225static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001226gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001227{
1228 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001229 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001230 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001231
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001232 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001233 return false;
1234
Chris Wilson7338aef2012-04-24 21:48:47 +01001235 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001236 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001237 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001238 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001239
1240 return true;
1241}
1242
1243static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001244gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001245{
1246 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001247 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001248 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001249
Chris Wilson7338aef2012-04-24 21:48:47 +01001250 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001251 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001252 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001253 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001254}
1255
1256static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001257i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001258{
Chris Wilson78501ea2010-10-27 12:18:21 +01001259 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001260 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001261 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001263 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001264 return false;
1265
Chris Wilson7338aef2012-04-24 21:48:47 +01001266 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001267 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001268 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1269 I915_WRITE(IMR, dev_priv->irq_mask);
1270 POSTING_READ(IMR);
1271 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001272 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001273
1274 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275}
1276
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001277static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001278i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279{
Chris Wilson78501ea2010-10-27 12:18:21 +01001280 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001282 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001283
Chris Wilson7338aef2012-04-24 21:48:47 +01001284 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001285 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001286 dev_priv->irq_mask |= ring->irq_enable_mask;
1287 I915_WRITE(IMR, dev_priv->irq_mask);
1288 POSTING_READ(IMR);
1289 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001290 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001291}
1292
Chris Wilsonc2798b12012-04-22 21:13:57 +01001293static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001294i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001295{
1296 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001298 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001299
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001300 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001301 return false;
1302
Chris Wilson7338aef2012-04-24 21:48:47 +01001303 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001304 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001305 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1306 I915_WRITE16(IMR, dev_priv->irq_mask);
1307 POSTING_READ16(IMR);
1308 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001309 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001310
1311 return true;
1312}
1313
1314static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001315i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001316{
1317 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001318 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001319 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001320
Chris Wilson7338aef2012-04-24 21:48:47 +01001321 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001322 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001323 dev_priv->irq_mask |= ring->irq_enable_mask;
1324 I915_WRITE16(IMR, dev_priv->irq_mask);
1325 POSTING_READ16(IMR);
1326 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001327 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001328}
1329
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001330void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001331{
Eric Anholt45930102011-05-06 17:12:35 -07001332 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001333 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001334 u32 mmio = 0;
1335
1336 /* The ring status page addresses are no longer next to the rest of
1337 * the ring registers as of gen7.
1338 */
1339 if (IS_GEN7(dev)) {
1340 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001341 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001342 mmio = RENDER_HWS_PGA_GEN7;
1343 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001344 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001345 mmio = BLT_HWS_PGA_GEN7;
1346 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001347 /*
1348 * VCS2 actually doesn't exist on Gen7. Only shut up
1349 * gcc switch check warning
1350 */
1351 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001352 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001353 mmio = BSD_HWS_PGA_GEN7;
1354 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001355 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001356 mmio = VEBOX_HWS_PGA_GEN7;
1357 break;
Eric Anholt45930102011-05-06 17:12:35 -07001358 }
1359 } else if (IS_GEN6(ring->dev)) {
1360 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1361 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001362 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001363 mmio = RING_HWS_PGA(ring->mmio_base);
1364 }
1365
Chris Wilson78501ea2010-10-27 12:18:21 +01001366 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1367 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001368
Damien Lespiaudc616b82014-03-13 01:40:28 +00001369 /*
1370 * Flush the TLB for this page
1371 *
1372 * FIXME: These two bits have disappeared on gen8, so a question
1373 * arises: do we still need this and if so how should we go about
1374 * invalidating the TLB?
1375 */
1376 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001377 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301378
1379 /* ring should be idle before issuing a sync flush*/
1380 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1381
Chris Wilson884020b2013-08-06 19:01:14 +01001382 I915_WRITE(reg,
1383 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1384 INSTPM_SYNC_FLUSH));
1385 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1386 1000))
1387 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1388 ring->name);
1389 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001390}
1391
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001392static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001393bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001394 u32 invalidate_domains,
1395 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001396{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001397 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001398
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001399 ret = intel_ring_begin(ring, 2);
1400 if (ret)
1401 return ret;
1402
1403 intel_ring_emit(ring, MI_FLUSH);
1404 intel_ring_emit(ring, MI_NOOP);
1405 intel_ring_advance(ring);
1406 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001407}
1408
Chris Wilson3cce4692010-10-27 16:11:02 +01001409static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001410i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001411{
Chris Wilson3cce4692010-10-27 16:11:02 +01001412 int ret;
1413
1414 ret = intel_ring_begin(ring, 4);
1415 if (ret)
1416 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001417
Chris Wilson3cce4692010-10-27 16:11:02 +01001418 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1419 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001420 intel_ring_emit(ring,
1421 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001422 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001423 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001424
Chris Wilson3cce4692010-10-27 16:11:02 +01001425 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001426}
1427
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001428static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001429gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001430{
1431 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001433 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001434
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001435 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1436 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001437
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001439 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001440 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001441 I915_WRITE_IMR(ring,
1442 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001443 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001444 else
1445 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001446 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001447 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001448 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001449
1450 return true;
1451}
1452
1453static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001454gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001455{
1456 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001457 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001458 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001459
Chris Wilson7338aef2012-04-24 21:48:47 +01001460 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001461 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001462 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001463 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001464 else
1465 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001466 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001467 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001468 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001469}
1470
Ben Widawskya19d2932013-05-28 19:22:30 -07001471static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001472hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001473{
1474 struct drm_device *dev = ring->dev;
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476 unsigned long flags;
1477
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001478 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001479 return false;
1480
Daniel Vetter59cdb632013-07-04 23:35:28 +02001481 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001482 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001483 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001484 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001485 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001486 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001487
1488 return true;
1489}
1490
1491static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001493{
1494 struct drm_device *dev = ring->dev;
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 unsigned long flags;
1497
Daniel Vetter59cdb632013-07-04 23:35:28 +02001498 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001499 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001500 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001501 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001502 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001503 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001504}
1505
Ben Widawskyabd58f02013-11-02 21:07:09 -07001506static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001507gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001508{
1509 struct drm_device *dev = ring->dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 unsigned long flags;
1512
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001513 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001514 return false;
1515
1516 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1517 if (ring->irq_refcount++ == 0) {
1518 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1519 I915_WRITE_IMR(ring,
1520 ~(ring->irq_enable_mask |
1521 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1522 } else {
1523 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1524 }
1525 POSTING_READ(RING_IMR(ring->mmio_base));
1526 }
1527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1528
1529 return true;
1530}
1531
1532static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001534{
1535 struct drm_device *dev = ring->dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 unsigned long flags;
1538
1539 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1540 if (--ring->irq_refcount == 0) {
1541 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1542 I915_WRITE_IMR(ring,
1543 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1544 } else {
1545 I915_WRITE_IMR(ring, ~0);
1546 }
1547 POSTING_READ(RING_IMR(ring->mmio_base));
1548 }
1549 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1550}
1551
Zou Nan haid1b851f2010-05-21 09:08:57 +08001552static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001553i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001554 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001555 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001556{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001557 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001558
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001559 ret = intel_ring_begin(ring, 2);
1560 if (ret)
1561 return ret;
1562
Chris Wilson78501ea2010-10-27 12:18:21 +01001563 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001564 MI_BATCH_BUFFER_START |
1565 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001566 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001567 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001568 intel_ring_advance(ring);
1569
Zou Nan haid1b851f2010-05-21 09:08:57 +08001570 return 0;
1571}
1572
Daniel Vetterb45305f2012-12-17 16:21:27 +01001573/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1574#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001575#define I830_TLB_ENTRIES (2)
1576#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001577static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001578i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001579 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001580 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001581{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001582 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001583 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001584
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001585 ret = intel_ring_begin(ring, 6);
1586 if (ret)
1587 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001588
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001589 /* Evict the invalid PTE TLBs */
1590 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1591 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1592 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1593 intel_ring_emit(ring, cs_offset);
1594 intel_ring_emit(ring, 0xdeadbeef);
1595 intel_ring_emit(ring, MI_NOOP);
1596 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001597
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001598 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001599 if (len > I830_BATCH_LIMIT)
1600 return -ENOSPC;
1601
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001602 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001603 if (ret)
1604 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001605
1606 /* Blit the batch (which has now all relocs applied) to the
1607 * stable batch scratch bo area (so that the CS never
1608 * stumbles over its tlb invalidation bug) ...
1609 */
1610 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1611 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001612 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001613 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001614 intel_ring_emit(ring, 4096);
1615 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001616
Daniel Vetterb45305f2012-12-17 16:21:27 +01001617 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001618 intel_ring_emit(ring, MI_NOOP);
1619 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001620
1621 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001622 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001623 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001624
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001625 ret = intel_ring_begin(ring, 4);
1626 if (ret)
1627 return ret;
1628
1629 intel_ring_emit(ring, MI_BATCH_BUFFER);
1630 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1631 intel_ring_emit(ring, offset + len - 8);
1632 intel_ring_emit(ring, MI_NOOP);
1633 intel_ring_advance(ring);
1634
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001635 return 0;
1636}
1637
1638static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001639i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001640 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001641 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001642{
1643 int ret;
1644
1645 ret = intel_ring_begin(ring, 2);
1646 if (ret)
1647 return ret;
1648
Chris Wilson65f56872012-04-17 16:38:12 +01001649 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001650 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001651 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001652
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653 return 0;
1654}
1655
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001657{
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001660 obj = ring->status_page.obj;
1661 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001662 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663
Chris Wilson9da3da62012-06-01 15:20:22 +01001664 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001665 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001666 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001667 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001668}
1669
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001670static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001671{
Chris Wilson05394f32010-11-08 19:18:58 +00001672 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001673
Chris Wilsone3efda42014-04-09 09:19:41 +01001674 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001675 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001676 int ret;
1677
1678 obj = i915_gem_alloc_object(ring->dev, 4096);
1679 if (obj == NULL) {
1680 DRM_ERROR("Failed to allocate status page\n");
1681 return -ENOMEM;
1682 }
1683
1684 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1685 if (ret)
1686 goto err_unref;
1687
Chris Wilson1f767e02014-07-03 17:33:03 -04001688 flags = 0;
1689 if (!HAS_LLC(ring->dev))
1690 /* On g33, we cannot place HWS above 256MiB, so
1691 * restrict its pinning to the low mappable arena.
1692 * Though this restriction is not documented for
1693 * gen4, gen5, or byt, they also behave similarly
1694 * and hang if the HWS is placed at the top of the
1695 * GTT. To generalise, it appears that all !llc
1696 * platforms have issues with us placing the HWS
1697 * above the mappable region (even though we never
1698 * actualy map it).
1699 */
1700 flags |= PIN_MAPPABLE;
1701 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001702 if (ret) {
1703err_unref:
1704 drm_gem_object_unreference(&obj->base);
1705 return ret;
1706 }
1707
1708 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001709 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001710
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001711 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001712 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001713 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001714
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001715 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1716 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001717
1718 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001719}
1720
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001721static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001722{
1723 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001724
1725 if (!dev_priv->status_page_dmah) {
1726 dev_priv->status_page_dmah =
1727 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1728 if (!dev_priv->status_page_dmah)
1729 return -ENOMEM;
1730 }
1731
Chris Wilson6b8294a2012-11-16 11:43:20 +00001732 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1733 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1734
1735 return 0;
1736}
1737
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001738void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1739{
1740 iounmap(ringbuf->virtual_start);
1741 ringbuf->virtual_start = NULL;
1742 i915_gem_object_ggtt_unpin(ringbuf->obj);
1743}
1744
1745int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1746 struct intel_ringbuffer *ringbuf)
1747{
1748 struct drm_i915_private *dev_priv = to_i915(dev);
1749 struct drm_i915_gem_object *obj = ringbuf->obj;
1750 int ret;
1751
1752 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1753 if (ret)
1754 return ret;
1755
1756 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1757 if (ret) {
1758 i915_gem_object_ggtt_unpin(obj);
1759 return ret;
1760 }
1761
1762 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1763 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1764 if (ringbuf->virtual_start == NULL) {
1765 i915_gem_object_ggtt_unpin(obj);
1766 return -EINVAL;
1767 }
1768
1769 return 0;
1770}
1771
Oscar Mateo84c23772014-07-24 17:04:15 +01001772void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001773{
Oscar Mateo2919d292014-07-03 16:28:02 +01001774 drm_gem_object_unreference(&ringbuf->obj->base);
1775 ringbuf->obj = NULL;
1776}
1777
Oscar Mateo84c23772014-07-24 17:04:15 +01001778int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1779 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001780{
Chris Wilsone3efda42014-04-09 09:19:41 +01001781 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001782
1783 obj = NULL;
1784 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001785 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001786 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001787 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001788 if (obj == NULL)
1789 return -ENOMEM;
1790
Akash Goel24f3a8c2014-06-17 10:59:42 +05301791 /* mark ring buffers as read-only from GPU side by default */
1792 obj->gt_ro = 1;
1793
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001794 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001795
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001796 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001797}
1798
Ben Widawskyc43b5632012-04-16 14:07:40 -07001799static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001800 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001801{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001802 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001803 int ret;
1804
Oscar Mateo8ee14972014-05-22 14:13:34 +01001805 if (ringbuf == NULL) {
1806 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1807 if (!ringbuf)
1808 return -ENOMEM;
1809 ring->buffer = ringbuf;
1810 }
1811
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001812 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001813 INIT_LIST_HEAD(&ring->active_list);
1814 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001815 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001816 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001817 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001818 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001819
Chris Wilsonb259f672011-03-29 13:19:09 +01001820 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001821
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001822 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001823 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001824 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001825 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001826 } else {
1827 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001828 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001829 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001830 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001831 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001832
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001833 if (ringbuf->obj == NULL) {
1834 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1835 if (ret) {
1836 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1837 ring->name, ret);
1838 goto error;
1839 }
1840
1841 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1842 if (ret) {
1843 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1844 ring->name, ret);
1845 intel_destroy_ringbuffer_obj(ringbuf);
1846 goto error;
1847 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001848 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001849
Chris Wilson55249ba2010-12-22 14:04:47 +00001850 /* Workaround an erratum on the i830 which causes a hang if
1851 * the TAIL pointer points to within the last 2 cachelines
1852 * of the buffer.
1853 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001854 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001855 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001856 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001857
Brad Volkin44e895a2014-05-10 14:10:43 -07001858 ret = i915_cmd_parser_init_ring(ring);
1859 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001860 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001861
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001862 ret = ring->init_hw(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001863 if (ret)
1864 goto error;
1865
1866 return 0;
1867
1868error:
1869 kfree(ringbuf);
1870 ring->buffer = NULL;
1871 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001872}
1873
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001874void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001875{
John Harrison6402c332014-10-31 12:00:26 +00001876 struct drm_i915_private *dev_priv;
1877 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001878
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001879 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001880 return;
1881
John Harrison6402c332014-10-31 12:00:26 +00001882 dev_priv = to_i915(ring->dev);
1883 ringbuf = ring->buffer;
1884
Chris Wilsone3efda42014-04-09 09:19:41 +01001885 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001886 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001887
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001888 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001889 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001890 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001891
Zou Nan hai8d192152010-11-02 16:31:01 +08001892 if (ring->cleanup)
1893 ring->cleanup(ring);
1894
Chris Wilson78501ea2010-10-27 12:18:21 +01001895 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001896
1897 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001898
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001900 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001901}
1902
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001903static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001904{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001905 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001906 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001907 int ret;
1908
Dave Gordonebd0fd42014-11-27 11:22:49 +00001909 if (intel_ring_space(ringbuf) >= n)
1910 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001911
1912 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001913 if (__intel_ring_space(request->tail, ringbuf->tail,
1914 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001915 break;
1916 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001917 }
1918
Daniel Vettera4b3a572014-11-26 14:17:05 +01001919 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001920 return -ENOSPC;
1921
Daniel Vettera4b3a572014-11-26 14:17:05 +01001922 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001923 if (ret)
1924 return ret;
1925
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001926 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001927
1928 return 0;
1929}
1930
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001931static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001932{
Chris Wilson78501ea2010-10-27 12:18:21 +01001933 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001934 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001935 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001936 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001937 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001938
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939 ret = intel_ring_wait_request(ring, n);
1940 if (ret != -ENOSPC)
1941 return ret;
1942
Chris Wilson09246732013-08-10 22:16:32 +01001943 /* force the tail write in case we have been skipping them */
1944 __intel_ring_advance(ring);
1945
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001946 /* With GEM the hangcheck timer should kick us out of the loop,
1947 * leaving it early runs the risk of corrupting GEM state (due
1948 * to running on almost untested codepaths). But on resume
1949 * timers don't work yet, so prevent a complete hang in that
1950 * case by choosing an insanely large timeout. */
1951 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001952
Dave Gordonebd0fd42014-11-27 11:22:49 +00001953 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001954 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001955 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001956 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001957 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001958 ringbuf->head = I915_READ_HEAD(ring);
1959 if (intel_ring_space(ringbuf) >= n)
1960 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001961
Chris Wilsone60a0b12010-10-13 10:09:14 +01001962 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001963
Chris Wilsondcfe0502014-05-05 09:07:32 +01001964 if (dev_priv->mm.interruptible && signal_pending(current)) {
1965 ret = -ERESTARTSYS;
1966 break;
1967 }
1968
Daniel Vetter33196de2012-11-14 17:14:05 +01001969 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1970 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001971 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001972 break;
1973
1974 if (time_after(jiffies, end)) {
1975 ret = -EBUSY;
1976 break;
1977 }
1978 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001979 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001980 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001981}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001982
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001983static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001984{
1985 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 struct intel_ringbuffer *ringbuf = ring->buffer;
1987 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001988
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001989 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001990 int ret = ring_wait_for_space(ring, rem);
1991 if (ret)
1992 return ret;
1993 }
1994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001996 rem /= 4;
1997 while (rem--)
1998 iowrite32(MI_NOOP, virt++);
1999
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002000 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002001 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002002
2003 return 0;
2004}
2005
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002006int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002007{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002008 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002009 int ret;
2010
2011 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002012 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002013 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002014 if (ret)
2015 return ret;
2016 }
2017
2018 /* Wait upon the last request to be completed */
2019 if (list_empty(&ring->request_list))
2020 return 0;
2021
Daniel Vettera4b3a572014-11-26 14:17:05 +01002022 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002023 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002024 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002025
Daniel Vettera4b3a572014-11-26 14:17:05 +01002026 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002027}
2028
Chris Wilson9d7730912012-11-27 16:22:52 +00002029static int
John Harrison6259cea2014-11-24 18:49:29 +00002030intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002031{
John Harrison9eba5d42014-11-24 18:49:23 +00002032 int ret;
2033 struct drm_i915_gem_request *request;
2034
John Harrison6259cea2014-11-24 18:49:29 +00002035 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002036 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002037
2038 request = kmalloc(sizeof(*request), GFP_KERNEL);
2039 if (request == NULL)
2040 return -ENOMEM;
2041
John Harrisonabfe2622014-11-24 18:49:24 +00002042 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002043 request->ring = ring;
John Harrisonabfe2622014-11-24 18:49:24 +00002044
John Harrison6259cea2014-11-24 18:49:29 +00002045 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002046 if (ret) {
2047 kfree(request);
2048 return ret;
2049 }
2050
John Harrison6259cea2014-11-24 18:49:29 +00002051 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002052 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002053}
2054
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002055static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002056 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002057{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002058 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002059 int ret;
2060
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002061 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002062 ret = intel_wrap_ring_buffer(ring);
2063 if (unlikely(ret))
2064 return ret;
2065 }
2066
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002067 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002068 ret = ring_wait_for_space(ring, bytes);
2069 if (unlikely(ret))
2070 return ret;
2071 }
2072
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002073 return 0;
2074}
2075
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002076int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002077 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002078{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002079 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002080 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002081
Daniel Vetter33196de2012-11-14 17:14:05 +01002082 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2083 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002084 if (ret)
2085 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002086
Chris Wilson304d6952014-01-02 14:32:35 +00002087 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2088 if (ret)
2089 return ret;
2090
Chris Wilson9d7730912012-11-27 16:22:52 +00002091 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002092 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002093 if (ret)
2094 return ret;
2095
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002096 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002097 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002098}
2099
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002100/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002101int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002102{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002103 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002104 int ret;
2105
2106 if (num_dwords == 0)
2107 return 0;
2108
Chris Wilson18393f62014-04-09 09:19:40 +01002109 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002110 ret = intel_ring_begin(ring, num_dwords);
2111 if (ret)
2112 return ret;
2113
2114 while (num_dwords--)
2115 intel_ring_emit(ring, MI_NOOP);
2116
2117 intel_ring_advance(ring);
2118
2119 return 0;
2120}
2121
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002122void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002123{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002124 struct drm_device *dev = ring->dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002126
John Harrison6259cea2014-11-24 18:49:29 +00002127 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002128
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002129 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002130 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2131 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002132 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002133 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002134 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002135
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002136 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002137 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002138}
2139
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002140static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002141 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002142{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002143 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002144
2145 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002146
Chris Wilson12f55812012-07-05 17:14:01 +01002147 /* Disable notification that the ring is IDLE. The GT
2148 * will then assume that it is busy and bring it out of rc6.
2149 */
2150 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2151 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2152
2153 /* Clear the context id. Here be magic! */
2154 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2155
2156 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002157 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002158 GEN6_BSD_SLEEP_INDICATOR) == 0,
2159 50))
2160 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002161
Chris Wilson12f55812012-07-05 17:14:01 +01002162 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002163 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002164 POSTING_READ(RING_TAIL(ring->mmio_base));
2165
2166 /* Let the ring send IDLE messages to the GT again,
2167 * and so let it sleep to conserve power when idle.
2168 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002169 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002170 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002171}
2172
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002174 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002175{
Chris Wilson71a77e02011-02-02 12:13:49 +00002176 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002177 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002178
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002179 ret = intel_ring_begin(ring, 4);
2180 if (ret)
2181 return ret;
2182
Chris Wilson71a77e02011-02-02 12:13:49 +00002183 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002184 if (INTEL_INFO(ring->dev)->gen >= 8)
2185 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002186 /*
2187 * Bspec vol 1c.5 - video engine command streamer:
2188 * "If ENABLED, all TLBs will be invalidated once the flush
2189 * operation is complete. This bit is only valid when the
2190 * Post-Sync Operation field is a value of 1h or 3h."
2191 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002192 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002193 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2194 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002195 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002196 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002197 if (INTEL_INFO(ring->dev)->gen >= 8) {
2198 intel_ring_emit(ring, 0); /* upper addr */
2199 intel_ring_emit(ring, 0); /* value */
2200 } else {
2201 intel_ring_emit(ring, 0);
2202 intel_ring_emit(ring, MI_NOOP);
2203 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002204 intel_ring_advance(ring);
2205 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002206}
2207
2208static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002209gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002210 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002211 unsigned flags)
2212{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002213 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002214 int ret;
2215
2216 ret = intel_ring_begin(ring, 4);
2217 if (ret)
2218 return ret;
2219
2220 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002221 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002222 intel_ring_emit(ring, lower_32_bits(offset));
2223 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002224 intel_ring_emit(ring, MI_NOOP);
2225 intel_ring_advance(ring);
2226
2227 return 0;
2228}
2229
2230static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002231hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002232 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002233 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002234{
Akshay Joshi0206e352011-08-16 15:34:10 -04002235 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002236
Akshay Joshi0206e352011-08-16 15:34:10 -04002237 ret = intel_ring_begin(ring, 2);
2238 if (ret)
2239 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002240
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002241 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002242 MI_BATCH_BUFFER_START |
2243 (flags & I915_DISPATCH_SECURE ?
2244 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002245 /* bit0-7 is the length on GEN6+ */
2246 intel_ring_emit(ring, offset);
2247 intel_ring_advance(ring);
2248
2249 return 0;
2250}
2251
2252static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002253gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002254 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002255 unsigned flags)
2256{
2257 int ret;
2258
2259 ret = intel_ring_begin(ring, 2);
2260 if (ret)
2261 return ret;
2262
2263 intel_ring_emit(ring,
2264 MI_BATCH_BUFFER_START |
2265 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002266 /* bit0-7 is the length on GEN6+ */
2267 intel_ring_emit(ring, offset);
2268 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002269
Akshay Joshi0206e352011-08-16 15:34:10 -04002270 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002271}
2272
Chris Wilson549f7362010-10-19 11:19:32 +01002273/* Blitter support (SandyBridge+) */
2274
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002275static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002276 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002277{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002278 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002279 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002280 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002281 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002282
Daniel Vetter6a233c72011-12-14 13:57:07 +01002283 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002284 if (ret)
2285 return ret;
2286
Chris Wilson71a77e02011-02-02 12:13:49 +00002287 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002288 if (INTEL_INFO(ring->dev)->gen >= 8)
2289 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002290 /*
2291 * Bspec vol 1c.3 - blitter engine command streamer:
2292 * "If ENABLED, all TLBs will be invalidated once the flush
2293 * operation is complete. This bit is only valid when the
2294 * Post-Sync Operation field is a value of 1h or 3h."
2295 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002296 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002297 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002298 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002299 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002300 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002301 if (INTEL_INFO(ring->dev)->gen >= 8) {
2302 intel_ring_emit(ring, 0); /* upper addr */
2303 intel_ring_emit(ring, 0); /* value */
2304 } else {
2305 intel_ring_emit(ring, 0);
2306 intel_ring_emit(ring, MI_NOOP);
2307 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002308 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002309
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002310 if (!invalidate && flush) {
2311 if (IS_GEN7(dev))
2312 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2313 else if (IS_BROADWELL(dev))
2314 dev_priv->fbc.need_sw_cache_clean = true;
2315 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002316
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002317 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002318}
2319
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002320int intel_init_render_ring_buffer(struct drm_device *dev)
2321{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002322 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002323 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002324 struct drm_i915_gem_object *obj;
2325 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002326
Daniel Vetter59465b52012-04-11 22:12:48 +02002327 ring->name = "render ring";
2328 ring->id = RCS;
2329 ring->mmio_base = RENDER_RING_BASE;
2330
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002331 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002332 if (i915_semaphore_is_enabled(dev)) {
2333 obj = i915_gem_alloc_object(dev, 4096);
2334 if (obj == NULL) {
2335 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2336 i915.semaphores = 0;
2337 } else {
2338 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2339 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2340 if (ret != 0) {
2341 drm_gem_object_unreference(&obj->base);
2342 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2343 i915.semaphores = 0;
2344 } else
2345 dev_priv->semaphore_obj = obj;
2346 }
2347 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002348
2349 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002350 ring->add_request = gen6_add_request;
2351 ring->flush = gen8_render_ring_flush;
2352 ring->irq_get = gen8_ring_get_irq;
2353 ring->irq_put = gen8_ring_put_irq;
2354 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2355 ring->get_seqno = gen6_ring_get_seqno;
2356 ring->set_seqno = ring_set_seqno;
2357 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002358 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002359 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002360 ring->semaphore.signal = gen8_rcs_signal;
2361 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002362 }
2363 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002364 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002365 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002366 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002367 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002368 ring->irq_get = gen6_ring_get_irq;
2369 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002370 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002371 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002372 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002373 if (i915_semaphore_is_enabled(dev)) {
2374 ring->semaphore.sync_to = gen6_ring_sync;
2375 ring->semaphore.signal = gen6_signal;
2376 /*
2377 * The current semaphore is only applied on pre-gen8
2378 * platform. And there is no VCS2 ring on the pre-gen8
2379 * platform. So the semaphore between RCS and VCS2 is
2380 * initialized as INVALID. Gen8 will initialize the
2381 * sema between VCS2 and RCS later.
2382 */
2383 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2384 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2385 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2386 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2387 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2388 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2389 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2390 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2391 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2392 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2393 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002394 } else if (IS_GEN5(dev)) {
2395 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002396 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002397 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002398 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002399 ring->irq_get = gen5_ring_get_irq;
2400 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002401 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2402 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002403 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002404 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002405 if (INTEL_INFO(dev)->gen < 4)
2406 ring->flush = gen2_render_ring_flush;
2407 else
2408 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002409 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002410 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002411 if (IS_GEN2(dev)) {
2412 ring->irq_get = i8xx_ring_get_irq;
2413 ring->irq_put = i8xx_ring_put_irq;
2414 } else {
2415 ring->irq_get = i9xx_ring_get_irq;
2416 ring->irq_put = i9xx_ring_put_irq;
2417 }
Daniel Vettere3670312012-04-11 22:12:53 +02002418 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002419 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002420 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002421
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002422 if (IS_HASWELL(dev))
2423 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002424 else if (IS_GEN8(dev))
2425 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002426 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002427 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2428 else if (INTEL_INFO(dev)->gen >= 4)
2429 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2430 else if (IS_I830(dev) || IS_845G(dev))
2431 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2432 else
2433 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002434 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002435 ring->cleanup = render_ring_cleanup;
2436
Daniel Vetterb45305f2012-12-17 16:21:27 +01002437 /* Workaround batchbuffer to combat CS tlb bug. */
2438 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002439 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002440 if (obj == NULL) {
2441 DRM_ERROR("Failed to allocate batch bo\n");
2442 return -ENOMEM;
2443 }
2444
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002445 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002446 if (ret != 0) {
2447 drm_gem_object_unreference(&obj->base);
2448 DRM_ERROR("Failed to ping batch bo\n");
2449 return ret;
2450 }
2451
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002452 ring->scratch.obj = obj;
2453 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002454 }
2455
Daniel Vetter99be1df2014-11-20 00:33:06 +01002456 ret = intel_init_ring_buffer(dev, ring);
2457 if (ret)
2458 return ret;
2459
2460 if (INTEL_INFO(dev)->gen >= 5) {
2461 ret = intel_init_pipe_control(ring);
2462 if (ret)
2463 return ret;
2464 }
2465
2466 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002467}
2468
2469int intel_init_bsd_ring_buffer(struct drm_device *dev)
2470{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002471 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002472 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002473
Daniel Vetter58fa3832012-04-11 22:12:49 +02002474 ring->name = "bsd ring";
2475 ring->id = VCS;
2476
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002477 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002478 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002479 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002480 /* gen6 bsd needs a special wa for tail updates */
2481 if (IS_GEN6(dev))
2482 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002483 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002484 ring->add_request = gen6_add_request;
2485 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002486 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002487 if (INTEL_INFO(dev)->gen >= 8) {
2488 ring->irq_enable_mask =
2489 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2490 ring->irq_get = gen8_ring_get_irq;
2491 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002492 ring->dispatch_execbuffer =
2493 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002494 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002495 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002496 ring->semaphore.signal = gen8_xcs_signal;
2497 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002498 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002499 } else {
2500 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2501 ring->irq_get = gen6_ring_get_irq;
2502 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002503 ring->dispatch_execbuffer =
2504 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002505 if (i915_semaphore_is_enabled(dev)) {
2506 ring->semaphore.sync_to = gen6_ring_sync;
2507 ring->semaphore.signal = gen6_signal;
2508 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2509 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2510 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2511 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2512 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2513 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2514 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2515 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2516 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2517 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2518 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002519 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002520 } else {
2521 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002522 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002523 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002524 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002525 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002526 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002527 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002528 ring->irq_get = gen5_ring_get_irq;
2529 ring->irq_put = gen5_ring_put_irq;
2530 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002531 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002532 ring->irq_get = i9xx_ring_get_irq;
2533 ring->irq_put = i9xx_ring_put_irq;
2534 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002535 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002536 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002537 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002538
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002539 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002540}
Chris Wilson549f7362010-10-19 11:19:32 +01002541
Zhao Yakui845f74a2014-04-17 10:37:37 +08002542/**
2543 * Initialize the second BSD ring for Broadwell GT3.
2544 * It is noted that this only exists on Broadwell GT3.
2545 */
2546int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2547{
2548 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002549 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002550
2551 if ((INTEL_INFO(dev)->gen != 8)) {
2552 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2553 return -EINVAL;
2554 }
2555
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002556 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002557 ring->id = VCS2;
2558
2559 ring->write_tail = ring_write_tail;
2560 ring->mmio_base = GEN8_BSD2_RING_BASE;
2561 ring->flush = gen6_bsd_ring_flush;
2562 ring->add_request = gen6_add_request;
2563 ring->get_seqno = gen6_ring_get_seqno;
2564 ring->set_seqno = ring_set_seqno;
2565 ring->irq_enable_mask =
2566 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2567 ring->irq_get = gen8_ring_get_irq;
2568 ring->irq_put = gen8_ring_put_irq;
2569 ring->dispatch_execbuffer =
2570 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002571 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002572 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002573 ring->semaphore.signal = gen8_xcs_signal;
2574 GEN8_RING_SEMAPHORE_INIT;
2575 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002576 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002577
2578 return intel_init_ring_buffer(dev, ring);
2579}
2580
Chris Wilson549f7362010-10-19 11:19:32 +01002581int intel_init_blt_ring_buffer(struct drm_device *dev)
2582{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002583 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002584 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002585
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002586 ring->name = "blitter ring";
2587 ring->id = BCS;
2588
2589 ring->mmio_base = BLT_RING_BASE;
2590 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002591 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002592 ring->add_request = gen6_add_request;
2593 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002594 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002595 if (INTEL_INFO(dev)->gen >= 8) {
2596 ring->irq_enable_mask =
2597 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2598 ring->irq_get = gen8_ring_get_irq;
2599 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002600 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002601 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002602 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002603 ring->semaphore.signal = gen8_xcs_signal;
2604 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002605 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002606 } else {
2607 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2608 ring->irq_get = gen6_ring_get_irq;
2609 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002610 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002611 if (i915_semaphore_is_enabled(dev)) {
2612 ring->semaphore.signal = gen6_signal;
2613 ring->semaphore.sync_to = gen6_ring_sync;
2614 /*
2615 * The current semaphore is only applied on pre-gen8
2616 * platform. And there is no VCS2 ring on the pre-gen8
2617 * platform. So the semaphore between BCS and VCS2 is
2618 * initialized as INVALID. Gen8 will initialize the
2619 * sema between BCS and VCS2 later.
2620 */
2621 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2622 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2623 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2624 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2625 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2626 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2627 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2628 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2629 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2630 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2631 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002632 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002633 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002634
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002635 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002636}
Chris Wilsona7b97612012-07-20 12:41:08 +01002637
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002638int intel_init_vebox_ring_buffer(struct drm_device *dev)
2639{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002640 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002641 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002642
2643 ring->name = "video enhancement ring";
2644 ring->id = VECS;
2645
2646 ring->mmio_base = VEBOX_RING_BASE;
2647 ring->write_tail = ring_write_tail;
2648 ring->flush = gen6_ring_flush;
2649 ring->add_request = gen6_add_request;
2650 ring->get_seqno = gen6_ring_get_seqno;
2651 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002652
2653 if (INTEL_INFO(dev)->gen >= 8) {
2654 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002655 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002656 ring->irq_get = gen8_ring_get_irq;
2657 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002658 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002659 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002660 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002661 ring->semaphore.signal = gen8_xcs_signal;
2662 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002663 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002664 } else {
2665 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2666 ring->irq_get = hsw_vebox_get_irq;
2667 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002668 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002669 if (i915_semaphore_is_enabled(dev)) {
2670 ring->semaphore.sync_to = gen6_ring_sync;
2671 ring->semaphore.signal = gen6_signal;
2672 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2673 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2674 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2675 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2676 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2677 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2678 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2679 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2680 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2681 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2682 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002683 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002684 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002685
2686 return intel_init_ring_buffer(dev, ring);
2687}
2688
Chris Wilsona7b97612012-07-20 12:41:08 +01002689int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002690intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002691{
2692 int ret;
2693
2694 if (!ring->gpu_caches_dirty)
2695 return 0;
2696
2697 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2698 if (ret)
2699 return ret;
2700
2701 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2702
2703 ring->gpu_caches_dirty = false;
2704 return 0;
2705}
2706
2707int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002708intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002709{
2710 uint32_t flush_domains;
2711 int ret;
2712
2713 flush_domains = 0;
2714 if (ring->gpu_caches_dirty)
2715 flush_domains = I915_GEM_GPU_DOMAINS;
2716
2717 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2718 if (ret)
2719 return ret;
2720
2721 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2722
2723 ring->gpu_caches_dirty = false;
2724 return 0;
2725}
Chris Wilsone3efda42014-04-09 09:19:41 +01002726
2727void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002728intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002729{
2730 int ret;
2731
2732 if (!intel_ring_initialized(ring))
2733 return;
2734
2735 ret = intel_ring_idle(ring);
2736 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2737 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2738 ring->name, ret);
2739
2740 stop_ring(ring);
2741}