blob: d105abed6c970b07fee10c2fe2cc9e7f5766f7cd [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula10ebb732018-02-01 13:03:41 +0200158/* Get length of rates array potentially limited by max_rate. */
159static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
160{
161 int i;
162
163 /* Limit results by potentially reduced max rate */
164 for (i = 0; i < len; i++) {
165 if (rates[len - i - 1] <= max_rate)
166 return len - i;
167 }
168
169 return 0;
170}
171
172/* Get length of common rates array potentially limited by max_rate. */
173static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
174 int max_rate)
175{
176 return intel_dp_rate_limit_len(intel_dp->common_rates,
177 intel_dp->num_common_rates, max_rate);
178}
179
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300180/* Theoretical max between source and sink */
181static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300186/* Theoretical max between source and sink */
187static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300188{
189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190 int source_max = intel_dig_port->max_lanes;
191 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300192
193 return min(source_max, sink_max);
194}
195
Jani Nikula3d65a732017-04-06 16:44:14 +0300196int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300197{
198 return intel_dp->max_link_lane_count;
199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Keith Packardc8982612012-01-25 08:16:25 -0800202intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
205 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206}
207
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800208int
Dave Airliefe27d532010-06-30 11:46:17 +1000209intel_dp_max_data_rate(int max_link_clock, int max_lanes)
210{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800211 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
212 * link rate that is generally expressed in Gbps. Since, 8 bits of data
213 * is transmitted every LS_Clk per lane, there is no need to account for
214 * the channel encoding that is done in the PHY layer here.
215 */
216
217 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000218}
219
Mika Kahola70ec0642016-09-09 14:10:55 +0300220static int
221intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
222{
223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
224 struct intel_encoder *encoder = &intel_dig_port->base;
225 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 int max_dotclk = dev_priv->max_dotclk_freq;
227 int ds_max_dotclk;
228
229 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
230
231 if (type != DP_DS_PORT_TYPE_VGA)
232 return max_dotclk;
233
234 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
235 intel_dp->downstream_ports);
236
237 if (ds_max_dotclk != 0)
238 max_dotclk = min(max_dotclk, ds_max_dotclk);
239
240 return max_dotclk;
241}
242
Jani Nikula4ba285d2018-02-01 13:03:42 +0200243static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800244{
245 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
246 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
247 enum port port = dig_port->base.port;
248
249 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
250
251 /* Low voltage SKUs are limited to max of 5.4G */
252 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200253 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254
255 /* For this SKU 8.1G is supported in all ports */
256 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258
David Weinehall3758d962018-02-09 15:07:55 +0200259 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800260 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200261 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800262
Jani Nikula4ba285d2018-02-01 13:03:42 +0200263 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800264}
265
Jani Nikula55cfc582017-03-28 17:59:04 +0300266static void
267intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700268{
269 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
270 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200271 const struct ddi_vbt_port_info *info =
272 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300273 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200274 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700275
Jani Nikula55cfc582017-03-28 17:59:04 +0300276 /* This should only be done once */
277 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
278
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200279 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300280 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700281 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700282 } else if (IS_CANNONLAKE(dev_priv)) {
283 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200284 size = ARRAY_SIZE(cnl_rates);
285 max_rate = cnl_max_source_rate(intel_dp);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800286 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300287 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700288 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300289 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
290 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300291 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700292 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300293 } else {
294 source_rates = default_rates;
295 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296 }
297
Jani Nikula99b91bd2018-02-01 13:03:43 +0200298 if (max_rate && vbt_max_rate)
299 max_rate = min(max_rate, vbt_max_rate);
300 else if (vbt_max_rate)
301 max_rate = vbt_max_rate;
302
Jani Nikula4ba285d2018-02-01 13:03:42 +0200303 if (max_rate)
304 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
305
Jani Nikula55cfc582017-03-28 17:59:04 +0300306 intel_dp->source_rates = source_rates;
307 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700308}
309
310static int intersect_rates(const int *source_rates, int source_len,
311 const int *sink_rates, int sink_len,
312 int *common_rates)
313{
314 int i = 0, j = 0, k = 0;
315
316 while (i < source_len && j < sink_len) {
317 if (source_rates[i] == sink_rates[j]) {
318 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
319 return k;
320 common_rates[k] = source_rates[i];
321 ++k;
322 ++i;
323 ++j;
324 } else if (source_rates[i] < sink_rates[j]) {
325 ++i;
326 } else {
327 ++j;
328 }
329 }
330 return k;
331}
332
Jani Nikula8001b752017-03-28 17:59:03 +0300333/* return index of rate in rates array, or -1 if not found */
334static int intel_dp_rate_index(const int *rates, int len, int rate)
335{
336 int i;
337
338 for (i = 0; i < len; i++)
339 if (rate == rates[i])
340 return i;
341
342 return -1;
343}
344
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300345static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700346{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300347 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700348
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300349 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
350 intel_dp->num_source_rates,
351 intel_dp->sink_rates,
352 intel_dp->num_sink_rates,
353 intel_dp->common_rates);
354
355 /* Paranoia, there should always be something in common. */
356 if (WARN_ON(intel_dp->num_common_rates == 0)) {
357 intel_dp->common_rates[0] = default_rates[0];
358 intel_dp->num_common_rates = 1;
359 }
360}
361
Manasi Navare1a92c702017-06-08 13:41:02 -0700362static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
363 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700364{
365 /*
366 * FIXME: we need to synchronize the current link parameters with
367 * hardware readout. Currently fast link training doesn't work on
368 * boot-up.
369 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700370 if (link_rate == 0 ||
371 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700372 return false;
373
Manasi Navare1a92c702017-06-08 13:41:02 -0700374 if (lane_count == 0 ||
375 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700376 return false;
377
378 return true;
379}
380
Manasi Navarefdb14d32016-12-08 19:05:12 -0800381int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
382 int link_rate, uint8_t lane_count)
383{
Jani Nikulab1810a72017-04-06 16:44:11 +0300384 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800385
Jani Nikulab1810a72017-04-06 16:44:11 +0300386 index = intel_dp_rate_index(intel_dp->common_rates,
387 intel_dp->num_common_rates,
388 link_rate);
389 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300390 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
391 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800392 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300393 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300394 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800395 } else {
396 DRM_ERROR("Link Training Unsuccessful\n");
397 return -1;
398 }
399
400 return 0;
401}
402
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000403static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404intel_dp_mode_valid(struct drm_connector *connector,
405 struct drm_display_mode *mode)
406{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100407 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300408 struct intel_connector *intel_connector = to_intel_connector(connector);
409 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100410 int target_clock = mode->clock;
411 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300412 int max_dotclk;
413
414 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Jani Nikula1853a9d2017-08-18 12:30:20 +0300416 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100418 return MODE_PANEL;
419
Jani Nikuladd06f902012-10-19 14:51:50 +0300420 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100421 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200422
423 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100424 }
425
Ville Syrjälä50fec212015-03-12 17:10:34 +0200426 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300427 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100428
429 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
430 mode_rate = intel_dp_link_required(target_clock, 18);
431
Mika Kahola799487f2016-02-02 15:16:38 +0200432 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200433 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434
435 if (mode->clock < 10000)
436 return MODE_CLOCK_LOW;
437
Daniel Vetter0af78a22012-05-23 11:30:55 +0200438 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
439 return MODE_H_ILLEGAL;
440
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 return MODE_OK;
442}
443
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800444uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445{
446 int i;
447 uint32_t v = 0;
448
449 if (src_bytes > 4)
450 src_bytes = 4;
451 for (i = 0; i < src_bytes; i++)
452 v |= ((uint32_t) src[i]) << ((3-i) * 8);
453 return v;
454}
455
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000456static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 if (dst_bytes > 4)
460 dst_bytes = 4;
461 for (i = 0; i < dst_bytes; i++)
462 dst[i] = src >> ((3-i) * 8);
463}
464
Jani Nikulabf13e812013-09-06 07:40:05 +0300465static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200466intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300467static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200468intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200469 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300470static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200471intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300472
Ville Syrjälä773538e82014-09-04 14:54:56 +0300473static void pps_lock(struct intel_dp *intel_dp)
474{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200475 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300476
477 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800478 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300479 * a power domain reference here.
480 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200481 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300482
483 mutex_lock(&dev_priv->pps_mutex);
484}
485
486static void pps_unlock(struct intel_dp *intel_dp)
487{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200488 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300489
490 mutex_unlock(&dev_priv->pps_mutex);
491
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200492 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300493}
494
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300495static void
496vlv_power_sequencer_kick(struct intel_dp *intel_dp)
497{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300499 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300500 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 bool pll_enabled, release_cl_override = false;
502 enum dpio_phy phy = DPIO_PHY(pipe);
503 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300504 uint32_t DP;
505
506 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
507 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200508 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 return;
510
511 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200512 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300513
514 /* Preserve the BIOS-computed detected bit. This is
515 * supposed to be read-only.
516 */
517 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
518 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
519 DP |= DP_PORT_WIDTH(1);
520 DP |= DP_LINK_TRAIN_PAT_1;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300523 DP |= DP_PIPE_SELECT_CHV(pipe);
524 else if (pipe == PIPE_B)
525 DP |= DP_PIPEB_SELECT;
526
Ville Syrjäläd288f652014-10-28 13:20:22 +0200527 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
528
529 /*
530 * The DPLL for the pipe must be enabled for this to work.
531 * So enable temporarily it if it's not already enabled.
532 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300533 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300535 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
536
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200537 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000538 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
539 DRM_ERROR("Failed to force on pll for pipe %c!\n",
540 pipe_name(pipe));
541 return;
542 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300543 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200544
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300545 /*
546 * Similar magic as in intel_dp_enable_port().
547 * We _must_ do this port enable + disable trick
548 * to make this power seqeuencer lock onto the port.
549 * Otherwise even VDD force bit won't work.
550 */
551 I915_WRITE(intel_dp->output_reg, DP);
552 POSTING_READ(intel_dp->output_reg);
553
554 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
555 POSTING_READ(intel_dp->output_reg);
556
557 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
558 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200559
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300560 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200561 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300562
563 if (release_cl_override)
564 chv_phy_powergate_ch(dev_priv, phy, ch, false);
565 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300566}
567
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200568static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
569{
570 struct intel_encoder *encoder;
571 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
572
573 /*
574 * We don't have power sequencer currently.
575 * Pick one that's not used by other ports.
576 */
577 for_each_intel_encoder(&dev_priv->drm, encoder) {
578 struct intel_dp *intel_dp;
579
580 if (encoder->type != INTEL_OUTPUT_DP &&
581 encoder->type != INTEL_OUTPUT_EDP)
582 continue;
583
584 intel_dp = enc_to_intel_dp(&encoder->base);
585
586 if (encoder->type == INTEL_OUTPUT_EDP) {
587 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
588 intel_dp->active_pipe != intel_dp->pps_pipe);
589
590 if (intel_dp->pps_pipe != INVALID_PIPE)
591 pipes &= ~(1 << intel_dp->pps_pipe);
592 } else {
593 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
594
595 if (intel_dp->active_pipe != INVALID_PIPE)
596 pipes &= ~(1 << intel_dp->active_pipe);
597 }
598 }
599
600 if (pipes == 0)
601 return INVALID_PIPE;
602
603 return ffs(pipes) - 1;
604}
605
Jani Nikulabf13e812013-09-06 07:40:05 +0300606static enum pipe
607vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
608{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200609 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300611 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300612
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613 lockdep_assert_held(&dev_priv->pps_mutex);
614
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300615 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300616 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300617
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200618 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
619 intel_dp->active_pipe != intel_dp->pps_pipe);
620
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300621 if (intel_dp->pps_pipe != INVALID_PIPE)
622 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300623
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200624 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300625
626 /*
627 * Didn't find one. This should not happen since there
628 * are two power sequencers and up to two eDP ports.
629 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300631 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300632
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200633 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300634 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300635
636 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
637 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200638 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300639
640 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200641 intel_dp_init_panel_power_sequencer(intel_dp);
642 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300643
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300644 /*
645 * Even vdd force doesn't work until we've made
646 * the power sequencer lock in on the port.
647 */
648 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300649
650 return intel_dp->pps_pipe;
651}
652
Imre Deak78597992016-06-16 16:37:20 +0300653static int
654bxt_power_sequencer_idx(struct intel_dp *intel_dp)
655{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200656 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300657
658 lockdep_assert_held(&dev_priv->pps_mutex);
659
660 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300661 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300662
663 /*
664 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
665 * mapping needs to be retrieved from VBT, for now just hard-code to
666 * use instance #0 always.
667 */
668 if (!intel_dp->pps_reset)
669 return 0;
670
671 intel_dp->pps_reset = false;
672
673 /*
674 * Only the HW needs to be reprogrammed, the SW state is fixed and
675 * has been setup during connector init.
676 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200677 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300678
679 return 0;
680}
681
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300682typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
683 enum pipe pipe);
684
685static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
686 enum pipe pipe)
687{
Imre Deak44cb7342016-08-10 14:07:29 +0300688 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300689}
690
691static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
692 enum pipe pipe)
693{
Imre Deak44cb7342016-08-10 14:07:29 +0300694 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300695}
696
697static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
698 enum pipe pipe)
699{
700 return true;
701}
702
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300703static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300704vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
705 enum port port,
706 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300707{
Jani Nikulabf13e812013-09-06 07:40:05 +0300708 enum pipe pipe;
709
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300711 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300712 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713
714 if (port_sel != PANEL_PORT_SELECT_VLV(port))
715 continue;
716
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300717 if (!pipe_check(dev_priv, pipe))
718 continue;
719
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300720 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300721 }
722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300723 return INVALID_PIPE;
724}
725
726static void
727vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
728{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200729 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200731 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300732
733 lockdep_assert_held(&dev_priv->pps_mutex);
734
735 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300736 /* first pick one where the panel is on */
737 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
738 vlv_pipe_has_pp_on);
739 /* didn't find one? pick one where vdd is on */
740 if (intel_dp->pps_pipe == INVALID_PIPE)
741 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
742 vlv_pipe_has_vdd_on);
743 /* didn't find one? pick one with just the correct port */
744 if (intel_dp->pps_pipe == INVALID_PIPE)
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300747
748 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
749 if (intel_dp->pps_pipe == INVALID_PIPE) {
750 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
751 port_name(port));
752 return;
753 }
754
755 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
756 port_name(port), pipe_name(intel_dp->pps_pipe));
757
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200758 intel_dp_init_panel_power_sequencer(intel_dp);
759 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300760}
761
Imre Deak78597992016-06-16 16:37:20 +0300762void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300763{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300764 struct intel_encoder *encoder;
765
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100766 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200767 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300768 return;
769
770 /*
771 * We can't grab pps_mutex here due to deadlock with power_domain
772 * mutex when power_domain functions are called while holding pps_mutex.
773 * That also means that in order to use pps_pipe the code needs to
774 * hold both a power domain reference and pps_mutex, and the power domain
775 * reference get/put must be done while _not_ holding pps_mutex.
776 * pps_{lock,unlock}() do these steps in the correct order, so one
777 * should use them always.
778 */
779
Ville Syrjälä2f773472017-11-09 17:27:58 +0200780 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300781 struct intel_dp *intel_dp;
782
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200783 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300784 encoder->type != INTEL_OUTPUT_EDP &&
785 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300786 continue;
787
788 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200789
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300790 /* Skip pure DVI/HDMI DDI encoders */
791 if (!i915_mmio_reg_valid(intel_dp->output_reg))
792 continue;
793
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200794 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
795
796 if (encoder->type != INTEL_OUTPUT_EDP)
797 continue;
798
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200799 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300800 intel_dp->pps_reset = true;
801 else
802 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300803 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300804}
805
Imre Deak8e8232d2016-06-16 16:37:21 +0300806struct pps_registers {
807 i915_reg_t pp_ctrl;
808 i915_reg_t pp_stat;
809 i915_reg_t pp_on;
810 i915_reg_t pp_off;
811 i915_reg_t pp_div;
812};
813
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200814static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300815 struct pps_registers *regs)
816{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200817 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300818 int pps_idx = 0;
819
Imre Deak8e8232d2016-06-16 16:37:21 +0300820 memset(regs, 0, sizeof(*regs));
821
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200822 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300823 pps_idx = bxt_power_sequencer_idx(intel_dp);
824 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
825 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300826
Imre Deak44cb7342016-08-10 14:07:29 +0300827 regs->pp_ctrl = PP_CONTROL(pps_idx);
828 regs->pp_stat = PP_STATUS(pps_idx);
829 regs->pp_on = PP_ON_DELAYS(pps_idx);
830 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200831 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
832 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300833 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834}
835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200836static i915_reg_t
837_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300838{
Imre Deak8e8232d2016-06-16 16:37:21 +0300839 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300840
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200841 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842
843 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300844}
845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846static i915_reg_t
847_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300848{
Imre Deak8e8232d2016-06-16 16:37:21 +0300849 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300850
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200851 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300852
853 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300854}
855
Clint Taylor01527b32014-07-07 13:01:46 -0700856/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
857 This function only applicable when panel PM state is not to be tracked */
858static int edp_notify_handler(struct notifier_block *this, unsigned long code,
859 void *unused)
860{
861 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
862 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200863 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700864
Jani Nikula1853a9d2017-08-18 12:30:20 +0300865 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700866 return 0;
867
Ville Syrjälä773538e82014-09-04 14:54:56 +0300868 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300869
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100870 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300871 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200872 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300873 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874
Imre Deak44cb7342016-08-10 14:07:29 +0300875 pp_ctrl_reg = PP_CONTROL(pipe);
876 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700877 pp_div = I915_READ(pp_div_reg);
878 pp_div &= PP_REFERENCE_DIVIDER_MASK;
879
880 /* 0x1F write to PP_DIV_REG sets max cycle delay */
881 I915_WRITE(pp_div_reg, pp_div | 0x1F);
882 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
883 msleep(intel_dp->panel_power_cycle_delay);
884 }
885
Ville Syrjälä773538e82014-09-04 14:54:56 +0300886 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300887
Clint Taylor01527b32014-07-07 13:01:46 -0700888 return 0;
889}
890
Daniel Vetter4be73782014-01-17 14:39:48 +0100891static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700892{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200893 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700894
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895 lockdep_assert_held(&dev_priv->pps_mutex);
896
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100897 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300898 intel_dp->pps_pipe == INVALID_PIPE)
899 return false;
900
Jani Nikulabf13e812013-09-06 07:40:05 +0300901 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700902}
903
Daniel Vetter4be73782014-01-17 14:39:48 +0100904static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700905{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200906 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700907
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300908 lockdep_assert_held(&dev_priv->pps_mutex);
909
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100910 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300911 intel_dp->pps_pipe == INVALID_PIPE)
912 return false;
913
Ville Syrjälä773538e82014-09-04 14:54:56 +0300914 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700915}
916
Keith Packard9b984da2011-09-19 13:54:47 -0700917static void
918intel_dp_check_edp(struct intel_dp *intel_dp)
919{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200920 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700921
Jani Nikula1853a9d2017-08-18 12:30:20 +0300922 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700923 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700924
Daniel Vetter4be73782014-01-17 14:39:48 +0100925 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700926 WARN(1, "eDP powered off while attempting aux channel communication.\n");
927 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300928 I915_READ(_pp_stat_reg(intel_dp)),
929 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700930 }
931}
932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933static uint32_t
934intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
935{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200936 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200937 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 uint32_t status;
939 bool done;
940
Daniel Vetteref04f002012-12-01 21:03:59 +0100941#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300943 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300944 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 else
Imre Deak713a6b662016-06-28 13:37:33 +0300946 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 if (!done)
948 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
949 has_aux_irq);
950#undef C
951
952 return status;
953}
954
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200955static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000956{
957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200958 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000959
Ville Syrjäläa457f542016-03-02 17:22:17 +0200960 if (index)
961 return 0;
962
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000963 /*
964 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200965 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000968}
969
970static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
971{
972 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200973 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000974
975 if (index)
976 return 0;
977
Ville Syrjäläa457f542016-03-02 17:22:17 +0200978 /*
979 * The clock divider is based off the cdclk or PCH rawclk, and would
980 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
981 * divide by 2000 and use that
982 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200983 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200984 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200985 else
986 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000987}
988
989static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300990{
991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200992 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300993
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200994 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300995 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100996 switch (index) {
997 case 0: return 63;
998 case 1: return 72;
999 default: return 0;
1000 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001001 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001002
1003 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001004}
1005
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001006static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1007{
1008 /*
1009 * SKL doesn't need us to program the AUX clock divider (Hardware will
1010 * derive the clock from CDCLK automatically). We still implement the
1011 * get_aux_clock_divider vfunc to plug-in into the existing code.
1012 */
1013 return index ? 0 : 1;
1014}
1015
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001016static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1017 bool has_aux_irq,
1018 int send_bytes,
1019 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001020{
1021 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001022 struct drm_i915_private *dev_priv =
1023 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001024 uint32_t precharge, timeout;
1025
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001026 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001027 precharge = 3;
1028 else
1029 precharge = 5;
1030
James Ausmus8f5f63d2017-10-12 14:30:37 -07001031 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1033 else
1034 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1035
1036 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001037 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001038 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001039 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001040 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001041 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001042 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1043 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045}
1046
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001047static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1048 bool has_aux_irq,
1049 int send_bytes,
1050 uint32_t unused)
1051{
1052 return DP_AUX_CH_CTL_SEND_BUSY |
1053 DP_AUX_CH_CTL_DONE |
1054 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1055 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001056 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001057 DP_AUX_CH_CTL_RECEIVE_ERROR |
1058 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001059 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001060 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1061}
1062
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001064intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001065 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066 uint8_t *recv, int recv_size)
1067{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001068 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001069 struct drm_i915_private *dev_priv =
1070 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001071 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001072 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001073 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001075 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001076 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001077 bool vdd;
1078
Ville Syrjälä773538e82014-09-04 14:54:56 +03001079 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001080
Ville Syrjälä72c35002014-08-18 22:16:00 +03001081 /*
1082 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1083 * In such cases we want to leave VDD enabled and it's up to upper layers
1084 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1085 * ourselves.
1086 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001087 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001088
1089 /* dp aux is extremely sensitive to irq latency, hence request the
1090 * lowest possible wakeup latency and so prevent the cpu from going into
1091 * deep sleep states.
1092 */
1093 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001094
Keith Packard9b984da2011-09-19 13:54:47 -07001095 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001096
Jesse Barnes11bee432011-08-01 15:02:20 -07001097 /* Try to wait for any previous AUX channel activity */
1098 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001099 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001100 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1101 break;
1102 msleep(1);
1103 }
1104
1105 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001106 static u32 last_status = -1;
1107 const u32 status = I915_READ(ch_ctl);
1108
1109 if (status != last_status) {
1110 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1111 status);
1112 last_status = status;
1113 }
1114
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001115 ret = -EBUSY;
1116 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001117 }
1118
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001119 /* Only 5 data registers! */
1120 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1121 ret = -E2BIG;
1122 goto out;
1123 }
1124
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001125 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001126 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1127 has_aux_irq,
1128 send_bytes,
1129 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001130
Chris Wilsonbc866252013-07-21 16:00:03 +01001131 /* Must try at least 3 times according to DP spec */
1132 for (try = 0; try < 5; try++) {
1133 /* Load the send data into the aux channel data registers */
1134 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001135 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001136 intel_dp_pack_aux(send + i,
1137 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001138
Chris Wilsonbc866252013-07-21 16:00:03 +01001139 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001140 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001141
Chris Wilsonbc866252013-07-21 16:00:03 +01001142 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001143
Chris Wilsonbc866252013-07-21 16:00:03 +01001144 /* Clear done status and any errors */
1145 I915_WRITE(ch_ctl,
1146 status |
1147 DP_AUX_CH_CTL_DONE |
1148 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1149 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001150
Todd Previte74ebf292015-04-15 08:38:41 -07001151 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001152 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001153
1154 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1155 * 400us delay required for errors and timeouts
1156 * Timeout errors from the HW already meet this
1157 * requirement so skip to next iteration
1158 */
1159 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1160 usleep_range(400, 500);
1161 continue;
1162 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001163 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001164 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001165 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001166 }
1167
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001168 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001169 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001170 ret = -EBUSY;
1171 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172 }
1173
Jim Bridee058c942015-05-27 10:21:48 -07001174done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001175 /* Check for timeout or receive error.
1176 * Timeouts occur when the sink is not connected
1177 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001178 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001179 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001180 ret = -EIO;
1181 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001182 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001183
1184 /* Timeouts occur when the device isn't connected, so they're
1185 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001186 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001187 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001188 ret = -ETIMEDOUT;
1189 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190 }
1191
1192 /* Unload any bytes sent back from the other side */
1193 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1194 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001195
1196 /*
1197 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1198 * We have no idea of what happened so we return -EBUSY so
1199 * drm layer takes care for the necessary retries.
1200 */
1201 if (recv_bytes == 0 || recv_bytes > 20) {
1202 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1203 recv_bytes);
1204 /*
1205 * FIXME: This patch was created on top of a series that
1206 * organize the retries at drm level. There EBUSY should
1207 * also take care for 1ms wait before retrying.
1208 * That aux retries re-org is still needed and after that is
1209 * merged we remove this sleep from here.
1210 */
1211 usleep_range(1000, 1500);
1212 ret = -EBUSY;
1213 goto out;
1214 }
1215
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001216 if (recv_bytes > recv_size)
1217 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001218
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001219 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001220 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001221 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001223 ret = recv_bytes;
1224out:
1225 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1226
Jani Nikula884f19e2014-03-14 16:51:14 +02001227 if (vdd)
1228 edp_panel_vdd_off(intel_dp, false);
1229
Ville Syrjälä773538e82014-09-04 14:54:56 +03001230 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001231
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001232 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001233}
1234
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001235#define BARE_ADDRESS_SIZE 3
1236#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001237static ssize_t
1238intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001240 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1241 uint8_t txbuf[20], rxbuf[20];
1242 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001245 txbuf[0] = (msg->request << 4) |
1246 ((msg->address >> 16) & 0xf);
1247 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001248 txbuf[2] = msg->address & 0xff;
1249 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001250
Jani Nikula9d1a1032014-03-14 16:51:15 +02001251 switch (msg->request & ~DP_AUX_I2C_MOT) {
1252 case DP_AUX_NATIVE_WRITE:
1253 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001254 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001255 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001256 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001257
Jani Nikula9d1a1032014-03-14 16:51:15 +02001258 if (WARN_ON(txsize > 20))
1259 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001260
Ville Syrjälädd788092016-07-28 17:55:04 +03001261 WARN_ON(!msg->buffer != !msg->size);
1262
Imre Deakd81a67c2016-01-29 14:52:26 +02001263 if (msg->buffer)
1264 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Jani Nikula9d1a1032014-03-14 16:51:15 +02001266 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1267 if (ret > 0) {
1268 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001270 if (ret > 1) {
1271 /* Number of bytes written in a short write. */
1272 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1273 } else {
1274 /* Return payload size. */
1275 ret = msg->size;
1276 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001277 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001278 break;
1279
1280 case DP_AUX_NATIVE_READ:
1281 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001282 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001283 rxsize = msg->size + 1;
1284
1285 if (WARN_ON(rxsize > 20))
1286 return -E2BIG;
1287
1288 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1289 if (ret > 0) {
1290 msg->reply = rxbuf[0] >> 4;
1291 /*
1292 * Assume happy day, and copy the data. The caller is
1293 * expected to check msg->reply before touching it.
1294 *
1295 * Return payload size.
1296 */
1297 ret--;
1298 memcpy(msg->buffer, rxbuf + 1, ret);
1299 }
1300 break;
1301
1302 default:
1303 ret = -EINVAL;
1304 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001305 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001306
Jani Nikula9d1a1032014-03-14 16:51:15 +02001307 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308}
1309
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001310static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001311{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001312 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1313 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1314 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001315 const struct ddi_vbt_port_info *info =
1316 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001317 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001318
1319 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001320 aux_ch = (enum aux_ch) port;
1321
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001322 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001323 aux_ch_name(aux_ch), port_name(port));
1324 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001325 }
1326
1327 switch (info->alternate_aux_channel) {
1328 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001329 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001330 break;
1331 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001332 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001333 break;
1334 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001335 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001336 break;
1337 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001338 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001339 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001340 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001341 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001342 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 default:
1344 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001346 break;
1347 }
1348
1349 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001350 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001351
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001352 return aux_ch;
1353}
1354
1355static enum intel_display_power_domain
1356intel_aux_power_domain(struct intel_dp *intel_dp)
1357{
1358 switch (intel_dp->aux_ch) {
1359 case AUX_CH_A:
1360 return POWER_DOMAIN_AUX_A;
1361 case AUX_CH_B:
1362 return POWER_DOMAIN_AUX_B;
1363 case AUX_CH_C:
1364 return POWER_DOMAIN_AUX_C;
1365 case AUX_CH_D:
1366 return POWER_DOMAIN_AUX_D;
1367 case AUX_CH_F:
1368 return POWER_DOMAIN_AUX_F;
1369 default:
1370 MISSING_CASE(intel_dp->aux_ch);
1371 return POWER_DOMAIN_AUX_A;
1372 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001373}
1374
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001375static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001376 enum aux_ch aux_ch)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001377{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001378 switch (aux_ch) {
1379 case AUX_CH_B:
1380 case AUX_CH_C:
1381 case AUX_CH_D:
1382 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001383 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001384 MISSING_CASE(aux_ch);
1385 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001386 }
1387}
1388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001389static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001390 enum aux_ch aux_ch, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001391{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001392 switch (aux_ch) {
1393 case AUX_CH_B:
1394 case AUX_CH_C:
1395 case AUX_CH_D:
1396 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001397 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001398 MISSING_CASE(aux_ch);
1399 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001400 }
1401}
1402
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001403static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001404 enum aux_ch aux_ch)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001405{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001406 switch (aux_ch) {
1407 case AUX_CH_A:
1408 return DP_AUX_CH_CTL(aux_ch);
1409 case AUX_CH_B:
1410 case AUX_CH_C:
1411 case AUX_CH_D:
1412 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001413 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001414 MISSING_CASE(aux_ch);
1415 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001416 }
1417}
1418
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001419static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001420 enum aux_ch aux_ch, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001421{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001422 switch (aux_ch) {
1423 case AUX_CH_A:
1424 return DP_AUX_CH_DATA(aux_ch, index);
1425 case AUX_CH_B:
1426 case AUX_CH_C:
1427 case AUX_CH_D:
1428 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001429 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001430 MISSING_CASE(aux_ch);
1431 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001432 }
1433}
1434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001435static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001436 enum aux_ch aux_ch)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001437{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001438 switch (aux_ch) {
1439 case AUX_CH_A:
1440 case AUX_CH_B:
1441 case AUX_CH_C:
1442 case AUX_CH_D:
1443 case AUX_CH_F:
1444 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001445 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001446 MISSING_CASE(aux_ch);
1447 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001448 }
1449}
1450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001451static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001452 enum aux_ch aux_ch, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001453{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001454 switch (aux_ch) {
1455 case AUX_CH_A:
1456 case AUX_CH_B:
1457 case AUX_CH_C:
1458 case AUX_CH_D:
1459 case AUX_CH_F:
1460 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001461 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001462 MISSING_CASE(aux_ch);
1463 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001464 }
1465}
1466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001467static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001468 enum aux_ch aux_ch)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001469{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00001470 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001471 return skl_aux_ctl_reg(dev_priv, aux_ch);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001472 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001473 return ilk_aux_ctl_reg(dev_priv, aux_ch);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001474 else
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001475 return g4x_aux_ctl_reg(dev_priv, aux_ch);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001476}
1477
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001478static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001479 enum aux_ch aux_ch, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001480{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00001481 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001482 return skl_aux_data_reg(dev_priv, aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001483 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001484 return ilk_aux_data_reg(dev_priv, aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001485 else
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001486 return g4x_aux_data_reg(dev_priv, aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001487}
1488
1489static void intel_aux_reg_init(struct intel_dp *intel_dp)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001492 enum aux_ch aux_ch = intel_dp->aux_ch;
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001493 int i;
1494
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001495 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, aux_ch);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001496 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001497 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, aux_ch, i);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001498}
1499
Jani Nikula9d1a1032014-03-14 16:51:15 +02001500static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001501intel_dp_aux_fini(struct intel_dp *intel_dp)
1502{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001503 kfree(intel_dp->aux.name);
1504}
1505
Chris Wilson7a418e32016-06-24 14:00:14 +01001506static void
Mika Kaholab6339582016-09-09 14:10:52 +03001507intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001508{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001509 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1510
1511 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1512 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001514 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001515 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001516
Chris Wilson7a418e32016-06-24 14:00:14 +01001517 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001518 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1519 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001520 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521}
1522
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001523bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301524{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001525 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001526
Jani Nikulafc603ca2017-10-09 12:29:58 +03001527 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301528}
1529
Daniel Vetter0e503382014-07-04 11:26:04 -03001530static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001531intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001532 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001533{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001534 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001535 const struct dp_link_dpll *divisor = NULL;
1536 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001537
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001538 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001539 divisor = gen4_dpll;
1540 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001541 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001542 divisor = pch_dpll;
1543 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001544 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001545 divisor = chv_dpll;
1546 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001547 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001548 divisor = vlv_dpll;
1549 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001550 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001551
1552 if (divisor && count) {
1553 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001554 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001555 pipe_config->dpll = divisor[i].dpll;
1556 pipe_config->clock_set = true;
1557 break;
1558 }
1559 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001560 }
1561}
1562
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001563static void snprintf_int_array(char *str, size_t len,
1564 const int *array, int nelem)
1565{
1566 int i;
1567
1568 str[0] = '\0';
1569
1570 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001571 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001572 if (r >= len)
1573 return;
1574 str += r;
1575 len -= r;
1576 }
1577}
1578
1579static void intel_dp_print_rates(struct intel_dp *intel_dp)
1580{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001581 char str[128]; /* FIXME: too big for stack? */
1582
1583 if ((drm_debug & DRM_UT_KMS) == 0)
1584 return;
1585
Jani Nikula55cfc582017-03-28 17:59:04 +03001586 snprintf_int_array(str, sizeof(str),
1587 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001588 DRM_DEBUG_KMS("source rates: %s\n", str);
1589
Jani Nikula68f357c2017-03-28 17:59:05 +03001590 snprintf_int_array(str, sizeof(str),
1591 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001592 DRM_DEBUG_KMS("sink rates: %s\n", str);
1593
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001594 snprintf_int_array(str, sizeof(str),
1595 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001596 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001597}
1598
Ville Syrjälä50fec212015-03-12 17:10:34 +02001599int
1600intel_dp_max_link_rate(struct intel_dp *intel_dp)
1601{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001602 int len;
1603
Jani Nikulae6c0c642017-04-06 16:44:12 +03001604 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001605 if (WARN_ON(len <= 0))
1606 return 162000;
1607
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001608 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001609}
1610
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001611int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1612{
Jani Nikula8001b752017-03-28 17:59:03 +03001613 int i = intel_dp_rate_index(intel_dp->sink_rates,
1614 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001615
1616 if (WARN_ON(i < 0))
1617 i = 0;
1618
1619 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001620}
1621
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001622void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1623 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001624{
Jani Nikula68f357c2017-03-28 17:59:05 +03001625 /* eDP 1.4 rate select method. */
1626 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001627 *link_bw = 0;
1628 *rate_select =
1629 intel_dp_rate_select(intel_dp, port_clock);
1630 } else {
1631 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1632 *rate_select = 0;
1633 }
1634}
1635
Jani Nikulaf580bea2016-09-15 16:28:52 +03001636static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1637 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001638{
1639 int bpp, bpc;
1640
1641 bpp = pipe_config->pipe_bpp;
1642 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1643
1644 if (bpc > 0)
1645 bpp = min(bpp, 3*bpc);
1646
Manasi Navare611032b2017-01-24 08:21:49 -08001647 /* For DP Compliance we override the computed bpp for the pipe */
1648 if (intel_dp->compliance.test_data.bpc != 0) {
1649 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1650 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1651 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1652 pipe_config->pipe_bpp);
1653 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001654 return bpp;
1655}
1656
Jim Bridedc911f52017-08-09 12:48:53 -07001657static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1658 struct drm_display_mode *m2)
1659{
1660 bool bres = false;
1661
1662 if (m1 && m2)
1663 bres = (m1->hdisplay == m2->hdisplay &&
1664 m1->hsync_start == m2->hsync_start &&
1665 m1->hsync_end == m2->hsync_end &&
1666 m1->htotal == m2->htotal &&
1667 m1->vdisplay == m2->vdisplay &&
1668 m1->vsync_start == m2->vsync_start &&
1669 m1->vsync_end == m2->vsync_end &&
1670 m1->vtotal == m2->vtotal);
1671 return bres;
1672}
1673
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001674bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001675intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001676 struct intel_crtc_state *pipe_config,
1677 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001678{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001679 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001680 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001681 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001682 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001683 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001684 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001685 struct intel_digital_connector_state *intel_conn_state =
1686 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001688 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001689 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001690 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001691 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301692 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001693 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001694 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001695 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001696 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001697 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1698 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301699
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001700 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001701 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301702
1703 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001704 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301705
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001706 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001707
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001708 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001709 pipe_config->has_pch_encoder = true;
1710
Vandana Kannanf769cd22014-08-05 07:51:22 -07001711 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001712 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001713 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001714 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001715 pipe_config->has_audio = intel_dp->has_audio;
1716 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001717 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Jani Nikula1853a9d2017-08-18 12:30:20 +03001719 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001720 struct drm_display_mode *panel_mode =
1721 intel_connector->panel.alt_fixed_mode;
1722 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1723
1724 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1725 panel_mode = intel_connector->panel.fixed_mode;
1726
1727 drm_mode_debug_printmodeline(panel_mode);
1728
1729 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001730
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001731 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001732 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001733 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001734 if (ret)
1735 return ret;
1736 }
1737
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001738 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001739 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001740 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001741 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001742 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001743 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001744 }
1745
Ville Syrjälä050213892017-11-29 20:08:47 +02001746 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1747 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1748 return false;
1749
Daniel Vettercb1793c2012-06-04 18:39:21 +02001750 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001751 return false;
1752
Manasi Navareda15f7c2017-01-24 08:16:34 -08001753 /* Use values requested by Compliance Test Request */
1754 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001755 int index;
1756
Manasi Navare140ef132017-06-08 13:41:03 -07001757 /* Validate the compliance test data since max values
1758 * might have changed due to link train fallback.
1759 */
1760 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1761 intel_dp->compliance.test_lane_count)) {
1762 index = intel_dp_rate_index(intel_dp->common_rates,
1763 intel_dp->num_common_rates,
1764 intel_dp->compliance.test_link_rate);
1765 if (index >= 0)
1766 min_clock = max_clock = index;
1767 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1768 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001769 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001770 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301771 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001772 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001773 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001774
Daniel Vetter36008362013-03-27 00:44:59 +01001775 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1776 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001777 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001778 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301779
1780 /* Get bpp from vbt only for panels that dont have bpp in edid */
1781 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001782 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001783 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001784 dev_priv->vbt.edp.bpp);
1785 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001786 }
1787
Jani Nikula344c5bb2014-09-09 11:25:13 +03001788 /*
1789 * Use the maximum clock and number of lanes the eDP panel
1790 * advertizes being capable of. The panels are generally
1791 * designed to support only a single clock and lane
1792 * configuration, and typically these values correspond to the
1793 * native resolution of the panel.
1794 */
1795 min_lane_count = max_lane_count;
1796 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001797 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001798
Daniel Vetter36008362013-03-27 00:44:59 +01001799 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001800 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1801 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001802
Dave Airliec6930992014-07-14 11:04:39 +10001803 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301804 for (lane_count = min_lane_count;
1805 lane_count <= max_lane_count;
1806 lane_count <<= 1) {
1807
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001808 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001809 link_avail = intel_dp_max_data_rate(link_clock,
1810 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001811
Daniel Vetter36008362013-03-27 00:44:59 +01001812 if (mode_rate <= link_avail) {
1813 goto found;
1814 }
1815 }
1816 }
1817 }
1818
1819 return false;
1820
1821found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001822 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001823 /*
1824 * See:
1825 * CEA-861-E - 5.1 Default Encoding Parameters
1826 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1827 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001828 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001829 bpp != 18 &&
1830 drm_default_rgb_quant_range(adjusted_mode) ==
1831 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001832 } else {
1833 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001834 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001835 }
1836
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001837 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301838
Daniel Vetter657445f2013-05-04 10:09:18 +02001839 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001840 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001841
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001842 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1843 &link_bw, &rate_select);
1844
1845 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1846 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001847 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001848 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1849 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001850
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001851 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001852 adjusted_mode->crtc_clock,
1853 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001854 &pipe_config->dp_m_n,
1855 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301857 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301858 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001859 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301860 intel_link_compute_m_n(bpp, lane_count,
1861 intel_connector->panel.downclock_mode->clock,
1862 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001863 &pipe_config->dp_m2_n2,
1864 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301865 }
1866
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001867 /*
1868 * DPLL0 VCO may need to be adjusted to get the correct
1869 * clock for eDP. This will affect cdclk as well.
1870 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001871 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001872 int vco;
1873
1874 switch (pipe_config->port_clock / 2) {
1875 case 108000:
1876 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001877 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001878 break;
1879 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001880 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001881 break;
1882 }
1883
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001884 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001885 }
1886
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001887 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001888 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001889
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001890 intel_psr_compute_config(intel_dp, pipe_config);
1891
Daniel Vetter36008362013-03-27 00:44:59 +01001892 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001893}
1894
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001895void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001896 int link_rate, uint8_t lane_count,
1897 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001898{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001899 intel_dp->link_rate = link_rate;
1900 intel_dp->lane_count = lane_count;
1901 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001902}
1903
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001904static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001905 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001906{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001907 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001908 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001909 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001910 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001911 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001912
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001913 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1914 pipe_config->lane_count,
1915 intel_crtc_has_type(pipe_config,
1916 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001917
Keith Packard417e8222011-11-01 19:54:11 -07001918 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001919 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001920 *
1921 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001922 * SNB CPU
1923 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001924 * CPT PCH
1925 *
1926 * IBX PCH and CPU are the same for almost everything,
1927 * except that the CPU DP PLL is configured in this
1928 * register
1929 *
1930 * CPT PCH is quite different, having many bits moved
1931 * to the TRANS_DP_CTL register instead. That
1932 * configuration happens (oddly) in ironlake_pch_enable
1933 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001934
Keith Packard417e8222011-11-01 19:54:11 -07001935 /* Preserve the BIOS-computed detected bit. This is
1936 * supposed to be read-only.
1937 */
1938 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939
Keith Packard417e8222011-11-01 19:54:11 -07001940 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001941 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001942 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001943
Keith Packard417e8222011-11-01 19:54:11 -07001944 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001945
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001946 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001947 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1948 intel_dp->DP |= DP_SYNC_HS_HIGH;
1949 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1950 intel_dp->DP |= DP_SYNC_VS_HIGH;
1951 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1952
Jani Nikula6aba5b62013-10-04 15:08:10 +03001953 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001954 intel_dp->DP |= DP_ENHANCED_FRAMING;
1955
Daniel Vetter7c62a162013-06-01 17:16:20 +02001956 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001957 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001958 u32 trans_dp;
1959
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001960 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001961
1962 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1963 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1964 trans_dp |= TRANS_DP_ENH_FRAMING;
1965 else
1966 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1967 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001968 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001969 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001970 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001971
1972 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1973 intel_dp->DP |= DP_SYNC_HS_HIGH;
1974 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1975 intel_dp->DP |= DP_SYNC_VS_HIGH;
1976 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1977
Jani Nikula6aba5b62013-10-04 15:08:10 +03001978 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001979 intel_dp->DP |= DP_ENHANCED_FRAMING;
1980
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001981 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001982 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001983 else if (crtc->pipe == PIPE_B)
1984 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001986}
1987
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001988#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1989#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001990
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001991#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1992#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001993
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001994#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1995#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001996
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001997static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001998
Daniel Vetter4be73782014-01-17 14:39:48 +01001999static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07002000 u32 mask,
2001 u32 value)
2002{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002003 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002004 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002005
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002006 lockdep_assert_held(&dev_priv->pps_mutex);
2007
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002008 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002009
Jani Nikulabf13e812013-09-06 07:40:05 +03002010 pp_stat_reg = _pp_stat_reg(intel_dp);
2011 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002012
2013 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002014 mask, value,
2015 I915_READ(pp_stat_reg),
2016 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002017
Chris Wilson9036ff02016-06-30 15:33:09 +01002018 if (intel_wait_for_register(dev_priv,
2019 pp_stat_reg, mask, value,
2020 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002021 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002022 I915_READ(pp_stat_reg),
2023 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002024
2025 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002026}
2027
Daniel Vetter4be73782014-01-17 14:39:48 +01002028static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002029{
2030 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002031 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002032}
2033
Daniel Vetter4be73782014-01-17 14:39:48 +01002034static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002035{
Keith Packardbd943152011-09-18 23:09:52 -07002036 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002037 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002038}
Keith Packardbd943152011-09-18 23:09:52 -07002039
Daniel Vetter4be73782014-01-17 14:39:48 +01002040static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002041{
Abhay Kumard28d4732016-01-22 17:39:04 -08002042 ktime_t panel_power_on_time;
2043 s64 panel_power_off_duration;
2044
Keith Packard99ea7122011-11-01 19:57:50 -07002045 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002046
Abhay Kumard28d4732016-01-22 17:39:04 -08002047 /* take the difference of currrent time and panel power off time
2048 * and then make panel wait for t11_t12 if needed. */
2049 panel_power_on_time = ktime_get_boottime();
2050 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2051
Paulo Zanonidce56b32013-12-19 14:29:40 -02002052 /* When we disable the VDD override bit last we have to do the manual
2053 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002054 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2055 wait_remaining_ms_from_jiffies(jiffies,
2056 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002057
Daniel Vetter4be73782014-01-17 14:39:48 +01002058 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002059}
Keith Packardbd943152011-09-18 23:09:52 -07002060
Daniel Vetter4be73782014-01-17 14:39:48 +01002061static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002062{
2063 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2064 intel_dp->backlight_on_delay);
2065}
2066
Daniel Vetter4be73782014-01-17 14:39:48 +01002067static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002068{
2069 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2070 intel_dp->backlight_off_delay);
2071}
Keith Packard99ea7122011-11-01 19:57:50 -07002072
Keith Packard832dd3c2011-11-01 19:34:06 -07002073/* Read the current pp_control value, unlocking the register if it
2074 * is locked
2075 */
2076
Jesse Barnes453c5422013-03-28 09:55:41 -07002077static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002078{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002079 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002080 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002081
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002082 lockdep_assert_held(&dev_priv->pps_mutex);
2083
Jani Nikulabf13e812013-09-06 07:40:05 +03002084 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002085 if (WARN_ON(!HAS_DDI(dev_priv) &&
2086 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302087 control &= ~PANEL_UNLOCK_MASK;
2088 control |= PANEL_UNLOCK_REGS;
2089 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002090 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002091}
2092
Ville Syrjälä951468f2014-09-04 14:55:31 +03002093/*
2094 * Must be paired with edp_panel_vdd_off().
2095 * Must hold pps_mutex around the whole on/off sequence.
2096 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2097 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002098static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002099{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002100 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002102 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002103 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002104 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002105
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002106 lockdep_assert_held(&dev_priv->pps_mutex);
2107
Jani Nikula1853a9d2017-08-18 12:30:20 +03002108 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002109 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002110
Egbert Eich2c623c12014-11-25 12:54:57 +01002111 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002112 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002113
Daniel Vetter4be73782014-01-17 14:39:48 +01002114 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002115 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002116
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002117 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002118
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002119 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002120 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002121
Daniel Vetter4be73782014-01-17 14:39:48 +01002122 if (!edp_have_panel_power(intel_dp))
2123 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002124
Jesse Barnes453c5422013-03-28 09:55:41 -07002125 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002126 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002127
Jani Nikulabf13e812013-09-06 07:40:05 +03002128 pp_stat_reg = _pp_stat_reg(intel_dp);
2129 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002130
2131 I915_WRITE(pp_ctrl_reg, pp);
2132 POSTING_READ(pp_ctrl_reg);
2133 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2134 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002135 /*
2136 * If the panel wasn't on, delay before accessing aux channel
2137 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002138 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002139 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002140 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002141 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002142 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002143
2144 return need_to_disable;
2145}
2146
Ville Syrjälä951468f2014-09-04 14:55:31 +03002147/*
2148 * Must be paired with intel_edp_panel_vdd_off() or
2149 * intel_edp_panel_off().
2150 * Nested calls to these functions are not allowed since
2151 * we drop the lock. Caller must use some higher level
2152 * locking to prevent nested calls from other threads.
2153 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002154void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002155{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002156 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002157
Jani Nikula1853a9d2017-08-18 12:30:20 +03002158 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002159 return;
2160
Ville Syrjälä773538e82014-09-04 14:54:56 +03002161 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002162 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002163 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002164
Rob Clarke2c719b2014-12-15 13:56:32 -05002165 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002166 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002167}
2168
Daniel Vetter4be73782014-01-17 14:39:48 +01002169static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002170{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002171 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002172 struct intel_digital_port *intel_dig_port =
2173 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002174 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002175 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002176
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002177 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002178
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002179 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002180
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002181 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002182 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002183
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002184 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002185 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002186
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002187 pp = ironlake_get_pp_control(intel_dp);
2188 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002189
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002190 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2191 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002192
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002193 I915_WRITE(pp_ctrl_reg, pp);
2194 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002195
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002196 /* Make sure sequencer is idle before allowing subsequent activity */
2197 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2198 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002199
Imre Deak5a162e22016-08-10 14:07:30 +03002200 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002201 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002202
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002203 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002204}
2205
Daniel Vetter4be73782014-01-17 14:39:48 +01002206static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002207{
2208 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2209 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002210
Ville Syrjälä773538e82014-09-04 14:54:56 +03002211 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002212 if (!intel_dp->want_panel_vdd)
2213 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002215}
2216
Imre Deakaba86892014-07-30 15:57:31 +03002217static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2218{
2219 unsigned long delay;
2220
2221 /*
2222 * Queue the timer to fire a long time from now (relative to the power
2223 * down delay) to keep the panel power up across a sequence of
2224 * operations.
2225 */
2226 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2227 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2228}
2229
Ville Syrjälä951468f2014-09-04 14:55:31 +03002230/*
2231 * Must be paired with edp_panel_vdd_on().
2232 * Must hold pps_mutex around the whole on/off sequence.
2233 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2234 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002235static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002238
2239 lockdep_assert_held(&dev_priv->pps_mutex);
2240
Jani Nikula1853a9d2017-08-18 12:30:20 +03002241 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002242 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002243
Rob Clarke2c719b2014-12-15 13:56:32 -05002244 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002245 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002246
Keith Packardbd943152011-09-18 23:09:52 -07002247 intel_dp->want_panel_vdd = false;
2248
Imre Deakaba86892014-07-30 15:57:31 +03002249 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002250 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002251 else
2252 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002253}
2254
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002255static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002256{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002257 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002258 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002259 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002260
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002261 lockdep_assert_held(&dev_priv->pps_mutex);
2262
Jani Nikula1853a9d2017-08-18 12:30:20 +03002263 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002264 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002265
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002266 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002267 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002268
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002269 if (WARN(edp_have_panel_power(intel_dp),
2270 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002271 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002272 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002273
Daniel Vetter4be73782014-01-17 14:39:48 +01002274 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002275
Jani Nikulabf13e812013-09-06 07:40:05 +03002276 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002277 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002278 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002279 /* ILK workaround: disable reset around power sequence */
2280 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002281 I915_WRITE(pp_ctrl_reg, pp);
2282 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002283 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002284
Imre Deak5a162e22016-08-10 14:07:30 +03002285 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002286 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002287 pp |= PANEL_POWER_RESET;
2288
Jesse Barnes453c5422013-03-28 09:55:41 -07002289 I915_WRITE(pp_ctrl_reg, pp);
2290 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002291
Daniel Vetter4be73782014-01-17 14:39:48 +01002292 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002293 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002294
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002295 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002296 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002297 I915_WRITE(pp_ctrl_reg, pp);
2298 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002299 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002300}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002301
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002302void intel_edp_panel_on(struct intel_dp *intel_dp)
2303{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002304 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002305 return;
2306
2307 pps_lock(intel_dp);
2308 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002309 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002310}
2311
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002312
2313static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002314{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002315 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002316 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002318
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002319 lockdep_assert_held(&dev_priv->pps_mutex);
2320
Jani Nikula1853a9d2017-08-18 12:30:20 +03002321 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002322 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002323
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002324 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002325 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002326
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002327 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002328 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002329
Jesse Barnes453c5422013-03-28 09:55:41 -07002330 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002331 /* We need to switch off panel power _and_ force vdd, for otherwise some
2332 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002333 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002334 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002335
Jani Nikulabf13e812013-09-06 07:40:05 +03002336 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002337
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002338 intel_dp->want_panel_vdd = false;
2339
Jesse Barnes453c5422013-03-28 09:55:41 -07002340 I915_WRITE(pp_ctrl_reg, pp);
2341 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002342
Daniel Vetter4be73782014-01-17 14:39:48 +01002343 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002344 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002345
2346 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002347 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002348}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002349
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002350void intel_edp_panel_off(struct intel_dp *intel_dp)
2351{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002352 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002353 return;
2354
2355 pps_lock(intel_dp);
2356 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002357 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002358}
2359
Jani Nikula1250d102014-08-12 17:11:39 +03002360/* Enable backlight in the panel power control. */
2361static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002362{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002363 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002364 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002365 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002366
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002367 /*
2368 * If we enable the backlight right away following a panel power
2369 * on, we may see slight flicker as the panel syncs with the eDP
2370 * link. So delay a bit to make sure the image is solid before
2371 * allowing it to appear.
2372 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002373 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002374
Ville Syrjälä773538e82014-09-04 14:54:56 +03002375 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002376
Jesse Barnes453c5422013-03-28 09:55:41 -07002377 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002378 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002379
Jani Nikulabf13e812013-09-06 07:40:05 +03002380 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002381
2382 I915_WRITE(pp_ctrl_reg, pp);
2383 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002384
Ville Syrjälä773538e82014-09-04 14:54:56 +03002385 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002386}
2387
Jani Nikula1250d102014-08-12 17:11:39 +03002388/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002389void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2390 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002391{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002392 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2393
Jani Nikula1853a9d2017-08-18 12:30:20 +03002394 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002395 return;
2396
2397 DRM_DEBUG_KMS("\n");
2398
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002399 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002400 _intel_edp_backlight_on(intel_dp);
2401}
2402
2403/* Disable backlight in the panel power control. */
2404static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002405{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002406 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002407 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002408 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002409
Jani Nikula1853a9d2017-08-18 12:30:20 +03002410 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002411 return;
2412
Ville Syrjälä773538e82014-09-04 14:54:56 +03002413 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002414
Jesse Barnes453c5422013-03-28 09:55:41 -07002415 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002416 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002417
Jani Nikulabf13e812013-09-06 07:40:05 +03002418 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002419
2420 I915_WRITE(pp_ctrl_reg, pp);
2421 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002422
Ville Syrjälä773538e82014-09-04 14:54:56 +03002423 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002424
Paulo Zanonidce56b32013-12-19 14:29:40 -02002425 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002426 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002427}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002428
Jani Nikula1250d102014-08-12 17:11:39 +03002429/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002430void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002431{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002432 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2433
Jani Nikula1853a9d2017-08-18 12:30:20 +03002434 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002435 return;
2436
2437 DRM_DEBUG_KMS("\n");
2438
2439 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002440 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002441}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002442
Jani Nikula73580fb72014-08-12 17:11:41 +03002443/*
2444 * Hook for controlling the panel power control backlight through the bl_power
2445 * sysfs attribute. Take care to handle multiple calls.
2446 */
2447static void intel_edp_backlight_power(struct intel_connector *connector,
2448 bool enable)
2449{
2450 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002451 bool is_enabled;
2452
Ville Syrjälä773538e82014-09-04 14:54:56 +03002453 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002454 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002455 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002456
2457 if (is_enabled == enable)
2458 return;
2459
Jani Nikula23ba9372014-08-27 14:08:43 +03002460 DRM_DEBUG_KMS("panel power control backlight %s\n",
2461 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002462
2463 if (enable)
2464 _intel_edp_backlight_on(intel_dp);
2465 else
2466 _intel_edp_backlight_off(intel_dp);
2467}
2468
Ville Syrjälä64e10772015-10-29 21:26:01 +02002469static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2470{
2471 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2472 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2473 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2474
2475 I915_STATE_WARN(cur_state != state,
2476 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002477 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002478 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002479}
2480#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2481
2482static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2483{
2484 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2485
2486 I915_STATE_WARN(cur_state != state,
2487 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002488 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002489}
2490#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2491#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2492
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002493static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002494 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002495{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002496 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002497 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002498
Ville Syrjälä64e10772015-10-29 21:26:01 +02002499 assert_pipe_disabled(dev_priv, crtc->pipe);
2500 assert_dp_port_disabled(intel_dp);
2501 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002502
Ville Syrjäläabfce942015-10-29 21:26:03 +02002503 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002504 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002505
2506 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2507
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002508 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002509 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2510 else
2511 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2512
2513 I915_WRITE(DP_A, intel_dp->DP);
2514 POSTING_READ(DP_A);
2515 udelay(500);
2516
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002517 /*
2518 * [DevILK] Work around required when enabling DP PLL
2519 * while a pipe is enabled going to FDI:
2520 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2521 * 2. Program DP PLL enable
2522 */
2523 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002524 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002525
Daniel Vetter07679352012-09-06 22:15:42 +02002526 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002527
Daniel Vetter07679352012-09-06 22:15:42 +02002528 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002529 POSTING_READ(DP_A);
2530 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002531}
2532
Ville Syrjäläadc10302017-10-31 22:51:14 +02002533static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2534 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002535{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002536 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002538
Ville Syrjälä64e10772015-10-29 21:26:01 +02002539 assert_pipe_disabled(dev_priv, crtc->pipe);
2540 assert_dp_port_disabled(intel_dp);
2541 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002542
Ville Syrjäläabfce942015-10-29 21:26:03 +02002543 DRM_DEBUG_KMS("disabling eDP PLL\n");
2544
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002545 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002546
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002547 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002548 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002549 udelay(200);
2550}
2551
Ville Syrjälä857c4162017-10-27 12:45:23 +03002552static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2553{
2554 /*
2555 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2556 * be capable of signalling downstream hpd with a long pulse.
2557 * Whether or not that means D3 is safe to use is not clear,
2558 * but let's assume so until proven otherwise.
2559 *
2560 * FIXME should really check all downstream ports...
2561 */
2562 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2563 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2564 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2565}
2566
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002567/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002568void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002569{
2570 int ret, i;
2571
2572 /* Should have a valid DPCD by this point */
2573 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2574 return;
2575
2576 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002577 if (downstream_hpd_needs_d0(intel_dp))
2578 return;
2579
Jani Nikula9d1a1032014-03-14 16:51:15 +02002580 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2581 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002582 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002583 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2584
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002585 /*
2586 * When turning on, we need to retry for 1ms to give the sink
2587 * time to wake up.
2588 */
2589 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002590 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2591 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002592 if (ret == 1)
2593 break;
2594 msleep(1);
2595 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002596
2597 if (ret == 1 && lspcon->active)
2598 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002599 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002600
2601 if (ret != 1)
2602 DRM_DEBUG_KMS("failed to %s sink power state\n",
2603 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002604}
2605
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002606static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2607 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002608{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002609 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002610 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002611 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002612 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002613 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002614
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002615 if (!intel_display_power_get_if_enabled(dev_priv,
2616 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002617 return false;
2618
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002619 ret = false;
2620
Imre Deak6d129be2014-03-05 16:20:54 +02002621 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002622
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002623 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002624 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002625
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002626 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002627 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002628 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002629 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002630
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002631 for_each_pipe(dev_priv, p) {
2632 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2633 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2634 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002635 ret = true;
2636
2637 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002638 }
2639 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002640
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002641 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002642 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002643 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002644 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2645 } else {
2646 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002647 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002648
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002649 ret = true;
2650
2651out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002652 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002653
2654 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002655}
2656
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002657static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002658 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002659{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002660 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002661 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002662 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002663 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002664 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002665
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002666 if (encoder->type == INTEL_OUTPUT_EDP)
2667 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2668 else
2669 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002670
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002671 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002672
2673 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002674
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002675 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002676 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2677
2678 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002679 flags |= DRM_MODE_FLAG_PHSYNC;
2680 else
2681 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002682
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002683 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002684 flags |= DRM_MODE_FLAG_PVSYNC;
2685 else
2686 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002687 } else {
2688 if (tmp & DP_SYNC_HS_HIGH)
2689 flags |= DRM_MODE_FLAG_PHSYNC;
2690 else
2691 flags |= DRM_MODE_FLAG_NHSYNC;
2692
2693 if (tmp & DP_SYNC_VS_HIGH)
2694 flags |= DRM_MODE_FLAG_PVSYNC;
2695 else
2696 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002697 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002699 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002700
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002701 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002702 pipe_config->limited_color_range = true;
2703
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002704 pipe_config->lane_count =
2705 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2706
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002707 intel_dp_get_m_n(crtc, pipe_config);
2708
Ville Syrjälä18442d02013-09-13 16:00:08 +03002709 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002710 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002711 pipe_config->port_clock = 162000;
2712 else
2713 pipe_config->port_clock = 270000;
2714 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002715
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002716 pipe_config->base.adjusted_mode.crtc_clock =
2717 intel_dotclock_calculate(pipe_config->port_clock,
2718 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002719
Jani Nikula1853a9d2017-08-18 12:30:20 +03002720 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002721 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002722 /*
2723 * This is a big fat ugly hack.
2724 *
2725 * Some machines in UEFI boot mode provide us a VBT that has 18
2726 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2727 * unknown we fail to light up. Yet the same BIOS boots up with
2728 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2729 * max, not what it tells us to use.
2730 *
2731 * Note: This will still be broken if the eDP panel is not lit
2732 * up by the BIOS, and thus we can't get the mode at module
2733 * load.
2734 */
2735 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002736 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2737 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002738 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002739}
2740
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002741static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002742 const struct intel_crtc_state *old_crtc_state,
2743 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002744{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002745 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002746
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002747 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002748 intel_audio_codec_disable(encoder,
2749 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002750
2751 /* Make sure the panel is off before trying to change the mode. But also
2752 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002753 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002754 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002755 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002756 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002757}
2758
2759static void g4x_disable_dp(struct intel_encoder *encoder,
2760 const struct intel_crtc_state *old_crtc_state,
2761 const struct drm_connector_state *old_conn_state)
2762{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002763 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002764
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002765 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002766 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002767}
2768
2769static void ilk_disable_dp(struct intel_encoder *encoder,
2770 const struct intel_crtc_state *old_crtc_state,
2771 const struct drm_connector_state *old_conn_state)
2772{
2773 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2774}
2775
2776static void vlv_disable_dp(struct intel_encoder *encoder,
2777 const struct intel_crtc_state *old_crtc_state,
2778 const struct drm_connector_state *old_conn_state)
2779{
2780 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2781
2782 intel_psr_disable(intel_dp, old_crtc_state);
2783
2784 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002785}
2786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002787static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002788 const struct intel_crtc_state *old_crtc_state,
2789 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002790{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002792 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002793
Ville Syrjäläadc10302017-10-31 22:51:14 +02002794 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002795
2796 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002797 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002798 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002799}
2800
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002801static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002802 const struct intel_crtc_state *old_crtc_state,
2803 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002804{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002805 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002806}
2807
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002808static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002809 const struct intel_crtc_state *old_crtc_state,
2810 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002811{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002812 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002813
Ville Syrjäläadc10302017-10-31 22:51:14 +02002814 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002815
Ville Syrjäläa5805162015-05-26 20:42:30 +03002816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002817
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002818 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002819 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002820
Ville Syrjäläa5805162015-05-26 20:42:30 +03002821 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002822}
2823
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002824static void
2825_intel_dp_set_link_train(struct intel_dp *intel_dp,
2826 uint32_t *DP,
2827 uint8_t dp_train_pat)
2828{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002829 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002830 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002831 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002832
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002833 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2834 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2835 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2836
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002837 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002838 uint32_t temp = I915_READ(DP_TP_CTL(port));
2839
2840 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2841 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2842 else
2843 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2844
2845 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2846 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2847 case DP_TRAINING_PATTERN_DISABLE:
2848 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2849
2850 break;
2851 case DP_TRAINING_PATTERN_1:
2852 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2853 break;
2854 case DP_TRAINING_PATTERN_2:
2855 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2856 break;
2857 case DP_TRAINING_PATTERN_3:
2858 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2859 break;
2860 }
2861 I915_WRITE(DP_TP_CTL(port), temp);
2862
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002863 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002864 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002865 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2866
2867 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2868 case DP_TRAINING_PATTERN_DISABLE:
2869 *DP |= DP_LINK_TRAIN_OFF_CPT;
2870 break;
2871 case DP_TRAINING_PATTERN_1:
2872 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2873 break;
2874 case DP_TRAINING_PATTERN_2:
2875 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2876 break;
2877 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002878 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002879 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2880 break;
2881 }
2882
2883 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002884 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002885 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2886 else
2887 *DP &= ~DP_LINK_TRAIN_MASK;
2888
2889 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2890 case DP_TRAINING_PATTERN_DISABLE:
2891 *DP |= DP_LINK_TRAIN_OFF;
2892 break;
2893 case DP_TRAINING_PATTERN_1:
2894 *DP |= DP_LINK_TRAIN_PAT_1;
2895 break;
2896 case DP_TRAINING_PATTERN_2:
2897 *DP |= DP_LINK_TRAIN_PAT_2;
2898 break;
2899 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002900 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002901 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2902 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002903 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002904 *DP |= DP_LINK_TRAIN_PAT_2;
2905 }
2906 break;
2907 }
2908 }
2909}
2910
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002911static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002912 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002913{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002914 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002915
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002916 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002917
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002918 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002919
2920 /*
2921 * Magic for VLV/CHV. We _must_ first set up the register
2922 * without actually enabling the port, and then do another
2923 * write to enable the port. Otherwise link training will
2924 * fail when the power sequencer is freshly used for this port.
2925 */
2926 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002927 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002928 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002929
2930 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2931 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002932}
2933
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002934static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002935 const struct intel_crtc_state *pipe_config,
2936 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002937{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002938 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002939 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002940 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002941 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002942 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002943
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002944 if (WARN_ON(dp_reg & DP_PORT_EN))
2945 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002947 pps_lock(intel_dp);
2948
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002949 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002950 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002951
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002952 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002953
2954 edp_panel_vdd_on(intel_dp);
2955 edp_panel_on(intel_dp);
2956 edp_panel_vdd_off(intel_dp, true);
2957
2958 pps_unlock(intel_dp);
2959
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002960 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002961 unsigned int lane_mask = 0x0;
2962
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002963 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002964 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002965
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002966 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2967 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002968 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002969
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002970 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2971 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002972 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002973
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002974 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002975 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002976 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002977 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002978 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002979}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002980
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002981static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002982 const struct intel_crtc_state *pipe_config,
2983 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002984{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002985 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002986 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002987}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002988
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002989static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002990 const struct intel_crtc_state *pipe_config,
2991 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002992{
Jani Nikula828f5c62013-09-05 16:44:45 +03002993 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2994
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002995 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002996 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002997}
2998
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002999static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003000 const struct intel_crtc_state *pipe_config,
3001 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003002{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003003 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003004 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003005
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003006 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003007
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003008 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003009 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003010 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003011}
3012
Ville Syrjälä83b84592014-10-16 21:29:51 +03003013static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3014{
3015 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003016 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003017 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003018 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003019
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003020 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3021
Ville Syrjäläd1586942017-02-08 19:52:54 +02003022 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3023 return;
3024
Ville Syrjälä83b84592014-10-16 21:29:51 +03003025 edp_panel_vdd_off_sync(intel_dp);
3026
3027 /*
3028 * VLV seems to get confused when multiple power seqeuencers
3029 * have the same port selected (even if only one has power/vdd
3030 * enabled). The failure manifests as vlv_wait_port_ready() failing
3031 * CHV on the other hand doesn't seem to mind having the same port
3032 * selected in multiple power seqeuencers, but let's clear the
3033 * port select always when logically disconnecting a power sequencer
3034 * from a port.
3035 */
3036 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003037 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003038 I915_WRITE(pp_on_reg, 0);
3039 POSTING_READ(pp_on_reg);
3040
3041 intel_dp->pps_pipe = INVALID_PIPE;
3042}
3043
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003044static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003045 enum pipe pipe)
3046{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003047 struct intel_encoder *encoder;
3048
3049 lockdep_assert_held(&dev_priv->pps_mutex);
3050
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003051 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003052 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003053 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003054
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003055 if (encoder->type != INTEL_OUTPUT_DP &&
3056 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003057 continue;
3058
3059 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003060 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003061
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003062 WARN(intel_dp->active_pipe == pipe,
3063 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3064 pipe_name(pipe), port_name(port));
3065
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003066 if (intel_dp->pps_pipe != pipe)
3067 continue;
3068
3069 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003070 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003071
3072 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003073 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003074 }
3075}
3076
Ville Syrjäläadc10302017-10-31 22:51:14 +02003077static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3078 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003079{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003080 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003081 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003082 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003083
3084 lockdep_assert_held(&dev_priv->pps_mutex);
3085
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003086 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003087
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003088 if (intel_dp->pps_pipe != INVALID_PIPE &&
3089 intel_dp->pps_pipe != crtc->pipe) {
3090 /*
3091 * If another power sequencer was being used on this
3092 * port previously make sure to turn off vdd there while
3093 * we still have control of it.
3094 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003095 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003096 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003097
3098 /*
3099 * We may be stealing the power
3100 * sequencer from another port.
3101 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003102 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003103
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003104 intel_dp->active_pipe = crtc->pipe;
3105
Jani Nikula1853a9d2017-08-18 12:30:20 +03003106 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003107 return;
3108
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003109 /* now it's all ours */
3110 intel_dp->pps_pipe = crtc->pipe;
3111
3112 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003113 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003114
3115 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003116 intel_dp_init_panel_power_sequencer(intel_dp);
3117 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003118}
3119
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003120static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003121 const struct intel_crtc_state *pipe_config,
3122 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003123{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003124 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003125
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003126 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003127}
3128
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003129static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003130 const struct intel_crtc_state *pipe_config,
3131 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003132{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003133 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003134
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003135 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136}
3137
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003138static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003139 const struct intel_crtc_state *pipe_config,
3140 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003142 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003144 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003145
3146 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003147 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148}
3149
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003150static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003151 const struct intel_crtc_state *pipe_config,
3152 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003153{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003154 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003155
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003156 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003157}
3158
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003159static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003160 const struct intel_crtc_state *old_crtc_state,
3161 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003162{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003163 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003164}
3165
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166/*
3167 * Fetch AUX CH registers 0x202 - 0x207 which contain
3168 * link status information
3169 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003170bool
Keith Packard93f62da2011-11-01 19:45:03 -07003171intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172{
Lyude9f085eb2016-04-13 10:58:33 -04003173 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3174 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175}
3176
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303177static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3178{
3179 uint8_t psr_caps = 0;
3180
Imre Deak9bacd4b2017-05-10 12:21:48 +03003181 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3182 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303183 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3184}
3185
3186static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3187{
3188 uint8_t dprx = 0;
3189
Imre Deak9bacd4b2017-05-10 12:21:48 +03003190 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3191 &dprx) != 1)
3192 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303193 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3194}
3195
Chris Wilsona76f73d2017-01-14 10:51:13 +00003196static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303197{
3198 uint8_t alpm_caps = 0;
3199
Imre Deak9bacd4b2017-05-10 12:21:48 +03003200 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3201 &alpm_caps) != 1)
3202 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303203 return alpm_caps & DP_ALPM_CAP;
3204}
3205
Paulo Zanoni11002442014-06-13 18:45:41 -03003206/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003207uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003208intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003210 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003211 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003212
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003213 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003214 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3215 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003216 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003218 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003220 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003222 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003224}
3225
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003226uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003227intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3228{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003229 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003230 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003231
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003232 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003233 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3237 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3239 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3241 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003242 default:
3243 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3244 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003245 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003246 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3248 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3250 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3252 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003254 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003256 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003257 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3260 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3262 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3264 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003268 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003269 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003270 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003276 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 }
3279 } else {
3280 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3282 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003288 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003290 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291 }
3292}
3293
Daniel Vetter5829975c2015-04-16 11:36:52 +02003294static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003296 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003297 unsigned long demph_reg_value, preemph_reg_value,
3298 uniqtranscale_reg_value;
3299 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300
3301 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 preemph_reg_value = 0x0004000;
3304 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003306 demph_reg_value = 0x2B405555;
3307 uniqtranscale_reg_value = 0x552AB83A;
3308 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003310 demph_reg_value = 0x2B404040;
3311 uniqtranscale_reg_value = 0x5548B83A;
3312 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003314 demph_reg_value = 0x2B245555;
3315 uniqtranscale_reg_value = 0x5560B83A;
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 demph_reg_value = 0x2B405555;
3319 uniqtranscale_reg_value = 0x5598DA3A;
3320 break;
3321 default:
3322 return 0;
3323 }
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 preemph_reg_value = 0x0002000;
3327 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003329 demph_reg_value = 0x2B404040;
3330 uniqtranscale_reg_value = 0x5552B83A;
3331 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003333 demph_reg_value = 0x2B404848;
3334 uniqtranscale_reg_value = 0x5580B83A;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x2B404040;
3338 uniqtranscale_reg_value = 0x55ADDA3A;
3339 break;
3340 default:
3341 return 0;
3342 }
3343 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 preemph_reg_value = 0x0000000;
3346 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003348 demph_reg_value = 0x2B305555;
3349 uniqtranscale_reg_value = 0x5570B83A;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 demph_reg_value = 0x2B2B4040;
3353 uniqtranscale_reg_value = 0x55ADDA3A;
3354 break;
3355 default:
3356 return 0;
3357 }
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 preemph_reg_value = 0x0006000;
3361 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003363 demph_reg_value = 0x1B405555;
3364 uniqtranscale_reg_value = 0x55ADDA3A;
3365 break;
3366 default:
3367 return 0;
3368 }
3369 break;
3370 default:
3371 return 0;
3372 }
3373
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003374 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3375 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003376
3377 return 0;
3378}
3379
Daniel Vetter5829975c2015-04-16 11:36:52 +02003380static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003381{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003382 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3383 u32 deemph_reg_value, margin_reg_value;
3384 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003385 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003386
3387 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003389 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003391 deemph_reg_value = 128;
3392 margin_reg_value = 52;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395 deemph_reg_value = 128;
3396 margin_reg_value = 77;
3397 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003399 deemph_reg_value = 128;
3400 margin_reg_value = 102;
3401 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 deemph_reg_value = 128;
3404 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003405 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 break;
3407 default:
3408 return 0;
3409 }
3410 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303411 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003412 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003414 deemph_reg_value = 85;
3415 margin_reg_value = 78;
3416 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418 deemph_reg_value = 85;
3419 margin_reg_value = 116;
3420 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422 deemph_reg_value = 85;
3423 margin_reg_value = 154;
3424 break;
3425 default:
3426 return 0;
3427 }
3428 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003432 deemph_reg_value = 64;
3433 margin_reg_value = 104;
3434 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003436 deemph_reg_value = 64;
3437 margin_reg_value = 154;
3438 break;
3439 default:
3440 return 0;
3441 }
3442 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003444 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003446 deemph_reg_value = 43;
3447 margin_reg_value = 154;
3448 break;
3449 default:
3450 return 0;
3451 }
3452 break;
3453 default:
3454 return 0;
3455 }
3456
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003457 chv_set_phy_signal_level(encoder, deemph_reg_value,
3458 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003459
3460 return 0;
3461}
3462
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003464gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003466 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003468 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003470 default:
3471 signal_levels |= DP_VOLTAGE_0_4;
3472 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003474 signal_levels |= DP_VOLTAGE_0_6;
3475 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477 signal_levels |= DP_VOLTAGE_0_8;
3478 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480 signal_levels |= DP_VOLTAGE_1_2;
3481 break;
3482 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003483 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485 default:
3486 signal_levels |= DP_PRE_EMPHASIS_0;
3487 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003489 signal_levels |= DP_PRE_EMPHASIS_3_5;
3490 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003492 signal_levels |= DP_PRE_EMPHASIS_6;
3493 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003495 signal_levels |= DP_PRE_EMPHASIS_9_5;
3496 break;
3497 }
3498 return signal_levels;
3499}
3500
Zhenyu Wange3421a12010-04-08 09:43:27 +08003501/* Gen6's DP voltage swing and pre-emphasis control */
3502static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003503gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003504{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003505 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3506 DP_TRAIN_PRE_EMPHASIS_MASK);
3507 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003510 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003512 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003515 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003518 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3520 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003521 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003522 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003523 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3524 "0x%x\n", signal_levels);
3525 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003526 }
3527}
3528
Keith Packard1a2eb462011-11-16 16:26:07 -08003529/* Gen7's DP voltage swing and pre-emphasis control */
3530static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003532{
3533 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3534 DP_TRAIN_PRE_EMPHASIS_MASK);
3535 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303536 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003537 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003539 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303540 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003541 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3542
Sonika Jindalbd600182014-08-08 16:23:41 +05303543 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003544 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303545 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003546 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3547
Sonika Jindalbd600182014-08-08 16:23:41 +05303548 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003549 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303550 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003551 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3552
3553 default:
3554 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3555 "0x%x\n", signal_levels);
3556 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3557 }
3558}
3559
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003560void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003561intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003562{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003563 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003565 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003566 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003567 uint8_t train_set = intel_dp->train_set[0];
3568
Rodrigo Vivid509af62017-08-29 16:22:24 -07003569 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3570 signal_levels = bxt_signal_levels(intel_dp);
3571 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003572 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003573 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003574 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003575 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003576 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003577 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003578 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003579 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003580 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003581 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003582 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003583 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3584 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003585 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003586 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3587 }
3588
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303589 if (mask)
3590 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3591
3592 DRM_DEBUG_KMS("Using vswing level %d\n",
3593 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3594 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3595 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3596 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003597
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003598 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003599
3600 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3601 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003602}
3603
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003604void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003605intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3606 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003608 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003609 struct drm_i915_private *dev_priv =
3610 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003612 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003613
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003614 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003615 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003616}
3617
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003618void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003619{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003620 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003622 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003623 uint32_t val;
3624
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003625 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003626 return;
3627
3628 val = I915_READ(DP_TP_CTL(port));
3629 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3630 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3631 I915_WRITE(DP_TP_CTL(port), val);
3632
3633 /*
3634 * On PORT_A we can have only eDP in SST mode. There the only reason
3635 * we need to set idle transmission mode is to work around a HW issue
3636 * where we enable the pipe while not in idle link-training mode.
3637 * In this case there is requirement to wait for a minimum number of
3638 * idle patterns to be sent.
3639 */
3640 if (port == PORT_A)
3641 return;
3642
Chris Wilsona7670172016-06-30 15:33:10 +01003643 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3644 DP_TP_STATUS_IDLE_DONE,
3645 DP_TP_STATUS_IDLE_DONE,
3646 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003647 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3648}
3649
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003651intel_dp_link_down(struct intel_encoder *encoder,
3652 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003654 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3655 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3656 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3657 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003658 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003660 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003661 return;
3662
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003663 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003664 return;
3665
Zhao Yakui28c97732009-10-09 11:39:41 +08003666 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003667
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003668 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003669 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003670 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003671 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003672 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003673 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003674 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3675 else
3676 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003677 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003678 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003679 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003680 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003681
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003682 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3683 I915_WRITE(intel_dp->output_reg, DP);
3684 POSTING_READ(intel_dp->output_reg);
3685
3686 /*
3687 * HW workaround for IBX, we need to move the port
3688 * to transcoder A after disabling it to allow the
3689 * matching HDMI port to be enabled on transcoder A.
3690 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003691 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003692 /*
3693 * We get CPU/PCH FIFO underruns on the other pipe when
3694 * doing the workaround. Sweep them under the rug.
3695 */
3696 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3697 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3698
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003699 /* always enable with pattern 1 (as per spec) */
3700 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3701 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3702 I915_WRITE(intel_dp->output_reg, DP);
3703 POSTING_READ(intel_dp->output_reg);
3704
3705 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003706 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003707 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003708
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003709 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003710 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3711 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003712 }
3713
Keith Packardf01eca22011-09-28 16:48:10 -07003714 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003715
3716 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003717
3718 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3719 pps_lock(intel_dp);
3720 intel_dp->active_pipe = INVALID_PIPE;
3721 pps_unlock(intel_dp);
3722 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003723}
3724
Imre Deak24e807e2016-10-24 19:33:28 +03003725bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003726intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003727{
Lyude9f085eb2016-04-13 10:58:33 -04003728 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3729 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003730 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003731
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003732 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003733
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003734 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3735}
3736
3737static bool
3738intel_edp_init_dpcd(struct intel_dp *intel_dp)
3739{
3740 struct drm_i915_private *dev_priv =
3741 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3742
3743 /* this function is meant to be called only once */
3744 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3745
3746 if (!intel_dp_read_dpcd(intel_dp))
3747 return false;
3748
Jani Nikula84c36752017-05-18 14:10:23 +03003749 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3750 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003751
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003752 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3753 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3754 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3755
3756 /* Check if the panel supports PSR */
3757 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3758 intel_dp->psr_dpcd,
3759 sizeof(intel_dp->psr_dpcd));
3760 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3761 dev_priv->psr.sink_support = true;
3762 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3763 }
3764
3765 if (INTEL_GEN(dev_priv) >= 9 &&
3766 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3767 uint8_t frame_sync_cap;
3768
3769 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003770 if (drm_dp_dpcd_readb(&intel_dp->aux,
3771 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3772 &frame_sync_cap) != 1)
3773 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003774 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3775 /* PSR2 needs frame sync as well */
3776 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3777 DRM_DEBUG_KMS("PSR2 %s on sink",
3778 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303779
3780 if (dev_priv->psr.psr2_support) {
3781 dev_priv->psr.y_cord_support =
3782 intel_dp_get_y_cord_status(intel_dp);
3783 dev_priv->psr.colorimetry_support =
3784 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303785 dev_priv->psr.alpm =
3786 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303787 }
3788
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003789 }
3790
Jani Nikula7c838e22017-10-26 17:29:31 +03003791 /*
3792 * Read the eDP display control registers.
3793 *
3794 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3795 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3796 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3797 * method). The display control registers should read zero if they're
3798 * not supported anyway.
3799 */
3800 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003801 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3802 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003803 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003804 intel_dp->edp_dpcd);
3805
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003806 /* Read the eDP 1.4+ supported link rates. */
3807 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003808 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3809 int i;
3810
3811 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3812 sink_rates, sizeof(sink_rates));
3813
3814 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3815 int val = le16_to_cpu(sink_rates[i]);
3816
3817 if (val == 0)
3818 break;
3819
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003820 /* Value read multiplied by 200kHz gives the per-lane
3821 * link rate in kHz. The source rates are, however,
3822 * stored in terms of LS_Clk kHz. The full conversion
3823 * back to symbols is
3824 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3825 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003826 intel_dp->sink_rates[i] = (val * 200) / 10;
3827 }
3828 intel_dp->num_sink_rates = i;
3829 }
3830
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003831 /*
3832 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3833 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3834 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003835 if (intel_dp->num_sink_rates)
3836 intel_dp->use_rate_select = true;
3837 else
3838 intel_dp_set_sink_rates(intel_dp);
3839
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003840 intel_dp_set_common_rates(intel_dp);
3841
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003842 return true;
3843}
3844
3845
3846static bool
3847intel_dp_get_dpcd(struct intel_dp *intel_dp)
3848{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003849 u8 sink_count;
3850
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003851 if (!intel_dp_read_dpcd(intel_dp))
3852 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003853
Jani Nikula68f357c2017-03-28 17:59:05 +03003854 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003855 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003856 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003857 intel_dp_set_common_rates(intel_dp);
3858 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003859
Jani Nikula27dbefb2017-04-06 16:44:17 +03003860 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303861 return false;
3862
3863 /*
3864 * Sink count can change between short pulse hpd hence
3865 * a member variable in intel_dp will track any changes
3866 * between short pulse interrupts.
3867 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003868 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303869
3870 /*
3871 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3872 * a dongle is present but no display. Unless we require to know
3873 * if a dongle is present or not, we don't need to update
3874 * downstream port information. So, an early return here saves
3875 * time from performing other operations which are not required.
3876 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003877 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303878 return false;
3879
Imre Deakc726ad02016-10-24 19:33:24 +03003880 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003881 return true; /* native DP sink */
3882
3883 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3884 return true; /* no per-port downstream info */
3885
Lyude9f085eb2016-04-13 10:58:33 -04003886 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3887 intel_dp->downstream_ports,
3888 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003889 return false; /* downstream port status fetch failed */
3890
3891 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003892}
3893
Dave Airlie0e32b392014-05-02 14:02:48 +10003894static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003895intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003896{
Jani Nikula010b9b32017-04-06 16:44:16 +03003897 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003898
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003899 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003900 return false;
3901
Dave Airlie0e32b392014-05-02 14:02:48 +10003902 if (!intel_dp->can_mst)
3903 return false;
3904
3905 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3906 return false;
3907
Jani Nikula010b9b32017-04-06 16:44:16 +03003908 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003909 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003910
Jani Nikula010b9b32017-04-06 16:44:16 +03003911 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003912}
3913
3914static void
3915intel_dp_configure_mst(struct intel_dp *intel_dp)
3916{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003917 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003918 return;
3919
3920 if (!intel_dp->can_mst)
3921 return;
3922
3923 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3924
3925 if (intel_dp->is_mst)
3926 DRM_DEBUG_KMS("Sink is MST capable\n");
3927 else
3928 DRM_DEBUG_KMS("Sink is not MST capable\n");
3929
3930 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3931 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003932}
3933
Maarten Lankhorst93313532017-11-10 12:34:59 +01003934static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3935 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003936{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003937 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003938 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003940 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003941 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003942 int count = 0;
3943 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003944
3945 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003946 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003947 ret = -EIO;
3948 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003949 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003950
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003951 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003952 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003953 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003954 ret = -EIO;
3955 goto out;
3956 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003957
Rodrigo Vivic6297842015-11-05 10:50:20 -08003958 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003959 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003960
3961 if (drm_dp_dpcd_readb(&intel_dp->aux,
3962 DP_TEST_SINK_MISC, &buf) < 0) {
3963 ret = -EIO;
3964 goto out;
3965 }
3966 count = buf & DP_TEST_COUNT_MASK;
3967 } while (--attempts && count);
3968
3969 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003970 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003971 ret = -ETIMEDOUT;
3972 }
3973
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003974 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003975 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003976 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003977 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003978}
3979
Maarten Lankhorst93313532017-11-10 12:34:59 +01003980static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3981 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003982{
3983 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003984 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003986 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003987 int ret;
3988
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003989 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3990 return -EIO;
3991
3992 if (!(buf & DP_TEST_CRC_SUPPORTED))
3993 return -ENOTTY;
3994
3995 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3996 return -EIO;
3997
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003998 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003999 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004000 if (ret)
4001 return ret;
4002 }
4003
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004004 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004005
4006 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4007 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004008 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004009 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004010 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004011
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004012 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004013 return 0;
4014}
4015
Maarten Lankhorst93313532017-11-10 12:34:59 +01004016int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004017{
4018 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004019 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01004020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004022 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004023 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004024
Maarten Lankhorst93313532017-11-10 12:34:59 +01004025 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004026 if (ret)
4027 return ret;
4028
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004029 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004030 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004031
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004032 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004033 DP_TEST_SINK_MISC, &buf) < 0) {
4034 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004035 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004036 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004037 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004038
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004039 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004040
4041 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004042 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4043 ret = -ETIMEDOUT;
4044 goto stop;
4045 }
4046
4047 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4048 ret = -EIO;
4049 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004050 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004051
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004052stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004053 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004054 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004055}
4056
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004057static bool
4058intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4059{
Jani Nikula010b9b32017-04-06 16:44:16 +03004060 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4061 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004062}
4063
Dave Airlie0e32b392014-05-02 14:02:48 +10004064static bool
4065intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4066{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004067 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4068 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4069 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004070}
4071
Todd Previtec5d5ab72015-04-15 08:38:38 -07004072static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004073{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004074 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004075 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004076 uint8_t test_lane_count, test_link_bw;
4077 /* (DP CTS 1.2)
4078 * 4.3.1.11
4079 */
4080 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4081 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4082 &test_lane_count);
4083
4084 if (status <= 0) {
4085 DRM_DEBUG_KMS("Lane count read failed\n");
4086 return DP_TEST_NAK;
4087 }
4088 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004089
4090 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4091 &test_link_bw);
4092 if (status <= 0) {
4093 DRM_DEBUG_KMS("Link Rate read failed\n");
4094 return DP_TEST_NAK;
4095 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004096 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004097
4098 /* Validate the requested link rate and lane count */
4099 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4100 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004101 return DP_TEST_NAK;
4102
4103 intel_dp->compliance.test_lane_count = test_lane_count;
4104 intel_dp->compliance.test_link_rate = test_link_rate;
4105
4106 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004107}
4108
4109static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4110{
Manasi Navare611032b2017-01-24 08:21:49 -08004111 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004112 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004113 __be16 h_width, v_height;
4114 int status = 0;
4115
4116 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004117 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4118 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004119 if (status <= 0) {
4120 DRM_DEBUG_KMS("Test pattern read failed\n");
4121 return DP_TEST_NAK;
4122 }
4123 if (test_pattern != DP_COLOR_RAMP)
4124 return DP_TEST_NAK;
4125
4126 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4127 &h_width, 2);
4128 if (status <= 0) {
4129 DRM_DEBUG_KMS("H Width read failed\n");
4130 return DP_TEST_NAK;
4131 }
4132
4133 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4134 &v_height, 2);
4135 if (status <= 0) {
4136 DRM_DEBUG_KMS("V Height read failed\n");
4137 return DP_TEST_NAK;
4138 }
4139
Jani Nikula010b9b32017-04-06 16:44:16 +03004140 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4141 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004142 if (status <= 0) {
4143 DRM_DEBUG_KMS("TEST MISC read failed\n");
4144 return DP_TEST_NAK;
4145 }
4146 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4147 return DP_TEST_NAK;
4148 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4149 return DP_TEST_NAK;
4150 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4151 case DP_TEST_BIT_DEPTH_6:
4152 intel_dp->compliance.test_data.bpc = 6;
4153 break;
4154 case DP_TEST_BIT_DEPTH_8:
4155 intel_dp->compliance.test_data.bpc = 8;
4156 break;
4157 default:
4158 return DP_TEST_NAK;
4159 }
4160
4161 intel_dp->compliance.test_data.video_pattern = test_pattern;
4162 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4163 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4164 /* Set test active flag here so userspace doesn't interrupt things */
4165 intel_dp->compliance.test_active = 1;
4166
4167 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004168}
4169
4170static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4171{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004172 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004173 struct intel_connector *intel_connector = intel_dp->attached_connector;
4174 struct drm_connector *connector = &intel_connector->base;
4175
4176 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004177 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004178 intel_dp->aux.i2c_defer_count > 6) {
4179 /* Check EDID read for NACKs, DEFERs and corruption
4180 * (DP CTS 1.2 Core r1.1)
4181 * 4.2.2.4 : Failed EDID read, I2C_NAK
4182 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4183 * 4.2.2.6 : EDID corruption detected
4184 * Use failsafe mode for all cases
4185 */
4186 if (intel_dp->aux.i2c_nack_count > 0 ||
4187 intel_dp->aux.i2c_defer_count > 0)
4188 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4189 intel_dp->aux.i2c_nack_count,
4190 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004191 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004192 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304193 struct edid *block = intel_connector->detect_edid;
4194
4195 /* We have to write the checksum
4196 * of the last block read
4197 */
4198 block += intel_connector->detect_edid->extensions;
4199
Jani Nikula010b9b32017-04-06 16:44:16 +03004200 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4201 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004202 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4203
4204 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004205 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004206 }
4207
4208 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004209 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004210
Todd Previtec5d5ab72015-04-15 08:38:38 -07004211 return test_result;
4212}
4213
4214static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4215{
4216 uint8_t test_result = DP_TEST_NAK;
4217 return test_result;
4218}
4219
4220static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4221{
4222 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004223 uint8_t request = 0;
4224 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004225
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004226 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004227 if (status <= 0) {
4228 DRM_DEBUG_KMS("Could not read test request from sink\n");
4229 goto update_status;
4230 }
4231
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004232 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004233 case DP_TEST_LINK_TRAINING:
4234 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004235 response = intel_dp_autotest_link_training(intel_dp);
4236 break;
4237 case DP_TEST_LINK_VIDEO_PATTERN:
4238 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004239 response = intel_dp_autotest_video_pattern(intel_dp);
4240 break;
4241 case DP_TEST_LINK_EDID_READ:
4242 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004243 response = intel_dp_autotest_edid(intel_dp);
4244 break;
4245 case DP_TEST_LINK_PHY_TEST_PATTERN:
4246 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004247 response = intel_dp_autotest_phy_pattern(intel_dp);
4248 break;
4249 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004250 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004251 break;
4252 }
4253
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004254 if (response & DP_TEST_ACK)
4255 intel_dp->compliance.test_type = request;
4256
Todd Previtec5d5ab72015-04-15 08:38:38 -07004257update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004258 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004259 if (status <= 0)
4260 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004261}
4262
Dave Airlie0e32b392014-05-02 14:02:48 +10004263static int
4264intel_dp_check_mst_status(struct intel_dp *intel_dp)
4265{
4266 bool bret;
4267
4268 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004269 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004270 int ret = 0;
4271 int retry;
4272 bool handled;
4273 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4274go_again:
4275 if (bret == true) {
4276
4277 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004278 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004279 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004280 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4281 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004282 intel_dp_stop_link_train(intel_dp);
4283 }
4284
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004285 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004286 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4287
4288 if (handled) {
4289 for (retry = 0; retry < 3; retry++) {
4290 int wret;
4291 wret = drm_dp_dpcd_write(&intel_dp->aux,
4292 DP_SINK_COUNT_ESI+1,
4293 &esi[1], 3);
4294 if (wret == 3) {
4295 break;
4296 }
4297 }
4298
4299 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4300 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004301 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004302 goto go_again;
4303 }
4304 } else
4305 ret = 0;
4306
4307 return ret;
4308 } else {
4309 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4310 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4311 intel_dp->is_mst = false;
4312 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4313 /* send a hotplug event */
4314 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4315 }
4316 }
4317 return -EINVAL;
4318}
4319
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304320static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004321intel_dp_retrain_link(struct intel_dp *intel_dp)
4322{
4323 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4324 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4325 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4326
4327 /* Suppress underruns caused by re-training */
4328 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4329 if (crtc->config->has_pch_encoder)
4330 intel_set_pch_fifo_underrun_reporting(dev_priv,
4331 intel_crtc_pch_transcoder(crtc), false);
4332
4333 intel_dp_start_link_train(intel_dp);
4334 intel_dp_stop_link_train(intel_dp);
4335
4336 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004337 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004338
4339 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4340 if (crtc->config->has_pch_encoder)
4341 intel_set_pch_fifo_underrun_reporting(dev_priv,
4342 intel_crtc_pch_transcoder(crtc), true);
4343}
4344
4345static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304346intel_dp_check_link_status(struct intel_dp *intel_dp)
4347{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004348 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304349 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004350 struct drm_connector_state *conn_state =
4351 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304352 u8 link_status[DP_LINK_STATUS_SIZE];
4353
Ville Syrjälä2f773472017-11-09 17:27:58 +02004354 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304355
4356 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4357 DRM_ERROR("Failed to get link status\n");
4358 return;
4359 }
4360
Daniel Vetter42e5e652017-11-13 17:01:40 +01004361 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304362 return;
4363
Daniel Vetter42e5e652017-11-13 17:01:40 +01004364 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4365
4366 if (!conn_state->crtc->state->active)
4367 return;
4368
4369 if (conn_state->commit &&
4370 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304371 return;
4372
Manasi Navare14c562c2017-04-06 14:00:12 -07004373 /*
4374 * Validate the cached values of intel_dp->link_rate and
4375 * intel_dp->lane_count before attempting to retrain.
4376 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004377 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4378 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004379 return;
4380
Manasi Navareda15f7c2017-01-24 08:16:34 -08004381 /* Retrain if Channel EQ or CR not ok */
4382 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304383 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4384 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004385
4386 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304387 }
4388}
4389
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004390/*
4391 * According to DP spec
4392 * 5.1.2:
4393 * 1. Read DPCD
4394 * 2. Configure link according to Receiver Capabilities
4395 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4396 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304397 *
4398 * intel_dp_short_pulse - handles short pulse interrupts
4399 * when full detection is not required.
4400 * Returns %true if short pulse is handled and full detection
4401 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004402 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304403static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304404intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004405{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004406 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004407 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304408 u8 old_sink_count = intel_dp->sink_count;
4409 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004410
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304411 /*
4412 * Clearing compliance test variables to allow capturing
4413 * of values for next automated test request.
4414 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004415 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304416
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304417 /*
4418 * Now read the DPCD to see if it's actually running
4419 * If the current value of sink count doesn't match with
4420 * the value that was stored earlier or dpcd read failed
4421 * we need to do full detection
4422 */
4423 ret = intel_dp_get_dpcd(intel_dp);
4424
4425 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4426 /* No need to proceed if we are going to do full detect */
4427 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004428 }
4429
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004430 /* Try to read the source of the interrupt */
4431 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004432 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4433 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004434 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004435 drm_dp_dpcd_writeb(&intel_dp->aux,
4436 DP_DEVICE_SERVICE_IRQ_VECTOR,
4437 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004438
4439 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004440 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004441 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4442 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4443 }
4444
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304445 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004446
Manasi Navareda15f7c2017-01-24 08:16:34 -08004447 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4448 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4449 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004450 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004451 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304452
4453 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004454}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004455
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004456/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004457static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004458intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004459{
Imre Deake393d0d2017-02-22 17:10:52 +02004460 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004461 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004462 uint8_t type;
4463
Imre Deake393d0d2017-02-22 17:10:52 +02004464 if (lspcon->active)
4465 lspcon_resume(lspcon);
4466
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004467 if (!intel_dp_get_dpcd(intel_dp))
4468 return connector_status_disconnected;
4469
Jani Nikula1853a9d2017-08-18 12:30:20 +03004470 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304471 return connector_status_connected;
4472
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004473 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004474 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004475 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004476
4477 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004478 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4479 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004480
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304481 return intel_dp->sink_count ?
4482 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004483 }
4484
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004485 if (intel_dp_can_mst(intel_dp))
4486 return connector_status_connected;
4487
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004488 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004489 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004490 return connector_status_connected;
4491
4492 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004493 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4494 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4495 if (type == DP_DS_PORT_TYPE_VGA ||
4496 type == DP_DS_PORT_TYPE_NON_EDID)
4497 return connector_status_unknown;
4498 } else {
4499 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4500 DP_DWN_STRM_PORT_TYPE_MASK;
4501 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4502 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4503 return connector_status_unknown;
4504 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004505
4506 /* Anything else is out of spec, warn and ignore */
4507 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004508 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004509}
4510
4511static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004512edp_detect(struct intel_dp *intel_dp)
4513{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004514 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004515 enum drm_connector_status status;
4516
Mika Kahola1650be72016-12-13 10:02:47 +02004517 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004518 if (status == connector_status_unknown)
4519 status = connector_status_connected;
4520
4521 return status;
4522}
4523
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004524static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004525{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004526 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004527 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004528
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004529 switch (encoder->hpd_pin) {
4530 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004531 bit = SDE_PORTB_HOTPLUG;
4532 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004533 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004534 bit = SDE_PORTC_HOTPLUG;
4535 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004536 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004537 bit = SDE_PORTD_HOTPLUG;
4538 break;
4539 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004540 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004541 return false;
4542 }
4543
4544 return I915_READ(SDEISR) & bit;
4545}
4546
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004547static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004548{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004549 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004550 u32 bit;
4551
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004552 switch (encoder->hpd_pin) {
4553 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004554 bit = SDE_PORTB_HOTPLUG_CPT;
4555 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004556 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004557 bit = SDE_PORTC_HOTPLUG_CPT;
4558 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004559 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004560 bit = SDE_PORTD_HOTPLUG_CPT;
4561 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004562 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004563 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004564 return false;
4565 }
4566
4567 return I915_READ(SDEISR) & bit;
4568}
4569
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004570static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004571{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004572 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004573 u32 bit;
4574
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004575 switch (encoder->hpd_pin) {
4576 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004577 bit = SDE_PORTA_HOTPLUG_SPT;
4578 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004579 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004580 bit = SDE_PORTE_HOTPLUG_SPT;
4581 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004582 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004583 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004584 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004585
Jani Nikulab93433c2015-08-20 10:47:36 +03004586 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004587}
4588
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004589static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004590{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004591 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004592 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004593
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004594 switch (encoder->hpd_pin) {
4595 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004596 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4597 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004598 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004599 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4600 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004601 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004602 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4603 break;
4604 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004605 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004606 return false;
4607 }
4608
4609 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4610}
4611
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004612static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004613{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004614 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004615 u32 bit;
4616
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004617 switch (encoder->hpd_pin) {
4618 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004619 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004620 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004621 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004622 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004623 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004624 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004625 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004626 break;
4627 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004628 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004629 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004630 }
4631
Jani Nikula1d245982015-08-20 10:47:37 +03004632 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004633}
4634
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004635static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004636{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004637 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4638
4639 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004640 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4641 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004642 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004643}
4644
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004645static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004646{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004647 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4648
4649 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004650 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4651 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004652 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004653}
4654
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004655static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004656{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004657 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4658
4659 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004660 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4661 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004662 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004663}
4664
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004665static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004666{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004667 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4668
4669 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004670 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4671 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004672 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004673}
4674
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004675static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004676{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004677 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004678 u32 bit;
4679
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004680 switch (encoder->hpd_pin) {
4681 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004682 bit = BXT_DE_PORT_HP_DDIA;
4683 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004684 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004685 bit = BXT_DE_PORT_HP_DDIB;
4686 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004687 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004688 bit = BXT_DE_PORT_HP_DDIC;
4689 break;
4690 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004691 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004692 return false;
4693 }
4694
4695 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4696}
4697
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004698/*
4699 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004700 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004701 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004702 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004703 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004704bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004705{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004706 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4707
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004708 if (HAS_GMCH_DISPLAY(dev_priv)) {
4709 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004710 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004711 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004712 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004713 }
4714
4715 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004716 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004717 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004718 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004719 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004720 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004721 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004722 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004723 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004724 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004725 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004726 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004727}
4728
Keith Packard8c241fe2011-09-28 16:38:44 -07004729static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004730intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004731{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004732 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004733
Jani Nikula9cd300e2012-10-19 14:51:52 +03004734 /* use cached edid if we have one */
4735 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004736 /* invalid edid */
4737 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004738 return NULL;
4739
Jani Nikula55e9ede2013-10-01 10:38:54 +03004740 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004741 } else
4742 return drm_get_edid(&intel_connector->base,
4743 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004744}
4745
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746static void
4747intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004748{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 struct intel_connector *intel_connector = intel_dp->attached_connector;
4750 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004751
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304752 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004753 edid = intel_dp_get_edid(intel_dp);
4754 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004755
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004756 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004757}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004758
Chris Wilsonbeb60602014-09-02 20:04:00 +01004759static void
4760intel_dp_unset_edid(struct intel_dp *intel_dp)
4761{
4762 struct intel_connector *intel_connector = intel_dp->attached_connector;
4763
4764 kfree(intel_connector->detect_edid);
4765 intel_connector->detect_edid = NULL;
4766
4767 intel_dp->has_audio = false;
4768}
4769
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004770static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004771intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004772{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004773 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4774 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004775 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004776 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004777
Ville Syrjälä2f773472017-11-09 17:27:58 +02004778 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004779
Ville Syrjälä2f773472017-11-09 17:27:58 +02004780 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004781
Chris Wilsond410b562014-09-02 20:03:59 +01004782 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004783 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004784 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004785 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004786 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004787 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004788 status = connector_status_disconnected;
4789
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004790 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004791 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304792
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004793 if (intel_dp->is_mst) {
4794 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4795 intel_dp->is_mst,
4796 intel_dp->mst_mgr.mst_state);
4797 intel_dp->is_mst = false;
4798 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4799 intel_dp->is_mst);
4800 }
4801
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004802 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304803 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004804
Manasi Navared7e8ef02017-02-07 16:54:11 -08004805 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004806 /* Initial max link lane count */
4807 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004808
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004809 /* Initial max link rate */
4810 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004811
4812 intel_dp->reset_link_params = false;
4813 }
Manasi Navaref4829842016-12-05 16:27:36 -08004814
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004815 intel_dp_print_rates(intel_dp);
4816
Jani Nikula84c36752017-05-18 14:10:23 +03004817 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4818 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004819
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004820 intel_dp_configure_mst(intel_dp);
4821
4822 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304823 /*
4824 * If we are in MST mode then this connector
4825 * won't appear connected or have anything
4826 * with EDID on it
4827 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004828 status = connector_status_disconnected;
4829 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004830 } else {
4831 /*
4832 * If display is now connected check links status,
4833 * there has been known issues of link loss triggerring
4834 * long pulse.
4835 *
4836 * Some sinks (eg. ASUS PB287Q) seem to perform some
4837 * weird HPD ping pong during modesets. So we can apparently
4838 * end up with HPD going low during a modeset, and then
4839 * going back up soon after. And once that happens we must
4840 * retrain the link to get a picture. That's in case no
4841 * userspace component reacted to intermittent HPD dip.
4842 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304843 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004844 }
4845
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304846 /*
4847 * Clearing NACK and defer counts to get their exact values
4848 * while reading EDID which are required by Compliance tests
4849 * 4.2.2.4 and 4.2.2.5
4850 */
4851 intel_dp->aux.i2c_nack_count = 0;
4852 intel_dp->aux.i2c_defer_count = 0;
4853
Chris Wilsonbeb60602014-09-02 20:04:00 +01004854 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004855 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004856 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304857 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004858
Todd Previte09b1eb12015-04-20 15:27:34 -07004859 /* Try to read the source of the interrupt */
4860 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004861 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4862 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004863 /* Clear interrupt source */
4864 drm_dp_dpcd_writeb(&intel_dp->aux,
4865 DP_DEVICE_SERVICE_IRQ_VECTOR,
4866 sink_irq_vector);
4867
4868 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4869 intel_dp_handle_test_request(intel_dp);
4870 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4871 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4872 }
4873
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004874out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004875 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304876 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304877
Ville Syrjälä2f773472017-11-09 17:27:58 +02004878 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004879 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304880}
4881
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004882static int
4883intel_dp_detect(struct drm_connector *connector,
4884 struct drm_modeset_acquire_ctx *ctx,
4885 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304886{
4887 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004888 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304889
4890 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4891 connector->base.id, connector->name);
4892
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304893 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004894 if (!intel_dp->detect_done) {
4895 struct drm_crtc *crtc;
4896 int ret;
4897
4898 crtc = connector->state->crtc;
4899 if (crtc) {
4900 ret = drm_modeset_lock(&crtc->mutex, ctx);
4901 if (ret)
4902 return ret;
4903 }
4904
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004905 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004906 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304907
4908 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304909
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004910 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004911}
4912
Chris Wilsonbeb60602014-09-02 20:04:00 +01004913static void
4914intel_dp_force(struct drm_connector *connector)
4915{
4916 struct intel_dp *intel_dp = intel_attached_dp(connector);
4917 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004918 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004919
4920 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4921 connector->base.id, connector->name);
4922 intel_dp_unset_edid(intel_dp);
4923
4924 if (connector->status != connector_status_connected)
4925 return;
4926
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004927 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004928
4929 intel_dp_set_edid(intel_dp);
4930
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004931 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004932}
4933
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004934static int intel_dp_get_modes(struct drm_connector *connector)
4935{
Jani Nikuladd06f902012-10-19 14:51:50 +03004936 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004937 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004938
Chris Wilsonbeb60602014-09-02 20:04:00 +01004939 edid = intel_connector->detect_edid;
4940 if (edid) {
4941 int ret = intel_connector_update_modes(connector, edid);
4942 if (ret)
4943 return ret;
4944 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004945
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004946 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004947 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004948 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004949 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004950
4951 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004952 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004953 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004954 drm_mode_probed_add(connector, mode);
4955 return 1;
4956 }
4957 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004958
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004959 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004960}
4961
Chris Wilsonf6849602010-09-19 09:29:33 +01004962static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004963intel_dp_connector_register(struct drm_connector *connector)
4964{
4965 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004966 int ret;
4967
4968 ret = intel_connector_register(connector);
4969 if (ret)
4970 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004971
4972 i915_debugfs_connector_add(connector);
4973
4974 DRM_DEBUG_KMS("registering %s bus for %s\n",
4975 intel_dp->aux.name, connector->kdev->kobj.name);
4976
4977 intel_dp->aux.dev = connector->kdev;
4978 return drm_dp_aux_register(&intel_dp->aux);
4979}
4980
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004982intel_dp_connector_unregister(struct drm_connector *connector)
4983{
4984 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4985 intel_connector_unregister(connector);
4986}
4987
4988static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004989intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004990{
Jani Nikula1d508702012-10-19 14:51:49 +03004991 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004992
Chris Wilson10e972d2014-09-04 21:43:45 +01004993 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004994
Jani Nikula9cd300e2012-10-19 14:51:52 +03004995 if (!IS_ERR_OR_NULL(intel_connector->edid))
4996 kfree(intel_connector->edid);
4997
Jani Nikula1853a9d2017-08-18 12:30:20 +03004998 /*
4999 * Can't call intel_dp_is_edp() since the encoder may have been
5000 * destroyed already.
5001 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005002 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005003 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005004
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005005 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005006 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005007}
5008
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005009void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005010{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005011 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5012 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005013
Dave Airlie0e32b392014-05-02 14:02:48 +10005014 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005015 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005016 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005017 /*
5018 * vdd might still be enabled do to the delayed vdd off.
5019 * Make sure vdd is actually turned off here.
5020 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005021 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005022 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005023 pps_unlock(intel_dp);
5024
Clint Taylor01527b32014-07-07 13:01:46 -07005025 if (intel_dp->edp_notifier.notifier_call) {
5026 unregister_reboot_notifier(&intel_dp->edp_notifier);
5027 intel_dp->edp_notifier.notifier_call = NULL;
5028 }
Keith Packardbd943152011-09-18 23:09:52 -07005029 }
Chris Wilson99681882016-06-20 09:29:17 +01005030
5031 intel_dp_aux_fini(intel_dp);
5032
Imre Deakc8bd0e42014-12-12 17:57:38 +02005033 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005034 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005035}
5036
Imre Deakbf93ba62016-04-18 10:04:21 +03005037void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005038{
5039 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5040
Jani Nikula1853a9d2017-08-18 12:30:20 +03005041 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005042 return;
5043
Ville Syrjälä951468f2014-09-04 14:55:31 +03005044 /*
5045 * vdd might still be enabled do to the delayed vdd off.
5046 * Make sure vdd is actually turned off here.
5047 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005048 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005049 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005050 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005051 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005052}
5053
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005054static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5055{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005056 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005057
5058 lockdep_assert_held(&dev_priv->pps_mutex);
5059
5060 if (!edp_have_panel_vdd(intel_dp))
5061 return;
5062
5063 /*
5064 * The VDD bit needs a power domain reference, so if the bit is
5065 * already enabled when we boot or resume, grab this reference and
5066 * schedule a vdd off, so we don't hold on to the reference
5067 * indefinitely.
5068 */
5069 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005070 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005071
5072 edp_panel_vdd_schedule_off(intel_dp);
5073}
5074
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005075static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5076{
5077 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5078
5079 if ((intel_dp->DP & DP_PORT_EN) == 0)
5080 return INVALID_PIPE;
5081
5082 if (IS_CHERRYVIEW(dev_priv))
5083 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5084 else
5085 return PORT_TO_PIPE(intel_dp->DP);
5086}
5087
Imre Deakbf93ba62016-04-18 10:04:21 +03005088void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005089{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005090 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005091 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5092 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005093
5094 if (!HAS_DDI(dev_priv))
5095 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005096
Imre Deakdd75f6d2016-11-21 21:15:05 +02005097 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305098 lspcon_resume(lspcon);
5099
Manasi Navared7e8ef02017-02-07 16:54:11 -08005100 intel_dp->reset_link_params = true;
5101
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005102 pps_lock(intel_dp);
5103
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005104 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5105 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5106
Jani Nikula1853a9d2017-08-18 12:30:20 +03005107 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005108 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005109 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005110 intel_edp_panel_vdd_sanitize(intel_dp);
5111 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005112
5113 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005114}
5115
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005116static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005117 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005118 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005119 .atomic_get_property = intel_digital_connector_atomic_get_property,
5120 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005121 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005122 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005123 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005124 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005125 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005126};
5127
5128static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005129 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005130 .get_modes = intel_dp_get_modes,
5131 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005132 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005133};
5134
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005135static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005136 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005137 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005138};
5139
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005140enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005141intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5142{
5143 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005144 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005145 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005146
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005147 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5148 /*
5149 * vdd off can generate a long pulse on eDP which
5150 * would require vdd on to handle it, and thus we
5151 * would end up in an endless cycle of
5152 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5153 */
5154 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005155 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005156 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005157 }
5158
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005159 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005160 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005161 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005162
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005163 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005164 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005165 intel_dp->detect_done = false;
5166 return IRQ_NONE;
5167 }
5168
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005169 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005170
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005171 if (intel_dp->is_mst) {
5172 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5173 /*
5174 * If we were in MST mode, and device is not
5175 * there, get out of MST mode
5176 */
5177 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5178 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5179 intel_dp->is_mst = false;
5180 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5181 intel_dp->is_mst);
5182 intel_dp->detect_done = false;
5183 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005184 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005185 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005186
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005187 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005188 struct drm_modeset_acquire_ctx ctx;
5189 struct drm_connector *connector = &intel_dp->attached_connector->base;
5190 struct drm_crtc *crtc;
5191 int iret;
5192 bool handled = false;
5193
5194 drm_modeset_acquire_init(&ctx, 0);
5195retry:
5196 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5197 if (iret)
5198 goto err;
5199
5200 crtc = connector->state->crtc;
5201 if (crtc) {
5202 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5203 if (iret)
5204 goto err;
5205 }
5206
5207 handled = intel_dp_short_pulse(intel_dp);
5208
5209err:
5210 if (iret == -EDEADLK) {
5211 drm_modeset_backoff(&ctx);
5212 goto retry;
5213 }
5214
5215 drm_modeset_drop_locks(&ctx);
5216 drm_modeset_acquire_fini(&ctx);
5217 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5218
5219 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005220 intel_dp->detect_done = false;
5221 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305222 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005223 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005224
5225 ret = IRQ_HANDLED;
5226
Imre Deak1c767b32014-08-18 14:42:42 +03005227put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005228 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005229
5230 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005231}
5232
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005233/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005234bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005235{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005236 /*
5237 * eDP not supported on g4x. so bail out early just
5238 * for a bit extra safety in case the VBT is bonkers.
5239 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005240 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005241 return false;
5242
Imre Deaka98d9c12016-12-21 12:17:24 +02005243 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005244 return true;
5245
Jani Nikula951d9ef2016-03-16 12:43:31 +02005246 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005247}
5248
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005249static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005250intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5251{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005252 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005253 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005254
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005255 if (!IS_G4X(dev_priv) && port != PORT_A)
5256 intel_attach_force_audio_property(connector);
5257
Chris Wilsone953fd72011-02-21 22:23:52 +00005258 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005259
Jani Nikula1853a9d2017-08-18 12:30:20 +03005260 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005261 u32 allowed_scalers;
5262
5263 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5264 if (!HAS_GMCH_DISPLAY(dev_priv))
5265 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5266
5267 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5268
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005269 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005270
Yuly Novikov53b41832012-10-26 12:04:00 +03005271 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005272}
5273
Imre Deakdada1a92014-01-29 13:25:41 +02005274static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5275{
Abhay Kumard28d4732016-01-22 17:39:04 -08005276 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005277 intel_dp->last_power_on = jiffies;
5278 intel_dp->last_backlight_off = jiffies;
5279}
5280
Daniel Vetter67a54562012-10-20 20:57:45 +02005281static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005282intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005283{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005284 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305285 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005286 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005287
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005288 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005289
5290 /* Workaround: Need to write PP_CONTROL with the unlock key as
5291 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305292 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005293
Imre Deak8e8232d2016-06-16 16:37:21 +03005294 pp_on = I915_READ(regs.pp_on);
5295 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005296 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5297 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005298 I915_WRITE(regs.pp_ctrl, pp_ctl);
5299 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305300 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005301
5302 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005303 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5304 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005305
Imre Deak54648612016-06-16 16:37:22 +03005306 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5307 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005308
Imre Deak54648612016-06-16 16:37:22 +03005309 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5310 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005311
Imre Deak54648612016-06-16 16:37:22 +03005312 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5313 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005314
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005315 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5316 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005317 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5318 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305319 } else {
Imre Deak54648612016-06-16 16:37:22 +03005320 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005321 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305322 }
Imre Deak54648612016-06-16 16:37:22 +03005323}
5324
5325static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005326intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5327{
5328 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5329 state_name,
5330 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5331}
5332
5333static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005334intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005335{
5336 struct edp_power_seq hw;
5337 struct edp_power_seq *sw = &intel_dp->pps_delays;
5338
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005339 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005340
5341 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5342 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5343 DRM_ERROR("PPS state mismatch\n");
5344 intel_pps_dump_state("sw", sw);
5345 intel_pps_dump_state("hw", &hw);
5346 }
5347}
5348
5349static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005350intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005351{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005352 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005353 struct edp_power_seq cur, vbt, spec,
5354 *final = &intel_dp->pps_delays;
5355
5356 lockdep_assert_held(&dev_priv->pps_mutex);
5357
5358 /* already initialized? */
5359 if (final->t11_t12 != 0)
5360 return;
5361
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005362 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005363
Imre Deakde9c1b62016-06-16 20:01:46 +03005364 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005365
Jani Nikula6aa23e62016-03-24 17:50:20 +02005366 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005367 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5368 * of 500ms appears to be too short. Ocassionally the panel
5369 * just fails to power back on. Increasing the delay to 800ms
5370 * seems sufficient to avoid this problem.
5371 */
5372 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005373 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005374 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5375 vbt.t11_t12);
5376 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005377 /* T11_T12 delay is special and actually in units of 100ms, but zero
5378 * based in the hw (so we need to add 100 ms). But the sw vbt
5379 * table multiplies it with 1000 to make it in units of 100usec,
5380 * too. */
5381 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005382
5383 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5384 * our hw here, which are all in 100usec. */
5385 spec.t1_t3 = 210 * 10;
5386 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5387 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5388 spec.t10 = 500 * 10;
5389 /* This one is special and actually in units of 100ms, but zero
5390 * based in the hw (so we need to add 100 ms). But the sw vbt
5391 * table multiplies it with 1000 to make it in units of 100usec,
5392 * too. */
5393 spec.t11_t12 = (510 + 100) * 10;
5394
Imre Deakde9c1b62016-06-16 20:01:46 +03005395 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005396
5397 /* Use the max of the register settings and vbt. If both are
5398 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005399#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005400 spec.field : \
5401 max(cur.field, vbt.field))
5402 assign_final(t1_t3);
5403 assign_final(t8);
5404 assign_final(t9);
5405 assign_final(t10);
5406 assign_final(t11_t12);
5407#undef assign_final
5408
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005409#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005410 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5411 intel_dp->backlight_on_delay = get_delay(t8);
5412 intel_dp->backlight_off_delay = get_delay(t9);
5413 intel_dp->panel_power_down_delay = get_delay(t10);
5414 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5415#undef get_delay
5416
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005417 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5418 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5419 intel_dp->panel_power_cycle_delay);
5420
5421 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5422 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005423
5424 /*
5425 * We override the HW backlight delays to 1 because we do manual waits
5426 * on them. For T8, even BSpec recommends doing it. For T9, if we
5427 * don't do this, we'll end up waiting for the backlight off delay
5428 * twice: once when we do the manual sleep, and once when we disable
5429 * the panel and wait for the PP_STATUS bit to become zero.
5430 */
5431 final->t8 = 1;
5432 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005433
5434 /*
5435 * HW has only a 100msec granularity for t11_t12 so round it up
5436 * accordingly.
5437 */
5438 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005439}
5440
5441static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005442intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005443 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005444{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005445 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005446 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005447 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005448 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005449 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005450 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005451
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005452 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005453
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005454 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005455
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005456 /*
5457 * On some VLV machines the BIOS can leave the VDD
5458 * enabled even on power seqeuencers which aren't
5459 * hooked up to any port. This would mess up the
5460 * power domain tracking the first time we pick
5461 * one of these power sequencers for use since
5462 * edp_panel_vdd_on() would notice that the VDD was
5463 * already on and therefore wouldn't grab the power
5464 * domain reference. Disable VDD first to avoid this.
5465 * This also avoids spuriously turning the VDD on as
5466 * soon as the new power seqeuencer gets initialized.
5467 */
5468 if (force_disable_vdd) {
5469 u32 pp = ironlake_get_pp_control(intel_dp);
5470
5471 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5472
5473 if (pp & EDP_FORCE_VDD)
5474 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5475
5476 pp &= ~EDP_FORCE_VDD;
5477
5478 I915_WRITE(regs.pp_ctrl, pp);
5479 }
5480
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005481 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005482 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5483 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005484 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005485 /* Compute the divisor for the pp clock, simply match the Bspec
5486 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005487 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5488 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005489 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305490 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005491 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305492 << BXT_POWER_CYCLE_DELAY_SHIFT);
5493 } else {
5494 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5495 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5496 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5497 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005498
5499 /* Haswell doesn't have any port selection bits for the panel
5500 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005501 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005502 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005503 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005504 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005505 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005506 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005507 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005508 }
5509
Jesse Barnes453c5422013-03-28 09:55:41 -07005510 pp_on |= port_sel;
5511
Imre Deak8e8232d2016-06-16 16:37:21 +03005512 I915_WRITE(regs.pp_on, pp_on);
5513 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005514 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5515 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005516 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305517 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005518 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005519
Daniel Vetter67a54562012-10-20 20:57:45 +02005520 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005521 I915_READ(regs.pp_on),
5522 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005523 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5524 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005525 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5526 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005527}
5528
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005529static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005530{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005531 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005532
5533 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005534 vlv_initial_power_sequencer_setup(intel_dp);
5535 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005536 intel_dp_init_panel_power_sequencer(intel_dp);
5537 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005538 }
5539}
5540
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541/**
5542 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005543 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005544 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305545 * @refresh_rate: RR to be programmed
5546 *
5547 * This function gets called when refresh rate (RR) has to be changed from
5548 * one frequency to another. Switches can be between high and low RR
5549 * supported by the panel or to any other RR based on media playback (in
5550 * this case, RR value needs to be passed from user space).
5551 *
5552 * The caller of this function needs to take a lock on dev_priv->drrs.
5553 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005554static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005555 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005556 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305557{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305558 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305559 struct intel_digital_port *dig_port = NULL;
5560 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305562 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305563
5564 if (refresh_rate <= 0) {
5565 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5566 return;
5567 }
5568
Vandana Kannan96178ee2015-01-10 02:25:56 +05305569 if (intel_dp == NULL) {
5570 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305571 return;
5572 }
5573
Vandana Kannan96178ee2015-01-10 02:25:56 +05305574 dig_port = dp_to_dig_port(intel_dp);
5575 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305576
5577 if (!intel_crtc) {
5578 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5579 return;
5580 }
5581
Vandana Kannan96178ee2015-01-10 02:25:56 +05305582 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305583 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5584 return;
5585 }
5586
Vandana Kannan96178ee2015-01-10 02:25:56 +05305587 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5588 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305589 index = DRRS_LOW_RR;
5590
Vandana Kannan96178ee2015-01-10 02:25:56 +05305591 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305592 DRM_DEBUG_KMS(
5593 "DRRS requested for previously set RR...ignoring\n");
5594 return;
5595 }
5596
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005597 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305598 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5599 return;
5600 }
5601
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005602 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305603 switch (index) {
5604 case DRRS_HIGH_RR:
5605 intel_dp_set_m_n(intel_crtc, M1_N1);
5606 break;
5607 case DRRS_LOW_RR:
5608 intel_dp_set_m_n(intel_crtc, M2_N2);
5609 break;
5610 case DRRS_MAX_RR:
5611 default:
5612 DRM_ERROR("Unsupported refreshrate type\n");
5613 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005614 } else if (INTEL_GEN(dev_priv) > 6) {
5615 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005616 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305617
Ville Syrjälä649636e2015-09-22 19:50:01 +03005618 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305619 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005620 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305621 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5622 else
5623 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305624 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005625 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305626 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5627 else
5628 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305629 }
5630 I915_WRITE(reg, val);
5631 }
5632
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305633 dev_priv->drrs.refresh_rate_type = index;
5634
5635 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5636}
5637
Vandana Kannanb33a2812015-02-13 15:33:03 +05305638/**
5639 * intel_edp_drrs_enable - init drrs struct if supported
5640 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005641 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305642 *
5643 * Initializes frontbuffer_bits and drrs.dp
5644 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005645void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005646 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305647{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005648 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305649
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005650 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305651 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5652 return;
5653 }
5654
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005655 if (dev_priv->psr.enabled) {
5656 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5657 return;
5658 }
5659
Vandana Kannanc3955782015-01-22 15:17:40 +05305660 mutex_lock(&dev_priv->drrs.mutex);
5661 if (WARN_ON(dev_priv->drrs.dp)) {
5662 DRM_ERROR("DRRS already enabled\n");
5663 goto unlock;
5664 }
5665
5666 dev_priv->drrs.busy_frontbuffer_bits = 0;
5667
5668 dev_priv->drrs.dp = intel_dp;
5669
5670unlock:
5671 mutex_unlock(&dev_priv->drrs.mutex);
5672}
5673
Vandana Kannanb33a2812015-02-13 15:33:03 +05305674/**
5675 * intel_edp_drrs_disable - Disable DRRS
5676 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005677 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305678 *
5679 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005680void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005681 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305682{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005683 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305684
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005685 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305686 return;
5687
5688 mutex_lock(&dev_priv->drrs.mutex);
5689 if (!dev_priv->drrs.dp) {
5690 mutex_unlock(&dev_priv->drrs.mutex);
5691 return;
5692 }
5693
5694 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005695 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5696 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305697
5698 dev_priv->drrs.dp = NULL;
5699 mutex_unlock(&dev_priv->drrs.mutex);
5700
5701 cancel_delayed_work_sync(&dev_priv->drrs.work);
5702}
5703
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305704static void intel_edp_drrs_downclock_work(struct work_struct *work)
5705{
5706 struct drm_i915_private *dev_priv =
5707 container_of(work, typeof(*dev_priv), drrs.work.work);
5708 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305709
Vandana Kannan96178ee2015-01-10 02:25:56 +05305710 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305711
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305712 intel_dp = dev_priv->drrs.dp;
5713
5714 if (!intel_dp)
5715 goto unlock;
5716
5717 /*
5718 * The delayed work can race with an invalidate hence we need to
5719 * recheck.
5720 */
5721
5722 if (dev_priv->drrs.busy_frontbuffer_bits)
5723 goto unlock;
5724
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005725 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5726 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5727
5728 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5729 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5730 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305731
5732unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305733 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305734}
5735
Vandana Kannanb33a2812015-02-13 15:33:03 +05305736/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305737 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005738 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305739 * @frontbuffer_bits: frontbuffer plane tracking bits
5740 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305741 * This function gets called everytime rendering on the given planes start.
5742 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305743 *
5744 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5745 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005746void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5747 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305748{
Vandana Kannana93fad02015-01-10 02:25:59 +05305749 struct drm_crtc *crtc;
5750 enum pipe pipe;
5751
Daniel Vetter9da7d692015-04-09 16:44:15 +02005752 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305753 return;
5754
Daniel Vetter88f933a2015-04-09 16:44:16 +02005755 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305756
Vandana Kannana93fad02015-01-10 02:25:59 +05305757 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005758 if (!dev_priv->drrs.dp) {
5759 mutex_unlock(&dev_priv->drrs.mutex);
5760 return;
5761 }
5762
Vandana Kannana93fad02015-01-10 02:25:59 +05305763 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5764 pipe = to_intel_crtc(crtc)->pipe;
5765
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005766 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5767 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5768
Ramalingam C0ddfd202015-06-15 20:50:05 +05305769 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005770 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005771 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5772 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305773
Vandana Kannana93fad02015-01-10 02:25:59 +05305774 mutex_unlock(&dev_priv->drrs.mutex);
5775}
5776
Vandana Kannanb33a2812015-02-13 15:33:03 +05305777/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305778 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005779 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305780 * @frontbuffer_bits: frontbuffer plane tracking bits
5781 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305782 * This function gets called every time rendering on the given planes has
5783 * completed or flip on a crtc is completed. So DRRS should be upclocked
5784 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5785 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305786 *
5787 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5788 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005789void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5790 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305791{
Vandana Kannana93fad02015-01-10 02:25:59 +05305792 struct drm_crtc *crtc;
5793 enum pipe pipe;
5794
Daniel Vetter9da7d692015-04-09 16:44:15 +02005795 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305796 return;
5797
Daniel Vetter88f933a2015-04-09 16:44:16 +02005798 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305799
Vandana Kannana93fad02015-01-10 02:25:59 +05305800 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005801 if (!dev_priv->drrs.dp) {
5802 mutex_unlock(&dev_priv->drrs.mutex);
5803 return;
5804 }
5805
Vandana Kannana93fad02015-01-10 02:25:59 +05305806 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5807 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005808
5809 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305810 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5811
Ramalingam C0ddfd202015-06-15 20:50:05 +05305812 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005813 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005814 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5815 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305816
5817 /*
5818 * flush also means no more activity hence schedule downclock, if all
5819 * other fbs are quiescent too
5820 */
5821 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305822 schedule_delayed_work(&dev_priv->drrs.work,
5823 msecs_to_jiffies(1000));
5824 mutex_unlock(&dev_priv->drrs.mutex);
5825}
5826
Vandana Kannanb33a2812015-02-13 15:33:03 +05305827/**
5828 * DOC: Display Refresh Rate Switching (DRRS)
5829 *
5830 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5831 * which enables swtching between low and high refresh rates,
5832 * dynamically, based on the usage scenario. This feature is applicable
5833 * for internal panels.
5834 *
5835 * Indication that the panel supports DRRS is given by the panel EDID, which
5836 * would list multiple refresh rates for one resolution.
5837 *
5838 * DRRS is of 2 types - static and seamless.
5839 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5840 * (may appear as a blink on screen) and is used in dock-undock scenario.
5841 * Seamless DRRS involves changing RR without any visual effect to the user
5842 * and can be used during normal system usage. This is done by programming
5843 * certain registers.
5844 *
5845 * Support for static/seamless DRRS may be indicated in the VBT based on
5846 * inputs from the panel spec.
5847 *
5848 * DRRS saves power by switching to low RR based on usage scenarios.
5849 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005850 * The implementation is based on frontbuffer tracking implementation. When
5851 * there is a disturbance on the screen triggered by user activity or a periodic
5852 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5853 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5854 * made.
5855 *
5856 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5857 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305858 *
5859 * DRRS can be further extended to support other internal panels and also
5860 * the scenario of video playback wherein RR is set based on the rate
5861 * requested by userspace.
5862 */
5863
5864/**
5865 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005866 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305867 * @fixed_mode: preferred mode of panel
5868 *
5869 * This function is called only once at driver load to initialize basic
5870 * DRRS stuff.
5871 *
5872 * Returns:
5873 * Downclock mode if panel supports it, else return NULL.
5874 * DRRS support is determined by the presence of downclock mode (apart
5875 * from VBT setting).
5876 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305877static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005878intel_dp_drrs_init(struct intel_connector *connector,
5879 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305880{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005881 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305882 struct drm_display_mode *downclock_mode = NULL;
5883
Daniel Vetter9da7d692015-04-09 16:44:15 +02005884 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5885 mutex_init(&dev_priv->drrs.mutex);
5886
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005887 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305888 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5889 return NULL;
5890 }
5891
5892 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005893 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305894 return NULL;
5895 }
5896
Ville Syrjälä2f773472017-11-09 17:27:58 +02005897 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5898 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305899
5900 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305901 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305902 return NULL;
5903 }
5904
Vandana Kannan96178ee2015-01-10 02:25:56 +05305905 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305906
Vandana Kannan96178ee2015-01-10 02:25:56 +05305907 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005908 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305909 return downclock_mode;
5910}
5911
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005912static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005913 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005914{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005915 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005916 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005917 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005918 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005919 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305920 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005921 bool has_dpcd;
5922 struct drm_display_mode *scan;
5923 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005924 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005925
Jani Nikula1853a9d2017-08-18 12:30:20 +03005926 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005927 return true;
5928
Imre Deak97a824e12016-06-21 11:51:47 +03005929 /*
5930 * On IBX/CPT we may get here with LVDS already registered. Since the
5931 * driver uses the only internal power sequencer available for both
5932 * eDP and LVDS bail out early in this case to prevent interfering
5933 * with an already powered-on LVDS power sequencer.
5934 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005935 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005936 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5937 DRM_INFO("LVDS was detected, not registering eDP\n");
5938
5939 return false;
5940 }
5941
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005942 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005943
5944 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005945 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005946 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005947
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005948 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005949
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005950 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005951 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005952
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005953 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005954 /* if this fails, presume the device is a ghost */
5955 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005956 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005957 }
5958
Daniel Vetter060c8772014-03-21 23:22:35 +01005959 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005960 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005961 if (edid) {
5962 if (drm_add_edid_modes(connector, edid)) {
5963 drm_mode_connector_update_edid_property(connector,
5964 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005965 } else {
5966 kfree(edid);
5967 edid = ERR_PTR(-EINVAL);
5968 }
5969 } else {
5970 edid = ERR_PTR(-ENOENT);
5971 }
5972 intel_connector->edid = edid;
5973
Jim Bridedc911f52017-08-09 12:48:53 -07005974 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005975 list_for_each_entry(scan, &connector->probed_modes, head) {
5976 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5977 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305978 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305979 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005980 } else if (!alt_fixed_mode) {
5981 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005982 }
5983 }
5984
5985 /* fallback to VBT if available for eDP */
5986 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5987 fixed_mode = drm_mode_duplicate(dev,
5988 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005989 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005990 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005991 connector->display_info.width_mm = fixed_mode->width_mm;
5992 connector->display_info.height_mm = fixed_mode->height_mm;
5993 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005994 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005995 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005996
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005997 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005998 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5999 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006000
6001 /*
6002 * Figure out the current pipe for the initial backlight setup.
6003 * If the current pipe isn't valid, try the PPS pipe, and if that
6004 * fails just assume pipe A.
6005 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006006 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006007
6008 if (pipe != PIPE_A && pipe != PIPE_B)
6009 pipe = intel_dp->pps_pipe;
6010
6011 if (pipe != PIPE_A && pipe != PIPE_B)
6012 pipe = PIPE_A;
6013
6014 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6015 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006016 }
6017
Jim Bridedc911f52017-08-09 12:48:53 -07006018 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
6019 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006020 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006021 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006022
6023 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006024
6025out_vdd_off:
6026 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6027 /*
6028 * vdd might still be enabled do to the delayed vdd off.
6029 * Make sure vdd is actually turned off here.
6030 */
6031 pps_lock(intel_dp);
6032 edp_panel_vdd_off_sync(intel_dp);
6033 pps_unlock(intel_dp);
6034
6035 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006036}
6037
Manasi Navare93013972017-04-06 16:44:19 +03006038static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6039{
6040 struct intel_connector *intel_connector;
6041 struct drm_connector *connector;
6042
6043 intel_connector = container_of(work, typeof(*intel_connector),
6044 modeset_retry_work);
6045 connector = &intel_connector->base;
6046 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6047 connector->name);
6048
6049 /* Grab the locks before changing connector property*/
6050 mutex_lock(&connector->dev->mode_config.mutex);
6051 /* Set connector link status to BAD and send a Uevent to notify
6052 * userspace to do a modeset.
6053 */
6054 drm_mode_connector_set_link_status_property(connector,
6055 DRM_MODE_LINK_STATUS_BAD);
6056 mutex_unlock(&connector->dev->mode_config.mutex);
6057 /* Send Hotplug uevent so userspace can reprobe */
6058 drm_kms_helper_hotplug_event(connector->dev);
6059}
6060
Paulo Zanoni16c25532013-06-12 17:27:25 -03006061bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006062intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6063 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006064{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006065 struct drm_connector *connector = &intel_connector->base;
6066 struct intel_dp *intel_dp = &intel_dig_port->dp;
6067 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6068 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006069 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006070 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006071 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006072
Manasi Navare93013972017-04-06 16:44:19 +03006073 /* Initialize the work for modeset in case of link train failure */
6074 INIT_WORK(&intel_connector->modeset_retry_work,
6075 intel_dp_modeset_retry_work_fn);
6076
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006077 if (WARN(intel_dig_port->max_lanes < 1,
6078 "Not enough lanes (%d) for DP on port %c\n",
6079 intel_dig_port->max_lanes, port_name(port)))
6080 return false;
6081
Jani Nikula55cfc582017-03-28 17:59:04 +03006082 intel_dp_set_source_rates(intel_dp);
6083
Manasi Navared7e8ef02017-02-07 16:54:11 -08006084 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006085 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006086 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006087
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006088 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006089 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006090 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006091 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006092 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006093 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006094 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6095 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006096 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006097
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006098 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006099 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6100 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006101 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006102
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006103 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006104 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6105
Daniel Vetter07679352012-09-06 22:15:42 +02006106 /* Preserve the current hw state. */
6107 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006108 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006109
Jani Nikula7b91bf72017-08-18 12:30:19 +03006110 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306111 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006112 else
6113 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006114
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006115 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6116 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6117
Imre Deakf7d24902013-05-08 13:14:05 +03006118 /*
6119 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6120 * for DP the encoder type can be set by the caller to
6121 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6122 */
6123 if (type == DRM_MODE_CONNECTOR_eDP)
6124 intel_encoder->type = INTEL_OUTPUT_EDP;
6125
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006126 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006127 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006128 intel_dp_is_edp(intel_dp) &&
6129 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006130 return false;
6131
Imre Deake7281ea2013-05-08 13:14:08 +03006132 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6133 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6134 port_name(port));
6135
Adam Jacksonb3295302010-07-16 14:46:28 -04006136 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006137 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6138
Ville Syrjälä050213892017-11-29 20:08:47 +02006139 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6140 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006141 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006142
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006143 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006144
Mika Kaholab6339582016-09-09 14:10:52 +03006145 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006146
Daniel Vetter66a92782012-07-12 20:08:18 +02006147 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006148 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006149
Chris Wilsondf0e9242010-09-09 16:20:55 +01006150 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006151
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006152 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006153 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6154 else
6155 intel_connector->get_hw_state = intel_connector_get_hw_state;
6156
Dave Airlie0e32b392014-05-02 14:02:48 +10006157 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006158 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006159 (port == PORT_B || port == PORT_C ||
6160 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006161 intel_dp_mst_encoder_init(intel_dig_port,
6162 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006163
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006164 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006165 intel_dp_aux_fini(intel_dp);
6166 intel_dp_mst_encoder_cleanup(intel_dig_port);
6167 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006168 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006169
Chris Wilsonf6849602010-09-19 09:29:33 +01006170 intel_dp_add_properties(intel_dp, connector);
6171
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006172 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6173 * 0xd. Failure to do so will result in spurious interrupts being
6174 * generated on the port when a cable is not attached.
6175 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006176 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006177 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6178 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6179 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006180
6181 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006182
6183fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006184 drm_connector_cleanup(connector);
6185
6186 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006187}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006188
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006189bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006190 i915_reg_t output_reg,
6191 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006192{
6193 struct intel_digital_port *intel_dig_port;
6194 struct intel_encoder *intel_encoder;
6195 struct drm_encoder *encoder;
6196 struct intel_connector *intel_connector;
6197
Daniel Vetterb14c5672013-09-19 12:18:32 +02006198 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006199 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006200 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006201
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006202 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306203 if (!intel_connector)
6204 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006205
6206 intel_encoder = &intel_dig_port->base;
6207 encoder = &intel_encoder->base;
6208
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006209 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6210 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6211 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306212 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006213
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006214 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006215 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006216 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006217 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006218 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006219 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006220 intel_encoder->pre_enable = chv_pre_enable_dp;
6221 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006222 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006223 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006224 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006225 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006226 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006227 intel_encoder->pre_enable = vlv_pre_enable_dp;
6228 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006229 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006230 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006231 } else if (INTEL_GEN(dev_priv) >= 5) {
6232 intel_encoder->pre_enable = g4x_pre_enable_dp;
6233 intel_encoder->enable = g4x_enable_dp;
6234 intel_encoder->disable = ilk_disable_dp;
6235 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006236 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006237 intel_encoder->pre_enable = g4x_pre_enable_dp;
6238 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006239 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006240 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006241
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006242 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006243 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006244
Ville Syrjäläcca05022016-06-22 21:57:06 +03006245 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006246 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006247 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006248 if (port == PORT_D)
6249 intel_encoder->crtc_mask = 1 << 2;
6250 else
6251 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6252 } else {
6253 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6254 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006255 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006256 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006257
Dave Airlie13cf5502014-06-18 11:29:35 +10006258 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006259 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006260
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006261 if (port != PORT_A)
6262 intel_infoframe_init(intel_dig_port);
6263
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306264 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6265 goto err_init_connector;
6266
Chris Wilson457c52d2016-06-01 08:27:50 +01006267 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306268
6269err_init_connector:
6270 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306271err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306272 kfree(intel_connector);
6273err_connector_alloc:
6274 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006275 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006276}
Dave Airlie0e32b392014-05-02 14:02:48 +10006277
6278void intel_dp_mst_suspend(struct drm_device *dev)
6279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006280 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006281 int i;
6282
6283 /* disable MST */
6284 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006285 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006286
6287 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006288 continue;
6289
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006290 if (intel_dig_port->dp.is_mst)
6291 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006292 }
6293}
6294
6295void intel_dp_mst_resume(struct drm_device *dev)
6296{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006297 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006298 int i;
6299
6300 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006301 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006302 int ret;
6303
6304 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006305 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006306
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006307 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6308 if (ret)
6309 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006310 }
6311}