blob: 8503d182921b4c4d29a097990436a767bc7ff3ba [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Sonika Jindal64987fc2015-05-26 17:50:13 +053097static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
98 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053099static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200100 324000, 432000, 540000 };
Rodrigo Vivid907b662017-08-10 15:40:08 -0700101static const int cnl_rates[] = { 162000, 216000, 270000,
102 324000, 432000, 540000,
103 648000, 810000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200104static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300105
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300107 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108 * @intel_dp: DP struct
109 *
110 * If a CPU or PCH DP output is attached to an eDP panel, this function
111 * will return true, and false otherwise.
112 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300113bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Imre Deak68b4d822013-05-08 13:14:06 +0300120static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700121{
Imre Deak68b4d822013-05-08 13:14:06 +0300122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
123
124 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700125}
126
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
128{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200129 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100130}
131
Ville Syrjäläadc10302017-10-31 22:51:14 +0200132static void intel_dp_link_down(struct intel_encoder *encoder,
133 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300134static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100135static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200136static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
137 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200138static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300139 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530140static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Jani Nikula68f357c2017-03-28 17:59:05 +0300142/* update sink rates from dpcd */
143static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
144{
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300146
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
150 if (default_rates[i] > max_rate)
151 break;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152 intel_dp->sink_rates[i] = default_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300153 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300154
Jani Nikulaa8a08882017-10-09 12:29:59 +0300155 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300156}
157
Jani Nikula10ebb732018-02-01 13:03:41 +0200158/* Get length of rates array potentially limited by max_rate. */
159static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
160{
161 int i;
162
163 /* Limit results by potentially reduced max rate */
164 for (i = 0; i < len; i++) {
165 if (rates[len - i - 1] <= max_rate)
166 return len - i;
167 }
168
169 return 0;
170}
171
172/* Get length of common rates array potentially limited by max_rate. */
173static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
174 int max_rate)
175{
176 return intel_dp_rate_limit_len(intel_dp->common_rates,
177 intel_dp->num_common_rates, max_rate);
178}
179
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300180/* Theoretical max between source and sink */
181static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300186/* Theoretical max between source and sink */
187static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300188{
189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190 int source_max = intel_dig_port->max_lanes;
191 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300192
193 return min(source_max, sink_max);
194}
195
Jani Nikula3d65a732017-04-06 16:44:14 +0300196int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300197{
198 return intel_dp->max_link_lane_count;
199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Keith Packardc8982612012-01-25 08:16:25 -0800202intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
205 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206}
207
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800208int
Dave Airliefe27d532010-06-30 11:46:17 +1000209intel_dp_max_data_rate(int max_link_clock, int max_lanes)
210{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800211 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
212 * link rate that is generally expressed in Gbps. Since, 8 bits of data
213 * is transmitted every LS_Clk per lane, there is no need to account for
214 * the channel encoding that is done in the PHY layer here.
215 */
216
217 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000218}
219
Mika Kahola70ec0642016-09-09 14:10:55 +0300220static int
221intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
222{
223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
224 struct intel_encoder *encoder = &intel_dig_port->base;
225 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 int max_dotclk = dev_priv->max_dotclk_freq;
227 int ds_max_dotclk;
228
229 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
230
231 if (type != DP_DS_PORT_TYPE_VGA)
232 return max_dotclk;
233
234 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
235 intel_dp->downstream_ports);
236
237 if (ds_max_dotclk != 0)
238 max_dotclk = min(max_dotclk, ds_max_dotclk);
239
240 return max_dotclk;
241}
242
Jani Nikula4ba285d2018-02-01 13:03:42 +0200243static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800244{
245 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
246 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
247 enum port port = dig_port->base.port;
248
249 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
250
251 /* Low voltage SKUs are limited to max of 5.4G */
252 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200253 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254
255 /* For this SKU 8.1G is supported in all ports */
256 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258
259 /* For other SKUs, max rate on ports A and B is 5.4G */
260 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200261 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800262
Jani Nikula4ba285d2018-02-01 13:03:42 +0200263 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800264}
265
Jani Nikula55cfc582017-03-28 17:59:04 +0300266static void
267intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700268{
269 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
270 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200271 const struct ddi_vbt_port_info *info =
272 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300273 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200274 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700275
Jani Nikula55cfc582017-03-28 17:59:04 +0300276 /* This should only be done once */
277 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
278
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200279 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300280 source_rates = bxt_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700281 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivid907b662017-08-10 15:40:08 -0700282 } else if (IS_CANNONLAKE(dev_priv)) {
283 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200284 size = ARRAY_SIZE(cnl_rates);
285 max_rate = cnl_max_source_rate(intel_dp);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800286 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300287 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700288 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300289 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
290 IS_BROADWELL(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300291 source_rates = default_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700292 size = ARRAY_SIZE(default_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300293 } else {
294 source_rates = default_rates;
295 size = ARRAY_SIZE(default_rates) - 1;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700296 }
297
Jani Nikula99b91bd2018-02-01 13:03:43 +0200298 if (max_rate && vbt_max_rate)
299 max_rate = min(max_rate, vbt_max_rate);
300 else if (vbt_max_rate)
301 max_rate = vbt_max_rate;
302
Jani Nikula4ba285d2018-02-01 13:03:42 +0200303 if (max_rate)
304 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
305
Jani Nikula55cfc582017-03-28 17:59:04 +0300306 intel_dp->source_rates = source_rates;
307 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700308}
309
310static int intersect_rates(const int *source_rates, int source_len,
311 const int *sink_rates, int sink_len,
312 int *common_rates)
313{
314 int i = 0, j = 0, k = 0;
315
316 while (i < source_len && j < sink_len) {
317 if (source_rates[i] == sink_rates[j]) {
318 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
319 return k;
320 common_rates[k] = source_rates[i];
321 ++k;
322 ++i;
323 ++j;
324 } else if (source_rates[i] < sink_rates[j]) {
325 ++i;
326 } else {
327 ++j;
328 }
329 }
330 return k;
331}
332
Jani Nikula8001b752017-03-28 17:59:03 +0300333/* return index of rate in rates array, or -1 if not found */
334static int intel_dp_rate_index(const int *rates, int len, int rate)
335{
336 int i;
337
338 for (i = 0; i < len; i++)
339 if (rate == rates[i])
340 return i;
341
342 return -1;
343}
344
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300345static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700346{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300347 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700348
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300349 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
350 intel_dp->num_source_rates,
351 intel_dp->sink_rates,
352 intel_dp->num_sink_rates,
353 intel_dp->common_rates);
354
355 /* Paranoia, there should always be something in common. */
356 if (WARN_ON(intel_dp->num_common_rates == 0)) {
357 intel_dp->common_rates[0] = default_rates[0];
358 intel_dp->num_common_rates = 1;
359 }
360}
361
Manasi Navare1a92c702017-06-08 13:41:02 -0700362static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
363 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700364{
365 /*
366 * FIXME: we need to synchronize the current link parameters with
367 * hardware readout. Currently fast link training doesn't work on
368 * boot-up.
369 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700370 if (link_rate == 0 ||
371 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700372 return false;
373
Manasi Navare1a92c702017-06-08 13:41:02 -0700374 if (lane_count == 0 ||
375 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700376 return false;
377
378 return true;
379}
380
Manasi Navarefdb14d32016-12-08 19:05:12 -0800381int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
382 int link_rate, uint8_t lane_count)
383{
Jani Nikulab1810a72017-04-06 16:44:11 +0300384 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800385
Jani Nikulab1810a72017-04-06 16:44:11 +0300386 index = intel_dp_rate_index(intel_dp->common_rates,
387 intel_dp->num_common_rates,
388 link_rate);
389 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300390 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
391 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800392 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300393 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300394 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800395 } else {
396 DRM_ERROR("Link Training Unsuccessful\n");
397 return -1;
398 }
399
400 return 0;
401}
402
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000403static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404intel_dp_mode_valid(struct drm_connector *connector,
405 struct drm_display_mode *mode)
406{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100407 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300408 struct intel_connector *intel_connector = to_intel_connector(connector);
409 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100410 int target_clock = mode->clock;
411 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300412 int max_dotclk;
413
414 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Jani Nikula1853a9d2017-08-18 12:30:20 +0300416 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100418 return MODE_PANEL;
419
Jani Nikuladd06f902012-10-19 14:51:50 +0300420 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100421 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200422
423 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100424 }
425
Ville Syrjälä50fec212015-03-12 17:10:34 +0200426 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300427 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100428
429 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
430 mode_rate = intel_dp_link_required(target_clock, 18);
431
Mika Kahola799487f2016-02-02 15:16:38 +0200432 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200433 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434
435 if (mode->clock < 10000)
436 return MODE_CLOCK_LOW;
437
Daniel Vetter0af78a22012-05-23 11:30:55 +0200438 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
439 return MODE_H_ILLEGAL;
440
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 return MODE_OK;
442}
443
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800444uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445{
446 int i;
447 uint32_t v = 0;
448
449 if (src_bytes > 4)
450 src_bytes = 4;
451 for (i = 0; i < src_bytes; i++)
452 v |= ((uint32_t) src[i]) << ((3-i) * 8);
453 return v;
454}
455
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000456static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 if (dst_bytes > 4)
460 dst_bytes = 4;
461 for (i = 0; i < dst_bytes; i++)
462 dst[i] = src >> ((3-i) * 8);
463}
464
Jani Nikulabf13e812013-09-06 07:40:05 +0300465static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200466intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300467static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200468intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200469 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300470static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200471intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300472
Ville Syrjälä773538e82014-09-04 14:54:56 +0300473static void pps_lock(struct intel_dp *intel_dp)
474{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200475 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300476
477 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800478 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300479 * a power domain reference here.
480 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200481 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300482
483 mutex_lock(&dev_priv->pps_mutex);
484}
485
486static void pps_unlock(struct intel_dp *intel_dp)
487{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200488 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300489
490 mutex_unlock(&dev_priv->pps_mutex);
491
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200492 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300493}
494
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300495static void
496vlv_power_sequencer_kick(struct intel_dp *intel_dp)
497{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300499 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300500 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300501 bool pll_enabled, release_cl_override = false;
502 enum dpio_phy phy = DPIO_PHY(pipe);
503 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300504 uint32_t DP;
505
506 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
507 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200508 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 return;
510
511 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200512 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300513
514 /* Preserve the BIOS-computed detected bit. This is
515 * supposed to be read-only.
516 */
517 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
518 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
519 DP |= DP_PORT_WIDTH(1);
520 DP |= DP_LINK_TRAIN_PAT_1;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300523 DP |= DP_PIPE_SELECT_CHV(pipe);
524 else if (pipe == PIPE_B)
525 DP |= DP_PIPEB_SELECT;
526
Ville Syrjäläd288f652014-10-28 13:20:22 +0200527 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
528
529 /*
530 * The DPLL for the pipe must be enabled for this to work.
531 * So enable temporarily it if it's not already enabled.
532 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300533 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300535 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
536
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200537 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000538 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
539 DRM_ERROR("Failed to force on pll for pipe %c!\n",
540 pipe_name(pipe));
541 return;
542 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300543 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200544
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300545 /*
546 * Similar magic as in intel_dp_enable_port().
547 * We _must_ do this port enable + disable trick
548 * to make this power seqeuencer lock onto the port.
549 * Otherwise even VDD force bit won't work.
550 */
551 I915_WRITE(intel_dp->output_reg, DP);
552 POSTING_READ(intel_dp->output_reg);
553
554 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
555 POSTING_READ(intel_dp->output_reg);
556
557 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
558 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200559
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300560 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200561 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300562
563 if (release_cl_override)
564 chv_phy_powergate_ch(dev_priv, phy, ch, false);
565 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300566}
567
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200568static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
569{
570 struct intel_encoder *encoder;
571 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
572
573 /*
574 * We don't have power sequencer currently.
575 * Pick one that's not used by other ports.
576 */
577 for_each_intel_encoder(&dev_priv->drm, encoder) {
578 struct intel_dp *intel_dp;
579
580 if (encoder->type != INTEL_OUTPUT_DP &&
581 encoder->type != INTEL_OUTPUT_EDP)
582 continue;
583
584 intel_dp = enc_to_intel_dp(&encoder->base);
585
586 if (encoder->type == INTEL_OUTPUT_EDP) {
587 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
588 intel_dp->active_pipe != intel_dp->pps_pipe);
589
590 if (intel_dp->pps_pipe != INVALID_PIPE)
591 pipes &= ~(1 << intel_dp->pps_pipe);
592 } else {
593 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
594
595 if (intel_dp->active_pipe != INVALID_PIPE)
596 pipes &= ~(1 << intel_dp->active_pipe);
597 }
598 }
599
600 if (pipes == 0)
601 return INVALID_PIPE;
602
603 return ffs(pipes) - 1;
604}
605
Jani Nikulabf13e812013-09-06 07:40:05 +0300606static enum pipe
607vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
608{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200609 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300611 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300612
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613 lockdep_assert_held(&dev_priv->pps_mutex);
614
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300615 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300616 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300617
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200618 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
619 intel_dp->active_pipe != intel_dp->pps_pipe);
620
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300621 if (intel_dp->pps_pipe != INVALID_PIPE)
622 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300623
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200624 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300625
626 /*
627 * Didn't find one. This should not happen since there
628 * are two power sequencers and up to two eDP ports.
629 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300631 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300632
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200633 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300634 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300635
636 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
637 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200638 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300639
640 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200641 intel_dp_init_panel_power_sequencer(intel_dp);
642 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300643
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300644 /*
645 * Even vdd force doesn't work until we've made
646 * the power sequencer lock in on the port.
647 */
648 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300649
650 return intel_dp->pps_pipe;
651}
652
Imre Deak78597992016-06-16 16:37:20 +0300653static int
654bxt_power_sequencer_idx(struct intel_dp *intel_dp)
655{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200656 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300657
658 lockdep_assert_held(&dev_priv->pps_mutex);
659
660 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300661 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300662
663 /*
664 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
665 * mapping needs to be retrieved from VBT, for now just hard-code to
666 * use instance #0 always.
667 */
668 if (!intel_dp->pps_reset)
669 return 0;
670
671 intel_dp->pps_reset = false;
672
673 /*
674 * Only the HW needs to be reprogrammed, the SW state is fixed and
675 * has been setup during connector init.
676 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200677 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300678
679 return 0;
680}
681
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300682typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
683 enum pipe pipe);
684
685static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
686 enum pipe pipe)
687{
Imre Deak44cb7342016-08-10 14:07:29 +0300688 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300689}
690
691static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
692 enum pipe pipe)
693{
Imre Deak44cb7342016-08-10 14:07:29 +0300694 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300695}
696
697static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
698 enum pipe pipe)
699{
700 return true;
701}
702
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300703static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300704vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
705 enum port port,
706 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300707{
Jani Nikulabf13e812013-09-06 07:40:05 +0300708 enum pipe pipe;
709
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300711 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300712 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713
714 if (port_sel != PANEL_PORT_SELECT_VLV(port))
715 continue;
716
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300717 if (!pipe_check(dev_priv, pipe))
718 continue;
719
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300720 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300721 }
722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300723 return INVALID_PIPE;
724}
725
726static void
727vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
728{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200729 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200731 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300732
733 lockdep_assert_held(&dev_priv->pps_mutex);
734
735 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300736 /* first pick one where the panel is on */
737 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
738 vlv_pipe_has_pp_on);
739 /* didn't find one? pick one where vdd is on */
740 if (intel_dp->pps_pipe == INVALID_PIPE)
741 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
742 vlv_pipe_has_vdd_on);
743 /* didn't find one? pick one with just the correct port */
744 if (intel_dp->pps_pipe == INVALID_PIPE)
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300747
748 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
749 if (intel_dp->pps_pipe == INVALID_PIPE) {
750 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
751 port_name(port));
752 return;
753 }
754
755 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
756 port_name(port), pipe_name(intel_dp->pps_pipe));
757
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200758 intel_dp_init_panel_power_sequencer(intel_dp);
759 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300760}
761
Imre Deak78597992016-06-16 16:37:20 +0300762void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300763{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300764 struct intel_encoder *encoder;
765
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100766 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200767 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300768 return;
769
770 /*
771 * We can't grab pps_mutex here due to deadlock with power_domain
772 * mutex when power_domain functions are called while holding pps_mutex.
773 * That also means that in order to use pps_pipe the code needs to
774 * hold both a power domain reference and pps_mutex, and the power domain
775 * reference get/put must be done while _not_ holding pps_mutex.
776 * pps_{lock,unlock}() do these steps in the correct order, so one
777 * should use them always.
778 */
779
Ville Syrjälä2f773472017-11-09 17:27:58 +0200780 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300781 struct intel_dp *intel_dp;
782
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200783 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300784 encoder->type != INTEL_OUTPUT_EDP &&
785 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300786 continue;
787
788 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200789
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300790 /* Skip pure DVI/HDMI DDI encoders */
791 if (!i915_mmio_reg_valid(intel_dp->output_reg))
792 continue;
793
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200794 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
795
796 if (encoder->type != INTEL_OUTPUT_EDP)
797 continue;
798
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200799 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300800 intel_dp->pps_reset = true;
801 else
802 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300803 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300804}
805
Imre Deak8e8232d2016-06-16 16:37:21 +0300806struct pps_registers {
807 i915_reg_t pp_ctrl;
808 i915_reg_t pp_stat;
809 i915_reg_t pp_on;
810 i915_reg_t pp_off;
811 i915_reg_t pp_div;
812};
813
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200814static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300815 struct pps_registers *regs)
816{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200817 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300818 int pps_idx = 0;
819
Imre Deak8e8232d2016-06-16 16:37:21 +0300820 memset(regs, 0, sizeof(*regs));
821
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200822 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300823 pps_idx = bxt_power_sequencer_idx(intel_dp);
824 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
825 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300826
Imre Deak44cb7342016-08-10 14:07:29 +0300827 regs->pp_ctrl = PP_CONTROL(pps_idx);
828 regs->pp_stat = PP_STATUS(pps_idx);
829 regs->pp_on = PP_ON_DELAYS(pps_idx);
830 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200831 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
832 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300833 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834}
835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200836static i915_reg_t
837_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300838{
Imre Deak8e8232d2016-06-16 16:37:21 +0300839 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300840
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200841 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842
843 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300844}
845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200846static i915_reg_t
847_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300848{
Imre Deak8e8232d2016-06-16 16:37:21 +0300849 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300850
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200851 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300852
853 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300854}
855
Clint Taylor01527b32014-07-07 13:01:46 -0700856/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
857 This function only applicable when panel PM state is not to be tracked */
858static int edp_notify_handler(struct notifier_block *this, unsigned long code,
859 void *unused)
860{
861 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
862 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200863 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700864
Jani Nikula1853a9d2017-08-18 12:30:20 +0300865 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700866 return 0;
867
Ville Syrjälä773538e82014-09-04 14:54:56 +0300868 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300869
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100870 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300871 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200872 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300873 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874
Imre Deak44cb7342016-08-10 14:07:29 +0300875 pp_ctrl_reg = PP_CONTROL(pipe);
876 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700877 pp_div = I915_READ(pp_div_reg);
878 pp_div &= PP_REFERENCE_DIVIDER_MASK;
879
880 /* 0x1F write to PP_DIV_REG sets max cycle delay */
881 I915_WRITE(pp_div_reg, pp_div | 0x1F);
882 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
883 msleep(intel_dp->panel_power_cycle_delay);
884 }
885
Ville Syrjälä773538e82014-09-04 14:54:56 +0300886 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300887
Clint Taylor01527b32014-07-07 13:01:46 -0700888 return 0;
889}
890
Daniel Vetter4be73782014-01-17 14:39:48 +0100891static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700892{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200893 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700894
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895 lockdep_assert_held(&dev_priv->pps_mutex);
896
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100897 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300898 intel_dp->pps_pipe == INVALID_PIPE)
899 return false;
900
Jani Nikulabf13e812013-09-06 07:40:05 +0300901 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700902}
903
Daniel Vetter4be73782014-01-17 14:39:48 +0100904static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700905{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200906 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700907
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300908 lockdep_assert_held(&dev_priv->pps_mutex);
909
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100910 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300911 intel_dp->pps_pipe == INVALID_PIPE)
912 return false;
913
Ville Syrjälä773538e82014-09-04 14:54:56 +0300914 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700915}
916
Keith Packard9b984da2011-09-19 13:54:47 -0700917static void
918intel_dp_check_edp(struct intel_dp *intel_dp)
919{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200920 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700921
Jani Nikula1853a9d2017-08-18 12:30:20 +0300922 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700923 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700924
Daniel Vetter4be73782014-01-17 14:39:48 +0100925 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700926 WARN(1, "eDP powered off while attempting aux channel communication.\n");
927 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300928 I915_READ(_pp_stat_reg(intel_dp)),
929 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700930 }
931}
932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933static uint32_t
934intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
935{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200936 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200937 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 uint32_t status;
939 bool done;
940
Daniel Vetteref04f002012-12-01 21:03:59 +0100941#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300943 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300944 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 else
Imre Deak713a6b662016-06-28 13:37:33 +0300946 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 if (!done)
948 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
949 has_aux_irq);
950#undef C
951
952 return status;
953}
954
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200955static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000956{
957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200958 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000959
Ville Syrjäläa457f542016-03-02 17:22:17 +0200960 if (index)
961 return 0;
962
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000963 /*
964 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200965 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000968}
969
970static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
971{
972 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200973 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000974
975 if (index)
976 return 0;
977
Ville Syrjäläa457f542016-03-02 17:22:17 +0200978 /*
979 * The clock divider is based off the cdclk or PCH rawclk, and would
980 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
981 * divide by 2000 and use that
982 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200983 if (intel_dig_port->base.port == PORT_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200984 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200985 else
986 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000987}
988
989static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300990{
991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200992 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300993
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200994 if (intel_dig_port->base.port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300995 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100996 switch (index) {
997 case 0: return 63;
998 case 1: return 72;
999 default: return 0;
1000 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001001 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001002
1003 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001004}
1005
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001006static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1007{
1008 /*
1009 * SKL doesn't need us to program the AUX clock divider (Hardware will
1010 * derive the clock from CDCLK automatically). We still implement the
1011 * get_aux_clock_divider vfunc to plug-in into the existing code.
1012 */
1013 return index ? 0 : 1;
1014}
1015
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001016static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1017 bool has_aux_irq,
1018 int send_bytes,
1019 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001020{
1021 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001022 struct drm_i915_private *dev_priv =
1023 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001024 uint32_t precharge, timeout;
1025
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001026 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001027 precharge = 3;
1028 else
1029 precharge = 5;
1030
James Ausmus8f5f63d2017-10-12 14:30:37 -07001031 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1033 else
1034 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1035
1036 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001037 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001038 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001039 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001040 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001041 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001042 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1043 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045}
1046
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001047static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1048 bool has_aux_irq,
1049 int send_bytes,
1050 uint32_t unused)
1051{
1052 return DP_AUX_CH_CTL_SEND_BUSY |
1053 DP_AUX_CH_CTL_DONE |
1054 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1055 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001056 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001057 DP_AUX_CH_CTL_RECEIVE_ERROR |
1058 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001059 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001060 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1061}
1062
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001064intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001065 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066 uint8_t *recv, int recv_size)
1067{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001068 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001069 struct drm_i915_private *dev_priv =
1070 to_i915(intel_dig_port->base.base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001071 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +01001072 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001073 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001075 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001076 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001077 bool vdd;
1078
Ville Syrjälä773538e82014-09-04 14:54:56 +03001079 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001080
Ville Syrjälä72c35002014-08-18 22:16:00 +03001081 /*
1082 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1083 * In such cases we want to leave VDD enabled and it's up to upper layers
1084 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1085 * ourselves.
1086 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001087 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001088
1089 /* dp aux is extremely sensitive to irq latency, hence request the
1090 * lowest possible wakeup latency and so prevent the cpu from going into
1091 * deep sleep states.
1092 */
1093 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001094
Keith Packard9b984da2011-09-19 13:54:47 -07001095 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001096
Jesse Barnes11bee432011-08-01 15:02:20 -07001097 /* Try to wait for any previous AUX channel activity */
1098 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001099 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001100 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1101 break;
1102 msleep(1);
1103 }
1104
1105 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001106 static u32 last_status = -1;
1107 const u32 status = I915_READ(ch_ctl);
1108
1109 if (status != last_status) {
1110 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1111 status);
1112 last_status = status;
1113 }
1114
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001115 ret = -EBUSY;
1116 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001117 }
1118
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001119 /* Only 5 data registers! */
1120 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1121 ret = -E2BIG;
1122 goto out;
1123 }
1124
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001125 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001126 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1127 has_aux_irq,
1128 send_bytes,
1129 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001130
Chris Wilsonbc866252013-07-21 16:00:03 +01001131 /* Must try at least 3 times according to DP spec */
1132 for (try = 0; try < 5; try++) {
1133 /* Load the send data into the aux channel data registers */
1134 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001135 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001136 intel_dp_pack_aux(send + i,
1137 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001138
Chris Wilsonbc866252013-07-21 16:00:03 +01001139 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001140 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001141
Chris Wilsonbc866252013-07-21 16:00:03 +01001142 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001143
Chris Wilsonbc866252013-07-21 16:00:03 +01001144 /* Clear done status and any errors */
1145 I915_WRITE(ch_ctl,
1146 status |
1147 DP_AUX_CH_CTL_DONE |
1148 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1149 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001150
Todd Previte74ebf292015-04-15 08:38:41 -07001151 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +01001152 continue;
Todd Previte74ebf292015-04-15 08:38:41 -07001153
1154 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1155 * 400us delay required for errors and timeouts
1156 * Timeout errors from the HW already meet this
1157 * requirement so skip to next iteration
1158 */
1159 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1160 usleep_range(400, 500);
1161 continue;
1162 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001163 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001164 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001165 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001166 }
1167
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001168 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001169 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001170 ret = -EBUSY;
1171 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172 }
1173
Jim Bridee058c942015-05-27 10:21:48 -07001174done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001175 /* Check for timeout or receive error.
1176 * Timeouts occur when the sink is not connected
1177 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001178 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001179 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001180 ret = -EIO;
1181 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001182 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001183
1184 /* Timeouts occur when the device isn't connected, so they're
1185 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001186 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001187 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001188 ret = -ETIMEDOUT;
1189 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190 }
1191
1192 /* Unload any bytes sent back from the other side */
1193 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1194 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001195
1196 /*
1197 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1198 * We have no idea of what happened so we return -EBUSY so
1199 * drm layer takes care for the necessary retries.
1200 */
1201 if (recv_bytes == 0 || recv_bytes > 20) {
1202 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1203 recv_bytes);
1204 /*
1205 * FIXME: This patch was created on top of a series that
1206 * organize the retries at drm level. There EBUSY should
1207 * also take care for 1ms wait before retrying.
1208 * That aux retries re-org is still needed and after that is
1209 * merged we remove this sleep from here.
1210 */
1211 usleep_range(1000, 1500);
1212 ret = -EBUSY;
1213 goto out;
1214 }
1215
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001216 if (recv_bytes > recv_size)
1217 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001218
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001219 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001220 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001221 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001223 ret = recv_bytes;
1224out:
1225 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1226
Jani Nikula884f19e2014-03-14 16:51:14 +02001227 if (vdd)
1228 edp_panel_vdd_off(intel_dp, false);
1229
Ville Syrjälä773538e82014-09-04 14:54:56 +03001230 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001231
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001232 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001233}
1234
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001235#define BARE_ADDRESS_SIZE 3
1236#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001237static ssize_t
1238intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001240 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1241 uint8_t txbuf[20], rxbuf[20];
1242 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001245 txbuf[0] = (msg->request << 4) |
1246 ((msg->address >> 16) & 0xf);
1247 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001248 txbuf[2] = msg->address & 0xff;
1249 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001250
Jani Nikula9d1a1032014-03-14 16:51:15 +02001251 switch (msg->request & ~DP_AUX_I2C_MOT) {
1252 case DP_AUX_NATIVE_WRITE:
1253 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001254 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001255 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001256 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001257
Jani Nikula9d1a1032014-03-14 16:51:15 +02001258 if (WARN_ON(txsize > 20))
1259 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001260
Ville Syrjälädd788092016-07-28 17:55:04 +03001261 WARN_ON(!msg->buffer != !msg->size);
1262
Imre Deakd81a67c2016-01-29 14:52:26 +02001263 if (msg->buffer)
1264 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Jani Nikula9d1a1032014-03-14 16:51:15 +02001266 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1267 if (ret > 0) {
1268 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001270 if (ret > 1) {
1271 /* Number of bytes written in a short write. */
1272 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1273 } else {
1274 /* Return payload size. */
1275 ret = msg->size;
1276 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001277 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001278 break;
1279
1280 case DP_AUX_NATIVE_READ:
1281 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001282 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001283 rxsize = msg->size + 1;
1284
1285 if (WARN_ON(rxsize > 20))
1286 return -E2BIG;
1287
1288 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1289 if (ret > 0) {
1290 msg->reply = rxbuf[0] >> 4;
1291 /*
1292 * Assume happy day, and copy the data. The caller is
1293 * expected to check msg->reply before touching it.
1294 *
1295 * Return payload size.
1296 */
1297 ret--;
1298 memcpy(msg->buffer, rxbuf + 1, ret);
1299 }
1300 break;
1301
1302 default:
1303 ret = -EINVAL;
1304 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001305 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001306
Jani Nikula9d1a1032014-03-14 16:51:15 +02001307 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308}
1309
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001310static enum port intel_aux_port(struct drm_i915_private *dev_priv,
1311 enum port port)
1312{
1313 const struct ddi_vbt_port_info *info =
1314 &dev_priv->vbt.ddi_port_info[port];
1315 enum port aux_port;
1316
1317 if (!info->alternate_aux_channel) {
1318 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1319 port_name(port), port_name(port));
1320 return port;
1321 }
1322
1323 switch (info->alternate_aux_channel) {
1324 case DP_AUX_A:
1325 aux_port = PORT_A;
1326 break;
1327 case DP_AUX_B:
1328 aux_port = PORT_B;
1329 break;
1330 case DP_AUX_C:
1331 aux_port = PORT_C;
1332 break;
1333 case DP_AUX_D:
1334 aux_port = PORT_D;
1335 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001336 case DP_AUX_F:
1337 aux_port = PORT_F;
1338 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001339 default:
1340 MISSING_CASE(info->alternate_aux_channel);
1341 aux_port = PORT_A;
1342 break;
1343 }
1344
1345 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1346 port_name(aux_port), port_name(port));
1347
1348 return aux_port;
1349}
1350
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001351static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001352 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001353{
1354 switch (port) {
1355 case PORT_B:
1356 case PORT_C:
1357 case PORT_D:
1358 return DP_AUX_CH_CTL(port);
1359 default:
1360 MISSING_CASE(port);
1361 return DP_AUX_CH_CTL(PORT_B);
1362 }
1363}
1364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001365static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001366 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001367{
1368 switch (port) {
1369 case PORT_B:
1370 case PORT_C:
1371 case PORT_D:
1372 return DP_AUX_CH_DATA(port, index);
1373 default:
1374 MISSING_CASE(port);
1375 return DP_AUX_CH_DATA(PORT_B, index);
1376 }
1377}
1378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001380 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001381{
1382 switch (port) {
1383 case PORT_A:
1384 return DP_AUX_CH_CTL(port);
1385 case PORT_B:
1386 case PORT_C:
1387 case PORT_D:
1388 return PCH_DP_AUX_CH_CTL(port);
1389 default:
1390 MISSING_CASE(port);
1391 return DP_AUX_CH_CTL(PORT_A);
1392 }
1393}
1394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001395static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001396 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001397{
1398 switch (port) {
1399 case PORT_A:
1400 return DP_AUX_CH_DATA(port, index);
1401 case PORT_B:
1402 case PORT_C:
1403 case PORT_D:
1404 return PCH_DP_AUX_CH_DATA(port, index);
1405 default:
1406 MISSING_CASE(port);
1407 return DP_AUX_CH_DATA(PORT_A, index);
1408 }
1409}
1410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001411static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001412 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001413{
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001414 switch (port) {
1415 case PORT_A:
1416 case PORT_B:
1417 case PORT_C:
1418 case PORT_D:
Rodrigo Vivi841b5ed72018-01-11 16:00:03 -02001419 case PORT_F:
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001420 return DP_AUX_CH_CTL(port);
1421 default:
1422 MISSING_CASE(port);
1423 return DP_AUX_CH_CTL(PORT_A);
1424 }
1425}
1426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001427static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001428 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001429{
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001430 switch (port) {
1431 case PORT_A:
1432 case PORT_B:
1433 case PORT_C:
1434 case PORT_D:
Rodrigo Vivi841b5ed72018-01-11 16:00:03 -02001435 case PORT_F:
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001436 return DP_AUX_CH_DATA(port, index);
1437 default:
1438 MISSING_CASE(port);
1439 return DP_AUX_CH_DATA(PORT_A, index);
1440 }
1441}
1442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001444 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001445{
1446 if (INTEL_INFO(dev_priv)->gen >= 9)
1447 return skl_aux_ctl_reg(dev_priv, port);
1448 else if (HAS_PCH_SPLIT(dev_priv))
1449 return ilk_aux_ctl_reg(dev_priv, port);
1450 else
1451 return g4x_aux_ctl_reg(dev_priv, port);
1452}
1453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001454static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
Ville Syrjäläc8a89b02016-10-11 20:52:48 +03001455 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001456{
1457 if (INTEL_INFO(dev_priv)->gen >= 9)
1458 return skl_aux_data_reg(dev_priv, port, index);
1459 else if (HAS_PCH_SPLIT(dev_priv))
1460 return ilk_aux_data_reg(dev_priv, port, index);
1461 else
1462 return g4x_aux_data_reg(dev_priv, port, index);
1463}
1464
1465static void intel_aux_reg_init(struct intel_dp *intel_dp)
1466{
1467 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001468 enum port port = intel_aux_port(dev_priv,
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001469 dp_to_dig_port(intel_dp)->base.port);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001470 int i;
1471
1472 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1473 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1474 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1475}
1476
Jani Nikula9d1a1032014-03-14 16:51:15 +02001477static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001478intel_dp_aux_fini(struct intel_dp *intel_dp)
1479{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001480 kfree(intel_dp->aux.name);
1481}
1482
Chris Wilson7a418e32016-06-24 14:00:14 +01001483static void
Mika Kaholab6339582016-09-09 14:10:52 +03001484intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001485{
Jani Nikula33ad6622014-03-14 16:51:16 +02001486 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001487 enum port port = intel_dig_port->base.port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001488
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001489 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001490 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001491
Chris Wilson7a418e32016-06-24 14:00:14 +01001492 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001493 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001494 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001495}
1496
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001497bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301498{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001499 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001500
Jani Nikulafc603ca2017-10-09 12:29:58 +03001501 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301502}
1503
Daniel Vetter0e503382014-07-04 11:26:04 -03001504static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001505intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001506 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001507{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001508 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001509 const struct dp_link_dpll *divisor = NULL;
1510 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001511
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001512 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001513 divisor = gen4_dpll;
1514 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001515 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001516 divisor = pch_dpll;
1517 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001518 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001519 divisor = chv_dpll;
1520 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001521 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001522 divisor = vlv_dpll;
1523 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001524 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001525
1526 if (divisor && count) {
1527 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001528 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001529 pipe_config->dpll = divisor[i].dpll;
1530 pipe_config->clock_set = true;
1531 break;
1532 }
1533 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001534 }
1535}
1536
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001537static void snprintf_int_array(char *str, size_t len,
1538 const int *array, int nelem)
1539{
1540 int i;
1541
1542 str[0] = '\0';
1543
1544 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001545 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001546 if (r >= len)
1547 return;
1548 str += r;
1549 len -= r;
1550 }
1551}
1552
1553static void intel_dp_print_rates(struct intel_dp *intel_dp)
1554{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001555 char str[128]; /* FIXME: too big for stack? */
1556
1557 if ((drm_debug & DRM_UT_KMS) == 0)
1558 return;
1559
Jani Nikula55cfc582017-03-28 17:59:04 +03001560 snprintf_int_array(str, sizeof(str),
1561 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001562 DRM_DEBUG_KMS("source rates: %s\n", str);
1563
Jani Nikula68f357c2017-03-28 17:59:05 +03001564 snprintf_int_array(str, sizeof(str),
1565 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001566 DRM_DEBUG_KMS("sink rates: %s\n", str);
1567
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001568 snprintf_int_array(str, sizeof(str),
1569 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001570 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001571}
1572
Ville Syrjälä50fec212015-03-12 17:10:34 +02001573int
1574intel_dp_max_link_rate(struct intel_dp *intel_dp)
1575{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001576 int len;
1577
Jani Nikulae6c0c642017-04-06 16:44:12 +03001578 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001579 if (WARN_ON(len <= 0))
1580 return 162000;
1581
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001582 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001583}
1584
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001585int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1586{
Jani Nikula8001b752017-03-28 17:59:03 +03001587 int i = intel_dp_rate_index(intel_dp->sink_rates,
1588 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001589
1590 if (WARN_ON(i < 0))
1591 i = 0;
1592
1593 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001594}
1595
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001596void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1597 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001598{
Jani Nikula68f357c2017-03-28 17:59:05 +03001599 /* eDP 1.4 rate select method. */
1600 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001601 *link_bw = 0;
1602 *rate_select =
1603 intel_dp_rate_select(intel_dp, port_clock);
1604 } else {
1605 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1606 *rate_select = 0;
1607 }
1608}
1609
Jani Nikulaf580bea2016-09-15 16:28:52 +03001610static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1611 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001612{
1613 int bpp, bpc;
1614
1615 bpp = pipe_config->pipe_bpp;
1616 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1617
1618 if (bpc > 0)
1619 bpp = min(bpp, 3*bpc);
1620
Manasi Navare611032b2017-01-24 08:21:49 -08001621 /* For DP Compliance we override the computed bpp for the pipe */
1622 if (intel_dp->compliance.test_data.bpc != 0) {
1623 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1624 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1625 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1626 pipe_config->pipe_bpp);
1627 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001628 return bpp;
1629}
1630
Jim Bridedc911f52017-08-09 12:48:53 -07001631static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1632 struct drm_display_mode *m2)
1633{
1634 bool bres = false;
1635
1636 if (m1 && m2)
1637 bres = (m1->hdisplay == m2->hdisplay &&
1638 m1->hsync_start == m2->hsync_start &&
1639 m1->hsync_end == m2->hsync_end &&
1640 m1->htotal == m2->htotal &&
1641 m1->vdisplay == m2->vdisplay &&
1642 m1->vsync_start == m2->vsync_start &&
1643 m1->vsync_end == m2->vsync_end &&
1644 m1->vtotal == m2->vtotal);
1645 return bres;
1646}
1647
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001648bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001649intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001650 struct intel_crtc_state *pipe_config,
1651 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001653 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001654 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001655 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001656 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001657 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001658 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001659 struct intel_digital_connector_state *intel_conn_state =
1660 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001661 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001662 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001663 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001664 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001665 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301666 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001667 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001668 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001669 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001670 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001671 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1672 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301673
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001674 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001675 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301676
1677 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001678 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301679
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001680 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001681
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001682 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001683 pipe_config->has_pch_encoder = true;
1684
Vandana Kannanf769cd22014-08-05 07:51:22 -07001685 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001686 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001687 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001688 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001689 pipe_config->has_audio = intel_dp->has_audio;
1690 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001691 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Jani Nikula1853a9d2017-08-18 12:30:20 +03001693 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001694 struct drm_display_mode *panel_mode =
1695 intel_connector->panel.alt_fixed_mode;
1696 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1697
1698 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1699 panel_mode = intel_connector->panel.fixed_mode;
1700
1701 drm_mode_debug_printmodeline(panel_mode);
1702
1703 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001704
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001705 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001706 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001707 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001708 if (ret)
1709 return ret;
1710 }
1711
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001712 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001713 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001714 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001715 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001716 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001717 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001718 }
1719
Ville Syrjälä050213892017-11-29 20:08:47 +02001720 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1721 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1722 return false;
1723
Daniel Vettercb1793c2012-06-04 18:39:21 +02001724 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001725 return false;
1726
Manasi Navareda15f7c2017-01-24 08:16:34 -08001727 /* Use values requested by Compliance Test Request */
1728 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001729 int index;
1730
Manasi Navare140ef132017-06-08 13:41:03 -07001731 /* Validate the compliance test data since max values
1732 * might have changed due to link train fallback.
1733 */
1734 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1735 intel_dp->compliance.test_lane_count)) {
1736 index = intel_dp_rate_index(intel_dp->common_rates,
1737 intel_dp->num_common_rates,
1738 intel_dp->compliance.test_link_rate);
1739 if (index >= 0)
1740 min_clock = max_clock = index;
1741 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1742 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001743 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001744 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301745 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001746 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001747 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001748
Daniel Vetter36008362013-03-27 00:44:59 +01001749 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1750 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001751 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001752 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301753
1754 /* Get bpp from vbt only for panels that dont have bpp in edid */
1755 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001756 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001757 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001758 dev_priv->vbt.edp.bpp);
1759 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001760 }
1761
Jani Nikula344c5bb2014-09-09 11:25:13 +03001762 /*
1763 * Use the maximum clock and number of lanes the eDP panel
1764 * advertizes being capable of. The panels are generally
1765 * designed to support only a single clock and lane
1766 * configuration, and typically these values correspond to the
1767 * native resolution of the panel.
1768 */
1769 min_lane_count = max_lane_count;
1770 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001771 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001772
Daniel Vetter36008362013-03-27 00:44:59 +01001773 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001774 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1775 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001776
Dave Airliec6930992014-07-14 11:04:39 +10001777 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301778 for (lane_count = min_lane_count;
1779 lane_count <= max_lane_count;
1780 lane_count <<= 1) {
1781
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001782 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001783 link_avail = intel_dp_max_data_rate(link_clock,
1784 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001785
Daniel Vetter36008362013-03-27 00:44:59 +01001786 if (mode_rate <= link_avail) {
1787 goto found;
1788 }
1789 }
1790 }
1791 }
1792
1793 return false;
1794
1795found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001796 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001797 /*
1798 * See:
1799 * CEA-861-E - 5.1 Default Encoding Parameters
1800 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1801 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001802 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001803 bpp != 18 &&
1804 drm_default_rgb_quant_range(adjusted_mode) ==
1805 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001806 } else {
1807 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001808 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001809 }
1810
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001811 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301812
Daniel Vetter657445f2013-05-04 10:09:18 +02001813 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001814 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001815
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001816 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1817 &link_bw, &rate_select);
1818
1819 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1820 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001821 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001822 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1823 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001825 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001826 adjusted_mode->crtc_clock,
1827 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001828 &pipe_config->dp_m_n,
1829 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301831 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301832 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001833 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301834 intel_link_compute_m_n(bpp, lane_count,
1835 intel_connector->panel.downclock_mode->clock,
1836 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001837 &pipe_config->dp_m2_n2,
1838 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301839 }
1840
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001841 /*
1842 * DPLL0 VCO may need to be adjusted to get the correct
1843 * clock for eDP. This will affect cdclk as well.
1844 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001845 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001846 int vco;
1847
1848 switch (pipe_config->port_clock / 2) {
1849 case 108000:
1850 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001851 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001852 break;
1853 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001854 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001855 break;
1856 }
1857
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001858 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001859 }
1860
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001861 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001862 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001863
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001864 intel_psr_compute_config(intel_dp, pipe_config);
1865
Daniel Vetter36008362013-03-27 00:44:59 +01001866 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867}
1868
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001869void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001870 int link_rate, uint8_t lane_count,
1871 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001872{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001873 intel_dp->link_rate = link_rate;
1874 intel_dp->lane_count = lane_count;
1875 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001876}
1877
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001878static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001879 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001881 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001882 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001883 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001884 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001885 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001886
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001887 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1888 pipe_config->lane_count,
1889 intel_crtc_has_type(pipe_config,
1890 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001891
Keith Packard417e8222011-11-01 19:54:11 -07001892 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001893 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001894 *
1895 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001896 * SNB CPU
1897 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001898 * CPT PCH
1899 *
1900 * IBX PCH and CPU are the same for almost everything,
1901 * except that the CPU DP PLL is configured in this
1902 * register
1903 *
1904 * CPT PCH is quite different, having many bits moved
1905 * to the TRANS_DP_CTL register instead. That
1906 * configuration happens (oddly) in ironlake_pch_enable
1907 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001908
Keith Packard417e8222011-11-01 19:54:11 -07001909 /* Preserve the BIOS-computed detected bit. This is
1910 * supposed to be read-only.
1911 */
1912 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913
Keith Packard417e8222011-11-01 19:54:11 -07001914 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001915 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001916 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001917
Keith Packard417e8222011-11-01 19:54:11 -07001918 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001919
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001920 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001921 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1922 intel_dp->DP |= DP_SYNC_HS_HIGH;
1923 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1924 intel_dp->DP |= DP_SYNC_VS_HIGH;
1925 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1926
Jani Nikula6aba5b62013-10-04 15:08:10 +03001927 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001928 intel_dp->DP |= DP_ENHANCED_FRAMING;
1929
Daniel Vetter7c62a162013-06-01 17:16:20 +02001930 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001931 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001932 u32 trans_dp;
1933
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001934 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001935
1936 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1937 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1938 trans_dp |= TRANS_DP_ENH_FRAMING;
1939 else
1940 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1941 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001942 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001943 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001944 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001945
1946 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1947 intel_dp->DP |= DP_SYNC_HS_HIGH;
1948 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1949 intel_dp->DP |= DP_SYNC_VS_HIGH;
1950 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1951
Jani Nikula6aba5b62013-10-04 15:08:10 +03001952 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001953 intel_dp->DP |= DP_ENHANCED_FRAMING;
1954
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001955 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001956 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001957 else if (crtc->pipe == PIPE_B)
1958 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001959 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001960}
1961
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001962#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1963#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001964
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001965#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1966#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001967
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001968#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1969#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001970
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001971static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001972
Daniel Vetter4be73782014-01-17 14:39:48 +01001973static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001974 u32 mask,
1975 u32 value)
1976{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001977 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001978 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001979
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001980 lockdep_assert_held(&dev_priv->pps_mutex);
1981
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001982 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001983
Jani Nikulabf13e812013-09-06 07:40:05 +03001984 pp_stat_reg = _pp_stat_reg(intel_dp);
1985 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001986
1987 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001988 mask, value,
1989 I915_READ(pp_stat_reg),
1990 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001991
Chris Wilson9036ff02016-06-30 15:33:09 +01001992 if (intel_wait_for_register(dev_priv,
1993 pp_stat_reg, mask, value,
1994 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001995 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001996 I915_READ(pp_stat_reg),
1997 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001998
1999 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002000}
2001
Daniel Vetter4be73782014-01-17 14:39:48 +01002002static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002003{
2004 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002005 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002006}
2007
Daniel Vetter4be73782014-01-17 14:39:48 +01002008static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002009{
Keith Packardbd943152011-09-18 23:09:52 -07002010 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002011 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002012}
Keith Packardbd943152011-09-18 23:09:52 -07002013
Daniel Vetter4be73782014-01-17 14:39:48 +01002014static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002015{
Abhay Kumard28d4732016-01-22 17:39:04 -08002016 ktime_t panel_power_on_time;
2017 s64 panel_power_off_duration;
2018
Keith Packard99ea7122011-11-01 19:57:50 -07002019 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002020
Abhay Kumard28d4732016-01-22 17:39:04 -08002021 /* take the difference of currrent time and panel power off time
2022 * and then make panel wait for t11_t12 if needed. */
2023 panel_power_on_time = ktime_get_boottime();
2024 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2025
Paulo Zanonidce56b32013-12-19 14:29:40 -02002026 /* When we disable the VDD override bit last we have to do the manual
2027 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002028 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2029 wait_remaining_ms_from_jiffies(jiffies,
2030 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002031
Daniel Vetter4be73782014-01-17 14:39:48 +01002032 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002033}
Keith Packardbd943152011-09-18 23:09:52 -07002034
Daniel Vetter4be73782014-01-17 14:39:48 +01002035static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002036{
2037 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2038 intel_dp->backlight_on_delay);
2039}
2040
Daniel Vetter4be73782014-01-17 14:39:48 +01002041static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002042{
2043 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2044 intel_dp->backlight_off_delay);
2045}
Keith Packard99ea7122011-11-01 19:57:50 -07002046
Keith Packard832dd3c2011-11-01 19:34:06 -07002047/* Read the current pp_control value, unlocking the register if it
2048 * is locked
2049 */
2050
Jesse Barnes453c5422013-03-28 09:55:41 -07002051static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002052{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002053 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002054 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002055
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056 lockdep_assert_held(&dev_priv->pps_mutex);
2057
Jani Nikulabf13e812013-09-06 07:40:05 +03002058 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002059 if (WARN_ON(!HAS_DDI(dev_priv) &&
2060 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302061 control &= ~PANEL_UNLOCK_MASK;
2062 control |= PANEL_UNLOCK_REGS;
2063 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002064 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002065}
2066
Ville Syrjälä951468f2014-09-04 14:55:31 +03002067/*
2068 * Must be paired with edp_panel_vdd_off().
2069 * Must hold pps_mutex around the whole on/off sequence.
2070 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2071 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002072static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002073{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002074 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002075 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002076 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002077 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002078 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002079
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002080 lockdep_assert_held(&dev_priv->pps_mutex);
2081
Jani Nikula1853a9d2017-08-18 12:30:20 +03002082 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002083 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002084
Egbert Eich2c623c12014-11-25 12:54:57 +01002085 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002086 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002087
Daniel Vetter4be73782014-01-17 14:39:48 +01002088 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002089 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002090
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002091 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002092
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002093 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002094 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002095
Daniel Vetter4be73782014-01-17 14:39:48 +01002096 if (!edp_have_panel_power(intel_dp))
2097 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002098
Jesse Barnes453c5422013-03-28 09:55:41 -07002099 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002100 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002101
Jani Nikulabf13e812013-09-06 07:40:05 +03002102 pp_stat_reg = _pp_stat_reg(intel_dp);
2103 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002104
2105 I915_WRITE(pp_ctrl_reg, pp);
2106 POSTING_READ(pp_ctrl_reg);
2107 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2108 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002109 /*
2110 * If the panel wasn't on, delay before accessing aux channel
2111 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002112 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002113 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002114 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002115 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002116 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002117
2118 return need_to_disable;
2119}
2120
Ville Syrjälä951468f2014-09-04 14:55:31 +03002121/*
2122 * Must be paired with intel_edp_panel_vdd_off() or
2123 * intel_edp_panel_off().
2124 * Nested calls to these functions are not allowed since
2125 * we drop the lock. Caller must use some higher level
2126 * locking to prevent nested calls from other threads.
2127 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002128void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002129{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002130 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002131
Jani Nikula1853a9d2017-08-18 12:30:20 +03002132 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002133 return;
2134
Ville Syrjälä773538e82014-09-04 14:54:56 +03002135 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002136 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002137 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002138
Rob Clarke2c719b2014-12-15 13:56:32 -05002139 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002140 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002141}
2142
Daniel Vetter4be73782014-01-17 14:39:48 +01002143static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002144{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002145 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002146 struct intel_digital_port *intel_dig_port =
2147 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002148 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002149 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002150
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002151 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002152
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002153 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002154
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002155 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002156 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002157
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002158 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002159 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002160
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002161 pp = ironlake_get_pp_control(intel_dp);
2162 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002163
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002164 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2165 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002166
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002167 I915_WRITE(pp_ctrl_reg, pp);
2168 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002169
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002170 /* Make sure sequencer is idle before allowing subsequent activity */
2171 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2172 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002173
Imre Deak5a162e22016-08-10 14:07:30 +03002174 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002175 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002176
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002177 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002178}
2179
Daniel Vetter4be73782014-01-17 14:39:48 +01002180static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002181{
2182 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2183 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002184
Ville Syrjälä773538e82014-09-04 14:54:56 +03002185 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002186 if (!intel_dp->want_panel_vdd)
2187 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002188 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002189}
2190
Imre Deakaba86892014-07-30 15:57:31 +03002191static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2192{
2193 unsigned long delay;
2194
2195 /*
2196 * Queue the timer to fire a long time from now (relative to the power
2197 * down delay) to keep the panel power up across a sequence of
2198 * operations.
2199 */
2200 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2201 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2202}
2203
Ville Syrjälä951468f2014-09-04 14:55:31 +03002204/*
2205 * Must be paired with edp_panel_vdd_on().
2206 * Must hold pps_mutex around the whole on/off sequence.
2207 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2208 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002209static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002210{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002211 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002212
2213 lockdep_assert_held(&dev_priv->pps_mutex);
2214
Jani Nikula1853a9d2017-08-18 12:30:20 +03002215 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002216 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002217
Rob Clarke2c719b2014-12-15 13:56:32 -05002218 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002219 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002220
Keith Packardbd943152011-09-18 23:09:52 -07002221 intel_dp->want_panel_vdd = false;
2222
Imre Deakaba86892014-07-30 15:57:31 +03002223 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002224 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002225 else
2226 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002227}
2228
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002229static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002230{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002231 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002232 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002233 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002234
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002235 lockdep_assert_held(&dev_priv->pps_mutex);
2236
Jani Nikula1853a9d2017-08-18 12:30:20 +03002237 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002238 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002239
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002240 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002241 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002242
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002243 if (WARN(edp_have_panel_power(intel_dp),
2244 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002245 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002246 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002247
Daniel Vetter4be73782014-01-17 14:39:48 +01002248 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002249
Jani Nikulabf13e812013-09-06 07:40:05 +03002250 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002251 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002252 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002253 /* ILK workaround: disable reset around power sequence */
2254 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002255 I915_WRITE(pp_ctrl_reg, pp);
2256 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002257 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002258
Imre Deak5a162e22016-08-10 14:07:30 +03002259 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002260 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002261 pp |= PANEL_POWER_RESET;
2262
Jesse Barnes453c5422013-03-28 09:55:41 -07002263 I915_WRITE(pp_ctrl_reg, pp);
2264 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002265
Daniel Vetter4be73782014-01-17 14:39:48 +01002266 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002267 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002268
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002269 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002270 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002271 I915_WRITE(pp_ctrl_reg, pp);
2272 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002273 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002274}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002275
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002276void intel_edp_panel_on(struct intel_dp *intel_dp)
2277{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002278 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002279 return;
2280
2281 pps_lock(intel_dp);
2282 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002283 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002284}
2285
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002286
2287static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002288{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002289 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002290 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002291 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002292
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002293 lockdep_assert_held(&dev_priv->pps_mutex);
2294
Jani Nikula1853a9d2017-08-18 12:30:20 +03002295 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002296 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002297
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002298 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002299 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002300
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002301 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002302 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002303
Jesse Barnes453c5422013-03-28 09:55:41 -07002304 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002305 /* We need to switch off panel power _and_ force vdd, for otherwise some
2306 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002307 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002308 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002309
Jani Nikulabf13e812013-09-06 07:40:05 +03002310 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002311
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002312 intel_dp->want_panel_vdd = false;
2313
Jesse Barnes453c5422013-03-28 09:55:41 -07002314 I915_WRITE(pp_ctrl_reg, pp);
2315 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002316
Daniel Vetter4be73782014-01-17 14:39:48 +01002317 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002318 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002319
2320 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002321 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002322}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002323
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002324void intel_edp_panel_off(struct intel_dp *intel_dp)
2325{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002326 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002327 return;
2328
2329 pps_lock(intel_dp);
2330 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002331 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002332}
2333
Jani Nikula1250d102014-08-12 17:11:39 +03002334/* Enable backlight in the panel power control. */
2335static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002336{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002337 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002338 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002339 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002340
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002341 /*
2342 * If we enable the backlight right away following a panel power
2343 * on, we may see slight flicker as the panel syncs with the eDP
2344 * link. So delay a bit to make sure the image is solid before
2345 * allowing it to appear.
2346 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002347 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002348
Ville Syrjälä773538e82014-09-04 14:54:56 +03002349 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002350
Jesse Barnes453c5422013-03-28 09:55:41 -07002351 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002352 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002353
Jani Nikulabf13e812013-09-06 07:40:05 +03002354 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002355
2356 I915_WRITE(pp_ctrl_reg, pp);
2357 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002358
Ville Syrjälä773538e82014-09-04 14:54:56 +03002359 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360}
2361
Jani Nikula1250d102014-08-12 17:11:39 +03002362/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002363void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2364 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002365{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002366 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2367
Jani Nikula1853a9d2017-08-18 12:30:20 +03002368 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002369 return;
2370
2371 DRM_DEBUG_KMS("\n");
2372
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002373 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002374 _intel_edp_backlight_on(intel_dp);
2375}
2376
2377/* Disable backlight in the panel power control. */
2378static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002379{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002380 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002381 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002382 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002383
Jani Nikula1853a9d2017-08-18 12:30:20 +03002384 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002385 return;
2386
Ville Syrjälä773538e82014-09-04 14:54:56 +03002387 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002388
Jesse Barnes453c5422013-03-28 09:55:41 -07002389 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002390 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002391
Jani Nikulabf13e812013-09-06 07:40:05 +03002392 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002393
2394 I915_WRITE(pp_ctrl_reg, pp);
2395 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002396
Ville Syrjälä773538e82014-09-04 14:54:56 +03002397 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002398
Paulo Zanonidce56b32013-12-19 14:29:40 -02002399 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002400 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002401}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002402
Jani Nikula1250d102014-08-12 17:11:39 +03002403/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002404void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002405{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002406 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2407
Jani Nikula1853a9d2017-08-18 12:30:20 +03002408 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002409 return;
2410
2411 DRM_DEBUG_KMS("\n");
2412
2413 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002414 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002415}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002416
Jani Nikula73580fb72014-08-12 17:11:41 +03002417/*
2418 * Hook for controlling the panel power control backlight through the bl_power
2419 * sysfs attribute. Take care to handle multiple calls.
2420 */
2421static void intel_edp_backlight_power(struct intel_connector *connector,
2422 bool enable)
2423{
2424 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002425 bool is_enabled;
2426
Ville Syrjälä773538e82014-09-04 14:54:56 +03002427 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002428 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002429 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002430
2431 if (is_enabled == enable)
2432 return;
2433
Jani Nikula23ba9372014-08-27 14:08:43 +03002434 DRM_DEBUG_KMS("panel power control backlight %s\n",
2435 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002436
2437 if (enable)
2438 _intel_edp_backlight_on(intel_dp);
2439 else
2440 _intel_edp_backlight_off(intel_dp);
2441}
2442
Ville Syrjälä64e10772015-10-29 21:26:01 +02002443static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2444{
2445 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2446 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2447 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2448
2449 I915_STATE_WARN(cur_state != state,
2450 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002451 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002452 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002453}
2454#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2455
2456static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2457{
2458 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2459
2460 I915_STATE_WARN(cur_state != state,
2461 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002462 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002463}
2464#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2465#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2466
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002467static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002468 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002469{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002470 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002472
Ville Syrjälä64e10772015-10-29 21:26:01 +02002473 assert_pipe_disabled(dev_priv, crtc->pipe);
2474 assert_dp_port_disabled(intel_dp);
2475 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002476
Ville Syrjäläabfce942015-10-29 21:26:03 +02002477 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002478 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002479
2480 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2481
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002482 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002483 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2484 else
2485 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2486
2487 I915_WRITE(DP_A, intel_dp->DP);
2488 POSTING_READ(DP_A);
2489 udelay(500);
2490
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002491 /*
2492 * [DevILK] Work around required when enabling DP PLL
2493 * while a pipe is enabled going to FDI:
2494 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2495 * 2. Program DP PLL enable
2496 */
2497 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002498 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002499
Daniel Vetter07679352012-09-06 22:15:42 +02002500 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002501
Daniel Vetter07679352012-09-06 22:15:42 +02002502 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002503 POSTING_READ(DP_A);
2504 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002505}
2506
Ville Syrjäläadc10302017-10-31 22:51:14 +02002507static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2508 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002509{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002510 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002512
Ville Syrjälä64e10772015-10-29 21:26:01 +02002513 assert_pipe_disabled(dev_priv, crtc->pipe);
2514 assert_dp_port_disabled(intel_dp);
2515 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002516
Ville Syrjäläabfce942015-10-29 21:26:03 +02002517 DRM_DEBUG_KMS("disabling eDP PLL\n");
2518
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002519 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002520
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002521 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002522 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002523 udelay(200);
2524}
2525
Ville Syrjälä857c4162017-10-27 12:45:23 +03002526static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2527{
2528 /*
2529 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2530 * be capable of signalling downstream hpd with a long pulse.
2531 * Whether or not that means D3 is safe to use is not clear,
2532 * but let's assume so until proven otherwise.
2533 *
2534 * FIXME should really check all downstream ports...
2535 */
2536 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2537 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2538 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2539}
2540
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002541/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002542void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002543{
2544 int ret, i;
2545
2546 /* Should have a valid DPCD by this point */
2547 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2548 return;
2549
2550 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002551 if (downstream_hpd_needs_d0(intel_dp))
2552 return;
2553
Jani Nikula9d1a1032014-03-14 16:51:15 +02002554 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2555 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002556 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002557 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2558
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002559 /*
2560 * When turning on, we need to retry for 1ms to give the sink
2561 * time to wake up.
2562 */
2563 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002564 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2565 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002566 if (ret == 1)
2567 break;
2568 msleep(1);
2569 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002570
2571 if (ret == 1 && lspcon->active)
2572 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002573 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002574
2575 if (ret != 1)
2576 DRM_DEBUG_KMS("failed to %s sink power state\n",
2577 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002578}
2579
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002580static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2581 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002582{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002583 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002584 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002585 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002586 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002587 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002588
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002589 if (!intel_display_power_get_if_enabled(dev_priv,
2590 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002591 return false;
2592
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002593 ret = false;
2594
Imre Deak6d129be2014-03-05 16:20:54 +02002595 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002596
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002597 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002598 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002599
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002600 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002601 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002602 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002603 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002604
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002605 for_each_pipe(dev_priv, p) {
2606 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2607 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2608 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002609 ret = true;
2610
2611 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002612 }
2613 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002614
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002615 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002616 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002617 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002618 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2619 } else {
2620 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002621 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002622
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002623 ret = true;
2624
2625out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002626 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002627
2628 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002629}
2630
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002631static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002632 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002633{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002634 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002635 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002636 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002637 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002638 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002639
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002640 if (encoder->type == INTEL_OUTPUT_EDP)
2641 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2642 else
2643 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002644
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002645 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002646
2647 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002648
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002649 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002650 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2651
2652 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002653 flags |= DRM_MODE_FLAG_PHSYNC;
2654 else
2655 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002656
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002657 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002658 flags |= DRM_MODE_FLAG_PVSYNC;
2659 else
2660 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002661 } else {
2662 if (tmp & DP_SYNC_HS_HIGH)
2663 flags |= DRM_MODE_FLAG_PHSYNC;
2664 else
2665 flags |= DRM_MODE_FLAG_NHSYNC;
2666
2667 if (tmp & DP_SYNC_VS_HIGH)
2668 flags |= DRM_MODE_FLAG_PVSYNC;
2669 else
2670 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002671 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002672
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002673 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002674
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002675 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002676 pipe_config->limited_color_range = true;
2677
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002678 pipe_config->lane_count =
2679 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2680
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002681 intel_dp_get_m_n(crtc, pipe_config);
2682
Ville Syrjälä18442d02013-09-13 16:00:08 +03002683 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002684 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002685 pipe_config->port_clock = 162000;
2686 else
2687 pipe_config->port_clock = 270000;
2688 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002689
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002690 pipe_config->base.adjusted_mode.crtc_clock =
2691 intel_dotclock_calculate(pipe_config->port_clock,
2692 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002693
Jani Nikula1853a9d2017-08-18 12:30:20 +03002694 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002695 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002696 /*
2697 * This is a big fat ugly hack.
2698 *
2699 * Some machines in UEFI boot mode provide us a VBT that has 18
2700 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2701 * unknown we fail to light up. Yet the same BIOS boots up with
2702 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2703 * max, not what it tells us to use.
2704 *
2705 * Note: This will still be broken if the eDP panel is not lit
2706 * up by the BIOS, and thus we can't get the mode at module
2707 * load.
2708 */
2709 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002710 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2711 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002712 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002713}
2714
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002715static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002716 const struct intel_crtc_state *old_crtc_state,
2717 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002718{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002719 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002720
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002721 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002722 intel_audio_codec_disable(encoder,
2723 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002724
2725 /* Make sure the panel is off before trying to change the mode. But also
2726 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002727 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002728 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002729 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002730 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002731}
2732
2733static void g4x_disable_dp(struct intel_encoder *encoder,
2734 const struct intel_crtc_state *old_crtc_state,
2735 const struct drm_connector_state *old_conn_state)
2736{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002737 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002738
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002739 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002740 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002741}
2742
2743static void ilk_disable_dp(struct intel_encoder *encoder,
2744 const struct intel_crtc_state *old_crtc_state,
2745 const struct drm_connector_state *old_conn_state)
2746{
2747 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2748}
2749
2750static void vlv_disable_dp(struct intel_encoder *encoder,
2751 const struct intel_crtc_state *old_crtc_state,
2752 const struct drm_connector_state *old_conn_state)
2753{
2754 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2755
2756 intel_psr_disable(intel_dp, old_crtc_state);
2757
2758 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002759}
2760
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002761static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002762 const struct intel_crtc_state *old_crtc_state,
2763 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002764{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002765 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002766 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002767
Ville Syrjäläadc10302017-10-31 22:51:14 +02002768 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002769
2770 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002771 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002772 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002773}
2774
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002775static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002776 const struct intel_crtc_state *old_crtc_state,
2777 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002778{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002779 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002780}
2781
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002782static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002783 const struct intel_crtc_state *old_crtc_state,
2784 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002785{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002786 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002787
Ville Syrjäläadc10302017-10-31 22:51:14 +02002788 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002789
Ville Syrjäläa5805162015-05-26 20:42:30 +03002790 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002791
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002792 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002793 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002794
Ville Syrjäläa5805162015-05-26 20:42:30 +03002795 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002796}
2797
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002798static void
2799_intel_dp_set_link_train(struct intel_dp *intel_dp,
2800 uint32_t *DP,
2801 uint8_t dp_train_pat)
2802{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002803 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002805 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002806
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002807 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2808 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2809 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2810
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002811 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002812 uint32_t temp = I915_READ(DP_TP_CTL(port));
2813
2814 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2815 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2816 else
2817 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2818
2819 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2820 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2821 case DP_TRAINING_PATTERN_DISABLE:
2822 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2823
2824 break;
2825 case DP_TRAINING_PATTERN_1:
2826 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2827 break;
2828 case DP_TRAINING_PATTERN_2:
2829 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2830 break;
2831 case DP_TRAINING_PATTERN_3:
2832 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2833 break;
2834 }
2835 I915_WRITE(DP_TP_CTL(port), temp);
2836
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002837 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002838 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002839 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2840
2841 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2842 case DP_TRAINING_PATTERN_DISABLE:
2843 *DP |= DP_LINK_TRAIN_OFF_CPT;
2844 break;
2845 case DP_TRAINING_PATTERN_1:
2846 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2847 break;
2848 case DP_TRAINING_PATTERN_2:
2849 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2850 break;
2851 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002852 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002853 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2854 break;
2855 }
2856
2857 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002858 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002859 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2860 else
2861 *DP &= ~DP_LINK_TRAIN_MASK;
2862
2863 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2864 case DP_TRAINING_PATTERN_DISABLE:
2865 *DP |= DP_LINK_TRAIN_OFF;
2866 break;
2867 case DP_TRAINING_PATTERN_1:
2868 *DP |= DP_LINK_TRAIN_PAT_1;
2869 break;
2870 case DP_TRAINING_PATTERN_2:
2871 *DP |= DP_LINK_TRAIN_PAT_2;
2872 break;
2873 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002874 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002875 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2876 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002877 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002878 *DP |= DP_LINK_TRAIN_PAT_2;
2879 }
2880 break;
2881 }
2882 }
2883}
2884
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002885static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002886 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002887{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002888 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002889
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002890 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002891
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002892 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002893
2894 /*
2895 * Magic for VLV/CHV. We _must_ first set up the register
2896 * without actually enabling the port, and then do another
2897 * write to enable the port. Otherwise link training will
2898 * fail when the power sequencer is freshly used for this port.
2899 */
2900 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002901 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002902 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002903
2904 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2905 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002906}
2907
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002908static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002909 const struct intel_crtc_state *pipe_config,
2910 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002911{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002912 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002913 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002914 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002915 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002916 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002918 if (WARN_ON(dp_reg & DP_PORT_EN))
2919 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002921 pps_lock(intel_dp);
2922
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002923 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002924 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002925
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002926 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002927
2928 edp_panel_vdd_on(intel_dp);
2929 edp_panel_on(intel_dp);
2930 edp_panel_vdd_off(intel_dp, true);
2931
2932 pps_unlock(intel_dp);
2933
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002934 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002935 unsigned int lane_mask = 0x0;
2936
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002937 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002938 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002939
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002940 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2941 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002942 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002943
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002944 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2945 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002946 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002947
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002948 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002949 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002950 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002951 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002952 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002953}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002954
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002955static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002956 const struct intel_crtc_state *pipe_config,
2957 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002958{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002959 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002960 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002961}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002962
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002963static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002964 const struct intel_crtc_state *pipe_config,
2965 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002966{
Jani Nikula828f5c62013-09-05 16:44:45 +03002967 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2968
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002969 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002970 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002971}
2972
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002973static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002974 const struct intel_crtc_state *pipe_config,
2975 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002976{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002977 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002978 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002979
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002980 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002981
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002982 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002983 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002984 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002985}
2986
Ville Syrjälä83b84592014-10-16 21:29:51 +03002987static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2988{
2989 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002990 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002991 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002992 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002993
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02002994 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2995
Ville Syrjäläd1586942017-02-08 19:52:54 +02002996 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2997 return;
2998
Ville Syrjälä83b84592014-10-16 21:29:51 +03002999 edp_panel_vdd_off_sync(intel_dp);
3000
3001 /*
3002 * VLV seems to get confused when multiple power seqeuencers
3003 * have the same port selected (even if only one has power/vdd
3004 * enabled). The failure manifests as vlv_wait_port_ready() failing
3005 * CHV on the other hand doesn't seem to mind having the same port
3006 * selected in multiple power seqeuencers, but let's clear the
3007 * port select always when logically disconnecting a power sequencer
3008 * from a port.
3009 */
3010 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003011 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003012 I915_WRITE(pp_on_reg, 0);
3013 POSTING_READ(pp_on_reg);
3014
3015 intel_dp->pps_pipe = INVALID_PIPE;
3016}
3017
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003018static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003019 enum pipe pipe)
3020{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003021 struct intel_encoder *encoder;
3022
3023 lockdep_assert_held(&dev_priv->pps_mutex);
3024
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003025 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003026 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003027 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003028
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003029 if (encoder->type != INTEL_OUTPUT_DP &&
3030 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003031 continue;
3032
3033 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003034 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003035
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003036 WARN(intel_dp->active_pipe == pipe,
3037 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3038 pipe_name(pipe), port_name(port));
3039
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003040 if (intel_dp->pps_pipe != pipe)
3041 continue;
3042
3043 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003044 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003045
3046 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003047 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003048 }
3049}
3050
Ville Syrjäläadc10302017-10-31 22:51:14 +02003051static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3052 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003053{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003054 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003055 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003056 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003057
3058 lockdep_assert_held(&dev_priv->pps_mutex);
3059
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003060 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003061
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003062 if (intel_dp->pps_pipe != INVALID_PIPE &&
3063 intel_dp->pps_pipe != crtc->pipe) {
3064 /*
3065 * If another power sequencer was being used on this
3066 * port previously make sure to turn off vdd there while
3067 * we still have control of it.
3068 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003069 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003070 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003071
3072 /*
3073 * We may be stealing the power
3074 * sequencer from another port.
3075 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003076 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003077
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003078 intel_dp->active_pipe = crtc->pipe;
3079
Jani Nikula1853a9d2017-08-18 12:30:20 +03003080 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003081 return;
3082
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003083 /* now it's all ours */
3084 intel_dp->pps_pipe = crtc->pipe;
3085
3086 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003087 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003088
3089 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003090 intel_dp_init_panel_power_sequencer(intel_dp);
3091 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003092}
3093
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003094static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003095 const struct intel_crtc_state *pipe_config,
3096 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003097{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003098 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003099
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003100 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003101}
3102
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003103static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003104 const struct intel_crtc_state *pipe_config,
3105 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003106{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003107 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003108
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003109 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003110}
3111
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003112static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003113 const struct intel_crtc_state *pipe_config,
3114 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003116 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003118 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003119
3120 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003121 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122}
3123
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003124static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003125 const struct intel_crtc_state *pipe_config,
3126 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003127{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003128 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003129
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003130 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003131}
3132
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003133static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003134 const struct intel_crtc_state *old_crtc_state,
3135 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003136{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003137 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003138}
3139
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003140/*
3141 * Fetch AUX CH registers 0x202 - 0x207 which contain
3142 * link status information
3143 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003144bool
Keith Packard93f62da2011-11-01 19:45:03 -07003145intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003146{
Lyude9f085eb2016-04-13 10:58:33 -04003147 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3148 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149}
3150
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303151static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
3152{
3153 uint8_t psr_caps = 0;
3154
Imre Deak9bacd4b2017-05-10 12:21:48 +03003155 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
3156 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303157 return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
3158}
3159
3160static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3161{
3162 uint8_t dprx = 0;
3163
Imre Deak9bacd4b2017-05-10 12:21:48 +03003164 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3165 &dprx) != 1)
3166 return false;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303167 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3168}
3169
Chris Wilsona76f73d2017-01-14 10:51:13 +00003170static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303171{
3172 uint8_t alpm_caps = 0;
3173
Imre Deak9bacd4b2017-05-10 12:21:48 +03003174 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
3175 &alpm_caps) != 1)
3176 return false;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303177 return alpm_caps & DP_ALPM_CAP;
3178}
3179
Paulo Zanoni11002442014-06-13 18:45:41 -03003180/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003181uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003182intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003184 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003185 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003186
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003187 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003188 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3189 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003190 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003192 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003194 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003196 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003198}
3199
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003200uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003201intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3202{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003203 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003204 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003205
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003206 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003207 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3209 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3211 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3213 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3215 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003216 default:
3217 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3218 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003219 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003220 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3222 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3224 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3226 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003228 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003230 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003231 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003232 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3236 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003240 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003242 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003243 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003244 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3246 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003252 }
3253 } else {
3254 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3258 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3260 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003262 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003264 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003265 }
3266}
3267
Daniel Vetter5829975c2015-04-16 11:36:52 +02003268static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003269{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003270 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003271 unsigned long demph_reg_value, preemph_reg_value,
3272 uniqtranscale_reg_value;
3273 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003274
3275 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003277 preemph_reg_value = 0x0004000;
3278 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 demph_reg_value = 0x2B405555;
3281 uniqtranscale_reg_value = 0x552AB83A;
3282 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003284 demph_reg_value = 0x2B404040;
3285 uniqtranscale_reg_value = 0x5548B83A;
3286 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003288 demph_reg_value = 0x2B245555;
3289 uniqtranscale_reg_value = 0x5560B83A;
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 demph_reg_value = 0x2B405555;
3293 uniqtranscale_reg_value = 0x5598DA3A;
3294 break;
3295 default:
3296 return 0;
3297 }
3298 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 preemph_reg_value = 0x0002000;
3301 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x2B404040;
3304 uniqtranscale_reg_value = 0x5552B83A;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003307 demph_reg_value = 0x2B404848;
3308 uniqtranscale_reg_value = 0x5580B83A;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 demph_reg_value = 0x2B404040;
3312 uniqtranscale_reg_value = 0x55ADDA3A;
3313 break;
3314 default:
3315 return 0;
3316 }
3317 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003319 preemph_reg_value = 0x0000000;
3320 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003322 demph_reg_value = 0x2B305555;
3323 uniqtranscale_reg_value = 0x5570B83A;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B2B4040;
3327 uniqtranscale_reg_value = 0x55ADDA3A;
3328 break;
3329 default:
3330 return 0;
3331 }
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 preemph_reg_value = 0x0006000;
3335 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x1B405555;
3338 uniqtranscale_reg_value = 0x55ADDA3A;
3339 break;
3340 default:
3341 return 0;
3342 }
3343 break;
3344 default:
3345 return 0;
3346 }
3347
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003348 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3349 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003350
3351 return 0;
3352}
3353
Daniel Vetter5829975c2015-04-16 11:36:52 +02003354static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003355{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003356 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3357 u32 deemph_reg_value, margin_reg_value;
3358 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003359 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003360
3361 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003363 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003365 deemph_reg_value = 128;
3366 margin_reg_value = 52;
3367 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003369 deemph_reg_value = 128;
3370 margin_reg_value = 77;
3371 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003373 deemph_reg_value = 128;
3374 margin_reg_value = 102;
3375 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377 deemph_reg_value = 128;
3378 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003379 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003380 break;
3381 default:
3382 return 0;
3383 }
3384 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003386 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003388 deemph_reg_value = 85;
3389 margin_reg_value = 78;
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003392 deemph_reg_value = 85;
3393 margin_reg_value = 116;
3394 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003396 deemph_reg_value = 85;
3397 margin_reg_value = 154;
3398 break;
3399 default:
3400 return 0;
3401 }
3402 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 deemph_reg_value = 64;
3407 margin_reg_value = 104;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003410 deemph_reg_value = 64;
3411 margin_reg_value = 154;
3412 break;
3413 default:
3414 return 0;
3415 }
3416 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003420 deemph_reg_value = 43;
3421 margin_reg_value = 154;
3422 break;
3423 default:
3424 return 0;
3425 }
3426 break;
3427 default:
3428 return 0;
3429 }
3430
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003431 chv_set_phy_signal_level(encoder, deemph_reg_value,
3432 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433
3434 return 0;
3435}
3436
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003438gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003440 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003442 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444 default:
3445 signal_levels |= DP_VOLTAGE_0_4;
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448 signal_levels |= DP_VOLTAGE_0_6;
3449 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 signal_levels |= DP_VOLTAGE_0_8;
3452 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454 signal_levels |= DP_VOLTAGE_1_2;
3455 break;
3456 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003457 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459 default:
3460 signal_levels |= DP_PRE_EMPHASIS_0;
3461 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 signal_levels |= DP_PRE_EMPHASIS_3_5;
3464 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466 signal_levels |= DP_PRE_EMPHASIS_6;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469 signal_levels |= DP_PRE_EMPHASIS_9_5;
3470 break;
3471 }
3472 return signal_levels;
3473}
3474
Zhenyu Wange3421a12010-04-08 09:43:27 +08003475/* Gen6's DP voltage swing and pre-emphasis control */
3476static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003477gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003478{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003479 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3480 DP_TRAIN_PRE_EMPHASIS_MASK);
3481 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003484 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003486 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3488 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003489 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003492 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003495 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003496 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003497 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3498 "0x%x\n", signal_levels);
3499 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003500 }
3501}
3502
Keith Packard1a2eb462011-11-16 16:26:07 -08003503/* Gen7's DP voltage swing and pre-emphasis control */
3504static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003505gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003506{
3507 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3508 DP_TRAIN_PRE_EMPHASIS_MASK);
3509 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303510 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003511 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003513 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003515 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3516
Sonika Jindalbd600182014-08-08 16:23:41 +05303517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003518 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003520 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3521
Sonika Jindalbd600182014-08-08 16:23:41 +05303522 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003523 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003525 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3526
3527 default:
3528 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3529 "0x%x\n", signal_levels);
3530 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3531 }
3532}
3533
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003534void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003535intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003536{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003537 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003539 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003540 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003541 uint8_t train_set = intel_dp->train_set[0];
3542
Rodrigo Vivid509af62017-08-29 16:22:24 -07003543 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3544 signal_levels = bxt_signal_levels(intel_dp);
3545 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003546 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003547 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003548 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003549 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003550 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003551 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003552 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003553 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003554 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003555 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003556 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003557 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3558 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003559 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003560 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3561 }
3562
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303563 if (mask)
3564 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3565
3566 DRM_DEBUG_KMS("Using vswing level %d\n",
3567 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3568 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3569 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3570 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003571
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003572 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003573
3574 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3575 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003576}
3577
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003578void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003579intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3580 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003582 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003583 struct drm_i915_private *dev_priv =
3584 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003586 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003587
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003588 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003589 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003590}
3591
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003592void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003593{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003594 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003595 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003596 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003597 uint32_t val;
3598
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003599 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003600 return;
3601
3602 val = I915_READ(DP_TP_CTL(port));
3603 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3604 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3605 I915_WRITE(DP_TP_CTL(port), val);
3606
3607 /*
3608 * On PORT_A we can have only eDP in SST mode. There the only reason
3609 * we need to set idle transmission mode is to work around a HW issue
3610 * where we enable the pipe while not in idle link-training mode.
3611 * In this case there is requirement to wait for a minimum number of
3612 * idle patterns to be sent.
3613 */
3614 if (port == PORT_A)
3615 return;
3616
Chris Wilsona7670172016-06-30 15:33:10 +01003617 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3618 DP_TP_STATUS_IDLE_DONE,
3619 DP_TP_STATUS_IDLE_DONE,
3620 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003621 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3622}
3623
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003625intel_dp_link_down(struct intel_encoder *encoder,
3626 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003628 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3629 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3630 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3631 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003632 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003634 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003635 return;
3636
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003637 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003638 return;
3639
Zhao Yakui28c97732009-10-09 11:39:41 +08003640 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003641
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003642 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003643 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003644 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003645 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003646 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003647 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003648 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3649 else
3650 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003651 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003652 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003653 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003654 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003655
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003656 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3657 I915_WRITE(intel_dp->output_reg, DP);
3658 POSTING_READ(intel_dp->output_reg);
3659
3660 /*
3661 * HW workaround for IBX, we need to move the port
3662 * to transcoder A after disabling it to allow the
3663 * matching HDMI port to be enabled on transcoder A.
3664 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003665 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003666 /*
3667 * We get CPU/PCH FIFO underruns on the other pipe when
3668 * doing the workaround. Sweep them under the rug.
3669 */
3670 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3671 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3672
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003673 /* always enable with pattern 1 (as per spec) */
3674 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3675 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3676 I915_WRITE(intel_dp->output_reg, DP);
3677 POSTING_READ(intel_dp->output_reg);
3678
3679 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003680 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003681 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003682
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003683 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003684 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3685 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003686 }
3687
Keith Packardf01eca22011-09-28 16:48:10 -07003688 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003689
3690 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003691
3692 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3693 pps_lock(intel_dp);
3694 intel_dp->active_pipe = INVALID_PIPE;
3695 pps_unlock(intel_dp);
3696 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003697}
3698
Imre Deak24e807e2016-10-24 19:33:28 +03003699bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003700intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003701{
Lyude9f085eb2016-04-13 10:58:33 -04003702 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3703 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003704 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003705
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003706 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003707
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003708 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3709}
3710
3711static bool
3712intel_edp_init_dpcd(struct intel_dp *intel_dp)
3713{
3714 struct drm_i915_private *dev_priv =
3715 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3716
3717 /* this function is meant to be called only once */
3718 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3719
3720 if (!intel_dp_read_dpcd(intel_dp))
3721 return false;
3722
Jani Nikula84c36752017-05-18 14:10:23 +03003723 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3724 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003725
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003726 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3727 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3728 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3729
3730 /* Check if the panel supports PSR */
3731 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3732 intel_dp->psr_dpcd,
3733 sizeof(intel_dp->psr_dpcd));
3734 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3735 dev_priv->psr.sink_support = true;
3736 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3737 }
3738
3739 if (INTEL_GEN(dev_priv) >= 9 &&
3740 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3741 uint8_t frame_sync_cap;
3742
3743 dev_priv->psr.sink_support = true;
Imre Deak9bacd4b2017-05-10 12:21:48 +03003744 if (drm_dp_dpcd_readb(&intel_dp->aux,
3745 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3746 &frame_sync_cap) != 1)
3747 frame_sync_cap = 0;
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003748 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3749 /* PSR2 needs frame sync as well */
3750 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3751 DRM_DEBUG_KMS("PSR2 %s on sink",
3752 dev_priv->psr.psr2_support ? "supported" : "not supported");
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303753
3754 if (dev_priv->psr.psr2_support) {
3755 dev_priv->psr.y_cord_support =
3756 intel_dp_get_y_cord_status(intel_dp);
3757 dev_priv->psr.colorimetry_support =
3758 intel_dp_get_colorimetry_status(intel_dp);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05303759 dev_priv->psr.alpm =
3760 intel_dp_get_alpm_status(intel_dp);
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05303761 }
3762
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003763 }
3764
Jani Nikula7c838e22017-10-26 17:29:31 +03003765 /*
3766 * Read the eDP display control registers.
3767 *
3768 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3769 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3770 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3771 * method). The display control registers should read zero if they're
3772 * not supported anyway.
3773 */
3774 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003775 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3776 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003777 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003778 intel_dp->edp_dpcd);
3779
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003780 /* Read the eDP 1.4+ supported link rates. */
3781 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003782 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3783 int i;
3784
3785 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3786 sink_rates, sizeof(sink_rates));
3787
3788 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3789 int val = le16_to_cpu(sink_rates[i]);
3790
3791 if (val == 0)
3792 break;
3793
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003794 /* Value read multiplied by 200kHz gives the per-lane
3795 * link rate in kHz. The source rates are, however,
3796 * stored in terms of LS_Clk kHz. The full conversion
3797 * back to symbols is
3798 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3799 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003800 intel_dp->sink_rates[i] = (val * 200) / 10;
3801 }
3802 intel_dp->num_sink_rates = i;
3803 }
3804
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003805 /*
3806 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3807 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3808 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003809 if (intel_dp->num_sink_rates)
3810 intel_dp->use_rate_select = true;
3811 else
3812 intel_dp_set_sink_rates(intel_dp);
3813
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003814 intel_dp_set_common_rates(intel_dp);
3815
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003816 return true;
3817}
3818
3819
3820static bool
3821intel_dp_get_dpcd(struct intel_dp *intel_dp)
3822{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003823 u8 sink_count;
3824
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003825 if (!intel_dp_read_dpcd(intel_dp))
3826 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003827
Jani Nikula68f357c2017-03-28 17:59:05 +03003828 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003829 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003830 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003831 intel_dp_set_common_rates(intel_dp);
3832 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003833
Jani Nikula27dbefb2017-04-06 16:44:17 +03003834 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303835 return false;
3836
3837 /*
3838 * Sink count can change between short pulse hpd hence
3839 * a member variable in intel_dp will track any changes
3840 * between short pulse interrupts.
3841 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003842 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303843
3844 /*
3845 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3846 * a dongle is present but no display. Unless we require to know
3847 * if a dongle is present or not, we don't need to update
3848 * downstream port information. So, an early return here saves
3849 * time from performing other operations which are not required.
3850 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003851 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303852 return false;
3853
Imre Deakc726ad02016-10-24 19:33:24 +03003854 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003855 return true; /* native DP sink */
3856
3857 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3858 return true; /* no per-port downstream info */
3859
Lyude9f085eb2016-04-13 10:58:33 -04003860 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3861 intel_dp->downstream_ports,
3862 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003863 return false; /* downstream port status fetch failed */
3864
3865 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003866}
3867
Dave Airlie0e32b392014-05-02 14:02:48 +10003868static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003869intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003870{
Jani Nikula010b9b32017-04-06 16:44:16 +03003871 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003872
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003873 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003874 return false;
3875
Dave Airlie0e32b392014-05-02 14:02:48 +10003876 if (!intel_dp->can_mst)
3877 return false;
3878
3879 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3880 return false;
3881
Jani Nikula010b9b32017-04-06 16:44:16 +03003882 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003883 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003884
Jani Nikula010b9b32017-04-06 16:44:16 +03003885 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003886}
3887
3888static void
3889intel_dp_configure_mst(struct intel_dp *intel_dp)
3890{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003891 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003892 return;
3893
3894 if (!intel_dp->can_mst)
3895 return;
3896
3897 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3898
3899 if (intel_dp->is_mst)
3900 DRM_DEBUG_KMS("Sink is MST capable\n");
3901 else
3902 DRM_DEBUG_KMS("Sink is not MST capable\n");
3903
3904 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3905 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003906}
3907
Maarten Lankhorst93313532017-11-10 12:34:59 +01003908static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3909 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003910{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003911 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003912 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003914 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003915 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003916 int count = 0;
3917 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003918
3919 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003920 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003921 ret = -EIO;
3922 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003923 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003924
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003925 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003926 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003927 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003928 ret = -EIO;
3929 goto out;
3930 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003931
Rodrigo Vivic6297842015-11-05 10:50:20 -08003932 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003933 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003934
3935 if (drm_dp_dpcd_readb(&intel_dp->aux,
3936 DP_TEST_SINK_MISC, &buf) < 0) {
3937 ret = -EIO;
3938 goto out;
3939 }
3940 count = buf & DP_TEST_COUNT_MASK;
3941 } while (--attempts && count);
3942
3943 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003944 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003945 ret = -ETIMEDOUT;
3946 }
3947
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003948 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003949 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003950 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003951 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003952}
3953
Maarten Lankhorst93313532017-11-10 12:34:59 +01003954static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3955 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003956{
3957 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003958 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003960 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003961 int ret;
3962
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003963 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3964 return -EIO;
3965
3966 if (!(buf & DP_TEST_CRC_SUPPORTED))
3967 return -ENOTTY;
3968
3969 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3970 return -EIO;
3971
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003972 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003973 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003974 if (ret)
3975 return ret;
3976 }
3977
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003978 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003979
3980 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3981 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003982 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003983 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003984 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003985
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003986 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003987 return 0;
3988}
3989
Maarten Lankhorst93313532017-11-10 12:34:59 +01003990int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003991{
3992 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003993 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003995 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003996 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003997 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003998
Maarten Lankhorst93313532017-11-10 12:34:59 +01003999 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004000 if (ret)
4001 return ret;
4002
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004003 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004004 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004005
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004006 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004007 DP_TEST_SINK_MISC, &buf) < 0) {
4008 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004009 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004010 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004011 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004012
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004013 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004014
4015 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004016 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4017 ret = -ETIMEDOUT;
4018 goto stop;
4019 }
4020
4021 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4022 ret = -EIO;
4023 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004024 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004026stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004027 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004028 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004029}
4030
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004031static bool
4032intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4033{
Jani Nikula010b9b32017-04-06 16:44:16 +03004034 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4035 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004036}
4037
Dave Airlie0e32b392014-05-02 14:02:48 +10004038static bool
4039intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4040{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004041 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4042 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4043 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004044}
4045
Todd Previtec5d5ab72015-04-15 08:38:38 -07004046static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004047{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004048 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004049 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004050 uint8_t test_lane_count, test_link_bw;
4051 /* (DP CTS 1.2)
4052 * 4.3.1.11
4053 */
4054 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4055 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4056 &test_lane_count);
4057
4058 if (status <= 0) {
4059 DRM_DEBUG_KMS("Lane count read failed\n");
4060 return DP_TEST_NAK;
4061 }
4062 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004063
4064 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4065 &test_link_bw);
4066 if (status <= 0) {
4067 DRM_DEBUG_KMS("Link Rate read failed\n");
4068 return DP_TEST_NAK;
4069 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004070 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004071
4072 /* Validate the requested link rate and lane count */
4073 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4074 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004075 return DP_TEST_NAK;
4076
4077 intel_dp->compliance.test_lane_count = test_lane_count;
4078 intel_dp->compliance.test_link_rate = test_link_rate;
4079
4080 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004081}
4082
4083static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4084{
Manasi Navare611032b2017-01-24 08:21:49 -08004085 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004086 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004087 __be16 h_width, v_height;
4088 int status = 0;
4089
4090 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004091 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4092 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004093 if (status <= 0) {
4094 DRM_DEBUG_KMS("Test pattern read failed\n");
4095 return DP_TEST_NAK;
4096 }
4097 if (test_pattern != DP_COLOR_RAMP)
4098 return DP_TEST_NAK;
4099
4100 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4101 &h_width, 2);
4102 if (status <= 0) {
4103 DRM_DEBUG_KMS("H Width read failed\n");
4104 return DP_TEST_NAK;
4105 }
4106
4107 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4108 &v_height, 2);
4109 if (status <= 0) {
4110 DRM_DEBUG_KMS("V Height read failed\n");
4111 return DP_TEST_NAK;
4112 }
4113
Jani Nikula010b9b32017-04-06 16:44:16 +03004114 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4115 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004116 if (status <= 0) {
4117 DRM_DEBUG_KMS("TEST MISC read failed\n");
4118 return DP_TEST_NAK;
4119 }
4120 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4121 return DP_TEST_NAK;
4122 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4123 return DP_TEST_NAK;
4124 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4125 case DP_TEST_BIT_DEPTH_6:
4126 intel_dp->compliance.test_data.bpc = 6;
4127 break;
4128 case DP_TEST_BIT_DEPTH_8:
4129 intel_dp->compliance.test_data.bpc = 8;
4130 break;
4131 default:
4132 return DP_TEST_NAK;
4133 }
4134
4135 intel_dp->compliance.test_data.video_pattern = test_pattern;
4136 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4137 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4138 /* Set test active flag here so userspace doesn't interrupt things */
4139 intel_dp->compliance.test_active = 1;
4140
4141 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004142}
4143
4144static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4145{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004146 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004147 struct intel_connector *intel_connector = intel_dp->attached_connector;
4148 struct drm_connector *connector = &intel_connector->base;
4149
4150 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004151 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004152 intel_dp->aux.i2c_defer_count > 6) {
4153 /* Check EDID read for NACKs, DEFERs and corruption
4154 * (DP CTS 1.2 Core r1.1)
4155 * 4.2.2.4 : Failed EDID read, I2C_NAK
4156 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4157 * 4.2.2.6 : EDID corruption detected
4158 * Use failsafe mode for all cases
4159 */
4160 if (intel_dp->aux.i2c_nack_count > 0 ||
4161 intel_dp->aux.i2c_defer_count > 0)
4162 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4163 intel_dp->aux.i2c_nack_count,
4164 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004165 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004166 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304167 struct edid *block = intel_connector->detect_edid;
4168
4169 /* We have to write the checksum
4170 * of the last block read
4171 */
4172 block += intel_connector->detect_edid->extensions;
4173
Jani Nikula010b9b32017-04-06 16:44:16 +03004174 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4175 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004176 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4177
4178 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004179 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004180 }
4181
4182 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004183 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004184
Todd Previtec5d5ab72015-04-15 08:38:38 -07004185 return test_result;
4186}
4187
4188static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4189{
4190 uint8_t test_result = DP_TEST_NAK;
4191 return test_result;
4192}
4193
4194static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4195{
4196 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004197 uint8_t request = 0;
4198 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004199
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004200 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004201 if (status <= 0) {
4202 DRM_DEBUG_KMS("Could not read test request from sink\n");
4203 goto update_status;
4204 }
4205
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004206 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004207 case DP_TEST_LINK_TRAINING:
4208 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004209 response = intel_dp_autotest_link_training(intel_dp);
4210 break;
4211 case DP_TEST_LINK_VIDEO_PATTERN:
4212 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004213 response = intel_dp_autotest_video_pattern(intel_dp);
4214 break;
4215 case DP_TEST_LINK_EDID_READ:
4216 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004217 response = intel_dp_autotest_edid(intel_dp);
4218 break;
4219 case DP_TEST_LINK_PHY_TEST_PATTERN:
4220 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004221 response = intel_dp_autotest_phy_pattern(intel_dp);
4222 break;
4223 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004224 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004225 break;
4226 }
4227
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004228 if (response & DP_TEST_ACK)
4229 intel_dp->compliance.test_type = request;
4230
Todd Previtec5d5ab72015-04-15 08:38:38 -07004231update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004232 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004233 if (status <= 0)
4234 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004235}
4236
Dave Airlie0e32b392014-05-02 14:02:48 +10004237static int
4238intel_dp_check_mst_status(struct intel_dp *intel_dp)
4239{
4240 bool bret;
4241
4242 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004243 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004244 int ret = 0;
4245 int retry;
4246 bool handled;
4247 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4248go_again:
4249 if (bret == true) {
4250
4251 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004252 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004253 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004254 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4255 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004256 intel_dp_stop_link_train(intel_dp);
4257 }
4258
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004259 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004260 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4261
4262 if (handled) {
4263 for (retry = 0; retry < 3; retry++) {
4264 int wret;
4265 wret = drm_dp_dpcd_write(&intel_dp->aux,
4266 DP_SINK_COUNT_ESI+1,
4267 &esi[1], 3);
4268 if (wret == 3) {
4269 break;
4270 }
4271 }
4272
4273 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4274 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004275 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004276 goto go_again;
4277 }
4278 } else
4279 ret = 0;
4280
4281 return ret;
4282 } else {
4283 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4284 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4285 intel_dp->is_mst = false;
4286 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4287 /* send a hotplug event */
4288 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4289 }
4290 }
4291 return -EINVAL;
4292}
4293
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304294static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004295intel_dp_retrain_link(struct intel_dp *intel_dp)
4296{
4297 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4298 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4299 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4300
4301 /* Suppress underruns caused by re-training */
4302 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4303 if (crtc->config->has_pch_encoder)
4304 intel_set_pch_fifo_underrun_reporting(dev_priv,
4305 intel_crtc_pch_transcoder(crtc), false);
4306
4307 intel_dp_start_link_train(intel_dp);
4308 intel_dp_stop_link_train(intel_dp);
4309
4310 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004311 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004312
4313 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4314 if (crtc->config->has_pch_encoder)
4315 intel_set_pch_fifo_underrun_reporting(dev_priv,
4316 intel_crtc_pch_transcoder(crtc), true);
4317}
4318
4319static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304320intel_dp_check_link_status(struct intel_dp *intel_dp)
4321{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004322 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304323 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004324 struct drm_connector_state *conn_state =
4325 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304326 u8 link_status[DP_LINK_STATUS_SIZE];
4327
Ville Syrjälä2f773472017-11-09 17:27:58 +02004328 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304329
4330 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4331 DRM_ERROR("Failed to get link status\n");
4332 return;
4333 }
4334
Daniel Vetter42e5e652017-11-13 17:01:40 +01004335 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304336 return;
4337
Daniel Vetter42e5e652017-11-13 17:01:40 +01004338 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4339
4340 if (!conn_state->crtc->state->active)
4341 return;
4342
4343 if (conn_state->commit &&
4344 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304345 return;
4346
Manasi Navare14c562c2017-04-06 14:00:12 -07004347 /*
4348 * Validate the cached values of intel_dp->link_rate and
4349 * intel_dp->lane_count before attempting to retrain.
4350 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004351 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4352 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004353 return;
4354
Manasi Navareda15f7c2017-01-24 08:16:34 -08004355 /* Retrain if Channel EQ or CR not ok */
4356 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304357 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4358 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004359
4360 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304361 }
4362}
4363
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004364/*
4365 * According to DP spec
4366 * 5.1.2:
4367 * 1. Read DPCD
4368 * 2. Configure link according to Receiver Capabilities
4369 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4370 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304371 *
4372 * intel_dp_short_pulse - handles short pulse interrupts
4373 * when full detection is not required.
4374 * Returns %true if short pulse is handled and full detection
4375 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004376 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304377static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304378intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004379{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004380 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004381 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304382 u8 old_sink_count = intel_dp->sink_count;
4383 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004384
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304385 /*
4386 * Clearing compliance test variables to allow capturing
4387 * of values for next automated test request.
4388 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004389 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304390
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304391 /*
4392 * Now read the DPCD to see if it's actually running
4393 * If the current value of sink count doesn't match with
4394 * the value that was stored earlier or dpcd read failed
4395 * we need to do full detection
4396 */
4397 ret = intel_dp_get_dpcd(intel_dp);
4398
4399 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4400 /* No need to proceed if we are going to do full detect */
4401 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004402 }
4403
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004404 /* Try to read the source of the interrupt */
4405 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004406 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4407 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004408 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004409 drm_dp_dpcd_writeb(&intel_dp->aux,
4410 DP_DEVICE_SERVICE_IRQ_VECTOR,
4411 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004412
4413 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004414 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004415 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4416 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4417 }
4418
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304419 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004420
Manasi Navareda15f7c2017-01-24 08:16:34 -08004421 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4422 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4423 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004424 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004425 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304426
4427 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004428}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004429
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004430/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004431static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004432intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004433{
Imre Deake393d0d2017-02-22 17:10:52 +02004434 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004435 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004436 uint8_t type;
4437
Imre Deake393d0d2017-02-22 17:10:52 +02004438 if (lspcon->active)
4439 lspcon_resume(lspcon);
4440
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004441 if (!intel_dp_get_dpcd(intel_dp))
4442 return connector_status_disconnected;
4443
Jani Nikula1853a9d2017-08-18 12:30:20 +03004444 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304445 return connector_status_connected;
4446
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004447 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004448 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004449 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004450
4451 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004452 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4453 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004454
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304455 return intel_dp->sink_count ?
4456 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004457 }
4458
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004459 if (intel_dp_can_mst(intel_dp))
4460 return connector_status_connected;
4461
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004462 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004463 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004464 return connector_status_connected;
4465
4466 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004467 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4468 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4469 if (type == DP_DS_PORT_TYPE_VGA ||
4470 type == DP_DS_PORT_TYPE_NON_EDID)
4471 return connector_status_unknown;
4472 } else {
4473 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4474 DP_DWN_STRM_PORT_TYPE_MASK;
4475 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4476 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4477 return connector_status_unknown;
4478 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004479
4480 /* Anything else is out of spec, warn and ignore */
4481 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004482 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004483}
4484
4485static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004486edp_detect(struct intel_dp *intel_dp)
4487{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004488 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004489 enum drm_connector_status status;
4490
Mika Kahola1650be72016-12-13 10:02:47 +02004491 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004492 if (status == connector_status_unknown)
4493 status = connector_status_connected;
4494
4495 return status;
4496}
4497
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004498static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004499{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004500 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004501 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004502
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004503 switch (encoder->hpd_pin) {
4504 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004505 bit = SDE_PORTB_HOTPLUG;
4506 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004507 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004508 bit = SDE_PORTC_HOTPLUG;
4509 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004510 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004511 bit = SDE_PORTD_HOTPLUG;
4512 break;
4513 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004514 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004515 return false;
4516 }
4517
4518 return I915_READ(SDEISR) & bit;
4519}
4520
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004521static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004522{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004523 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004524 u32 bit;
4525
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004526 switch (encoder->hpd_pin) {
4527 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004528 bit = SDE_PORTB_HOTPLUG_CPT;
4529 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004530 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004531 bit = SDE_PORTC_HOTPLUG_CPT;
4532 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004533 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004534 bit = SDE_PORTD_HOTPLUG_CPT;
4535 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004536 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004537 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004538 return false;
4539 }
4540
4541 return I915_READ(SDEISR) & bit;
4542}
4543
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004544static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004545{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004546 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004547 u32 bit;
4548
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004549 switch (encoder->hpd_pin) {
4550 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004551 bit = SDE_PORTA_HOTPLUG_SPT;
4552 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004553 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004554 bit = SDE_PORTE_HOTPLUG_SPT;
4555 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004556 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004557 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004558 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004559
Jani Nikulab93433c2015-08-20 10:47:36 +03004560 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004561}
4562
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004563static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004564{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004565 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004566 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004567
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004568 switch (encoder->hpd_pin) {
4569 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004570 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4571 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004572 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004573 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4574 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004575 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004576 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4577 break;
4578 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004579 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004580 return false;
4581 }
4582
4583 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4584}
4585
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004586static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004587{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004588 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004589 u32 bit;
4590
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004591 switch (encoder->hpd_pin) {
4592 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004593 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004594 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004595 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004596 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004597 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004598 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004599 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004600 break;
4601 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004602 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004603 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004604 }
4605
Jani Nikula1d245982015-08-20 10:47:37 +03004606 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004607}
4608
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004609static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004610{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004611 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4612
4613 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004614 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4615 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004616 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004617}
4618
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004619static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004620{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004621 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4622
4623 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004624 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4625 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004626 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004627}
4628
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004629static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004630{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004631 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4632
4633 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004634 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4635 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004636 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004637}
4638
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004639static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004640{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004641 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4642
4643 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004644 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4645 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004646 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004647}
4648
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004649static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004650{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004651 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004652 u32 bit;
4653
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004654 switch (encoder->hpd_pin) {
4655 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004656 bit = BXT_DE_PORT_HP_DDIA;
4657 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004658 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004659 bit = BXT_DE_PORT_HP_DDIB;
4660 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004661 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004662 bit = BXT_DE_PORT_HP_DDIC;
4663 break;
4664 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004665 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004666 return false;
4667 }
4668
4669 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4670}
4671
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004672/*
4673 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004674 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004675 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004676 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004677 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004678bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004679{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004680 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4681
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004682 if (HAS_GMCH_DISPLAY(dev_priv)) {
4683 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004684 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004685 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004686 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004687 }
4688
4689 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004690 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004691 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004692 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004693 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004694 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004695 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004696 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004697 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004698 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004699 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004700 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004701}
4702
Keith Packard8c241fe2011-09-28 16:38:44 -07004703static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004704intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004705{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004706 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004707
Jani Nikula9cd300e2012-10-19 14:51:52 +03004708 /* use cached edid if we have one */
4709 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004710 /* invalid edid */
4711 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004712 return NULL;
4713
Jani Nikula55e9ede2013-10-01 10:38:54 +03004714 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004715 } else
4716 return drm_get_edid(&intel_connector->base,
4717 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004718}
4719
Chris Wilsonbeb60602014-09-02 20:04:00 +01004720static void
4721intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004722{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004723 struct intel_connector *intel_connector = intel_dp->attached_connector;
4724 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004725
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304726 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 edid = intel_dp_get_edid(intel_dp);
4728 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004729
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004730 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004731}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004732
Chris Wilsonbeb60602014-09-02 20:04:00 +01004733static void
4734intel_dp_unset_edid(struct intel_dp *intel_dp)
4735{
4736 struct intel_connector *intel_connector = intel_dp->attached_connector;
4737
4738 kfree(intel_connector->detect_edid);
4739 intel_connector->detect_edid = NULL;
4740
4741 intel_dp->has_audio = false;
4742}
4743
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004744static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004745intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004746{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004747 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4748 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004749 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004750 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004751
Ville Syrjälä2f773472017-11-09 17:27:58 +02004752 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004753
Ville Syrjälä2f773472017-11-09 17:27:58 +02004754 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004755
Chris Wilsond410b562014-09-02 20:03:59 +01004756 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004757 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004758 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004759 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004760 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004761 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004762 status = connector_status_disconnected;
4763
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004764 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004765 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304766
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004767 if (intel_dp->is_mst) {
4768 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4769 intel_dp->is_mst,
4770 intel_dp->mst_mgr.mst_state);
4771 intel_dp->is_mst = false;
4772 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4773 intel_dp->is_mst);
4774 }
4775
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004776 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304777 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004778
Manasi Navared7e8ef02017-02-07 16:54:11 -08004779 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004780 /* Initial max link lane count */
4781 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004782
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004783 /* Initial max link rate */
4784 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004785
4786 intel_dp->reset_link_params = false;
4787 }
Manasi Navaref4829842016-12-05 16:27:36 -08004788
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004789 intel_dp_print_rates(intel_dp);
4790
Jani Nikula84c36752017-05-18 14:10:23 +03004791 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4792 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004793
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004794 intel_dp_configure_mst(intel_dp);
4795
4796 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304797 /*
4798 * If we are in MST mode then this connector
4799 * won't appear connected or have anything
4800 * with EDID on it
4801 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004802 status = connector_status_disconnected;
4803 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004804 } else {
4805 /*
4806 * If display is now connected check links status,
4807 * there has been known issues of link loss triggerring
4808 * long pulse.
4809 *
4810 * Some sinks (eg. ASUS PB287Q) seem to perform some
4811 * weird HPD ping pong during modesets. So we can apparently
4812 * end up with HPD going low during a modeset, and then
4813 * going back up soon after. And once that happens we must
4814 * retrain the link to get a picture. That's in case no
4815 * userspace component reacted to intermittent HPD dip.
4816 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304817 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004818 }
4819
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304820 /*
4821 * Clearing NACK and defer counts to get their exact values
4822 * while reading EDID which are required by Compliance tests
4823 * 4.2.2.4 and 4.2.2.5
4824 */
4825 intel_dp->aux.i2c_nack_count = 0;
4826 intel_dp->aux.i2c_defer_count = 0;
4827
Chris Wilsonbeb60602014-09-02 20:04:00 +01004828 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004829 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004830 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304831 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004832
Todd Previte09b1eb12015-04-20 15:27:34 -07004833 /* Try to read the source of the interrupt */
4834 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004835 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4836 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004837 /* Clear interrupt source */
4838 drm_dp_dpcd_writeb(&intel_dp->aux,
4839 DP_DEVICE_SERVICE_IRQ_VECTOR,
4840 sink_irq_vector);
4841
4842 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4843 intel_dp_handle_test_request(intel_dp);
4844 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4845 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4846 }
4847
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004848out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004849 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304850 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304851
Ville Syrjälä2f773472017-11-09 17:27:58 +02004852 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004853 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304854}
4855
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004856static int
4857intel_dp_detect(struct drm_connector *connector,
4858 struct drm_modeset_acquire_ctx *ctx,
4859 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304860{
4861 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004862 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304863
4864 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4865 connector->base.id, connector->name);
4866
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304867 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004868 if (!intel_dp->detect_done) {
4869 struct drm_crtc *crtc;
4870 int ret;
4871
4872 crtc = connector->state->crtc;
4873 if (crtc) {
4874 ret = drm_modeset_lock(&crtc->mutex, ctx);
4875 if (ret)
4876 return ret;
4877 }
4878
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004879 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004880 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304881
4882 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304883
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004884 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004885}
4886
Chris Wilsonbeb60602014-09-02 20:04:00 +01004887static void
4888intel_dp_force(struct drm_connector *connector)
4889{
4890 struct intel_dp *intel_dp = intel_attached_dp(connector);
4891 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004892 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004893
4894 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4895 connector->base.id, connector->name);
4896 intel_dp_unset_edid(intel_dp);
4897
4898 if (connector->status != connector_status_connected)
4899 return;
4900
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004901 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004902
4903 intel_dp_set_edid(intel_dp);
4904
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004905 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004906}
4907
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004908static int intel_dp_get_modes(struct drm_connector *connector)
4909{
Jani Nikuladd06f902012-10-19 14:51:50 +03004910 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004911 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004912
Chris Wilsonbeb60602014-09-02 20:04:00 +01004913 edid = intel_connector->detect_edid;
4914 if (edid) {
4915 int ret = intel_connector_update_modes(connector, edid);
4916 if (ret)
4917 return ret;
4918 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004919
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004920 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004921 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004922 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004923 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004924
4925 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004926 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004927 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004928 drm_mode_probed_add(connector, mode);
4929 return 1;
4930 }
4931 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004932
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004933 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004934}
4935
Chris Wilsonf6849602010-09-19 09:29:33 +01004936static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004937intel_dp_connector_register(struct drm_connector *connector)
4938{
4939 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004940 int ret;
4941
4942 ret = intel_connector_register(connector);
4943 if (ret)
4944 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004945
4946 i915_debugfs_connector_add(connector);
4947
4948 DRM_DEBUG_KMS("registering %s bus for %s\n",
4949 intel_dp->aux.name, connector->kdev->kobj.name);
4950
4951 intel_dp->aux.dev = connector->kdev;
4952 return drm_dp_aux_register(&intel_dp->aux);
4953}
4954
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004955static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004956intel_dp_connector_unregister(struct drm_connector *connector)
4957{
4958 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4959 intel_connector_unregister(connector);
4960}
4961
4962static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004963intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004964{
Jani Nikula1d508702012-10-19 14:51:49 +03004965 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004966
Chris Wilson10e972d2014-09-04 21:43:45 +01004967 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004968
Jani Nikula9cd300e2012-10-19 14:51:52 +03004969 if (!IS_ERR_OR_NULL(intel_connector->edid))
4970 kfree(intel_connector->edid);
4971
Jani Nikula1853a9d2017-08-18 12:30:20 +03004972 /*
4973 * Can't call intel_dp_is_edp() since the encoder may have been
4974 * destroyed already.
4975 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004976 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004977 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004978
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004980 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981}
4982
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004983void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004984{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004985 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4986 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004987
Dave Airlie0e32b392014-05-02 14:02:48 +10004988 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004989 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07004990 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004991 /*
4992 * vdd might still be enabled do to the delayed vdd off.
4993 * Make sure vdd is actually turned off here.
4994 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004995 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004996 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004997 pps_unlock(intel_dp);
4998
Clint Taylor01527b32014-07-07 13:01:46 -07004999 if (intel_dp->edp_notifier.notifier_call) {
5000 unregister_reboot_notifier(&intel_dp->edp_notifier);
5001 intel_dp->edp_notifier.notifier_call = NULL;
5002 }
Keith Packardbd943152011-09-18 23:09:52 -07005003 }
Chris Wilson99681882016-06-20 09:29:17 +01005004
5005 intel_dp_aux_fini(intel_dp);
5006
Imre Deakc8bd0e42014-12-12 17:57:38 +02005007 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005008 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005009}
5010
Imre Deakbf93ba62016-04-18 10:04:21 +03005011void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005012{
5013 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5014
Jani Nikula1853a9d2017-08-18 12:30:20 +03005015 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005016 return;
5017
Ville Syrjälä951468f2014-09-04 14:55:31 +03005018 /*
5019 * vdd might still be enabled do to the delayed vdd off.
5020 * Make sure vdd is actually turned off here.
5021 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005022 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005023 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005024 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005025 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005026}
5027
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005028static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5029{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005030 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005031
5032 lockdep_assert_held(&dev_priv->pps_mutex);
5033
5034 if (!edp_have_panel_vdd(intel_dp))
5035 return;
5036
5037 /*
5038 * The VDD bit needs a power domain reference, so if the bit is
5039 * already enabled when we boot or resume, grab this reference and
5040 * schedule a vdd off, so we don't hold on to the reference
5041 * indefinitely.
5042 */
5043 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005044 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005045
5046 edp_panel_vdd_schedule_off(intel_dp);
5047}
5048
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005049static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5050{
5051 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5052
5053 if ((intel_dp->DP & DP_PORT_EN) == 0)
5054 return INVALID_PIPE;
5055
5056 if (IS_CHERRYVIEW(dev_priv))
5057 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5058 else
5059 return PORT_TO_PIPE(intel_dp->DP);
5060}
5061
Imre Deakbf93ba62016-04-18 10:04:21 +03005062void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005063{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005064 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005065 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5066 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005067
5068 if (!HAS_DDI(dev_priv))
5069 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005070
Imre Deakdd75f6d2016-11-21 21:15:05 +02005071 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305072 lspcon_resume(lspcon);
5073
Manasi Navared7e8ef02017-02-07 16:54:11 -08005074 intel_dp->reset_link_params = true;
5075
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005076 pps_lock(intel_dp);
5077
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005078 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5079 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5080
Jani Nikula1853a9d2017-08-18 12:30:20 +03005081 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005082 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005083 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005084 intel_edp_panel_vdd_sanitize(intel_dp);
5085 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005086
5087 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005088}
5089
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005090static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005091 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005092 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005093 .atomic_get_property = intel_digital_connector_atomic_get_property,
5094 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005095 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005096 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005097 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005098 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005099 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005100};
5101
5102static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005103 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005104 .get_modes = intel_dp_get_modes,
5105 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005106 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005107};
5108
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005109static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005110 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005111 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005112};
5113
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005114enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005115intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5116{
5117 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005118 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005119 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005120
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005121 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5122 /*
5123 * vdd off can generate a long pulse on eDP which
5124 * would require vdd on to handle it, and thus we
5125 * would end up in an endless cycle of
5126 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5127 */
5128 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005129 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005130 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005131 }
5132
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005133 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005134 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005135 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005136
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005137 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005138 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005139 intel_dp->detect_done = false;
5140 return IRQ_NONE;
5141 }
5142
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005143 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005144
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005145 if (intel_dp->is_mst) {
5146 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5147 /*
5148 * If we were in MST mode, and device is not
5149 * there, get out of MST mode
5150 */
5151 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5152 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5153 intel_dp->is_mst = false;
5154 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5155 intel_dp->is_mst);
5156 intel_dp->detect_done = false;
5157 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005158 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005159 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005160
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005161 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005162 struct drm_modeset_acquire_ctx ctx;
5163 struct drm_connector *connector = &intel_dp->attached_connector->base;
5164 struct drm_crtc *crtc;
5165 int iret;
5166 bool handled = false;
5167
5168 drm_modeset_acquire_init(&ctx, 0);
5169retry:
5170 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5171 if (iret)
5172 goto err;
5173
5174 crtc = connector->state->crtc;
5175 if (crtc) {
5176 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5177 if (iret)
5178 goto err;
5179 }
5180
5181 handled = intel_dp_short_pulse(intel_dp);
5182
5183err:
5184 if (iret == -EDEADLK) {
5185 drm_modeset_backoff(&ctx);
5186 goto retry;
5187 }
5188
5189 drm_modeset_drop_locks(&ctx);
5190 drm_modeset_acquire_fini(&ctx);
5191 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5192
5193 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005194 intel_dp->detect_done = false;
5195 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305196 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005197 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005198
5199 ret = IRQ_HANDLED;
5200
Imre Deak1c767b32014-08-18 14:42:42 +03005201put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005202 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005203
5204 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005205}
5206
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005207/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005208bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005209{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005210 /*
5211 * eDP not supported on g4x. so bail out early just
5212 * for a bit extra safety in case the VBT is bonkers.
5213 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005214 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005215 return false;
5216
Imre Deaka98d9c12016-12-21 12:17:24 +02005217 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005218 return true;
5219
Jani Nikula951d9ef2016-03-16 12:43:31 +02005220 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005221}
5222
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005223static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005224intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5225{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005226 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005227 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005228
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005229 if (!IS_G4X(dev_priv) && port != PORT_A)
5230 intel_attach_force_audio_property(connector);
5231
Chris Wilsone953fd72011-02-21 22:23:52 +00005232 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005233
Jani Nikula1853a9d2017-08-18 12:30:20 +03005234 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005235 u32 allowed_scalers;
5236
5237 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5238 if (!HAS_GMCH_DISPLAY(dev_priv))
5239 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5240
5241 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5242
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005243 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005244
Yuly Novikov53b41832012-10-26 12:04:00 +03005245 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005246}
5247
Imre Deakdada1a92014-01-29 13:25:41 +02005248static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5249{
Abhay Kumard28d4732016-01-22 17:39:04 -08005250 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005251 intel_dp->last_power_on = jiffies;
5252 intel_dp->last_backlight_off = jiffies;
5253}
5254
Daniel Vetter67a54562012-10-20 20:57:45 +02005255static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005256intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005257{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005258 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305259 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005260 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005261
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005262 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005263
5264 /* Workaround: Need to write PP_CONTROL with the unlock key as
5265 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305266 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005267
Imre Deak8e8232d2016-06-16 16:37:21 +03005268 pp_on = I915_READ(regs.pp_on);
5269 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005270 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5271 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005272 I915_WRITE(regs.pp_ctrl, pp_ctl);
5273 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305274 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005275
5276 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005277 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5278 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005279
Imre Deak54648612016-06-16 16:37:22 +03005280 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5281 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005282
Imre Deak54648612016-06-16 16:37:22 +03005283 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5284 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005285
Imre Deak54648612016-06-16 16:37:22 +03005286 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5287 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005288
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005289 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5290 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005291 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5292 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305293 } else {
Imre Deak54648612016-06-16 16:37:22 +03005294 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005295 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305296 }
Imre Deak54648612016-06-16 16:37:22 +03005297}
5298
5299static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005300intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5301{
5302 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5303 state_name,
5304 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5305}
5306
5307static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005308intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005309{
5310 struct edp_power_seq hw;
5311 struct edp_power_seq *sw = &intel_dp->pps_delays;
5312
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005313 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005314
5315 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5316 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5317 DRM_ERROR("PPS state mismatch\n");
5318 intel_pps_dump_state("sw", sw);
5319 intel_pps_dump_state("hw", &hw);
5320 }
5321}
5322
5323static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005324intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005325{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005326 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005327 struct edp_power_seq cur, vbt, spec,
5328 *final = &intel_dp->pps_delays;
5329
5330 lockdep_assert_held(&dev_priv->pps_mutex);
5331
5332 /* already initialized? */
5333 if (final->t11_t12 != 0)
5334 return;
5335
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005336 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005337
Imre Deakde9c1b62016-06-16 20:01:46 +03005338 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005339
Jani Nikula6aa23e62016-03-24 17:50:20 +02005340 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005341 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5342 * of 500ms appears to be too short. Ocassionally the panel
5343 * just fails to power back on. Increasing the delay to 800ms
5344 * seems sufficient to avoid this problem.
5345 */
5346 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005347 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005348 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5349 vbt.t11_t12);
5350 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005351 /* T11_T12 delay is special and actually in units of 100ms, but zero
5352 * based in the hw (so we need to add 100 ms). But the sw vbt
5353 * table multiplies it with 1000 to make it in units of 100usec,
5354 * too. */
5355 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005356
5357 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5358 * our hw here, which are all in 100usec. */
5359 spec.t1_t3 = 210 * 10;
5360 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5361 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5362 spec.t10 = 500 * 10;
5363 /* This one is special and actually in units of 100ms, but zero
5364 * based in the hw (so we need to add 100 ms). But the sw vbt
5365 * table multiplies it with 1000 to make it in units of 100usec,
5366 * too. */
5367 spec.t11_t12 = (510 + 100) * 10;
5368
Imre Deakde9c1b62016-06-16 20:01:46 +03005369 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005370
5371 /* Use the max of the register settings and vbt. If both are
5372 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005373#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005374 spec.field : \
5375 max(cur.field, vbt.field))
5376 assign_final(t1_t3);
5377 assign_final(t8);
5378 assign_final(t9);
5379 assign_final(t10);
5380 assign_final(t11_t12);
5381#undef assign_final
5382
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005383#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005384 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5385 intel_dp->backlight_on_delay = get_delay(t8);
5386 intel_dp->backlight_off_delay = get_delay(t9);
5387 intel_dp->panel_power_down_delay = get_delay(t10);
5388 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5389#undef get_delay
5390
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005391 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5392 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5393 intel_dp->panel_power_cycle_delay);
5394
5395 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5396 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005397
5398 /*
5399 * We override the HW backlight delays to 1 because we do manual waits
5400 * on them. For T8, even BSpec recommends doing it. For T9, if we
5401 * don't do this, we'll end up waiting for the backlight off delay
5402 * twice: once when we do the manual sleep, and once when we disable
5403 * the panel and wait for the PP_STATUS bit to become zero.
5404 */
5405 final->t8 = 1;
5406 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005407
5408 /*
5409 * HW has only a 100msec granularity for t11_t12 so round it up
5410 * accordingly.
5411 */
5412 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005413}
5414
5415static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005416intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005417 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005418{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005419 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005420 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005421 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005422 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005423 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005424 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005425
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005426 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005427
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005428 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005429
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005430 /*
5431 * On some VLV machines the BIOS can leave the VDD
5432 * enabled even on power seqeuencers which aren't
5433 * hooked up to any port. This would mess up the
5434 * power domain tracking the first time we pick
5435 * one of these power sequencers for use since
5436 * edp_panel_vdd_on() would notice that the VDD was
5437 * already on and therefore wouldn't grab the power
5438 * domain reference. Disable VDD first to avoid this.
5439 * This also avoids spuriously turning the VDD on as
5440 * soon as the new power seqeuencer gets initialized.
5441 */
5442 if (force_disable_vdd) {
5443 u32 pp = ironlake_get_pp_control(intel_dp);
5444
5445 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5446
5447 if (pp & EDP_FORCE_VDD)
5448 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5449
5450 pp &= ~EDP_FORCE_VDD;
5451
5452 I915_WRITE(regs.pp_ctrl, pp);
5453 }
5454
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005455 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005456 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5457 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005458 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005459 /* Compute the divisor for the pp clock, simply match the Bspec
5460 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005461 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5462 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005463 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305464 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005465 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305466 << BXT_POWER_CYCLE_DELAY_SHIFT);
5467 } else {
5468 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5469 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5470 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5471 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005472
5473 /* Haswell doesn't have any port selection bits for the panel
5474 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005475 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005476 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005477 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005478 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005479 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005480 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005481 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005482 }
5483
Jesse Barnes453c5422013-03-28 09:55:41 -07005484 pp_on |= port_sel;
5485
Imre Deak8e8232d2016-06-16 16:37:21 +03005486 I915_WRITE(regs.pp_on, pp_on);
5487 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005488 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5489 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005490 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305491 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005492 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005493
Daniel Vetter67a54562012-10-20 20:57:45 +02005494 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005495 I915_READ(regs.pp_on),
5496 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005497 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5498 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005499 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5500 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005501}
5502
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005503static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005504{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005505 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005506
5507 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005508 vlv_initial_power_sequencer_setup(intel_dp);
5509 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005510 intel_dp_init_panel_power_sequencer(intel_dp);
5511 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005512 }
5513}
5514
Vandana Kannanb33a2812015-02-13 15:33:03 +05305515/**
5516 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005517 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005518 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305519 * @refresh_rate: RR to be programmed
5520 *
5521 * This function gets called when refresh rate (RR) has to be changed from
5522 * one frequency to another. Switches can be between high and low RR
5523 * supported by the panel or to any other RR based on media playback (in
5524 * this case, RR value needs to be passed from user space).
5525 *
5526 * The caller of this function needs to take a lock on dev_priv->drrs.
5527 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005528static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005529 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005530 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305531{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305532 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305533 struct intel_digital_port *dig_port = NULL;
5534 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305536 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305537
5538 if (refresh_rate <= 0) {
5539 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5540 return;
5541 }
5542
Vandana Kannan96178ee2015-01-10 02:25:56 +05305543 if (intel_dp == NULL) {
5544 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305545 return;
5546 }
5547
Vandana Kannan96178ee2015-01-10 02:25:56 +05305548 dig_port = dp_to_dig_port(intel_dp);
5549 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305550
5551 if (!intel_crtc) {
5552 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5553 return;
5554 }
5555
Vandana Kannan96178ee2015-01-10 02:25:56 +05305556 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305557 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5558 return;
5559 }
5560
Vandana Kannan96178ee2015-01-10 02:25:56 +05305561 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5562 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305563 index = DRRS_LOW_RR;
5564
Vandana Kannan96178ee2015-01-10 02:25:56 +05305565 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305566 DRM_DEBUG_KMS(
5567 "DRRS requested for previously set RR...ignoring\n");
5568 return;
5569 }
5570
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005571 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305572 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5573 return;
5574 }
5575
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005576 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305577 switch (index) {
5578 case DRRS_HIGH_RR:
5579 intel_dp_set_m_n(intel_crtc, M1_N1);
5580 break;
5581 case DRRS_LOW_RR:
5582 intel_dp_set_m_n(intel_crtc, M2_N2);
5583 break;
5584 case DRRS_MAX_RR:
5585 default:
5586 DRM_ERROR("Unsupported refreshrate type\n");
5587 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005588 } else if (INTEL_GEN(dev_priv) > 6) {
5589 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005590 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305591
Ville Syrjälä649636e2015-09-22 19:50:01 +03005592 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305593 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005594 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305595 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5596 else
5597 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305598 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005599 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305600 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5601 else
5602 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305603 }
5604 I915_WRITE(reg, val);
5605 }
5606
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305607 dev_priv->drrs.refresh_rate_type = index;
5608
5609 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5610}
5611
Vandana Kannanb33a2812015-02-13 15:33:03 +05305612/**
5613 * intel_edp_drrs_enable - init drrs struct if supported
5614 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005615 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305616 *
5617 * Initializes frontbuffer_bits and drrs.dp
5618 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005619void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005620 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305621{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005622 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305623
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005624 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305625 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5626 return;
5627 }
5628
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005629 if (dev_priv->psr.enabled) {
5630 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5631 return;
5632 }
5633
Vandana Kannanc3955782015-01-22 15:17:40 +05305634 mutex_lock(&dev_priv->drrs.mutex);
5635 if (WARN_ON(dev_priv->drrs.dp)) {
5636 DRM_ERROR("DRRS already enabled\n");
5637 goto unlock;
5638 }
5639
5640 dev_priv->drrs.busy_frontbuffer_bits = 0;
5641
5642 dev_priv->drrs.dp = intel_dp;
5643
5644unlock:
5645 mutex_unlock(&dev_priv->drrs.mutex);
5646}
5647
Vandana Kannanb33a2812015-02-13 15:33:03 +05305648/**
5649 * intel_edp_drrs_disable - Disable DRRS
5650 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005651 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305652 *
5653 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005654void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005655 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305656{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005657 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305658
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005659 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305660 return;
5661
5662 mutex_lock(&dev_priv->drrs.mutex);
5663 if (!dev_priv->drrs.dp) {
5664 mutex_unlock(&dev_priv->drrs.mutex);
5665 return;
5666 }
5667
5668 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005669 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5670 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305671
5672 dev_priv->drrs.dp = NULL;
5673 mutex_unlock(&dev_priv->drrs.mutex);
5674
5675 cancel_delayed_work_sync(&dev_priv->drrs.work);
5676}
5677
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305678static void intel_edp_drrs_downclock_work(struct work_struct *work)
5679{
5680 struct drm_i915_private *dev_priv =
5681 container_of(work, typeof(*dev_priv), drrs.work.work);
5682 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305683
Vandana Kannan96178ee2015-01-10 02:25:56 +05305684 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305685
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305686 intel_dp = dev_priv->drrs.dp;
5687
5688 if (!intel_dp)
5689 goto unlock;
5690
5691 /*
5692 * The delayed work can race with an invalidate hence we need to
5693 * recheck.
5694 */
5695
5696 if (dev_priv->drrs.busy_frontbuffer_bits)
5697 goto unlock;
5698
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005699 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5700 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5701
5702 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5703 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5704 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305705
5706unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305707 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305708}
5709
Vandana Kannanb33a2812015-02-13 15:33:03 +05305710/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305711 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005712 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305713 * @frontbuffer_bits: frontbuffer plane tracking bits
5714 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305715 * This function gets called everytime rendering on the given planes start.
5716 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305717 *
5718 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5719 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005720void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5721 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305722{
Vandana Kannana93fad02015-01-10 02:25:59 +05305723 struct drm_crtc *crtc;
5724 enum pipe pipe;
5725
Daniel Vetter9da7d692015-04-09 16:44:15 +02005726 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305727 return;
5728
Daniel Vetter88f933a2015-04-09 16:44:16 +02005729 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305730
Vandana Kannana93fad02015-01-10 02:25:59 +05305731 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005732 if (!dev_priv->drrs.dp) {
5733 mutex_unlock(&dev_priv->drrs.mutex);
5734 return;
5735 }
5736
Vandana Kannana93fad02015-01-10 02:25:59 +05305737 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5738 pipe = to_intel_crtc(crtc)->pipe;
5739
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005740 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5741 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5742
Ramalingam C0ddfd202015-06-15 20:50:05 +05305743 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005744 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005745 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5746 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305747
Vandana Kannana93fad02015-01-10 02:25:59 +05305748 mutex_unlock(&dev_priv->drrs.mutex);
5749}
5750
Vandana Kannanb33a2812015-02-13 15:33:03 +05305751/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305752 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005753 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305754 * @frontbuffer_bits: frontbuffer plane tracking bits
5755 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305756 * This function gets called every time rendering on the given planes has
5757 * completed or flip on a crtc is completed. So DRRS should be upclocked
5758 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5759 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305760 *
5761 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5762 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005763void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5764 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305765{
Vandana Kannana93fad02015-01-10 02:25:59 +05305766 struct drm_crtc *crtc;
5767 enum pipe pipe;
5768
Daniel Vetter9da7d692015-04-09 16:44:15 +02005769 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305770 return;
5771
Daniel Vetter88f933a2015-04-09 16:44:16 +02005772 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305773
Vandana Kannana93fad02015-01-10 02:25:59 +05305774 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005775 if (!dev_priv->drrs.dp) {
5776 mutex_unlock(&dev_priv->drrs.mutex);
5777 return;
5778 }
5779
Vandana Kannana93fad02015-01-10 02:25:59 +05305780 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5781 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005782
5783 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305784 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5785
Ramalingam C0ddfd202015-06-15 20:50:05 +05305786 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005787 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005788 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5789 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305790
5791 /*
5792 * flush also means no more activity hence schedule downclock, if all
5793 * other fbs are quiescent too
5794 */
5795 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305796 schedule_delayed_work(&dev_priv->drrs.work,
5797 msecs_to_jiffies(1000));
5798 mutex_unlock(&dev_priv->drrs.mutex);
5799}
5800
Vandana Kannanb33a2812015-02-13 15:33:03 +05305801/**
5802 * DOC: Display Refresh Rate Switching (DRRS)
5803 *
5804 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5805 * which enables swtching between low and high refresh rates,
5806 * dynamically, based on the usage scenario. This feature is applicable
5807 * for internal panels.
5808 *
5809 * Indication that the panel supports DRRS is given by the panel EDID, which
5810 * would list multiple refresh rates for one resolution.
5811 *
5812 * DRRS is of 2 types - static and seamless.
5813 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5814 * (may appear as a blink on screen) and is used in dock-undock scenario.
5815 * Seamless DRRS involves changing RR without any visual effect to the user
5816 * and can be used during normal system usage. This is done by programming
5817 * certain registers.
5818 *
5819 * Support for static/seamless DRRS may be indicated in the VBT based on
5820 * inputs from the panel spec.
5821 *
5822 * DRRS saves power by switching to low RR based on usage scenarios.
5823 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005824 * The implementation is based on frontbuffer tracking implementation. When
5825 * there is a disturbance on the screen triggered by user activity or a periodic
5826 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5827 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5828 * made.
5829 *
5830 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5831 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305832 *
5833 * DRRS can be further extended to support other internal panels and also
5834 * the scenario of video playback wherein RR is set based on the rate
5835 * requested by userspace.
5836 */
5837
5838/**
5839 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005840 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305841 * @fixed_mode: preferred mode of panel
5842 *
5843 * This function is called only once at driver load to initialize basic
5844 * DRRS stuff.
5845 *
5846 * Returns:
5847 * Downclock mode if panel supports it, else return NULL.
5848 * DRRS support is determined by the presence of downclock mode (apart
5849 * from VBT setting).
5850 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305851static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005852intel_dp_drrs_init(struct intel_connector *connector,
5853 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305854{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005855 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305856 struct drm_display_mode *downclock_mode = NULL;
5857
Daniel Vetter9da7d692015-04-09 16:44:15 +02005858 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5859 mutex_init(&dev_priv->drrs.mutex);
5860
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005861 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305862 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5863 return NULL;
5864 }
5865
5866 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005867 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305868 return NULL;
5869 }
5870
Ville Syrjälä2f773472017-11-09 17:27:58 +02005871 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5872 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305873
5874 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305875 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305876 return NULL;
5877 }
5878
Vandana Kannan96178ee2015-01-10 02:25:56 +05305879 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305880
Vandana Kannan96178ee2015-01-10 02:25:56 +05305881 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005882 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305883 return downclock_mode;
5884}
5885
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005886static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005887 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005888{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005889 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005890 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005891 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005892 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005893 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305894 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005895 bool has_dpcd;
5896 struct drm_display_mode *scan;
5897 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005898 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005899
Jani Nikula1853a9d2017-08-18 12:30:20 +03005900 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005901 return true;
5902
Imre Deak97a824e12016-06-21 11:51:47 +03005903 /*
5904 * On IBX/CPT we may get here with LVDS already registered. Since the
5905 * driver uses the only internal power sequencer available for both
5906 * eDP and LVDS bail out early in this case to prevent interfering
5907 * with an already powered-on LVDS power sequencer.
5908 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005909 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005910 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5911 DRM_INFO("LVDS was detected, not registering eDP\n");
5912
5913 return false;
5914 }
5915
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005916 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005917
5918 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005919 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005920 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005921
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005922 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005923
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005924 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005925 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005926
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005927 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005928 /* if this fails, presume the device is a ghost */
5929 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005930 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005931 }
5932
Daniel Vetter060c8772014-03-21 23:22:35 +01005933 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005934 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005935 if (edid) {
5936 if (drm_add_edid_modes(connector, edid)) {
5937 drm_mode_connector_update_edid_property(connector,
5938 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005939 } else {
5940 kfree(edid);
5941 edid = ERR_PTR(-EINVAL);
5942 }
5943 } else {
5944 edid = ERR_PTR(-ENOENT);
5945 }
5946 intel_connector->edid = edid;
5947
Jim Bridedc911f52017-08-09 12:48:53 -07005948 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005949 list_for_each_entry(scan, &connector->probed_modes, head) {
5950 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5951 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305952 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305953 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005954 } else if (!alt_fixed_mode) {
5955 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005956 }
5957 }
5958
5959 /* fallback to VBT if available for eDP */
5960 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5961 fixed_mode = drm_mode_duplicate(dev,
5962 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005963 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005964 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005965 connector->display_info.width_mm = fixed_mode->width_mm;
5966 connector->display_info.height_mm = fixed_mode->height_mm;
5967 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005968 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005969 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005970
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005971 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005972 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5973 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005974
5975 /*
5976 * Figure out the current pipe for the initial backlight setup.
5977 * If the current pipe isn't valid, try the PPS pipe, and if that
5978 * fails just assume pipe A.
5979 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005980 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005981
5982 if (pipe != PIPE_A && pipe != PIPE_B)
5983 pipe = intel_dp->pps_pipe;
5984
5985 if (pipe != PIPE_A && pipe != PIPE_B)
5986 pipe = PIPE_A;
5987
5988 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5989 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005990 }
5991
Jim Bridedc911f52017-08-09 12:48:53 -07005992 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
5993 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005994 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005995 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005996
5997 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005998
5999out_vdd_off:
6000 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6001 /*
6002 * vdd might still be enabled do to the delayed vdd off.
6003 * Make sure vdd is actually turned off here.
6004 */
6005 pps_lock(intel_dp);
6006 edp_panel_vdd_off_sync(intel_dp);
6007 pps_unlock(intel_dp);
6008
6009 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006010}
6011
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006012/* Set up the hotplug pin and aux power domain. */
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006013static void
6014intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
6015{
6016 struct intel_encoder *encoder = &intel_dig_port->base;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006017 struct intel_dp *intel_dp = &intel_dig_port->dp;
Rodrigo Vivicf539022018-01-29 15:22:21 -08006018 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6019 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006020
Rodrigo Vivicf539022018-01-29 15:22:21 -08006021 encoder->hpd_pin = intel_hpd_pin_default(dev_priv, encoder->port);
Rodrigo Vivif761bef22017-08-11 11:26:50 -07006022
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006023 switch (encoder->port) {
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006024 case PORT_A:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006025 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006026 break;
6027 case PORT_B:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006028 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006029 break;
6030 case PORT_C:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006031 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006032 break;
6033 case PORT_D:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006034 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006035 break;
6036 case PORT_E:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006037 /* FIXME: Check VBT for actual wiring of PORT E */
6038 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006039 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08006040 case PORT_F:
6041 intel_dp->aux_power_domain = POWER_DOMAIN_AUX_F;
6042 break;
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006043 default:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006044 MISSING_CASE(encoder->port);
Ander Conselvan de Oliveirab71953a2017-02-03 16:03:14 +02006045 }
6046}
6047
Manasi Navare93013972017-04-06 16:44:19 +03006048static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6049{
6050 struct intel_connector *intel_connector;
6051 struct drm_connector *connector;
6052
6053 intel_connector = container_of(work, typeof(*intel_connector),
6054 modeset_retry_work);
6055 connector = &intel_connector->base;
6056 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6057 connector->name);
6058
6059 /* Grab the locks before changing connector property*/
6060 mutex_lock(&connector->dev->mode_config.mutex);
6061 /* Set connector link status to BAD and send a Uevent to notify
6062 * userspace to do a modeset.
6063 */
6064 drm_mode_connector_set_link_status_property(connector,
6065 DRM_MODE_LINK_STATUS_BAD);
6066 mutex_unlock(&connector->dev->mode_config.mutex);
6067 /* Send Hotplug uevent so userspace can reprobe */
6068 drm_kms_helper_hotplug_event(connector->dev);
6069}
6070
Paulo Zanoni16c25532013-06-12 17:27:25 -03006071bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006072intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6073 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006074{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006075 struct drm_connector *connector = &intel_connector->base;
6076 struct intel_dp *intel_dp = &intel_dig_port->dp;
6077 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6078 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006079 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006080 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006081 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006082
Manasi Navare93013972017-04-06 16:44:19 +03006083 /* Initialize the work for modeset in case of link train failure */
6084 INIT_WORK(&intel_connector->modeset_retry_work,
6085 intel_dp_modeset_retry_work_fn);
6086
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006087 if (WARN(intel_dig_port->max_lanes < 1,
6088 "Not enough lanes (%d) for DP on port %c\n",
6089 intel_dig_port->max_lanes, port_name(port)))
6090 return false;
6091
Jani Nikula55cfc582017-03-28 17:59:04 +03006092 intel_dp_set_source_rates(intel_dp);
6093
Manasi Navared7e8ef02017-02-07 16:54:11 -08006094 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006095 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006096 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006097
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006098 /* intel_dp vfuncs */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006099 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub6b5e382014-01-20 16:00:59 +00006100 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006101 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006102 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01006103 else if (HAS_PCH_SPLIT(dev_priv))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006104 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
6105 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006106 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006107
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006108 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00006109 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
6110 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02006111 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00006112
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006113 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006114 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6115
Daniel Vetter07679352012-09-06 22:15:42 +02006116 /* Preserve the current hw state. */
6117 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006118 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006119
Jani Nikula7b91bf72017-08-18 12:30:19 +03006120 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306121 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006122 else
6123 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006124
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006125 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6126 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6127
Imre Deakf7d24902013-05-08 13:14:05 +03006128 /*
6129 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6130 * for DP the encoder type can be set by the caller to
6131 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6132 */
6133 if (type == DRM_MODE_CONNECTOR_eDP)
6134 intel_encoder->type = INTEL_OUTPUT_EDP;
6135
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006136 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006137 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006138 intel_dp_is_edp(intel_dp) &&
6139 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006140 return false;
6141
Imre Deake7281ea2013-05-08 13:14:08 +03006142 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6143 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6144 port_name(port));
6145
Adam Jacksonb3295302010-07-16 14:46:28 -04006146 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006147 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6148
Ville Syrjälä050213892017-11-29 20:08:47 +02006149 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6150 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006151 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006152
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006153 intel_dp_init_connector_port_info(intel_dig_port);
6154
Mika Kaholab6339582016-09-09 14:10:52 +03006155 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006156
Daniel Vetter66a92782012-07-12 20:08:18 +02006157 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006158 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006159
Chris Wilsondf0e9242010-09-09 16:20:55 +01006160 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006162 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006163 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6164 else
6165 intel_connector->get_hw_state = intel_connector_get_hw_state;
6166
Dave Airlie0e32b392014-05-02 14:02:48 +10006167 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006168 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006169 (port == PORT_B || port == PORT_C ||
6170 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006171 intel_dp_mst_encoder_init(intel_dig_port,
6172 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006173
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006174 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006175 intel_dp_aux_fini(intel_dp);
6176 intel_dp_mst_encoder_cleanup(intel_dig_port);
6177 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006178 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006179
Chris Wilsonf6849602010-09-19 09:29:33 +01006180 intel_dp_add_properties(intel_dp, connector);
6181
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006182 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6183 * 0xd. Failure to do so will result in spurious interrupts being
6184 * generated on the port when a cable is not attached.
6185 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006186 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006187 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6188 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6189 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006190
6191 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006192
6193fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006194 drm_connector_cleanup(connector);
6195
6196 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006197}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006198
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006199bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006200 i915_reg_t output_reg,
6201 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006202{
6203 struct intel_digital_port *intel_dig_port;
6204 struct intel_encoder *intel_encoder;
6205 struct drm_encoder *encoder;
6206 struct intel_connector *intel_connector;
6207
Daniel Vetterb14c5672013-09-19 12:18:32 +02006208 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006209 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006210 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006211
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006212 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306213 if (!intel_connector)
6214 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006215
6216 intel_encoder = &intel_dig_port->base;
6217 encoder = &intel_encoder->base;
6218
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006219 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6220 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6221 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306222 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006223
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006224 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006225 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006226 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006227 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006228 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006229 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006230 intel_encoder->pre_enable = chv_pre_enable_dp;
6231 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006232 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006233 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006234 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006235 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006236 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006237 intel_encoder->pre_enable = vlv_pre_enable_dp;
6238 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006239 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006240 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006241 } else if (INTEL_GEN(dev_priv) >= 5) {
6242 intel_encoder->pre_enable = g4x_pre_enable_dp;
6243 intel_encoder->enable = g4x_enable_dp;
6244 intel_encoder->disable = ilk_disable_dp;
6245 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006246 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006247 intel_encoder->pre_enable = g4x_pre_enable_dp;
6248 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006249 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006250 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006251
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006252 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006253 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006254
Ville Syrjäläcca05022016-06-22 21:57:06 +03006255 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006256 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006257 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006258 if (port == PORT_D)
6259 intel_encoder->crtc_mask = 1 << 2;
6260 else
6261 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6262 } else {
6263 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6264 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006265 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006266 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006267
Dave Airlie13cf5502014-06-18 11:29:35 +10006268 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006269 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006270
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006271 if (port != PORT_A)
6272 intel_infoframe_init(intel_dig_port);
6273
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306274 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6275 goto err_init_connector;
6276
Chris Wilson457c52d2016-06-01 08:27:50 +01006277 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306278
6279err_init_connector:
6280 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306281err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306282 kfree(intel_connector);
6283err_connector_alloc:
6284 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006285 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006286}
Dave Airlie0e32b392014-05-02 14:02:48 +10006287
6288void intel_dp_mst_suspend(struct drm_device *dev)
6289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006290 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006291 int i;
6292
6293 /* disable MST */
6294 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006295 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006296
6297 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006298 continue;
6299
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006300 if (intel_dig_port->dp.is_mst)
6301 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006302 }
6303}
6304
6305void intel_dp_mst_resume(struct drm_device *dev)
6306{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006307 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006308 int i;
6309
6310 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006311 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006312 int ret;
6313
6314 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006315 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006316
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006317 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6318 if (ret)
6319 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006320 }
6321}