blob: e2f0196a083b43df6c2392d57abbe41d86ec5071 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200103struct dispc_clock_info {
104 /* rates that we get with dividers below */
105 unsigned long lck;
106 unsigned long pck;
107
108 /* dividers */
109 u16 lck_div;
110 u16 pck_div;
111};
112
113struct dsi_clock_info {
114 /* rates that we get with dividers below */
115 unsigned long fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +0200116 unsigned long clkdco;
Taneja, Architea751592011-03-08 05:50:35 -0600117 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
118 * OMAP4: PLLx_CLK1 */
119 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
120 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200121
122 /* dividers */
123 u16 regn;
124 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600125 u16 regm_dispc; /* OMAP3: REGM3
126 * OMAP4: REGM4 */
127 u16 regm_dsi; /* OMAP3: REGM4
128 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200129};
130
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530131struct dss_lcd_mgr_config {
132 enum dss_io_pad_mode io_pad_mode;
133
134 bool stallmode;
135 bool fifohandcheck;
136
137 struct dispc_clock_info clock_info;
138
139 int video_port_width;
140
141 int lcden_sig_polarity;
142};
143
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144struct seq_file;
145struct platform_device;
146
147/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300148struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200149int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
150void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200151int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200152int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153
154/* display */
155int dss_suspend_all_devices(void);
156int dss_resume_all_devices(void);
157void dss_disable_all_devices(void);
158
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200159int display_init_sysfs(struct platform_device *pdev);
160void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200161
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300163int dss_init_overlay_managers(void);
164void dss_uninit_overlay_managers(void);
165int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
166void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200167int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
168 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530169int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
170 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200171int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200172 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530173 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530174 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200175 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200176
Archit Tanejaf476ae92012-06-29 14:37:03 +0530177static inline bool dss_mgr_is_lcd(enum omap_channel id)
178{
179 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
180 id == OMAP_DSS_CHANNEL_LCD3)
181 return true;
182 else
183 return false;
184}
185
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300186int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
187 struct platform_device *pdev);
188void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
189
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200190/* overlay */
191void dss_init_overlays(struct platform_device *pdev);
192void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200193void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200194int dss_ovl_simple_check(struct omap_overlay *ovl,
195 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530196int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
197 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530198bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
199 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300200int dss_overlay_kobj_init(struct omap_overlay *ovl,
201 struct platform_device *pdev);
202void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200203
204/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200205int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000206void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200207
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200208unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530209int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530210void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300211enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530212const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000213void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200214
Archit Tanejaef691ff2014-04-22 17:43:48 +0530215/* dss-of */
216struct device_node *dss_of_port_get_parent_device(struct device_node *port);
217u32 dss_of_port_get_port_number(struct device_node *port);
218
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530219#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000220void dss_debug_dump_clocks(struct seq_file *s);
221#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222
Archit Taneja889b4fd2012-07-20 17:18:49 +0530223void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224int dss_sdi_enable(void);
225void dss_sdi_disable(void);
226
Archit Taneja5a8b5722011-05-12 17:26:29 +0530227void dss_select_dsi_clk_source(int dsi_module,
228 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600229void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530230 enum omap_dss_clk_source clk_src);
231enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530232enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530233enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200234
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235void dss_set_venc_output(enum omap_dss_venc_type type);
236void dss_set_dac_pwrdn_bgz(bool enable);
237
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200238int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200239
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200240typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200241bool dss_div_calc(unsigned long pck, unsigned long fck_min,
242 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200243
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200245int sdi_init_platform_driver(void) __init;
246void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247
Archit Taneja387ce9f2014-05-22 17:01:57 +0530248#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200249int sdi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530250void sdi_uninit_port(struct device_node *port) __exit;
251#else
252static inline int __init sdi_init_port(struct platform_device *pdev,
253 struct device_node *port)
254{
255 return 0;
256}
257static inline void __exit sdi_uninit_port(struct device_node *port)
258{
259}
260#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200261
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300263
264typedef bool (*dsi_pll_calc_func)(int regn, int regm, unsigned long fint,
265 unsigned long pll, void *data);
266typedef bool (*dsi_hsdiv_calc_func)(int regm_dispc, unsigned long dispc,
267 void *data);
268
Jani Nikula368a1482010-05-07 11:58:41 +0200269#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530270
271struct dentry;
272struct file_operations;
273
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200274int dsi_init_platform_driver(void) __init;
275void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200276
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300277int dsi_runtime_get(struct platform_device *dsidev);
278void dsi_runtime_put(struct platform_device *dsidev);
279
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530283u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
284
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200285unsigned long dsi_get_pll_clkin(struct platform_device *dsidev);
286
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200287bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
288 unsigned long out_min, dsi_hsdiv_calc_func func, void *data);
289bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
290 unsigned long pll_min, unsigned long pll_max,
291 dsi_pll_calc_func func, void *data);
292
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530293unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
294int dsi_pll_set_clock_div(struct platform_device *dsidev,
295 struct dsi_clock_info *cinfo);
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +0300296int dsi_pll_init(struct platform_device *dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530297void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530298struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200299#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300static inline int dsi_runtime_get(struct platform_device *dsidev)
301{
302 return 0;
303}
304static inline void dsi_runtime_put(struct platform_device *dsidev)
305{
306}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530307static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
308{
309 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
310 return 0;
311}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530312static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600313{
314 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
315 return 0;
316}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300317static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
318 struct dsi_clock_info *cinfo)
319{
320 WARN("%s: DSI not compiled in\n", __func__);
321 return -ENODEV;
322}
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +0300323static inline int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300324{
325 WARN("%s: DSI not compiled in\n", __func__);
326 return -ENODEV;
327}
328static inline void dsi_pll_uninit(struct platform_device *dsidev,
329 bool disconnect_lanes)
330{
331}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530332static inline struct platform_device *dsi_get_dsidev_from_id(int module)
333{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530334 return NULL;
335}
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300336
337static inline unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
338{
339 return 0;
340}
341
342static inline bool dsi_hsdiv_calc(struct platform_device *dsidev,
343 unsigned long pll, unsigned long out_min,
344 dsi_hsdiv_calc_func func, void *data)
345{
346 return false;
347}
348
349static inline bool dsi_pll_calc(struct platform_device *dsidev,
350 unsigned long clkin,
351 unsigned long pll_min, unsigned long pll_max,
352 dsi_pll_calc_func func, void *data)
353{
354 return false;
355}
356
Jani Nikula368a1482010-05-07 11:58:41 +0200357#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358
359/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200360int dpi_init_platform_driver(void) __init;
361void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362
Archit Taneja387ce9f2014-05-22 17:01:57 +0530363#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200364int dpi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja80eb6752014-06-02 14:11:51 +0530365void dpi_uninit_port(struct device_node *port) __exit;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530366#else
367static inline int __init dpi_init_port(struct platform_device *pdev,
368 struct device_node *port)
369{
370 return 0;
371}
372static inline void __exit dpi_uninit_port(struct device_node *port)
373{
374}
375#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200376
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200378int dispc_init_platform_driver(void) __init;
379void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200380void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381
382void dispc_enable_sidle(void);
383void dispc_disable_sidle(void);
384
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200385void dispc_lcd_enable_signal(bool enable);
386void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300387void dispc_enable_fifomerge(bool enable);
388void dispc_enable_gamma_table(bool enable);
389void dispc_set_loadmode(enum omap_dss_load_mode mode);
390
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200391typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
392 unsigned long pck, void *data);
393bool dispc_div_calc(unsigned long dispc,
394 unsigned long pck_min, unsigned long pck_max,
395 dispc_div_calc_func func, void *data);
396
Archit Taneja8f366162012-04-16 12:53:44 +0530397bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530398 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300399unsigned long dispc_fclk_rate(void);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300400int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
401 struct dispc_clock_info *cinfo);
402
403
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200404void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200405void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300406 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
407 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300408
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300409unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
410unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530411unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530412void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200413 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300414int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000415 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300416void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200417
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530418u32 dispc_wb_get_framedone_irq(void);
419bool dispc_wb_go_busy(void);
420void dispc_wb_go(void);
421void dispc_wb_enable(bool enable);
422bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530423void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530424int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530425 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530426
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200428int venc_init_platform_driver(void) __init;
429void venc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430
Mythri P Kc3198a52011-03-12 12:04:27 +0530431/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530432int hdmi4_init_platform_driver(void) __init;
433void hdmi4_uninit_platform_driver(void) __exit;
Mythri P Kc3198a52011-03-12 12:04:27 +0530434
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200435int hdmi5_init_platform_driver(void) __init;
436void hdmi5_uninit_platform_driver(void) __exit;
437
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200438/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200439int rfbi_init_platform_driver(void) __init;
440void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200442
443#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
444static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
445{
446 int b;
447 for (b = 0; b < 32; ++b) {
448 if (irqstatus & (1 << b))
449 irq_arr[b]++;
450 }
451}
452#endif
453
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200454#endif