blob: 8a23aa8f9c732247740ded28e41e868be8ba1003 [file] [log] [blame]
Oded Gabbay130e0372015-06-12 21:35:14 +03001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include "amdgpu_amdkfd.h"
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080024#include "amd_shared.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030025#include <drm/drmP.h>
26#include "amdgpu.h"
Alex Deucher2db0cdb2017-06-07 12:59:29 -040027#include "amdgpu_gfx.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030028#include <linux/module.h>
29
Oded Gabbay130e0372015-06-12 21:35:14 +030030const struct kgd2kfd_calls *kgd2kfd;
Kent Russell8eabaf52017-08-15 23:00:04 -040031bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030032
Felix Kuehling155494d2018-02-06 20:32:36 -050033static const unsigned int compute_vmid_bitmap = 0xFF00;
34
Oded Gabbayefb1c652016-02-09 13:30:12 +020035int amdgpu_amdkfd_init(void)
Oded Gabbay130e0372015-06-12 21:35:14 +030036{
Oded Gabbayefb1c652016-02-09 13:30:12 +020037 int ret;
38
Oded Gabbay130e0372015-06-12 21:35:14 +030039#if defined(CONFIG_HSA_AMD_MODULE)
Kent Russell8eabaf52017-08-15 23:00:04 -040040 int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030041
42 kgd2kfd_init_p = symbol_request(kgd2kfd_init);
43
44 if (kgd2kfd_init_p == NULL)
Oded Gabbayefb1c652016-02-09 13:30:12 +020045 return -ENOENT;
46
47 ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
48 if (ret) {
49 symbol_put(kgd2kfd_init);
50 kgd2kfd = NULL;
51 }
52
53#elif defined(CONFIG_HSA_AMD)
54 ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
55 if (ret)
56 kgd2kfd = NULL;
57
58#else
59 ret = -ENOENT;
Oded Gabbay130e0372015-06-12 21:35:14 +030060#endif
Felix Kuehlinga46a2cd2018-02-06 20:32:38 -050061 amdgpu_amdkfd_gpuvm_init_mem_limits();
Oded Gabbayefb1c652016-02-09 13:30:12 +020062
63 return ret;
Oded Gabbay130e0372015-06-12 21:35:14 +030064}
65
Oded Gabbay130e0372015-06-12 21:35:14 +030066void amdgpu_amdkfd_fini(void)
67{
68 if (kgd2kfd) {
69 kgd2kfd->exit();
70 symbol_put(kgd2kfd_init);
71 }
72}
73
Andres Rodriguezdc102c42017-02-01 17:02:13 -050074void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +030075{
Felix Kuehling5c33f212017-07-28 16:54:54 -040076 const struct kfd2kgd_calls *kfd2kgd;
77
78 if (!kgd2kfd)
79 return;
80
81 switch (adev->asic_type) {
82#ifdef CONFIG_DRM_AMDGPU_CIK
83 case CHIP_KAVERI:
Felix Kuehling30d13422018-01-04 17:17:48 -050084 case CHIP_HAWAII:
Felix Kuehling5c33f212017-07-28 16:54:54 -040085 kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
86 break;
87#endif
88 case CHIP_CARRIZO:
Felix Kuehling30d13422018-01-04 17:17:48 -050089 case CHIP_TONGA:
90 case CHIP_FIJI:
91 case CHIP_POLARIS10:
92 case CHIP_POLARIS11:
Felix Kuehling5c33f212017-07-28 16:54:54 -040093 kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
94 break;
95 default:
pding9953b722017-10-26 09:30:38 +080096 dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
Felix Kuehling5c33f212017-07-28 16:54:54 -040097 return;
98 }
99
100 adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
101 adev->pdev, kfd2kgd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300102}
103
Alex Deucher22cb0162017-12-14 16:27:11 -0500104/**
105 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
106 * setup amdkfd
107 *
108 * @adev: amdgpu_device pointer
109 * @aperture_base: output returning doorbell aperture base physical address
110 * @aperture_size: output returning doorbell aperture size in bytes
111 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
112 *
113 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
114 * takes doorbells required for its own rings and reports the setup to amdkfd.
115 * amdgpu reserved doorbells are at the start of the doorbell aperture.
116 */
117static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
118 phys_addr_t *aperture_base,
119 size_t *aperture_size,
120 size_t *start_offset)
121{
122 /*
123 * The first num_doorbells are used by amdgpu.
124 * amdkfd takes whatever's left in the aperture.
125 */
126 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
127 *aperture_base = adev->doorbell.base;
128 *aperture_size = adev->doorbell.size;
129 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
130 } else {
131 *aperture_base = 0;
132 *aperture_size = 0;
133 *start_offset = 0;
134 }
135}
136
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500137void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300138{
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500139 int i;
140 int last_valid_bit;
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500141 if (adev->kfd) {
Oded Gabbay130e0372015-06-12 21:35:14 +0300142 struct kgd2kfd_shared_resources gpu_resources = {
Felix Kuehling155494d2018-02-06 20:32:36 -0500143 .compute_vmid_bitmap = compute_vmid_bitmap,
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500144 .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
Felix Kuehling155494d2018-02-06 20:32:36 -0500145 .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
146 .gpuvm_size = min(adev->vm_manager.max_pfn
147 << AMDGPU_GPU_PAGE_SHIFT,
148 AMDGPU_VA_HOLE_START),
149 .drm_render_minor = adev->ddev->render->index
Oded Gabbay130e0372015-06-12 21:35:14 +0300150 };
151
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500152 /* this is going to have a few of the MSBs set that we need to
153 * clear */
154 bitmap_complement(gpu_resources.queue_bitmap,
155 adev->gfx.mec.queue_bitmap,
156 KGD_MAX_QUEUES);
157
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400158 /* remove the KIQ bit as well */
159 if (adev->gfx.kiq.ring.ready)
Alex Deucher2db0cdb2017-06-07 12:59:29 -0400160 clear_bit(amdgpu_gfx_queue_to_bit(adev,
161 adev->gfx.kiq.ring.me - 1,
162 adev->gfx.kiq.ring.pipe,
163 adev->gfx.kiq.ring.queue),
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400164 gpu_resources.queue_bitmap);
165
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500166 /* According to linux/bitmap.h we shouldn't use bitmap_clear if
167 * nbits is not compile time constant */
Jay Cornwall3447d222017-07-13 20:21:53 -0500168 last_valid_bit = 1 /* only first MEC can have compute queues */
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500169 * adev->gfx.mec.num_pipe_per_mec
170 * adev->gfx.mec.num_queue_per_pipe;
171 for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
172 clear_bit(i, gpu_resources.queue_bitmap);
173
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500174 amdgpu_doorbell_get_kfd_info(adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300175 &gpu_resources.doorbell_physical_address,
176 &gpu_resources.doorbell_aperture_size,
177 &gpu_resources.doorbell_start_offset);
178
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500179 kgd2kfd->device_init(adev->kfd, &gpu_resources);
Oded Gabbay130e0372015-06-12 21:35:14 +0300180 }
181}
182
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500183void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300184{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500185 if (adev->kfd) {
186 kgd2kfd->device_exit(adev->kfd);
187 adev->kfd = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300188 }
189}
190
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500191void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300192 const void *ih_ring_entry)
193{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500194 if (adev->kfd)
195 kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
Oded Gabbay130e0372015-06-12 21:35:14 +0300196}
197
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500198void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300199{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500200 if (adev->kfd)
201 kgd2kfd->suspend(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300202}
203
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500204int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300205{
206 int r = 0;
207
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500208 if (adev->kfd)
209 r = kgd2kfd->resume(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300210
211 return r;
212}
213
Oded Gabbay130e0372015-06-12 21:35:14 +0300214int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
215 void **mem_obj, uint64_t *gpu_addr,
216 void **cpu_ptr)
217{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500218 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Yong Zhao473fee42018-02-06 20:32:31 -0500219 struct amdgpu_bo *bo = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300220 int r;
Yong Zhao473fee42018-02-06 20:32:31 -0500221 uint64_t gpu_addr_tmp = 0;
222 void *cpu_ptr_tmp = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300223
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500224 r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_GTT,
Yong Zhao473fee42018-02-06 20:32:31 -0500225 AMDGPU_GEM_CREATE_CPU_GTT_USWC, NULL, NULL, &bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300226 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500227 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300228 "failed to allocate BO for amdkfd (%d)\n", r);
229 return r;
230 }
231
232 /* map the buffer */
Yong Zhao473fee42018-02-06 20:32:31 -0500233 r = amdgpu_bo_reserve(bo, true);
Oded Gabbay130e0372015-06-12 21:35:14 +0300234 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500235 dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300236 goto allocate_mem_reserve_bo_failed;
237 }
238
Yong Zhao473fee42018-02-06 20:32:31 -0500239 r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT,
240 &gpu_addr_tmp);
Oded Gabbay130e0372015-06-12 21:35:14 +0300241 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500242 dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300243 goto allocate_mem_pin_bo_failed;
244 }
Oded Gabbay130e0372015-06-12 21:35:14 +0300245
Yong Zhao473fee42018-02-06 20:32:31 -0500246 r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
Oded Gabbay130e0372015-06-12 21:35:14 +0300247 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500248 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300249 "(%d) failed to map bo to kernel for amdkfd\n", r);
250 goto allocate_mem_kmap_bo_failed;
251 }
Oded Gabbay130e0372015-06-12 21:35:14 +0300252
Yong Zhao473fee42018-02-06 20:32:31 -0500253 *mem_obj = bo;
254 *gpu_addr = gpu_addr_tmp;
255 *cpu_ptr = cpu_ptr_tmp;
256
257 amdgpu_bo_unreserve(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300258
259 return 0;
260
261allocate_mem_kmap_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500262 amdgpu_bo_unpin(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300263allocate_mem_pin_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500264 amdgpu_bo_unreserve(bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300265allocate_mem_reserve_bo_failed:
Yong Zhao473fee42018-02-06 20:32:31 -0500266 amdgpu_bo_unref(&bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300267
268 return r;
269}
270
271void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
272{
Yong Zhao473fee42018-02-06 20:32:31 -0500273 struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;
Oded Gabbay130e0372015-06-12 21:35:14 +0300274
Yong Zhao473fee42018-02-06 20:32:31 -0500275 amdgpu_bo_reserve(bo, true);
276 amdgpu_bo_kunmap(bo);
277 amdgpu_bo_unpin(bo);
278 amdgpu_bo_unreserve(bo);
279 amdgpu_bo_unref(&(bo));
Oded Gabbay130e0372015-06-12 21:35:14 +0300280}
281
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500282void get_local_mem_info(struct kgd_dev *kgd,
283 struct kfd_local_mem_info *mem_info)
284{
285 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
286 uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
287 ~((1ULL << 32) - 1);
Christian König770d13b2018-01-12 14:52:22 +0100288 resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500289
290 memset(mem_info, 0, sizeof(*mem_info));
Christian König770d13b2018-01-12 14:52:22 +0100291 if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
292 mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
293 mem_info->local_mem_size_private = adev->gmc.real_vram_size -
294 adev->gmc.visible_vram_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500295 } else {
296 mem_info->local_mem_size_public = 0;
Christian König770d13b2018-01-12 14:52:22 +0100297 mem_info->local_mem_size_private = adev->gmc.real_vram_size;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500298 }
Christian König770d13b2018-01-12 14:52:22 +0100299 mem_info->vram_width = adev->gmc.vram_width;
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500300
Arnd Bergmannfb8baef2018-01-08 13:53:56 +0100301 pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
Christian König770d13b2018-01-12 14:52:22 +0100302 &adev->gmc.aper_base, &aper_limit,
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500303 mem_info->local_mem_size_public,
304 mem_info->local_mem_size_private);
305
Shaoyun Liu4a2ba392018-02-05 16:41:33 -0500306 if (amdgpu_emu_mode == 1) {
307 mem_info->mem_clk_max = 100;
308 return;
309 }
310
Harish Kasiviswanathan30f1c042017-12-08 23:08:42 -0500311 if (amdgpu_sriov_vf(adev))
312 mem_info->mem_clk_max = adev->clock.default_mclk / 100;
313 else
314 mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
315}
316
Oded Gabbay130e0372015-06-12 21:35:14 +0300317uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
318{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500319 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300320
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500321 if (adev->gfx.funcs->get_gpu_clock_counter)
322 return adev->gfx.funcs->get_gpu_clock_counter(adev);
Oded Gabbay130e0372015-06-12 21:35:14 +0300323 return 0;
324}
325
326uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
327{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500328 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300329
Felix Kuehlinga9efcc12017-11-27 18:29:43 -0500330 /* the sclk is in quantas of 10kHz */
Shaoyun Liu4a2ba392018-02-05 16:41:33 -0500331 if (amdgpu_emu_mode == 1)
332 return 100;
333
Felix Kuehlinga9efcc12017-11-27 18:29:43 -0500334 if (amdgpu_sriov_vf(adev))
335 return adev->clock.default_sclk / 100;
336
337 return amdgpu_dpm_get_sclk(adev, false) / 100;
Oded Gabbay130e0372015-06-12 21:35:14 +0300338}
Flora Cuiebdebf42017-12-08 23:08:40 -0500339
340void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
341{
342 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
343 struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
344
345 memset(cu_info, 0, sizeof(*cu_info));
346 if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
347 return;
348
349 cu_info->cu_active_number = acu_info.number;
350 cu_info->cu_ao_mask = acu_info.ao_cu_mask;
351 memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
352 sizeof(acu_info.bitmap));
353 cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
354 cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
355 cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
356 cu_info->simd_per_cu = acu_info.simd_per_cu;
357 cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
358 cu_info->wave_front_size = acu_info.wave_front_size;
359 cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
360 cu_info->lds_size = acu_info.lds_size;
361}
Kent Russell9f0a0b42017-12-08 23:09:05 -0500362
363uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
364{
365 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
366
367 return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
368}
Felix Kuehling155494d2018-02-06 20:32:36 -0500369
Felix Kuehling4c660c82018-02-06 20:32:39 -0500370int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
371 uint32_t vmid, uint64_t gpu_addr,
372 uint32_t *ib_cmd, uint32_t ib_len)
373{
374 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
375 struct amdgpu_job *job;
376 struct amdgpu_ib *ib;
377 struct amdgpu_ring *ring;
378 struct dma_fence *f = NULL;
379 int ret;
380
381 switch (engine) {
382 case KGD_ENGINE_MEC1:
383 ring = &adev->gfx.compute_ring[0];
384 break;
385 case KGD_ENGINE_SDMA1:
386 ring = &adev->sdma.instance[0].ring;
387 break;
388 case KGD_ENGINE_SDMA2:
389 ring = &adev->sdma.instance[1].ring;
390 break;
391 default:
392 pr_err("Invalid engine in IB submission: %d\n", engine);
393 ret = -EINVAL;
394 goto err;
395 }
396
397 ret = amdgpu_job_alloc(adev, 1, &job, NULL);
398 if (ret)
399 goto err;
400
401 ib = &job->ibs[0];
402 memset(ib, 0, sizeof(struct amdgpu_ib));
403
404 ib->gpu_addr = gpu_addr;
405 ib->ptr = ib_cmd;
406 ib->length_dw = ib_len;
407 /* This works for NO_HWS. TODO: need to handle without knowing VMID */
408 job->vmid = vmid;
409
410 ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
411 if (ret) {
412 DRM_ERROR("amdgpu: failed to schedule IB.\n");
413 goto err_ib_sched;
414 }
415
416 ret = dma_fence_wait(f, false);
417
418err_ib_sched:
419 dma_fence_put(f);
420 amdgpu_job_free(job);
421err:
422 return ret;
423}
424
Felix Kuehling155494d2018-02-06 20:32:36 -0500425bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
426{
427 if (adev->kfd) {
428 if ((1 << vmid) & compute_vmid_bitmap)
429 return true;
430 }
431
432 return false;
433}