blob: 47b737ca083e77eb9394a59a58d54ab42060886c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200134 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200135 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200136 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700137 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100138 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100140 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200141 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200142 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100143 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200144 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200145 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700150 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200151 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700154 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800162 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500163 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164};
165
Jani Nikula1d508702012-10-19 14:51:49 +0300166struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530168 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300169 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200170
171 /* backlight */
172 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200173 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200174 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300175 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200176 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200177 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530180
181 /* PWM chip */
182 struct pwm_device *pwm;
183
Jani Nikula58c68772013-11-08 16:48:54 +0200184 struct backlight_device *device;
185 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300186
187 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300188};
189
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800190struct intel_connector {
191 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200192 /*
193 * The fixed encoder this connector is connected to.
194 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100195 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200196
Daniel Vetterf0947c32012-07-02 13:10:34 +0200197 /* Reads out the current hw, returning true if the connector is enabled
198 * and active (i.e. dpms ON state). */
199 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300200
Imre Deak4932e2c2014-02-11 17:12:48 +0200201 /*
202 * Removes all interfaces through which the connector is accessible
203 * - like sysfs, debugfs entries -, so that no new operations can be
204 * started on the connector. Also makes sure all currently pending
205 * operations finish before returing.
206 */
207 void (*unregister)(struct intel_connector *);
208
Jani Nikula1d508702012-10-19 14:51:49 +0300209 /* Panel info for eDP and LVDS */
210 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300211
212 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
213 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100214 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200215
216 /* since POLL and HPD connectors may use the same HPD line keep the native
217 state of connector->polled in case hotplug storm detection changes it */
218 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000219
220 void *port; /* store this opaque as its illegal to dereference it */
221
222 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800223};
224
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300225typedef struct dpll {
226 /* given values */
227 int n;
228 int m1, m2;
229 int p1, p2;
230 /* derived values */
231 int dot;
232 int vco;
233 int m;
234 int p;
235} intel_clock_t;
236
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200237struct intel_atomic_state {
238 struct drm_atomic_state base;
239
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200240 unsigned int cdclk;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200241 bool dpll_set;
242 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
243};
244
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300245struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800246 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300247 struct drm_rect src;
248 struct drm_rect dst;
249 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300250 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800251
252 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700253 * scaler_id
254 * = -1 : not using a scaler
255 * >= 0 : using a scalers
256 *
257 * plane requiring a scaler:
258 * - During check_plane, its bit is set in
259 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200260 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700261 * - scaler_id indicates the scaler it got assigned.
262 *
263 * plane doesn't require a scaler:
264 * - this can happen when scaling is no more required or plane simply
265 * got disabled.
266 * - During check_plane, corresponding bit is reset in
267 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200268 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700269 */
270 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200271
272 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300273};
274
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000275struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000276 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000277 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800278 int size;
279 u32 base;
280};
281
Chandra Kondurube41e332015-04-07 15:28:36 -0700282#define SKL_MIN_SRC_W 8
283#define SKL_MAX_SRC_W 4096
284#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700285#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700286#define SKL_MIN_DST_W 8
287#define SKL_MAX_DST_W 4096
288#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700289#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700290
291struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700292 int in_use;
293 uint32_t mode;
294};
295
296struct intel_crtc_scaler_state {
297#define SKL_NUM_SCALERS 2
298 struct intel_scaler scalers[SKL_NUM_SCALERS];
299
300 /*
301 * scaler_users: keeps track of users requesting scalers on this crtc.
302 *
303 * If a bit is set, a user is using a scaler.
304 * Here user can be a plane or crtc as defined below:
305 * bits 0-30 - plane (bit position is index from drm_plane_index)
306 * bit 31 - crtc
307 *
308 * Instead of creating a new index to cover planes and crtc, using
309 * existing drm_plane_index for planes which is well less than 31
310 * planes and bit 31 for crtc. This should be fine to cover all
311 * our platforms.
312 *
313 * intel_atomic_setup_scalers will setup available scalers to users
314 * requesting scalers. It will gracefully fail if request exceeds
315 * avilability.
316 */
317#define SKL_CRTC_INDEX 31
318 unsigned scaler_users;
319
320 /* scaler used by crtc for panel fitting purpose */
321 int scaler_id;
322};
323
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200324/* drm_mode->private_flags */
325#define I915_MODE_FLAG_INHERITED 1
326
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200327struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200328 struct drm_crtc_state base;
329
Daniel Vetterbb760062013-06-06 14:55:52 +0200330 /**
331 * quirks - bitfield with hw state readout quirks
332 *
333 * For various reasons the hw state readout code might not be able to
334 * completely faithfully read out the current state. These cases are
335 * tracked with quirk flags so that fastboot and state checker can act
336 * accordingly.
337 */
Daniel Vetter99535992014-04-13 12:00:33 +0200338#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200339 unsigned long quirks;
340
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300341 /* Pipe source size (ie. panel fitter input size)
342 * All planes will be positioned inside this space,
343 * and get clipped at the edges. */
344 int pipe_src_w, pipe_src_h;
345
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100346 /* Whether to set up the PCH/FDI. Note that we never allow sharing
347 * between pch encoders and cpu encoders. */
348 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100349
Jesse Barnese43823e2014-11-05 14:26:08 -0800350 /* Are we sending infoframes on the attached port */
351 bool has_infoframe;
352
Daniel Vetter3b117c82013-04-17 20:15:07 +0200353 /* CPU Transcoder for the pipe. Currently this can only differ from the
354 * pipe on Haswell (where we have a special eDP transcoder). */
355 enum transcoder cpu_transcoder;
356
Daniel Vetter50f3b012013-03-27 00:44:56 +0100357 /*
358 * Use reduced/limited/broadcast rbg range, compressing from the full
359 * range fed into the crtcs.
360 */
361 bool limited_color_range;
362
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200363 /* DP has a bunch of special case unfortunately, so mark the pipe
364 * accordingly. */
365 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200366
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200367 /* Whether we should send NULL infoframes. Required for audio. */
368 bool has_hdmi_sink;
369
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200370 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
371 * has_dp_encoder is set. */
372 bool has_audio;
373
Daniel Vetterd8b32242013-04-25 17:54:44 +0200374 /*
375 * Enable dithering, used when the selected pipe bpp doesn't match the
376 * plane bpp.
377 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100378 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100379
380 /* Controls for the clock computation, to override various stages. */
381 bool clock_set;
382
Daniel Vetter09ede542013-04-30 14:01:45 +0200383 /* SDVO TV has a bunch of special case. To make multifunction encoders
384 * work correctly, we need to track this at runtime.*/
385 bool sdvo_tv_clock;
386
Daniel Vettere29c22c2013-02-21 00:00:16 +0100387 /*
388 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
389 * required. This is set in the 2nd loop of calling encoder's
390 * ->compute_config if the first pick doesn't work out.
391 */
392 bool bw_constrained;
393
Daniel Vetterf47709a2013-03-28 10:42:02 +0100394 /* Settings for the intel dpll used on pretty much everything but
395 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300396 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100397
Daniel Vettera43f6e02013-06-07 23:10:32 +0200398 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
399 enum intel_dpll_id shared_dpll;
400
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000401 /*
402 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
403 * - enum skl_dpll on SKL
404 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300405 uint32_t ddi_pll_sel;
406
Daniel Vetter66e985c2013-06-05 13:34:20 +0200407 /* Actual register state of the dpll, for shared dpll cross-checking. */
408 struct intel_dpll_hw_state dpll_hw_state;
409
Daniel Vetter965e0c42013-03-27 00:44:57 +0100410 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200411 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200412
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530413 /* m2_n2 for eDP downclock */
414 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700415 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530416
Daniel Vetterff9a6752013-06-01 17:16:21 +0200417 /*
418 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300419 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
420 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100421 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200422 int port_clock;
423
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100424 /* Used by SDVO (and if we ever fix it, HDMI). */
425 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700426
427 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700428 struct {
429 u32 control;
430 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200431 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700432 } gmch_pfit;
433
434 /* Panel fitter placement and size for Ironlake+ */
435 struct {
436 u32 pos;
437 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100438 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200439 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700440 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100441
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100442 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100443 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100444 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300445
446 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300447
448 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000449
450 bool dp_encoder_is_mst;
451 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700452
453 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200454
455 /* w/a for waiting 2 vblanks during crtc enable */
456 enum pipe hsw_workaround_pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100457};
458
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300459struct vlv_wm_state {
460 struct vlv_pipe_wm wm[3];
461 struct vlv_sr_wm sr[3];
462 uint8_t num_active_planes;
463 uint8_t num_levels;
464 uint8_t level;
465 bool cxsr;
466};
467
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300468struct intel_pipe_wm {
469 struct intel_wm_level wm[5];
470 uint32_t linetime;
471 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200472 bool pipe_enabled;
473 bool sprites_enabled;
474 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300475};
476
Sourab Gupta84c33a62014-06-02 16:47:17 +0530477struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200478 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100479 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200480 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100481 struct intel_crtc *crtc;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530482};
483
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000484struct skl_pipe_wm {
485 struct skl_wm_level wm[8];
486 struct skl_wm_level trans_wm;
487 uint32_t linetime;
488};
489
Matt Roper32b7eee2014-12-24 07:59:06 -0800490/*
491 * Tracking of operations that need to be performed at the beginning/end of an
492 * atomic commit, outside the atomic section where interrupts are disabled.
493 * These are generally operations that grab mutexes or might otherwise sleep
494 * and thus can't be run with interrupts disabled.
495 */
496struct intel_crtc_atomic_commit {
497 /* Sleepable operations to perform before commit */
498 bool wait_for_flips;
499 bool disable_fbc;
Rodrigo Vivi066cf552015-06-26 13:55:54 -0700500 bool disable_ips;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300501 bool disable_cxsr;
Matt Roper32b7eee2014-12-24 07:59:06 -0800502 bool pre_disable_primary;
Ville Syrjäläf015c552015-06-24 22:00:02 +0300503 bool update_wm_pre, update_wm_post;
Matt Roperea2c67b2014-12-23 10:41:52 -0800504 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800505
506 /* Sleepable operations to perform after commit */
507 unsigned fb_bits;
508 bool wait_vblank;
509 bool update_fbc;
510 bool post_enable_primary;
511 unsigned update_sprite_watermarks;
512};
513
Jesse Barnes79e53942008-11-07 14:24:08 -0800514struct intel_crtc {
515 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700516 enum pipe pipe;
517 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200519 /*
520 * Whether the crtc and the connected output pipeline is active. Implies
521 * that crtc->enabled is set, i.e. the current mode configuration has
522 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200523 */
524 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300525 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700526 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200527 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500528 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100529
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000530 atomic_t unpin_work_count;
531
Daniel Vettere506a0c2012-07-05 12:17:29 +0200532 /* Display surface base address adjustement for pageflips. Note that on
533 * gen4+ this only adjusts up to a tile, offsets within a tile are
534 * handled in the hw itself (with the TILEOFF register). */
535 unsigned long dspaddr_offset;
536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100538 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300539 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300540 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300541 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200543 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100544
Ville Syrjälä10d83732013-01-29 18:13:34 +0200545 /* reset counter value when the last flip was submitted */
546 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300547
548 /* Access to these should be protected by dev_priv->irq_lock. */
549 bool cpu_fifo_underrun_disabled;
550 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300551
552 /* per-pipe watermark state */
553 struct {
554 /* watermarks currently being used */
555 struct intel_pipe_wm active;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000556 /* SKL wm values currently in use */
557 struct skl_pipe_wm skl_active;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300558 /* allow CxSR on this pipe */
559 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300560 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300561
Ville Syrjälä80715b22014-05-15 20:23:23 +0300562 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800563
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200564 unsigned start_vbl_count;
Matt Roper32b7eee2014-12-24 07:59:06 -0800565 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700566
567 /* scalers available on this crtc */
568 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300569
570 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800571};
572
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300573struct intel_plane_wm_parameters {
574 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200575 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700576 /*
577 * For packed pixel formats:
578 * bytes_per_pixel - holds bytes per pixel
579 * For planar pixel formats:
580 * bytes_per_pixel - holds bytes per pixel for uv-plane
581 * y_bytes_per_pixel - holds bytes per pixel for y-plane
582 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300583 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700584 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300585 bool enabled;
586 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000587 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000588 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300589 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300590};
591
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800592struct intel_plane {
593 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700594 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800595 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100596 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800597 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300598 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300599
600 /* Since we need to change the watermarks before/after
601 * enabling/disabling the planes, we need to store the parameters here
602 * as the other pieces of the struct may not reflect the values we want
603 * for the watermark calculations. Currently only Haswell uses this.
604 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300605 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300606
Matt Roper8e7d6882015-01-21 16:35:41 -0800607 /*
608 * NOTE: Do not place new plane state fields here (e.g., when adding
609 * new plane properties). New runtime state should now be placed in
610 * the intel_plane_state structure and accessed via drm_plane->state.
611 */
612
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800613 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300614 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800615 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616 int crtc_x, int crtc_y,
617 unsigned int crtc_w, unsigned int crtc_h,
618 uint32_t x, uint32_t y,
619 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300620 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200621 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800622 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200623 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800624 struct intel_plane_state *state);
625 void (*commit_plane)(struct drm_plane *plane,
626 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800627};
628
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300629struct intel_watermark_params {
630 unsigned long fifo_size;
631 unsigned long max_wm;
632 unsigned long default_wm;
633 unsigned long guard_size;
634 unsigned long cacheline_size;
635};
636
637struct cxsr_latency {
638 int is_desktop;
639 int is_ddr3;
640 unsigned long fsb_freq;
641 unsigned long mem_freq;
642 unsigned long display_sr;
643 unsigned long display_hpll_disable;
644 unsigned long cursor_sr;
645 unsigned long cursor_hpll_disable;
646};
647
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200648#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800649#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200650#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800651#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100652#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800653#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800654#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800655#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700656#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800657
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300658struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300659 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300660 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300661 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200662 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300663 bool has_hdmi_sink;
664 bool has_audio;
665 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200666 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530667 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300668 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100669 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200670 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300671 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200672 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300673 struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800674 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300675};
676
Dave Airlie0e32b392014-05-02 14:02:48 +1000677struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400678#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300679
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +0530680/*
681 * enum link_m_n_set:
682 * When platform provides two set of M_N registers for dp, we can
683 * program them and switch between them incase of DRRS.
684 * But When only one such register is provided, we have to program the
685 * required divider value on that registers itself based on the DRRS state.
686 *
687 * M1_N1 : Program dp_m_n on M1_N1 registers
688 * dp_m2_n2 on M2_N2 registers (If supported)
689 *
690 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
691 * M2_N2 registers are not supported
692 */
693
694enum link_m_n_set {
695 /* Sets the m1_n1 and m2_n2 */
696 M1_N1 = 0,
697 M2_N2
698};
699
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300700struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300701 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300702 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300703 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300704 bool has_audio;
705 enum hdmi_force_audio force_audio;
706 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200707 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300708 uint8_t link_bw;
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530709 uint8_t rate_select;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300710 uint8_t lane_count;
711 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300712 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400713 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200714 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
715 uint8_t num_sink_rates;
716 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200717 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300718 uint8_t train_set[4];
719 int panel_power_up_delay;
720 int panel_power_down_delay;
721 int panel_power_cycle_delay;
722 int backlight_on_delay;
723 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300724 struct delayed_work panel_vdd_work;
725 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200726 unsigned long last_power_cycle;
727 unsigned long last_power_on;
728 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000729
Clint Taylor01527b32014-07-07 13:01:46 -0700730 struct notifier_block edp_notifier;
731
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300732 /*
733 * Pipe whose power sequencer is currently locked into
734 * this port. Only relevant on VLV/CHV.
735 */
736 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300737 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300738
Todd Previte06ea66b2014-01-20 10:19:39 -0700739 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000740 bool can_mst; /* this port supports mst */
741 bool is_mst;
742 int active_mst_links;
743 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300744 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745
Dave Airlie0e32b392014-05-02 14:02:48 +1000746 /* mst connector list */
747 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
748 struct drm_dp_mst_topology_mgr mst_mgr;
749
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000751 /*
752 * This function returns the value we have to program the AUX_CTL
753 * register with to kick off an AUX transaction.
754 */
755 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
756 bool has_aux_irq,
757 int send_bytes,
758 uint32_t aux_clock_divider);
Mika Kahola4e96c972015-04-29 09:17:39 +0300759 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700760
761 /* Displayport compliance testing */
762 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700763 unsigned long compliance_test_data;
764 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300765};
766
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200767struct intel_digital_port {
768 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200769 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700770 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200771 struct intel_dp dp;
772 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100773 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200774};
775
Dave Airlie0e32b392014-05-02 14:02:48 +1000776struct intel_dp_mst_encoder {
777 struct intel_encoder base;
778 enum pipe pipe;
779 struct intel_digital_port *primary;
780 void *port; /* store this opaque as its illegal to dereference it */
781};
782
Jesse Barnes89b667f2013-04-18 14:51:36 -0700783static inline int
784vlv_dport_to_channel(struct intel_digital_port *dport)
785{
786 switch (dport->port) {
787 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300788 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800789 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700790 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800791 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700792 default:
793 BUG();
794 }
795}
796
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300797static inline int
798vlv_pipe_to_channel(enum pipe pipe)
799{
800 switch (pipe) {
801 case PIPE_A:
802 case PIPE_C:
803 return DPIO_CH0;
804 case PIPE_B:
805 return DPIO_CH1;
806 default:
807 BUG();
808 }
809}
810
Chris Wilsonf875c152010-09-09 15:44:14 +0100811static inline struct drm_crtc *
812intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 return dev_priv->pipe_to_crtc_mapping[pipe];
816}
817
Chris Wilson417ae142011-01-19 15:04:42 +0000818static inline struct drm_crtc *
819intel_get_crtc_for_plane(struct drm_device *dev, int plane)
820{
821 struct drm_i915_private *dev_priv = dev->dev_private;
822 return dev_priv->plane_to_crtc_mapping[plane];
823}
824
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100825struct intel_unpin_work {
826 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000827 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000828 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000829 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100830 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000831 atomic_t pending;
832#define INTEL_FLIP_INACTIVE 0
833#define INTEL_FLIP_PENDING 1
834#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300835 u32 flip_count;
836 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000837 struct drm_i915_gem_request *flip_queued_req;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100838 int flip_queued_vblank;
839 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100840 bool enable_stall_check;
841};
842
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300843struct intel_load_detect_pipe {
844 struct drm_framebuffer *release_fb;
845 bool load_detect_temp;
846 int dpms_mode;
847};
Daniel Vetterb9805142012-08-31 17:37:33 +0200848
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300849static inline struct intel_encoder *
850intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100851{
852 return to_intel_connector(connector)->encoder;
853}
854
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200855static inline struct intel_digital_port *
856enc_to_dig_port(struct drm_encoder *encoder)
857{
858 return container_of(encoder, struct intel_digital_port, base.base);
859}
860
Dave Airlie0e32b392014-05-02 14:02:48 +1000861static inline struct intel_dp_mst_encoder *
862enc_to_mst(struct drm_encoder *encoder)
863{
864 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
865}
866
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300867static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
868{
869 return &enc_to_dig_port(encoder)->dp;
870}
871
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200872static inline struct intel_digital_port *
873dp_to_dig_port(struct intel_dp *intel_dp)
874{
875 return container_of(intel_dp, struct intel_digital_port, dp);
876}
877
878static inline struct intel_digital_port *
879hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
880{
881 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300882}
883
Damien Lespiau6af31a62014-03-28 00:18:33 +0530884/*
885 * Returns the number of planes for this pipe, ie the number of sprites + 1
886 * (primary plane). This doesn't count the cursor plane then.
887 */
888static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
889{
890 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
891}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000892
Daniel Vetter47339cd2014-09-30 10:56:46 +0200893/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200894bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300895 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200896bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300897 enum transcoder pch_transcoder,
898 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200899void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
900 enum pipe pipe);
901void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
902 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200903void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200904
905/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200906void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
907void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
908void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
909void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200910void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200911void gen6_enable_rps_interrupts(struct drm_device *dev);
912void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200913u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200914void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
915void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700916static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
917{
918 /*
919 * We only use drm_irq_uninstall() at unload and VT switch, so
920 * this is the only thing we need to check.
921 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200922 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700923}
924
Ville Syrjäläa225f072014-04-29 13:35:45 +0300925int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000926void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
927 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800928
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300929/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300930void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800931
Jesse Barnes79e53942008-11-07 14:24:08 -0800932
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300933/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300934void intel_prepare_ddi(struct drm_device *dev);
935void hsw_fdi_link_train(struct drm_crtc *crtc);
936void intel_ddi_init(struct drm_device *dev, enum port port);
937enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
938bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300939void intel_ddi_pll_init(struct drm_device *dev);
940void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
941void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
942 enum transcoder cpu_transcoder);
943void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
944void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200945bool intel_ddi_pll_select(struct intel_crtc *crtc,
946 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300947void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
948void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
949bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
950void intel_ddi_fdi_disable(struct drm_crtc *crtc);
951void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200952 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530953struct intel_encoder *
954intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300955
Dave Airlie44905a272014-05-02 13:36:43 +1000956void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000957void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200958 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +1000959void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +0300960uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300961
Daniel Vetterb680c372014-09-19 18:27:27 +0200962/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200963void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200964 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200965void intel_frontbuffer_flip_prepare(struct drm_device *dev,
966 unsigned frontbuffer_bits);
967void intel_frontbuffer_flip_complete(struct drm_device *dev,
968 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200969void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +0200970 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +0000971unsigned int intel_fb_align_height(struct drm_device *dev,
972 unsigned int height,
973 uint32_t pixel_format,
974 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -0700975void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
976 enum fb_op_origin origin);
Damien Lespiaub3218032015-02-27 11:15:18 +0000977u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
978 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +0200979
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200980/* intel_audio.c */
981void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200982void intel_audio_codec_enable(struct intel_encoder *encoder);
983void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +0200984void i915_audio_component_init(struct drm_i915_private *dev_priv);
985void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200986
Daniel Vetterb680c372014-09-19 18:27:27 +0200987/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -0800988extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +0200989bool intel_has_pending_fb_unpin(struct drm_device *dev);
990int intel_pch_rawclk(struct drm_device *dev);
991void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300992void intel_mark_idle(struct drm_device *dev);
993void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +0200994int intel_display_suspend(struct drm_device *dev);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +0200995int intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300996void intel_crtc_update_dpms(struct drm_crtc *crtc);
997void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +0300998int intel_connector_init(struct intel_connector *);
999struct intel_connector *intel_connector_alloc(void);
Maarten Lankhorst9a69a9a2015-07-21 11:34:55 +02001000int intel_connector_dpms(struct drm_connector *, int mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001001bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001002bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1003 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001004void intel_connector_attach_encoder(struct intel_connector *connector,
1005 struct intel_encoder *encoder);
1006struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1007struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1008 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001009enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001010int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001012enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1013 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001014bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001015static inline void
1016intel_wait_for_vblank(struct drm_device *dev, int pipe)
1017{
1018 drm_wait_one_vblank(dev, pipe);
1019}
Paulo Zanoni87440422013-09-24 15:48:31 -03001020int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001021void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001022 struct intel_digital_port *dport,
1023 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001024bool intel_get_load_detect_pipe(struct drm_connector *connector,
1025 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001026 struct intel_load_detect_pipe *old,
1027 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001028void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001029 struct intel_load_detect_pipe *old,
1030 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001031int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1032 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001033 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01001034 struct intel_engine_cs *pipelined,
1035 struct drm_i915_gem_request **pipelined_request);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001036struct drm_framebuffer *
1037__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001038 struct drm_mode_fb_cmd2 *mode_cmd,
1039 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001040void intel_prepare_page_flip(struct drm_device *dev, int plane);
1041void intel_finish_page_flip(struct drm_device *dev, int pipe);
1042void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001043void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001044int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001045 struct drm_framebuffer *fb,
1046 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001047void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001048 struct drm_framebuffer *fb,
1049 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001050int intel_plane_atomic_get_property(struct drm_plane *plane,
1051 const struct drm_plane_state *state,
1052 struct drm_property *property,
1053 uint64_t *val);
1054int intel_plane_atomic_set_property(struct drm_plane *plane,
1055 struct drm_plane_state *state,
1056 struct drm_property *property,
1057 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001058int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1059 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001060
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001061unsigned int
1062intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1063 uint64_t fb_format_modifier);
1064
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001065static inline bool
1066intel_rotation_90_or_270(unsigned int rotation)
1067{
1068 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1069}
1070
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301071void intel_create_rotation_property(struct drm_device *dev,
1072 struct intel_plane *plane);
1073
Daniel Vetter716c2e52014-06-25 22:02:02 +03001074/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001075struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1076void assert_shared_dpll(struct drm_i915_private *dev_priv,
1077 struct intel_shared_dpll *pll,
1078 bool state);
1079#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1080#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001081struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1082 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001083
Ville Syrjäläd288f652014-10-28 13:20:22 +02001084void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1085 const struct dpll *dpll);
1086void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1087
Daniel Vetter716c2e52014-06-25 22:02:02 +03001088/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001089void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1090 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001091void assert_pll(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state);
1093#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1094#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1095void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1096 enum pipe pipe, bool state);
1097#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1098#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001099void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001100#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1101#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001102unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1103 int *x, int *y,
Paulo Zanoni87440422013-09-24 15:48:31 -03001104 unsigned int tiling_mode,
1105 unsigned int bpp,
1106 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001107void intel_prepare_reset(struct drm_device *dev);
1108void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001109void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1110void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301111void broxton_init_cdclk(struct drm_device *dev);
1112void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301113void broxton_ddi_phy_init(struct drm_device *dev);
1114void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301115void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1116void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001117void skl_init_cdclk(struct drm_i915_private *dev_priv);
1118void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001119void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001120 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05301121void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001122int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1123void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001124ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001125 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001126bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1127 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001128int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1129
Paulo Zanoni87440422013-09-24 15:48:31 -03001130bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001131void hsw_enable_ips(struct intel_crtc *crtc);
1132void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001133enum intel_display_power_domain
1134intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001135void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001136 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001137void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001138void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001139
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001140int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001141int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001142
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001143unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1144 struct drm_i915_gem_object *obj);
Chandra Konduru6156a452015-04-27 13:48:39 -07001145u32 skl_plane_ctl_format(uint32_t pixel_format);
1146u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1147u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001148
Daniel Vettereb805622015-05-04 14:58:44 +02001149/* intel_csr.c */
1150void intel_csr_ucode_init(struct drm_device *dev);
Suketu Shahdc174302015-04-17 19:46:16 +05301151enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1152void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1153 enum csr_state state);
Daniel Vettereb805622015-05-04 14:58:44 +02001154void intel_csr_load_program(struct drm_device *dev);
1155void intel_csr_ucode_fini(struct drm_device *dev);
Suketu Shah5aefb232015-04-16 14:22:10 +05301156void assert_csr_loaded(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02001157
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001158/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001159void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1160bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1161 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001162void intel_dp_start_link_train(struct intel_dp *intel_dp);
1163void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1164void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1165void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1166void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001167int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001168bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001169 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001170bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001171enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1172 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001173void intel_edp_backlight_on(struct intel_dp *intel_dp);
1174void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001175void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001176void intel_edp_panel_on(struct intel_dp *intel_dp);
1177void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001178void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1179void intel_dp_mst_suspend(struct drm_device *dev);
1180void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001181int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001182int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001183void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001184void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001185uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001186void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301187void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1188void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301189void intel_edp_drrs_invalidate(struct drm_device *dev,
1190 unsigned frontbuffer_bits);
1191void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001192
Dave Airlie0e32b392014-05-02 14:02:48 +10001193/* intel_dp_mst.c */
1194int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1195void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001196/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001197void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001198
1199
1200/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001201void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001202
1203
Daniel Vetter0632fef2013-10-08 17:44:49 +02001204/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +02001205#ifdef CONFIG_DRM_I915_FBDEV
1206extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001207extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001208extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001209extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001210extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1211extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001212#else
1213static inline int intel_fbdev_init(struct drm_device *dev)
1214{
1215 return 0;
1216}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001217
Jesse Barnesd1d70672014-05-28 14:39:03 -07001218static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001219{
1220}
1221
1222static inline void intel_fbdev_fini(struct drm_device *dev)
1223{
1224}
1225
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001226static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001227{
1228}
1229
Daniel Vetter0632fef2013-10-08 17:44:49 +02001230static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001231{
1232}
1233#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001234
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001235/* intel_fbc.c */
Paulo Zanoni7733b492015-07-07 15:26:04 -03001236bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1237void intel_fbc_update(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001238void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001239void intel_fbc_disable(struct drm_i915_private *dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001240void intel_fbc_disable_crtc(struct intel_crtc *crtc);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001241void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1242 unsigned int frontbuffer_bits,
1243 enum fb_op_origin origin);
1244void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001245 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001246const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001247void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001248
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001249/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001250void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1251void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1252 struct intel_connector *intel_connector);
1253struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1254bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001255 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001256
1257
1258/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001259void intel_lvds_init(struct drm_device *dev);
1260bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001261
1262
1263/* intel_modes.c */
1264int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001265 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001266int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001267void intel_attach_force_audio_property(struct drm_connector *connector);
1268void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001269
1270
1271/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001272void intel_setup_overlay(struct drm_device *dev);
1273void intel_cleanup_overlay(struct drm_device *dev);
1274int intel_overlay_switch_off(struct intel_overlay *overlay);
1275int intel_overlay_put_image(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
1277int intel_overlay_attrs(struct drm_device *dev, void *data,
1278 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001279void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001280
1281
1282/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001283int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301284 struct drm_display_mode *fixed_mode,
1285 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001286void intel_panel_fini(struct intel_panel *panel);
1287void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1288 struct drm_display_mode *adjusted_mode);
1289void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001290 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001291 int fitting_mode);
1292void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001293 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001294 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001295void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1296 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001297int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001298void intel_panel_enable_backlight(struct intel_connector *connector);
1299void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001300void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001301void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001302enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301303extern struct drm_display_mode *intel_find_panel_downclock(
1304 struct drm_device *dev,
1305 struct drm_display_mode *fixed_mode,
1306 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001307void intel_backlight_register(struct drm_device *dev);
1308void intel_backlight_unregister(struct drm_device *dev);
1309
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001310
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001311/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001312void intel_psr_enable(struct intel_dp *intel_dp);
1313void intel_psr_disable(struct intel_dp *intel_dp);
1314void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001315 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001316void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001317 unsigned frontbuffer_bits,
1318 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001319void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001320void intel_psr_single_frame_update(struct drm_device *dev,
1321 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001322
Daniel Vetter9c065a72014-09-30 10:56:38 +02001323/* intel_runtime_pm.c */
1324int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001325void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001326void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001327void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001328
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001329bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1330 enum intel_display_power_domain domain);
1331bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1332 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001333void intel_display_power_get(struct drm_i915_private *dev_priv,
1334 enum intel_display_power_domain domain);
1335void intel_display_power_put(struct drm_i915_private *dev_priv,
1336 enum intel_display_power_domain domain);
1337void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1338void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1339void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1340void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1341void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1342
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001343void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1344
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001345/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001346void intel_init_clock_gating(struct drm_device *dev);
1347void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001348int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001349void intel_update_watermarks(struct drm_crtc *crtc);
1350void intel_update_sprite_watermarks(struct drm_plane *plane,
1351 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001352 uint32_t sprite_width,
1353 uint32_t sprite_height,
1354 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001355 bool enabled, bool scaled);
1356void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001357void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001358void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1359void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001360void intel_init_gt_powersave(struct drm_device *dev);
1361void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001362void intel_enable_gt_powersave(struct drm_device *dev);
1363void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001364void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001365void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001366void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001367void gen6_rps_busy(struct drm_i915_private *dev_priv);
1368void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001369void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001370void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001371 struct intel_rps_client *rps,
1372 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001373void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001374 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001375void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001376void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001377void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001378void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1379 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001380uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001381
1382/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001383bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001384
1385
1386/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001387int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001388int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1389 struct drm_file *file_priv);
Maarten Lankhorst8f539a82015-07-13 16:30:32 +02001390void intel_pipe_update_start(struct intel_crtc *crtc,
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02001391 uint32_t *start_vbl_count);
1392void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001393
1394/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001395void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001396
Matt Roperea2c67b2014-12-23 10:41:52 -08001397/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001398int intel_connector_atomic_get_property(struct drm_connector *connector,
1399 const struct drm_connector_state *state,
1400 struct drm_property *property,
1401 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001402struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1403void intel_crtc_destroy_state(struct drm_crtc *crtc,
1404 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001405struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1406void intel_atomic_state_clear(struct drm_atomic_state *);
1407struct intel_shared_dpll_config *
1408intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1409
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001410static inline struct intel_crtc_state *
1411intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1412 struct intel_crtc *crtc)
1413{
1414 struct drm_crtc_state *crtc_state;
1415 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1416 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001417 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001418
1419 return to_intel_crtc_state(crtc_state);
1420}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001421int intel_atomic_setup_scalers(struct drm_device *dev,
1422 struct intel_crtc *intel_crtc,
1423 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001424
1425/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001426struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001427struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1428void intel_plane_destroy_state(struct drm_plane *plane,
1429 struct drm_plane_state *state);
1430extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1431
Jesse Barnes79e53942008-11-07 14:24:08 -08001432#endif /* __INTEL_DRV_H__ */