blob: 90665872734d9bdf40fc464c8cd37579e0acef51 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawskyb731d332013-12-06 14:10:59 -080099static size_t get_context_alignment(struct drm_device *dev)
100{
101 if (IS_GEN6(dev))
102 return GEN6_CONTEXT_ALIGN;
103
104 return GEN7_CONTEXT_ALIGN;
105}
106
Ben Widawsky254f9652012-06-04 14:42:42 -0700107static int get_context_size(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 int ret;
111 u32 reg;
112
113 switch (INTEL_INFO(dev)->gen) {
114 case 6:
115 reg = I915_READ(CXT_SIZE);
116 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
117 break;
118 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700119 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700120 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700121 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700122 else
123 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700124 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700125 case 8:
126 ret = GEN8_CXT_TOTAL_SIZE;
127 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700128 default:
129 BUG();
130 }
131
132 return ret;
133}
134
Mika Kuoppaladce32712013-04-30 13:30:33 +0300135void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700136{
Oscar Mateo273497e2014-05-22 14:13:37 +0100137 struct intel_context *ctx = container_of(ctx_ref,
Mika Kuoppaladce32712013-04-30 13:30:33 +0300138 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800139 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700140
Oscar Mateoede7d422014-07-24 17:04:12 +0100141 if (i915.enable_execlists) {
142 ppgtt = ctx_to_ppgtt(ctx);
143 intel_lr_context_free(ctx);
144 } else if (ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100145 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100146 if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
Chris Wilson691e6412014-04-09 09:07:36 +0100147 ppgtt = ctx_to_ppgtt(ctx);
Chris Wilson691e6412014-04-09 09:07:36 +0100148 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800149
Daniel Vetteree960be2014-08-06 15:04:45 +0200150 i915_ppgtt_put(ppgtt);
Ben Widawsky2f295792014-07-01 11:17:47 -0700151 if (ctx->legacy_hw_ctx.rcs_state)
152 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800153 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700154 kfree(ctx);
155}
156
Oscar Mateo8c8579172014-07-24 17:04:14 +0100157struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100158i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
159{
160 struct drm_i915_gem_object *obj;
161 int ret;
162
163 obj = i915_gem_alloc_object(dev, size);
164 if (obj == NULL)
165 return ERR_PTR(-ENOMEM);
166
167 /*
168 * Try to make the context utilize L3 as well as LLC.
169 *
170 * On VLV we don't have L3 controls in the PTEs so we
171 * shouldn't touch the cache level, especially as that
172 * would make the object snooped which might have a
173 * negative performance impact.
174 */
175 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
176 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
177 /* Failure shouldn't ever happen this early */
178 if (WARN_ON(ret)) {
179 drm_gem_object_unreference(&obj->base);
180 return ERR_PTR(ret);
181 }
182 }
183
184 return obj;
185}
186
Oscar Mateo273497e2014-05-22 14:13:37 +0100187static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800188__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200189 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700190{
191 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100192 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800193 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700194
Ben Widawskyf94982b2012-11-10 10:56:04 -0800195 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700196 if (ctx == NULL)
197 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700198
Mika Kuoppaladce32712013-04-30 13:30:33 +0300199 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700200 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700201
Chris Wilson691e6412014-04-09 09:07:36 +0100202 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100203 struct drm_i915_gem_object *obj =
204 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
205 if (IS_ERR(obj)) {
206 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100207 goto err_out;
208 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100209 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100210 }
211
212 /* Default context will never have a file_priv */
213 if (file_priv != NULL) {
214 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100215 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100216 if (ret < 0)
217 goto err_out;
218 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100219 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300220
221 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100222 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700223 /* NB: Mark all slices as needing a remap so that when the context first
224 * loads it will restore whatever remap state already exists. If there
225 * is no remap info, it will be a NOP. */
226 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700227
Ben Widawsky146937e2012-06-29 10:30:39 -0700228 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700229
230err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300231 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700232 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700233}
234
Ben Widawsky254f9652012-06-04 14:42:42 -0700235/**
236 * The default context needs to exist per ring that uses contexts. It stores the
237 * context state of the GPU for applications that don't utilize HW contexts, as
238 * well as an idle case.
239 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100240static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800241i915_gem_create_context(struct drm_device *dev,
242 struct drm_i915_file_private *file_priv,
243 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700244{
Chris Wilson42c3b602014-01-23 19:40:02 +0000245 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800246 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100247 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800248 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700249
Ben Widawskyb731d332013-12-06 14:10:59 -0800250 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800252 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700253 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800254 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700255
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100256 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000257 /* We may need to do things with the shrinker which
258 * require us to immediately switch back to the default
259 * context. This can cause a problem as pinning the
260 * default context also requires GTT space which may not
261 * be available. To avoid this we always pin the default
262 * context.
263 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100264 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100265 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000266 if (ret) {
267 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
268 goto err_destroy;
269 }
270 }
271
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800272 if (create_vm) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200273 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800274
275 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800276 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
277 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800278 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000279 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800280 } else
281 ctx->vm = &ppgtt->base;
282
283 /* This case is reserved for the global default context and
284 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000285 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800286 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
287 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000288 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800289 }
290
291 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800292 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800293 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800294 /* For platforms which only have aliasing PPGTT, we fake the
295 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800296 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Daniel Vetteree960be2014-08-06 15:04:45 +0200297 i915_ppgtt_get(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800298 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800299 ctx->vm = &dev_priv->gtt.base;
300
Ben Widawskya45d0f62013-12-06 14:11:05 -0800301 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100302
Chris Wilson42c3b602014-01-23 19:40:02 +0000303err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100304 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
305 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100306err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300307 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800308 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700309}
310
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800311void i915_gem_context_reset(struct drm_device *dev)
312{
313 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800314 int i;
315
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800316 /* Prevent the hardware from restoring the last context (which hung) on
317 * the next switch */
318 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100319 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateo273497e2014-05-22 14:13:37 +0100320 struct intel_context *dctx = ring->default_context;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100321 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800322
323 /* Do a fake switch to the default context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100324 if (lctx == dctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800325 continue;
326
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100327 if (!lctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800328 continue;
329
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100330 if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
331 WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100332 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800333 /* Fake a finish/inactive */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100334 dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
335 dctx->legacy_hw_ctx.rcs_state->active = 0;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800336 }
337
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100338 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
339 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ville Syrjälä4bfad3d2014-06-18 22:04:48 +0300340
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100341 i915_gem_context_unreference(lctx);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800342 i915_gem_context_reference(dctx);
343 ring->last_context = dctx;
344 }
345}
346
Ben Widawsky8245be32013-11-06 13:56:29 -0200347int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100350 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800351 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700352
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800353 /* Init should only be called once per module load. Eventually the
354 * restriction on the context_disabled check can be loosened. */
355 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200356 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700357
Oscar Mateoede7d422014-07-24 17:04:12 +0100358 if (i915.enable_execlists) {
359 /* NB: intentionally left blank. We will allocate our own
360 * backing objects as we need them, thank you very much */
361 dev_priv->hw_context_size = 0;
362 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100363 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
364 if (dev_priv->hw_context_size > (1<<20)) {
365 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
366 dev_priv->hw_context_size);
367 dev_priv->hw_context_size = 0;
368 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700369 }
370
Chris Wilson691e6412014-04-09 09:07:36 +0100371 ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
372 if (IS_ERR(ctx)) {
373 DRM_ERROR("Failed to create default global context (error %ld)\n",
374 PTR_ERR(ctx));
375 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700376 }
377
Oscar Mateoede7d422014-07-24 17:04:12 +0100378 for (i = 0; i < I915_NUM_RINGS; i++) {
379 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800380
Oscar Mateoede7d422014-07-24 17:04:12 +0100381 /* NB: RCS will hold a ref for all rings */
382 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100383 }
384
385 DRM_DEBUG_DRIVER("%s context support initialized\n",
386 i915.enable_execlists ? "LR" :
387 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200388 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700389}
390
391void i915_gem_context_fini(struct drm_device *dev)
392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100394 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800395 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700396
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100397 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100398 /* The only known way to stop the gpu from accessing the hw context is
399 * to reset it. Do this as the very last operation to avoid confusing
400 * other code, leading to spurious errors. */
401 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700402
Chris Wilson691e6412014-04-09 09:07:36 +0100403 /* When default context is created and switched to, base object refcount
404 * will be 2 (+1 from object creation and +1 from do_switch()).
405 * i915_gem_context_fini() will be called after gpu_idle() has switched
406 * to default context. So we need to unreference the base object once
407 * to offset the do_switch part, so that i915_gem_context_unreference()
408 * can then free the base object correctly. */
409 WARN_ON(!dev_priv->ring[RCS].last_context);
410 if (dev_priv->ring[RCS].last_context == dctx) {
411 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100412 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
413 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100414 i915_gem_context_unreference(dctx);
415 dev_priv->ring[RCS].last_context = NULL;
416 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100417
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100418 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800419 }
420
421 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100422 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800423
424 if (ring->last_context)
425 i915_gem_context_unreference(ring->last_context);
426
427 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800428 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700429 }
430
Mika Kuoppaladce32712013-04-30 13:30:33 +0300431 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700432}
433
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800434int i915_gem_context_enable(struct drm_i915_private *dev_priv)
435{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100436 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800437 int ret, i;
438
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800439 /* This is the only place the aliasing PPGTT gets enabled, which means
440 * it has to happen before we bail on reset */
441 if (dev_priv->mm.aliasing_ppgtt) {
442 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
443 ppgtt->enable(ppgtt);
444 }
445
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800446 /* FIXME: We should make this work, even in reset */
447 if (i915_reset_in_progress(&dev_priv->gpu_error))
448 return 0;
449
450 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800451
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800452 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100453 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800454 if (ret)
455 return ret;
456 }
457
458 return 0;
459}
460
Ben Widawsky40521052012-06-04 14:42:43 -0700461static int context_idr_cleanup(int id, void *p, void *data)
462{
Oscar Mateo273497e2014-05-22 14:13:37 +0100463 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700464
Mika Kuoppaladce32712013-04-30 13:30:33 +0300465 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700466 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700467}
468
Ben Widawskye422b882013-12-06 14:10:58 -0800469int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
470{
471 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100472 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800473
474 idr_init(&file_priv->context_idr);
475
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800476 mutex_lock(&dev->struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100477 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800478 mutex_unlock(&dev->struct_mutex);
479
Oscar Mateof83d6512014-05-22 14:13:38 +0100480 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800481 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100482 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800483 }
484
Ben Widawskye422b882013-12-06 14:10:58 -0800485 return 0;
486}
487
Ben Widawsky254f9652012-06-04 14:42:42 -0700488void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
489{
Ben Widawsky40521052012-06-04 14:42:43 -0700490 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700491
Daniel Vetter73c273e2012-06-19 20:27:39 +0200492 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700493 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700494}
495
Oscar Mateo273497e2014-05-22 14:13:37 +0100496struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700497i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
498{
Oscar Mateo273497e2014-05-22 14:13:37 +0100499 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000500
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000502 if (!ctx)
503 return ERR_PTR(-ENOENT);
504
505 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700506}
Ben Widawskye0556842012-06-04 14:42:46 -0700507
508static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100509mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100510 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700511 u32 hw_flags)
512{
513 int ret;
514
Ben Widawsky12b02862012-06-04 14:42:50 -0700515 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
516 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
517 * explicitly, so we rely on the value at ring init, stored in
518 * itlb_before_ctx_switch.
519 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700520 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100521 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700522 if (ret)
523 return ret;
524 }
525
Ben Widawskye37ec392012-06-04 14:42:48 -0700526 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700527 if (ret)
528 return ret;
529
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300530 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Ville Syrjälä64bed782014-03-31 18:17:18 +0300531 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700532 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
533 else
534 intel_ring_emit(ring, MI_NOOP);
535
Ben Widawskye0556842012-06-04 14:42:46 -0700536 intel_ring_emit(ring, MI_NOOP);
537 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100538 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye0556842012-06-04 14:42:46 -0700539 MI_MM_SPACE_GTT |
540 MI_SAVE_EXT_STATE_EN |
541 MI_RESTORE_EXT_STATE_EN |
542 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200543 /*
544 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
545 * WaMiSetContext_Hang:snb,ivb,vlv
546 */
Ben Widawskye0556842012-06-04 14:42:46 -0700547 intel_ring_emit(ring, MI_NOOP);
548
Ville Syrjälä64bed782014-03-31 18:17:18 +0300549 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700550 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
551 else
552 intel_ring_emit(ring, MI_NOOP);
553
Ben Widawskye0556842012-06-04 14:42:46 -0700554 intel_ring_advance(ring);
555
556 return ret;
557}
558
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100559static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100560 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700561{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800562 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100563 struct intel_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800564 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700565 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100566 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700567 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700568
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800569 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100570 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
571 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800572 }
Ben Widawskye0556842012-06-04 14:42:46 -0700573
Oscar Mateo14d8ec52014-06-18 17:16:03 +0100574 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100575 return 0;
576
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800577 /* Trying to pin first makes error handling easier. */
578 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100579 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100580 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800581 if (ret)
582 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800583 }
584
Daniel Vetteracc240d2013-12-05 15:42:34 +0100585 /*
586 * Pin can switch back to the default context if we end up calling into
587 * evict_everything - as a last ditch gtt defrag effort that also
588 * switches to the default context. Hence we need to reload from here.
589 */
590 from = ring->last_context;
591
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800592 if (USES_FULL_PPGTT(ring->dev)) {
593 ret = ppgtt->switch_mm(ppgtt, ring, false);
594 if (ret)
595 goto unpin_out;
596 }
597
598 if (ring != &dev_priv->ring[RCS]) {
599 if (from)
600 i915_gem_context_unreference(from);
601 goto done;
602 }
603
Daniel Vetteracc240d2013-12-05 15:42:34 +0100604 /*
605 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100606 * that thanks to write = false in this call and us not setting any gpu
607 * write domains when putting a context object onto the active list
608 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100609 *
610 * XXX: We need a real interface to do this instead of trickery.
611 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100612 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800613 if (ret)
614 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100615
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100616 if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
617 struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
Ben Widawsky6f65e292013-12-06 14:10:56 -0800618 &dev_priv->gtt.base);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100619 vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800620 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200621
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100622 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700623 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700624
Ben Widawskye0556842012-06-04 14:42:46 -0700625 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800626 if (ret)
627 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700628
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700629 for (i = 0; i < MAX_L3_SLICES; i++) {
630 if (!(to->remap_slice & (1<<i)))
631 continue;
632
633 ret = i915_gem_l3_remap(ring, i);
634 /* If it failed, try again next round */
635 if (ret)
636 DRM_DEBUG_DRIVER("L3 remapping failed\n");
637 else
638 to->remap_slice &= ~(1<<i);
639 }
640
Ben Widawskye0556842012-06-04 14:42:46 -0700641 /* The backing object for the context is done after switching to the
642 * *next* context. Therefore we cannot retire the previous context until
643 * the next context has already started running. In fact, the below code
644 * is a bit suboptimal because the retiring can occur simply after the
645 * MI_SET_CONTEXT instead of when the next seqno has completed.
646 */
Chris Wilson112522f2013-05-02 16:48:07 +0300647 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100648 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
649 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700650 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
651 * whole damn pipeline, we don't need to explicitly mark the
652 * object dirty. The only exception is that the context must be
653 * correct in case the object gets swapped out. Ideally we'd be
654 * able to defer doing this until we know the object would be
655 * swapped, but there is no way to do that yet.
656 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100657 from->legacy_hw_ctx.rcs_state->dirty = 1;
658 BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100659
Chris Wilsonc0321e22013-08-26 19:50:53 -0300660 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100661 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300662 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700663 }
664
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100665 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
666 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100667
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800668done:
Chris Wilson112522f2013-05-02 16:48:07 +0300669 i915_gem_context_reference(to);
670 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700671
Chris Wilson967ab6b2014-05-30 14:16:30 +0100672 if (uninitialized) {
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300673 ret = i915_gem_render_state_init(ring);
674 if (ret)
675 DRM_ERROR("init render state: %d\n", ret);
676 }
677
Ben Widawskye0556842012-06-04 14:42:46 -0700678 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800679
680unpin_out:
681 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100682 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800683 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700684}
685
686/**
687 * i915_switch_context() - perform a GPU context switch.
688 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000689 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700690 *
691 * The context life cycle is simple. The context refcount is incremented and
692 * decremented by 1 and create and destroy. If the context is in use by the GPU,
693 * it will have a refoucnt > 1. This allows us to destroy the context abstract
694 * object while letting the normal object tracking destroy the backing BO.
695 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100696int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100697 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700698{
699 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700700
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800701 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
702
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100703 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100704 if (to != ring->last_context) {
705 i915_gem_context_reference(to);
706 if (ring->last_context)
707 i915_gem_context_unreference(ring->last_context);
708 ring->last_context = to;
709 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800710 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200711 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800712
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800713 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700714}
Ben Widawsky84624812012-06-04 14:42:54 -0700715
Oscar Mateoec3e9962014-07-24 17:04:18 +0100716static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100717{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100718 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100719}
720
Ben Widawsky84624812012-06-04 14:42:54 -0700721int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
722 struct drm_file *file)
723{
Ben Widawsky84624812012-06-04 14:42:54 -0700724 struct drm_i915_gem_context_create *args = data;
725 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100726 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700727 int ret;
728
Oscar Mateoec3e9962014-07-24 17:04:18 +0100729 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200730 return -ENODEV;
731
Ben Widawsky84624812012-06-04 14:42:54 -0700732 ret = i915_mutex_lock_interruptible(dev);
733 if (ret)
734 return ret;
735
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800736 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700737 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300738 if (IS_ERR(ctx))
739 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700740
Oscar Mateo821d66d2014-07-03 16:28:00 +0100741 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700742 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
743
Dan Carpenterbe636382012-07-17 09:44:49 +0300744 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700745}
746
747int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
748 struct drm_file *file)
749{
750 struct drm_i915_gem_context_destroy *args = data;
751 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100752 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700753 int ret;
754
Oscar Mateo821d66d2014-07-03 16:28:00 +0100755 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800756 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800757
Ben Widawsky84624812012-06-04 14:42:54 -0700758 ret = i915_mutex_lock_interruptible(dev);
759 if (ret)
760 return ret;
761
762 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000763 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700764 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000765 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700766 }
767
Oscar Mateo821d66d2014-07-03 16:28:00 +0100768 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300769 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700770 mutex_unlock(&dev->struct_mutex);
771
772 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
773 return 0;
774}