blob: 58bd138e5a981b366e7168c809283330fe4fca9b [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030024#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010027
28#include <asm/mach/map.h>
29
Tony Lindgrence491cf2009-10-20 09:40:47 -070030#include <plat/sram.h>
31#include <plat/sdrc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/serial.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030033
Paul Walmsleye80a9722010-01-26 20:13:12 -070034#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070035#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070036#include "clock44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000037
Tony Lindgren4e653312011-11-10 22:45:17 +010038#include "common.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/omap-pm.h>
Kevin Hilman81a60482011-03-16 14:25:45 -070040#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070041#include "powerdomain.h"
Paul Walmsley97171002008-08-19 11:08:40 +030042
Paul Walmsley1540f2142010-12-21 21:05:15 -070043#include "clockdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/omap_hwmod.h>
Tony Lindgren5d190c42010-12-09 15:49:23 -080045#include <plat/multi.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010046#include "common.h"
Paul Walmsley02bfc0302009-09-03 20:14:05 +030047
Tony Lindgren1dbae812005-11-10 14:26:51 +000048/*
49 * The machine specific code may provide the extra mapping besides the
50 * default mapping provided here.
51 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030052
Tony Lindgren088ef952010-02-12 12:26:47 -080053#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030054static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000055 {
56 .virtual = L3_24XX_VIRT,
57 .pfn = __phys_to_pfn(L3_24XX_PHYS),
58 .length = L3_24XX_SIZE,
59 .type = MT_DEVICE
60 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080061 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030062 .virtual = L4_24XX_VIRT,
63 .pfn = __phys_to_pfn(L4_24XX_PHYS),
64 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080065 .type = MT_DEVICE
66 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030067};
68
Tony Lindgren59b479e2011-01-27 16:39:40 -080069#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000071 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070072 .virtual = DSP_MEM_2420_VIRT,
73 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
74 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080075 .type = MT_DEVICE
76 },
77 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070078 .virtual = DSP_IPI_2420_VIRT,
79 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
80 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080081 .type = MT_DEVICE
82 },
83 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070084 .virtual = DSP_MMU_2420_VIRT,
85 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
86 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030088 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000089};
90
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030091#endif
92
Tony Lindgren59b479e2011-01-27 16:39:40 -080093#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030094static struct map_desc omap243x_io_desc[] __initdata = {
95 {
96 .virtual = L4_WK_243X_VIRT,
97 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
98 .length = L4_WK_243X_SIZE,
99 .type = MT_DEVICE
100 },
101 {
102 .virtual = OMAP243X_GPMC_VIRT,
103 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
104 .length = OMAP243X_GPMC_SIZE,
105 .type = MT_DEVICE
106 },
107 {
108 .virtual = OMAP243X_SDRC_VIRT,
109 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
110 .length = OMAP243X_SDRC_SIZE,
111 .type = MT_DEVICE
112 },
113 {
114 .virtual = OMAP243X_SMS_VIRT,
115 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
116 .length = OMAP243X_SMS_SIZE,
117 .type = MT_DEVICE
118 },
119};
120#endif
121#endif
122
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800123#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300124static struct map_desc omap34xx_io_desc[] __initdata = {
125 {
126 .virtual = L3_34XX_VIRT,
127 .pfn = __phys_to_pfn(L3_34XX_PHYS),
128 .length = L3_34XX_SIZE,
129 .type = MT_DEVICE
130 },
131 {
132 .virtual = L4_34XX_VIRT,
133 .pfn = __phys_to_pfn(L4_34XX_PHYS),
134 .length = L4_34XX_SIZE,
135 .type = MT_DEVICE
136 },
137 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300138 .virtual = OMAP34XX_GPMC_VIRT,
139 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
140 .length = OMAP34XX_GPMC_SIZE,
141 .type = MT_DEVICE
142 },
143 {
144 .virtual = OMAP343X_SMS_VIRT,
145 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
146 .length = OMAP343X_SMS_SIZE,
147 .type = MT_DEVICE
148 },
149 {
150 .virtual = OMAP343X_SDRC_VIRT,
151 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
152 .length = OMAP343X_SDRC_SIZE,
153 .type = MT_DEVICE
154 },
155 {
156 .virtual = L4_PER_34XX_VIRT,
157 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
158 .length = L4_PER_34XX_SIZE,
159 .type = MT_DEVICE
160 },
161 {
162 .virtual = L4_EMU_34XX_VIRT,
163 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
164 .length = L4_EMU_34XX_SIZE,
165 .type = MT_DEVICE
166 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700167#if defined(CONFIG_DEBUG_LL) && \
168 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
169 {
170 .virtual = ZOOM_UART_VIRT,
171 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
172 .length = SZ_1M,
173 .type = MT_DEVICE
174 },
175#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300176};
177#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800178
Hemant Pedanekara9203602011-12-13 10:46:44 -0800179#ifdef CONFIG_SOC_OMAPTI81XX
180static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800181 {
182 .virtual = L4_34XX_VIRT,
183 .pfn = __phys_to_pfn(L4_34XX_PHYS),
184 .length = L4_34XX_SIZE,
185 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800186 }
187};
188#endif
189
190#ifdef CONFIG_SOC_OMAPAM33XX
191static struct map_desc omapam33xx_io_desc[] __initdata = {
192 {
193 .virtual = L4_34XX_VIRT,
194 .pfn = __phys_to_pfn(L4_34XX_PHYS),
195 .length = L4_34XX_SIZE,
196 .type = MT_DEVICE
Hemant Pedanekar01001712011-02-16 08:31:39 -0800197 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800198 {
199 .virtual = L4_WK_AM33XX_VIRT,
200 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
201 .length = L4_WK_AM33XX_SIZE,
202 .type = MT_DEVICE
203 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800204};
205#endif
206
Santosh Shilimkar44169072009-05-28 14:16:04 -0700207#ifdef CONFIG_ARCH_OMAP4
208static struct map_desc omap44xx_io_desc[] __initdata = {
209 {
210 .virtual = L3_44XX_VIRT,
211 .pfn = __phys_to_pfn(L3_44XX_PHYS),
212 .length = L3_44XX_SIZE,
213 .type = MT_DEVICE,
214 },
215 {
216 .virtual = L4_44XX_VIRT,
217 .pfn = __phys_to_pfn(L4_44XX_PHYS),
218 .length = L4_44XX_SIZE,
219 .type = MT_DEVICE,
220 },
221 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700222 .virtual = OMAP44XX_GPMC_VIRT,
223 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
224 .length = OMAP44XX_GPMC_SIZE,
225 .type = MT_DEVICE,
226 },
227 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700228 .virtual = OMAP44XX_EMIF1_VIRT,
229 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
230 .length = OMAP44XX_EMIF1_SIZE,
231 .type = MT_DEVICE,
232 },
233 {
234 .virtual = OMAP44XX_EMIF2_VIRT,
235 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
236 .length = OMAP44XX_EMIF2_SIZE,
237 .type = MT_DEVICE,
238 },
239 {
240 .virtual = OMAP44XX_DMM_VIRT,
241 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
242 .length = OMAP44XX_DMM_SIZE,
243 .type = MT_DEVICE,
244 },
245 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700246 .virtual = L4_PER_44XX_VIRT,
247 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
248 .length = L4_PER_44XX_SIZE,
249 .type = MT_DEVICE,
250 },
251 {
252 .virtual = L4_EMU_44XX_VIRT,
253 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
254 .length = L4_EMU_44XX_SIZE,
255 .type = MT_DEVICE,
256 },
257};
258#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300259
Tony Lindgren59b479e2011-01-27 16:39:40 -0800260#ifdef CONFIG_SOC_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000261void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800262{
263 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
264 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800265}
266#endif
267
Tony Lindgren59b479e2011-01-27 16:39:40 -0800268#ifdef CONFIG_SOC_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000269void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800270{
271 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
272 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800273}
274#endif
275
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800276#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000277void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800278{
279 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800280}
281#endif
282
Hemant Pedanekara9203602011-12-13 10:46:44 -0800283#ifdef CONFIG_SOC_OMAPTI81XX
284void __init omapti81xx_map_common_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800285{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800286 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800287}
288#endif
289
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800290#ifdef CONFIG_SOC_OMAPAM33XX
291void __init omapam33xx_map_common_io(void)
292{
293 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
294}
295#endif
296
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800297#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000298void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800299{
300 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800301}
302#endif
303
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600304/*
305 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
306 *
307 * Sets the CORE DPLL3 M2 divider to the same value that it's at
308 * currently. This has the effect of setting the SDRC SDRAM AC timing
309 * registers to the values currently defined by the kernel. Currently
310 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
311 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
312 * or passes along the return value of clk_set_rate().
313 */
314static int __init _omap2_init_reprogram_sdrc(void)
315{
316 struct clk *dpll3_m2_ck;
317 int v = -EINVAL;
318 long rate;
319
320 if (!cpu_is_omap34xx())
321 return 0;
322
323 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000324 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600325 return -EINVAL;
326
327 rate = clk_get_rate(dpll3_m2_ck);
328 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
329 v = clk_set_rate(dpll3_m2_ck, rate);
330 if (v)
331 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
332
333 clk_put(dpll3_m2_ck);
334
335 return v;
336}
337
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700338static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
339{
340 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
341}
342
Tony Lindgren7b250af2011-10-04 18:26:28 -0700343static void __init omap_common_init_early(void)
344{
Arnd Bergmanndf804422011-11-01 13:47:27 +0100345 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700346}
347
348static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100349{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700350 u8 postsetup_state;
351
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700352 /* Set the default postsetup state for all hwmods */
353#ifdef CONFIG_PM_RUNTIME
354 postsetup_state = _HWMOD_STATE_IDLE;
355#else
356 postsetup_state = _HWMOD_STATE_ENABLED;
357#endif
358 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200359
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700360 /*
361 * Set the default postsetup state for unusual modules (like
362 * MPU WDT).
363 *
364 * The postsetup_state is not actually used until
365 * omap_hwmod_late_init(), so boards that desire full watchdog
366 * coverage of kernel initialization can reprogram the
367 * postsetup_state between the calls to
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700368 * omap2_init_common_infra() and omap_sdrc_init().
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700369 *
370 * XXX ideally we could detect whether the MPU WDT was currently
371 * enabled here and make this conditional
372 */
373 postsetup_state = _HWMOD_STATE_DISABLED;
374 omap_hwmod_for_each_by_class("wd_timer",
375 _set_hwmod_postsetup_state,
376 &postsetup_state);
377
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600378 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700379}
380
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530381#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700382void __init omap2420_init_early(void)
383{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700384 omap2_set_globals_242x();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530385 omap2xxx_check_revision();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700386 omap_common_init_early();
387 omap2xxx_voltagedomains_init();
388 omap242x_powerdomains_init();
389 omap242x_clockdomains_init();
390 omap2420_hwmod_init();
391 omap_hwmod_init_postsetup();
392 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700393}
394
395void __init omap2430_init_early(void)
396{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700397 omap2_set_globals_243x();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530398 omap2xxx_check_revision();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700399 omap_common_init_early();
400 omap2xxx_voltagedomains_init();
401 omap243x_powerdomains_init();
402 omap243x_clockdomains_init();
403 omap2430_hwmod_init();
404 omap_hwmod_init_postsetup();
405 omap2430_clk_init();
406}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530407#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700408
409/*
410 * Currently only board-omap3beagle.c should call this because of the
411 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
412 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530413#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700414void __init omap3_init_early(void)
415{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700416 omap2_set_globals_3xxx();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530417 omap3xxx_check_revision();
418 omap3xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700419 omap_common_init_early();
420 omap3xxx_voltagedomains_init();
421 omap3xxx_powerdomains_init();
422 omap3xxx_clockdomains_init();
423 omap3xxx_hwmod_init();
424 omap_hwmod_init_postsetup();
425 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700426}
427
428void __init omap3430_init_early(void)
429{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700430 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700431}
432
433void __init omap35xx_init_early(void)
434{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700435 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700436}
437
438void __init omap3630_init_early(void)
439{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700440 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700441}
442
443void __init am35xx_init_early(void)
444{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700445 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700446}
447
Hemant Pedanekara9203602011-12-13 10:46:44 -0800448void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700449{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800450 omap2_set_globals_ti81xx();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530451 omap3xxx_check_revision();
452 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700453 omap_common_init_early();
454 omap3xxx_voltagedomains_init();
455 omap3xxx_powerdomains_init();
456 omap3xxx_clockdomains_init();
457 omap3xxx_hwmod_init();
458 omap_hwmod_init_postsetup();
459 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700460}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530461#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700462
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530463#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700464void __init omap4430_init_early(void)
465{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700466 omap2_set_globals_443x();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530467 omap4xxx_check_revision();
468 omap4xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700469 omap_common_init_early();
470 omap44xx_voltagedomains_init();
471 omap44xx_powerdomains_init();
472 omap44xx_clockdomains_init();
473 omap44xx_hwmod_init();
474 omap_hwmod_init_postsetup();
475 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700476}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530477#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700478
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700479void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700480 struct omap_sdrc_params *sdrc_cs1)
481{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700482 omap_sram_init();
483
Hemant Pedanekar01001712011-02-16 08:31:39 -0800484 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000485 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
486 _omap2_init_reprogram_sdrc();
487 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000488}
Tony Lindgrendf1e9d12010-12-10 09:46:24 -0800489
490/*
491 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
492 */
493
494u8 omap_readb(u32 pa)
495{
496 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
497}
498EXPORT_SYMBOL(omap_readb);
499
500u16 omap_readw(u32 pa)
501{
502 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
503}
504EXPORT_SYMBOL(omap_readw);
505
506u32 omap_readl(u32 pa)
507{
508 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
509}
510EXPORT_SYMBOL(omap_readl);
511
512void omap_writeb(u8 v, u32 pa)
513{
514 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
515}
516EXPORT_SYMBOL(omap_writeb);
517
518void omap_writew(u16 v, u32 pa)
519{
520 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
521}
522EXPORT_SYMBOL(omap_writew);
523
524void omap_writel(u32 v, u32 pa)
525{
526 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
527}
528EXPORT_SYMBOL(omap_writel);