blob: a972396049e527a6e6a8c151d621323ba3811cdd [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053095 BUF_AMPDU = BIT(0),
96 BUF_AGGR = BIT(1),
97 BUF_XRETRY = BIT(2),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098};
99
Sujith394cf0a2009-02-09 13:26:54 +0530100#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530102#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400104#define ATH_TXSTATUS_RING_SIZE 64
105
Sujith394cf0a2009-02-09 13:26:54 +0530106struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400107 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400115 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
Sujith394cf0a2009-02-09 13:26:54 +0530123#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530124#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200125#define ATH_TXBUF_RESERVE 5
126#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530127#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530128
129#define TID_TO_WME_AC(_tid) \
130 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
131 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
132 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
133 WME_AC_VO)
134
Sujith394cf0a2009-02-09 13:26:54 +0530135#define ATH_AGGR_DELIM_SZ 4
136#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
137/* number of delimiters for encryption padding */
138#define ATH_AGGR_ENCRYPTDELIM 10
139/* minimum h/w qdepth to be sustained to maximize aggregation */
140#define ATH_AGGR_MIN_QDEPTH 2
141#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530142
143#define IEEE80211_SEQ_SEQ_SHIFT 4
144#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530145#define IEEE80211_WEP_IVLEN 3
146#define IEEE80211_WEP_KIDLEN 1
147#define IEEE80211_WEP_CRCLEN 4
148#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
149 (IEEE80211_WEP_IVLEN + \
150 IEEE80211_WEP_KIDLEN + \
151 IEEE80211_WEP_CRCLEN))
152
153/* return whether a bit at index _n in bitmap _bm is set
154 * _sz is the size of the bitmap */
155#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
156 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
157
158/* return block-ack bitmap index given sequence and starting sequence */
159#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
160
161/* returns delimiter padding required given the packet length */
162#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800163 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
164 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530165
166#define BAW_WITHIN(_start, _bawsz, _seqno) \
167 ((((_seqno) - (_start)) & 4095) < (_bawsz))
168
Sujith394cf0a2009-02-09 13:26:54 +0530169#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
170
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400171#define ATH_TX_COMPLETE_POLL_INT 1000
172
Sujith394cf0a2009-02-09 13:26:54 +0530173enum ATH_AGGR_STATUS {
174 ATH_AGGR_DONE,
175 ATH_AGGR_BAW_CLOSED,
176 ATH_AGGR_LIMITED,
177};
178
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400179#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530180struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800181 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
182 u32 axq_qnum; /* ath9k hardware queue number */
Sujith17d79042009-02-09 13:27:03 +0530183 u32 *axq_link;
184 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530185 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530186 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100187 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530188 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400189 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530190 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400191 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
192 struct list_head txq_fifo_pending;
193 u8 txq_headidx;
194 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100195 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530196};
197
Sujith93ef24b2010-05-20 15:34:40 +0530198struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100199 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530200 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530201 struct list_head list;
202 struct list_head tid_q;
203};
204
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100205struct ath_frame_info {
206 int framelen;
207 u32 keyix;
208 enum ath9k_key_type keytype;
209 u8 retries;
210 u16 seqno;
211};
212
Sujith93ef24b2010-05-20 15:34:40 +0530213struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530214 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400215 u8 bfs_paprd;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530216 unsigned long bfs_paprd_timestamp;
Felix Fietkau61117f02010-11-11 03:18:36 +0100217 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530218};
219
220struct ath_buf {
221 struct list_head list;
222 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
223 an aggregate) */
224 struct ath_buf *bf_next; /* next subframe in the aggregate */
225 struct sk_buff *bf_mpdu; /* enclosing frame structure */
226 void *bf_desc; /* virtual addr of desc */
227 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700228 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530229 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530230 u16 bf_flags;
231 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530232};
233
234struct ath_atx_tid {
235 struct list_head list;
236 struct list_head buf_q;
237 struct ath_node *an;
238 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200239 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530240 u16 seq_start;
241 u16 seq_next;
242 u16 baw_size;
243 int tidno;
244 int baw_head; /* first un-acked tx buffer */
245 int baw_tail; /* next unused tx buffer slot */
246 int sched;
247 int paused;
248 u8 state;
249};
250
251struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800252#ifdef CONFIG_ATH9K_DEBUGFS
253 struct list_head list; /* for sc->nodes */
254 struct ieee80211_sta *sta; /* station struct we're part of */
255#endif
Sujith93ef24b2010-05-20 15:34:40 +0530256 struct ath_atx_tid tid[WME_NUM_TID];
257 struct ath_atx_ac ac[WME_NUM_AC];
258 u16 maxampdu;
259 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530260};
261
Sujith394cf0a2009-02-09 13:26:54 +0530262#define AGGR_CLEANUP BIT(1)
263#define AGGR_ADDBA_COMPLETE BIT(2)
264#define AGGR_ADDBA_PROGRESS BIT(3)
265
Sujith394cf0a2009-02-09 13:26:54 +0530266struct ath_tx_control {
267 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100268 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530269 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200270 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400271 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530272};
273
Sujith394cf0a2009-02-09 13:26:54 +0530274#define ATH_TX_ERROR 0x01
275#define ATH_TX_XRETRY 0x02
276#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530277
Ben Greear60f2d1d2011-01-09 23:11:52 -0800278/**
279 * @txq_map: Index is mac80211 queue number. This is
280 * not necessarily the same as the hardware queue number
281 * (axq_qnum).
282 */
Sujith394cf0a2009-02-09 13:26:54 +0530283struct ath_tx {
284 u16 seq_no;
285 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530286 spinlock_t txbuflock;
287 struct list_head txbuf;
288 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
289 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100290 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530291};
292
Felix Fietkaub5c804752010-04-15 17:38:48 -0400293struct ath_rx_edma {
294 struct sk_buff_head rx_fifo;
295 struct sk_buff_head rx_buffers;
296 u32 rx_fifo_hwsize;
297};
298
Sujith394cf0a2009-02-09 13:26:54 +0530299struct ath_rx {
300 u8 defant;
301 u8 rxotherant;
302 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530303 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530304 spinlock_t rxbuflock;
305 struct list_head rxbuf;
306 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400307 struct ath_buf *rx_bufptr;
308 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100309
310 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530311};
312
313int ath_startrecv(struct ath_softc *sc);
314bool ath_stoprecv(struct ath_softc *sc);
315void ath_flushrecv(struct ath_softc *sc);
316u32 ath_calcrxfilter(struct ath_softc *sc);
317int ath_rx_init(struct ath_softc *sc, int nbufs);
318void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400319int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530320struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
321void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100322bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530323void ath_draintxq(struct ath_softc *sc,
324 struct ath_txq *txq, bool retry_tx);
325void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
326void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
327void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
328int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530329void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530330int ath_txq_update(struct ath_softc *sc, int qnum,
331 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200332int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530333 struct ath_tx_control *txctl);
334void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400335void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200336int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
337 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530338void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530339void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
340
341/********/
Sujith17d79042009-02-09 13:27:03 +0530342/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530343/********/
344
Sujith17d79042009-02-09 13:27:03 +0530345struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530346 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530347 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200348 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530349 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530350};
351
352/*******************/
353/* Beacon Handling */
354/*******************/
355
356/*
357 * Regardless of the number of beacons we stagger, (i.e. regardless of the
358 * number of BSSIDs) if a given beacon does not go out even after waiting this
359 * number of beacon intervals, the game's up.
360 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100361#define BSTUCK_THRESH 9
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200362#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530363#define ATH_DEFAULT_BINTVAL 100 /* TU */
364#define ATH_DEFAULT_BMISS_LIMIT 10
365#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
366
367struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700368 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530369 u16 listen_interval;
370 u16 dtim_period;
371 u16 bmiss_timeout;
372 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530373};
374
Sujith394cf0a2009-02-09 13:26:54 +0530375struct ath_beacon {
376 enum {
377 OK, /* no change needed */
378 UPDATE, /* update pending */
379 COMMIT /* beacon sent, commit change */
380 } updateslot; /* slot time update fsm */
381
382 u32 beaconq;
383 u32 bmisscnt;
384 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100385 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200386 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530387 int slottime;
388 int slotupdate;
389 struct ath9k_tx_queue_info beacon_qi;
390 struct ath_descdma bdma;
391 struct ath_txq *cabq;
392 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393};
394
Sujith9fc9ab02009-03-03 10:16:51 +0530395void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200396void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100397int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530398void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530399int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530400void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401
Sujith394cf0a2009-02-09 13:26:54 +0530402/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530403/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530404/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530405
Sujith20977d32009-02-20 15:13:28 +0530406#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
407#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400408#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
409#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200410#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530411#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
412#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530413
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700414#define ATH_PAPRD_TIMEOUT 100 /* msecs */
415
Felix Fietkau347809f2010-07-02 00:09:52 +0200416void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400417void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530418void ath_ani_calibrate(unsigned long data);
419
Sujith0fca65c2010-01-08 10:36:00 +0530420/**********/
421/* BTCOEX */
422/**********/
423
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700424struct ath_btcoex {
425 bool hw_timer_enabled;
426 spinlock_t btcoex_lock;
427 struct timer_list period_timer; /* Timer for BT period */
428 u32 bt_priority_cnt;
429 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700430 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700431 u32 btcoex_no_stomp; /* in usec */
432 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530433 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700434 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700435};
436
Sujith0fca65c2010-01-08 10:36:00 +0530437int ath_init_btcoex_timer(struct ath_softc *sc);
438void ath9k_btcoex_timer_resume(struct ath_softc *sc);
439void ath9k_btcoex_timer_pause(struct ath_softc *sc);
440
Sujith394cf0a2009-02-09 13:26:54 +0530441/********************/
442/* LED Control */
443/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530444
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530445#define ATH_LED_PIN_DEF 1
446#define ATH_LED_PIN_9287 8
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530447#define ATH_LED_PIN_9485 6
Sujithf1dc5602008-10-29 10:16:30 +0530448
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100449#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530450void ath_init_leds(struct ath_softc *sc);
451void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100452#else
453static inline void ath_init_leds(struct ath_softc *sc)
454{
455}
456
457static inline void ath_deinit_leds(struct ath_softc *sc)
458{
459}
460#endif
461
Sujith0fca65c2010-01-08 10:36:00 +0530462
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700463/* Antenna diversity/combining */
464#define ATH_ANT_RX_CURRENT_SHIFT 4
465#define ATH_ANT_RX_MAIN_SHIFT 2
466#define ATH_ANT_RX_MASK 0x3
467
468#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
469#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
470#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
471#define ATH_ANT_DIV_COMB_INIT_COUNT 95
472#define ATH_ANT_DIV_COMB_MAX_COUNT 100
473#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
474#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
475
476#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
477#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
478#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
479#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
480#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
481
482enum ath9k_ant_div_comb_lna_conf {
483 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
484 ATH_ANT_DIV_COMB_LNA2,
485 ATH_ANT_DIV_COMB_LNA1,
486 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
487};
488
489struct ath_ant_comb {
490 u16 count;
491 u16 total_pkt_count;
492 bool scan;
493 bool scan_not_start;
494 int main_total_rssi;
495 int alt_total_rssi;
496 int alt_recv_cnt;
497 int main_recv_cnt;
498 int rssi_lna1;
499 int rssi_lna2;
500 int rssi_add;
501 int rssi_sub;
502 int rssi_first;
503 int rssi_second;
504 int rssi_third;
505 bool alt_good;
506 int quick_scan_cnt;
507 int main_conf;
508 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
509 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
510 int first_bias;
511 int second_bias;
512 bool first_ratio;
513 bool second_ratio;
514 unsigned long scan_start_time;
515};
516
Sujith394cf0a2009-02-09 13:26:54 +0530517/********************/
518/* Main driver core */
519/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530520
Sujith394cf0a2009-02-09 13:26:54 +0530521/*
522 * Default cache line size, in bytes.
523 * Used when PCI device not fully initialized by bootrom/BIOS
524*/
525#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530526#define ATH_REGCLASSIDS_MAX 10
527#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
528#define ATH_MAX_SW_RETRIES 10
529#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530530
Sujith394cf0a2009-02-09 13:26:54 +0530531#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530532#define ATH_RATE_DUMMY_MARKER 0
533
Sujith1b04b932010-01-08 10:36:05 +0530534#define SC_OP_INVALID BIT(0)
535#define SC_OP_BEACONS BIT(1)
536#define SC_OP_RXAGGR BIT(2)
537#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200538#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530539#define SC_OP_PREAMBLE_SHORT BIT(5)
540#define SC_OP_PROTECT_ENABLE BIT(6)
541#define SC_OP_RXFLUSH BIT(7)
542#define SC_OP_LED_ASSOCIATED BIT(8)
543#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530544#define SC_OP_TSF_RESET BIT(11)
545#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530546#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700547#define SC_OP_ANI_RUN BIT(14)
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530548#define SC_OP_ENABLE_APM BIT(15)
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530549#define SC_OP_PRIM_STA_VIF BIT(16)
Sujith1b04b932010-01-08 10:36:05 +0530550
551/* Powersave flags */
552#define PS_WAIT_FOR_BEACON BIT(0)
553#define PS_WAIT_FOR_CAB BIT(1)
554#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
555#define PS_WAIT_FOR_TX_ACK BIT(3)
556#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530557
Felix Fietkau545750d2009-11-23 22:21:01 +0100558struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200559
Ben Greear48014162011-01-15 19:13:48 +0000560struct ath9k_vif_iter_data {
561 const u8 *hw_macaddr; /* phy's hardware address, set
562 * before starting iteration for
563 * valid bssid mask.
564 */
565 u8 mask[ETH_ALEN]; /* bssid mask */
566 int naps; /* number of AP vifs */
567 int nmeshes; /* number of mesh vifs */
568 int nstations; /* number of station vifs */
569 int nwds; /* number of nwd vifs */
570 int nadhocs; /* number of adhoc vifs */
571 int nothers; /* number of vifs not specified above. */
572};
573
Sujith394cf0a2009-02-09 13:26:54 +0530574struct ath_softc {
575 struct ieee80211_hw *hw;
576 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200577
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200578 int chan_idx;
579 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200580 struct survey_info *cur_survey;
581 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200582
Sujith394cf0a2009-02-09 13:26:54 +0530583 struct tasklet_struct intr_tq;
584 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530585 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530586 void __iomem *mem;
587 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700588 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400589 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700590 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530591 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400592 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200593 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400594 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530595
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100596 unsigned int hw_busy_count;
597
Sujith17d79042009-02-09 13:27:03 +0530598 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530599 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530600 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530601 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200602 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530603 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000604 short nbcnvifs;
605 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400606 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530607
Sujith17d79042009-02-09 13:27:03 +0530608 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530609 struct ath_rx rx;
610 struct ath_tx tx;
611 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530612 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
613
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100614#ifdef CONFIG_MAC80211_LEDS
615 bool led_registered;
616 char led_name[32];
617 struct led_classdev led_cdev;
618#endif
Sujith394cf0a2009-02-09 13:26:54 +0530619
Felix Fietkau9ac586152011-01-24 19:23:18 +0100620 struct ath9k_hw_cal_data caldata;
621 int last_rssi;
622
Felix Fietkaua830df02009-11-23 22:33:27 +0100623#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530624 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800625 spinlock_t nodes_lock;
626 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800627 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530629 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400630 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530631 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700632 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400633
634 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700635
636 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530637};
638
Sujith55624202010-01-08 10:36:02 +0530639void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530640int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530641int ath_cabq_update(struct ath_softc *);
642
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700643static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530644{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700645 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530646}
647
Sujith394cf0a2009-02-09 13:26:54 +0530648extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500649extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530650extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530651extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530652
653irqreturn_t ath_isr(int irq, void *dev);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530654void ath9k_init_crypto(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530655int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700656 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530657void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530658void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200659int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
660 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800661
662void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
663void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530664bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Ben Greear48014162011-01-15 19:13:48 +0000665bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530666
667#ifdef CONFIG_PCI
668int ath_pci_init(void);
669void ath_pci_exit(void);
670#else
671static inline int ath_pci_init(void) { return 0; };
672static inline void ath_pci_exit(void) {};
673#endif
674
675#ifdef CONFIG_ATHEROS_AR71XX
676int ath_ahb_init(void);
677void ath_ahb_exit(void);
678#else
679static inline int ath_ahb_init(void) { return 0; };
680static inline void ath_ahb_exit(void) {};
681#endif
682
Gabor Juhos0bc07982009-07-14 20:17:14 -0400683void ath9k_ps_wakeup(struct ath_softc *sc);
684void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200685
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530686u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
687
Sujith0fca65c2010-01-08 10:36:00 +0530688void ath_start_rfkill_poll(struct ath_softc *sc);
689extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000690void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
691 struct ieee80211_vif *vif,
692 struct ath9k_vif_iter_data *iter_data);
693
Sujith0fca65c2010-01-08 10:36:00 +0530694
Sujith394cf0a2009-02-09 13:26:54 +0530695#endif /* ATH9K_H */