blob: b20f7bfcdc1f304e60419fc7593d30711178f117 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Harry Wentland091a97e2016-12-06 12:25:52 -050037#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050038#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040039#define MAX_SINKS_PER_LINK 4
40
41/*******************************************************************************
42 * Display Core Interfaces
43 ******************************************************************************/
44
45struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050046 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040047 uint32_t max_links;
48 uint32_t max_audios;
49 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040050 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040051 uint32_t max_downscale_ratio;
52 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050053
54 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040055};
56
57
58struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040059 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040060 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040061 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040062 enum dc_scan_direction scan;
63};
64
65struct dc_dcc_setting {
66 unsigned int max_compressed_blk_size;
67 unsigned int max_uncompressed_blk_size;
68 bool independent_64b_blks;
69};
70
71struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040072 union {
73 struct {
74 struct dc_dcc_setting rgb;
75 } grph;
76
77 struct {
78 struct dc_dcc_setting luma;
79 struct dc_dcc_setting chroma;
80 } video;
81 };
Anthony Kooebf055f2017-06-14 10:19:57 -040082
83 bool capable;
84 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040085};
86
Sylvia Tsai94267b32017-04-21 15:29:55 -040087struct dc_static_screen_events {
88 bool cursor_update;
89 bool surface_update;
90 bool overlay_update;
91};
92
Harry Wentland45622362017-09-12 15:58:20 -040093/* Forward declaration*/
94struct dc;
95struct dc_surface;
96struct validate_context;
97
98struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040099#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
100 bool (*get_dcc_compression_cap)(const struct dc *dc,
101 const struct dc_dcc_surface_param *input,
102 struct dc_surface_dcc_cap *output);
103#else
Harry Wentland45622362017-09-12 15:58:20 -0400104 int i;
Alex Deucherff5ef992017-06-15 16:27:42 -0400105#endif
Harry Wentland45622362017-09-12 15:58:20 -0400106};
107
108struct dc_stream_funcs {
109 bool (*adjust_vmin_vmax)(struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400110 struct dc_stream **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400111 int num_streams,
112 int vmin,
113 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400114 bool (*get_crtc_position)(struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400115 struct dc_stream **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400116 int num_streams,
117 unsigned int *v_pos,
118 unsigned int *nom_v_pos);
119
Harry Wentland45622362017-09-12 15:58:20 -0400120 bool (*set_gamut_remap)(struct dc *dc,
Amy Zhangf46661d2017-05-09 14:45:54 -0400121 const struct dc_stream *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400122
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400123 bool (*program_csc_matrix)(struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400124 struct dc_stream *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400125
Sylvia Tsai94267b32017-04-21 15:29:55 -0400126 void (*set_static_screen_events)(struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400127 struct dc_stream **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400128 int num_streams,
129 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400130
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400131 void (*set_dither_option)(struct dc_stream *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400132 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400133};
134
135struct link_training_settings;
136
137struct dc_link_funcs {
138 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500139 struct link_training_settings *lt_settings,
140 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400141 void (*perform_link_training)(struct dc *dc,
142 struct dc_link_settings *link_setting,
143 bool skip_video_pattern);
144 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500145 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400146 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400147 void (*enable_hpd)(const struct dc_link *link);
148 void (*disable_hpd)(const struct dc_link *link);
149 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400150 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400151 enum dp_test_pattern test_pattern,
152 const struct link_training_settings *p_link_settings,
153 const unsigned char *p_custom_pattern,
154 unsigned int cust_pattern_size);
155};
156
157/* Structure to hold configuration flags set by dm at dc creation. */
158struct dc_config {
159 bool gpu_vm_support;
160 bool disable_disp_pll_sharing;
161};
162
163struct dc_debug {
164 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400165 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400166 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400167 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500168 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400169 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400170 bool validation_trace;
171 bool disable_stutter;
172 bool disable_dcc;
173 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400174#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
175 bool disable_dpp_power_gate;
176 bool disable_hubp_power_gate;
177 bool disable_pplib_wm_range;
178 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400179 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400180 int sr_exit_time_dpm0_ns;
181 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400182 int sr_exit_time_ns;
183 int sr_enter_plus_exit_time_ns;
184 int urgent_latency_ns;
185 int percent_of_ideal_drambw;
186 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400187 int always_scale;
Alex Deucherff5ef992017-06-15 16:27:42 -0400188#endif
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400189 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500191 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400192 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500193 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400194};
195
196struct dc {
197 struct dc_caps caps;
198 struct dc_cap_funcs cap_funcs;
199 struct dc_stream_funcs stream_funcs;
200 struct dc_link_funcs link_funcs;
201 struct dc_config config;
202 struct dc_debug debug;
203};
204
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400205enum frame_buffer_mode {
206 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
207 FRAME_BUFFER_MODE_ZFB_ONLY,
208 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
209} ;
210
211struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400212 int64_t zfb_phys_addr_base;
213 int64_t zfb_mc_base_addr;
214 uint64_t zfb_size_in_byte;
215 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400216 bool dchub_initialzied;
217 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400218};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400219
Harry Wentland45622362017-09-12 15:58:20 -0400220struct dc_init_data {
221 struct hw_asic_id asic_id;
222 void *driver; /* ctx */
223 struct cgs_device *cgs_device;
224
225 int num_virtual_links;
226 /*
227 * If 'vbios_override' not NULL, it will be called instead
228 * of the real VBIOS. Intended use is Diagnostics on FPGA.
229 */
230 struct dc_bios *vbios_override;
231 enum dce_environment dce_environment;
232
233 struct dc_config flags;
234};
235
236struct dc *dc_create(const struct dc_init_data *init_params);
237
238void dc_destroy(struct dc **dc);
239
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400240bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400241
Tony Cheng6d244be2017-07-20 00:12:20 -0400242void dc_log_hw_state(struct dc *dc);
243
Harry Wentland45622362017-09-12 15:58:20 -0400244/*******************************************************************************
245 * Surface Interfaces
246 ******************************************************************************/
247
248enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500249 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400250};
251
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500252struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500253 /* display chromaticities and white point in units of 0.00001 */
254 unsigned int chromaticity_green_x;
255 unsigned int chromaticity_green_y;
256 unsigned int chromaticity_blue_x;
257 unsigned int chromaticity_blue_y;
258 unsigned int chromaticity_red_x;
259 unsigned int chromaticity_red_y;
260 unsigned int chromaticity_white_point_x;
261 unsigned int chromaticity_white_point_y;
262
263 uint32_t min_luminance;
264 uint32_t max_luminance;
265 uint32_t maximum_content_light_level;
266 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400267
268 bool hdr_supported;
269 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500270};
271
Anthony Koofb735a92016-12-13 13:59:41 -0500272enum dc_transfer_func_type {
273 TF_TYPE_PREDEFINED,
274 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400275 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500276};
277
278struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500279 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
280 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
281 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
282
Anthony Koofb735a92016-12-13 13:59:41 -0500283 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500284 uint16_t x_point_at_y1_red;
285 uint16_t x_point_at_y1_green;
286 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500287};
288
289enum dc_transfer_func_predefined {
290 TRANSFER_FUNCTION_SRGB,
291 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500292 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500293 TRANSFER_FUNCTION_LINEAR,
294};
295
296struct dc_transfer_func {
Anthony Kooebf055f2017-06-14 10:19:57 -0400297 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500298 enum dc_transfer_func_type type;
299 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400300 struct dc_context *ctx;
301 int ref_count;
Anthony Koofb735a92016-12-13 13:59:41 -0500302};
303
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400304/*
305 * This structure is filled in by dc_surface_get_status and contains
306 * the last requested address and the currently active address so the called
307 * can determine if there are any outstanding flips
308 */
309struct dc_surface_status {
310 struct dc_plane_address requested_address;
311 struct dc_plane_address current_address;
312 bool is_flip_pending;
313 bool is_right_eye;
314};
315
Harry Wentland45622362017-09-12 15:58:20 -0400316struct dc_surface {
Harry Wentland45622362017-09-12 15:58:20 -0400317 struct dc_plane_address address;
318
319 struct scaling_taps scaling_quality;
320 struct rect src_rect;
321 struct rect dst_rect;
322 struct rect clip_rect;
323
324 union plane_size plane_size;
325 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400326
Harry Wentland45622362017-09-12 15:58:20 -0400327 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500328 struct dc_hdr_static_metadata hdr_static_ctx;
329
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400330 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400331 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400332
333 enum dc_color_space color_space;
334 enum surface_pixel_format format;
335 enum dc_rotation_angle rotation;
336 enum plane_stereo_format stereo_format;
337
338 bool per_pixel_alpha;
339 bool visible;
340 bool flip_immediate;
341 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400342
343 /* private to DC core */
344 struct dc_surface_status status;
345 struct dc_context *ctx;
346
347 /* private to dc_surface.c */
348 enum dc_irq_source irq_source;
349 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400350};
351
352struct dc_plane_info {
353 union plane_size plane_size;
354 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500355 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400356 enum surface_pixel_format format;
357 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400358 enum plane_stereo_format stereo_format;
359 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400360 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400361 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400362 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400363};
364
365struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400366 struct rect src_rect;
367 struct rect dst_rect;
368 struct rect clip_rect;
369 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400370};
371
372struct dc_surface_update {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400373 struct dc_surface *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400374
375 /* isr safe update parameters. null means no updates */
376 struct dc_flip_addrs *flip_addr;
377 struct dc_plane_info *plane_info;
378 struct dc_scaling_info *scaling_info;
379 /* following updates require alloc/sleep/spin that is not isr safe,
380 * null means no updates
381 */
Anthony Koofb735a92016-12-13 13:59:41 -0500382 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400383 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500384 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400385 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400386};
Harry Wentland45622362017-09-12 15:58:20 -0400387
388/*
389 * Create a new surface with default parameters;
390 */
391struct dc_surface *dc_create_surface(const struct dc *dc);
392const struct dc_surface_status *dc_surface_get_status(
393 const struct dc_surface *dc_surface);
394
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400395void dc_surface_retain(struct dc_surface *dc_surface);
396void dc_surface_release(struct dc_surface *dc_surface);
Harry Wentland45622362017-09-12 15:58:20 -0400397
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400398void dc_gamma_retain(struct dc_gamma *dc_gamma);
399void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400400struct dc_gamma *dc_create_gamma(void);
401
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400402void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
403void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500404struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500405
Harry Wentland45622362017-09-12 15:58:20 -0400406/*
407 * This structure holds a surface address. There could be multiple addresses
408 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
409 * as frame durations and DCC format can also be set.
410 */
411struct dc_flip_addrs {
412 struct dc_plane_address address;
413 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400414 /* TODO: add flip duration for FreeSync */
415};
416
417/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500418 * Set up surface attributes and associate to a stream
419 * The surfaces parameter is an absolute set of all surface active for the stream.
420 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400421 * Any flip related attribute changes must be done through this interface.
422 *
423 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500424 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400425 * This does not trigger a flip. No surface address is programmed.
426 */
427
Aric Cyrab2541b2016-12-29 15:27:12 -0500428bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400429 struct dc *dc,
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400430 struct dc_surface **dc_surfaces,
Harry Wentland45622362017-09-12 15:58:20 -0400431 uint8_t surface_count,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400432 struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400433
Aric Cyrab2541b2016-12-29 15:27:12 -0500434bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400435 struct dc *dc);
436
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400437/* Surface update type is used by dc_update_surfaces_and_stream
438 * The update type is determined at the very beginning of the function based
439 * on parameters passed in and decides how much programming (or updating) is
440 * going to be done during the call.
441 *
442 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
443 * logical calculations or hardware register programming. This update MUST be
444 * ISR safe on windows. Currently fast update will only be used to flip surface
445 * address.
446 *
447 * UPDATE_TYPE_MED is used for slower updates which require significant hw
448 * re-programming however do not affect bandwidth consumption or clock
449 * requirements. At present, this is the level at which front end updates
450 * that do not require us to run bw_calcs happen. These are in/out transfer func
451 * updates, viewport offset changes, recout size changes and pixel depth changes.
452 * This update can be done at ISR, but we want to minimize how often this happens.
453 *
454 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
455 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
456 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
457 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
458 * a full update. This cannot be done at ISR level and should be a rare event.
459 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
460 * underscan we don't expect to see this call at all.
461 */
462
Leon Elazar5869b0f2017-03-01 12:30:11 -0500463enum surface_update_type {
464 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400465 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500466 UPDATE_TYPE_FULL, /* may need to shuffle resources */
467};
468
Harry Wentland45622362017-09-12 15:58:20 -0400469/*******************************************************************************
470 * Stream Interfaces
471 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400472
473struct dc_stream_status {
474 int primary_otg_inst;
475 int surface_count;
476 struct dc_surface *surfaces[MAX_SURFACE_NUM];
477
478 /*
479 * link this stream passes through
480 */
481 struct dc_link *link;
482};
483
Harry Wentland45622362017-09-12 15:58:20 -0400484struct dc_stream {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400485 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400486 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400487
Aric Cyrab2541b2016-12-29 15:27:12 -0500488 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400489 struct rect dst; /* stream addressable area */
490
491 struct audio_info audio_info;
492
Harry Wentland45622362017-09-12 15:58:20 -0400493 struct freesync_context freesync_ctx;
494
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400495 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400496 struct colorspace_transform gamut_remap_matrix;
497 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400498
499 enum signal_type output_signal;
500
501 enum dc_color_space output_color_space;
502 enum dc_dither_option dither_option;
503
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500504 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400505
506 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400507 /* TODO: custom INFO packets */
508 /* TODO: ABM info (DMCU) */
509 /* TODO: PSR info */
510 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400511
512 /* from core_stream struct */
513 struct dc_context *ctx;
514
515 /* used by DCP and FMT */
516 struct bit_depth_reduction_params bit_depth_params;
517 struct clamping_and_pixel_encoding_params clamping;
518
519 int phy_pix_clk;
520 enum signal_type signal;
521
522 struct dc_stream_status status;
523
524 /* from stream struct */
525 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400526};
527
Leon Elazara783e7b2017-03-09 14:38:15 -0500528struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500529 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500530 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400531 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500532};
533
534
535/*
536 * Setup stream attributes if no stream updates are provided
537 * there will be no impact on the stream parameters
538 *
539 * Set up surface attributes and associate to a stream
540 * The surfaces parameter is an absolute set of all surface active for the stream.
541 * If no surfaces are provided, the stream will be blanked; no memory read.
542 * Any flip related attribute changes must be done through this interface.
543 *
544 * After this call:
545 * Surfaces attributes are programmed and configured to be composed into stream.
546 * This does not trigger a flip. No surface address is programmed.
547 *
548 */
549
550void dc_update_surfaces_and_stream(struct dc *dc,
551 struct dc_surface_update *surface_updates, int surface_count,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400552 struct dc_stream *dc_stream,
Leon Elazara783e7b2017-03-09 14:38:15 -0500553 struct dc_stream_update *stream_update);
554
Aric Cyrab2541b2016-12-29 15:27:12 -0500555/*
556 * Log the current stream state.
557 */
558void dc_stream_log(
559 const struct dc_stream *stream,
560 struct dal_logger *dc_logger,
561 enum dc_log_type log_type);
562
563uint8_t dc_get_current_stream_count(const struct dc *dc);
564struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
565
566/*
567 * Return the current frame counter.
568 */
569uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
570
571/* TODO: Return parsed values rather than direct register read
572 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
573 * being refactored properly to be dce-specific
574 */
Sylvia Tsai81c50962017-04-11 15:15:28 -0400575bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
576 uint32_t *v_blank_start,
577 uint32_t *v_blank_end,
578 uint32_t *h_position,
579 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500580
581/*
582 * Structure to store surface/stream associations for validation
583 */
584struct dc_validation_set {
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400585 struct dc_stream *stream;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400586 struct dc_surface *surfaces[MAX_SURFACES];
Aric Cyrab2541b2016-12-29 15:27:12 -0500587 uint8_t surface_count;
588};
589
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400590bool dc_validate_stream(const struct dc *dc, struct dc_stream *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400591
Aric Cyrab2541b2016-12-29 15:27:12 -0500592/*
593 * This function takes a set of resources and checks that they are cofunctional.
594 *
595 * After this call:
596 * No hardware is programmed for call. Only validation is done.
597 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400598struct validate_context *dc_get_validate_context(
599 const struct dc *dc,
600 const struct dc_validation_set set[],
601 uint8_t set_count);
602
Aric Cyrab2541b2016-12-29 15:27:12 -0500603bool dc_validate_resources(
604 const struct dc *dc,
605 const struct dc_validation_set set[],
606 uint8_t set_count);
607
608/*
609 * This function takes a stream and checks if it is guaranteed to be supported.
610 * Guaranteed means that MAX_COFUNC similar streams are supported.
611 *
612 * After this call:
613 * No hardware is programmed for call. Only validation is done.
614 */
615
616bool dc_validate_guaranteed(
617 const struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400618 struct dc_stream *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500619
Harry Wentland8122a252017-03-29 11:15:14 -0400620void dc_resource_validate_ctx_copy_construct(
621 const struct validate_context *src_ctx,
622 struct validate_context *dst_ctx);
623
624void dc_resource_validate_ctx_destruct(struct validate_context *context);
625
Aric Cyrab2541b2016-12-29 15:27:12 -0500626/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500627 * TODO update to make it about validation sets
628 * Set up streams and links associated to drive sinks
629 * The streams parameter is an absolute set of all active streams.
630 *
631 * After this call:
632 * Phy, Encoder, Timing Generator are programmed and enabled.
633 * New streams are enabled with blank stream; no memory read.
634 */
Harry Wentlande2c7bb12017-06-28 13:23:04 -0400635bool dc_commit_context(struct dc *dc, struct validate_context *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500636
637/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500638 * Set up streams and links associated to drive sinks
639 * The streams parameter is an absolute set of all active streams.
640 *
641 * After this call:
642 * Phy, Encoder, Timing Generator are programmed and enabled.
643 * New streams are enabled with blank stream; no memory read.
644 */
645bool dc_commit_streams(
646 struct dc *dc,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400647 struct dc_stream *streams[],
Aric Cyrab2541b2016-12-29 15:27:12 -0500648 uint8_t stream_count);
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500649/*
650 * Enable stereo when commit_streams is not required,
651 * for example, frame alternate.
652 */
653bool dc_enable_stereo(
654 struct dc *dc,
655 struct validate_context *context,
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400656 struct dc_stream *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500657 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500658
Harry Wentland45622362017-09-12 15:58:20 -0400659/**
660 * Create a new default stream for the requested sink
661 */
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400662struct dc_stream *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400663
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400664void dc_stream_retain(struct dc_stream *dc_stream);
665void dc_stream_release(struct dc_stream *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400666
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400667struct dc_stream_status *dc_stream_get_status(
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400668 struct dc_stream *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400669
Leon Elazar5869b0f2017-03-01 12:30:11 -0500670enum surface_update_type dc_check_update_surfaces_for_stream(
671 struct dc *dc,
672 struct dc_surface_update *updates,
673 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400674 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500675 const struct dc_stream_status *stream_status);
676
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400677
678void dc_retain_validate_context(struct validate_context *context);
679void dc_release_validate_context(struct validate_context *context);
680
Harry Wentland45622362017-09-12 15:58:20 -0400681/*******************************************************************************
682 * Link Interfaces
683 ******************************************************************************/
684
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400685struct dpcd_caps {
686 union dpcd_rev dpcd_rev;
687 union max_lane_count max_ln_count;
688 union max_down_spread max_down_spread;
689
690 /* dongle type (DP converter, CV smart dongle) */
691 enum display_dongle_type dongle_type;
692 /* Dongle's downstream count. */
693 union sink_count sink_count;
694 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
695 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
696 struct dc_dongle_caps dongle_caps;
697
698 uint32_t sink_dev_id;
699 uint32_t branch_dev_id;
700 int8_t branch_dev_name[6];
701 int8_t branch_hw_revision;
702
703 bool allow_invalid_MSA_timing_param;
704 bool panel_mode_edp;
705};
706
707struct dc_link_status {
708 struct dpcd_caps *dpcd_caps;
709};
710
711/* DP MST stream allocation (payload bandwidth number) */
712struct link_mst_stream_allocation {
713 /* DIG front */
714 const struct stream_encoder *stream_enc;
715 /* associate DRM payload table with DC stream encoder */
716 uint8_t vcp_id;
717 /* number of slots required for the DP stream in transport packet */
718 uint8_t slot_count;
719};
720
721/* DP MST stream allocation table */
722struct link_mst_stream_allocation_table {
723 /* number of DP video streams */
724 int stream_count;
725 /* array of stream allocations */
726 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
727};
728
Harry Wentland45622362017-09-12 15:58:20 -0400729/*
730 * A link contains one or more sinks and their connected status.
731 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
732 */
733struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400734 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400735 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400736 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400737 unsigned int link_index;
738 enum dc_connection_type type;
739 enum signal_type connector_signal;
740 enum dc_irq_source irq_source_hpd;
741 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
742 /* caps is the same as reported_link_cap. link_traing use
743 * reported_link_cap. Will clean up. TODO
744 */
745 struct dc_link_settings reported_link_cap;
746 struct dc_link_settings verified_link_cap;
747 struct dc_link_settings max_link_setting;
748 struct dc_link_settings cur_link_settings;
749 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400750 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400751
752 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400753
754 uint8_t hpd_src;
755
Harry Wentland45622362017-09-12 15:58:20 -0400756 uint8_t link_enc_hw_inst;
757
Harry Wentland45622362017-09-12 15:58:20 -0400758 bool test_pattern_enabled;
759 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500760
761 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400762
763 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400764
765 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400766
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400767 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400768
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400769 const struct core_dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400770
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400771 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400772
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400773 struct link_encoder *link_enc;
774 struct graphics_object_id link_id;
775 union ddi_channel_mapping ddi_channel_mapping;
776 struct connector_device_tag_info device_tag;
777 struct dpcd_caps dpcd_caps;
778 unsigned int dpcd_sink_count;
Harry Wentland45622362017-09-12 15:58:20 -0400779
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400780 enum edp_revision edp_revision;
781 bool psr_enabled;
782
783 /* MST record stream using this link */
784 struct link_flags {
785 bool dp_keep_receiver_powered;
786 } wa_flags;
787 struct link_mst_stream_allocation_table mst_stream_alloc_table;
788
789 struct dc_link_status link_status;
790
Harry Wentland45622362017-09-12 15:58:20 -0400791};
792
793const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
794
795/*
796 * Return an enumerated dc_link. dc_link order is constant and determined at
797 * boot time. They cannot be created or destroyed.
798 * Use dc_get_caps() to get number of links.
799 */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400800struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
Harry Wentland45622362017-09-12 15:58:20 -0400801
802/* Return id of physical connector represented by a dc_link at link_index.*/
803const struct graphics_object_id dc_get_link_id_at_index(
804 struct dc *dc, uint32_t link_index);
805
806/* Set backlight level of an embedded panel (eDP, LVDS). */
807bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
808 uint32_t frame_ramp, const struct dc_stream *stream);
809
Amy Zhangaa7397d2017-05-12 15:54:29 -0400810bool dc_link_set_abm_disable(const struct dc_link *dc_link);
811
Harry Wentland45622362017-09-12 15:58:20 -0400812bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
813
Amy Zhang7db4ded2017-05-30 16:16:57 -0400814bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
815
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400816bool dc_link_setup_psr(struct dc_link *dc_link,
Amy Zhang9f72f512017-05-31 16:53:01 -0400817 const struct dc_stream *stream, struct psr_config *psr_config,
818 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400819
820/* Request DC to detect if there is a Panel connected.
821 * boot - If this call is during initial boot.
822 * Return false for any type of detection failure or MST detection
823 * true otherwise. True meaning further action is required (status update
824 * and OS notification).
825 */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400826bool dc_link_detect(struct dc_link *dc_link, bool boot);
Harry Wentland45622362017-09-12 15:58:20 -0400827
828/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
829 * Return:
830 * true - Downstream port status changed. DM should call DC to do the
831 * detection.
832 * false - no change in Downstream port status. No further action required
833 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400834bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400835 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400836
837struct dc_sink_init_data;
838
839struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400840 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400841 const uint8_t *edid,
842 int len,
843 struct dc_sink_init_data *init_data);
844
845void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400846 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400847 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400848
849/* Used by diagnostics for virtual link at the moment */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400850void dc_link_set_sink(struct dc_link *link, struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400851
852void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400853 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400854 struct link_training_settings *lt_settings);
855
Ding Wang820e3932017-07-13 12:09:57 -0400856enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400857 struct dc_link *link,
858 const struct dc_link_settings *link_setting,
859 bool skip_video_pattern);
860
861void dc_link_dp_enable_hpd(const struct dc_link *link);
862
863void dc_link_dp_disable_hpd(const struct dc_link *link);
864
865bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400866 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400867 enum dp_test_pattern test_pattern,
868 const struct link_training_settings *p_link_settings,
869 const unsigned char *p_custom_pattern,
870 unsigned int cust_pattern_size);
871
872/*******************************************************************************
873 * Sink Interfaces - A sink corresponds to a display output device
874 ******************************************************************************/
875
xhdu8c895312017-03-21 11:05:32 -0400876struct dc_container_id {
877 // 128bit GUID in binary form
878 unsigned char guid[16];
879 // 8 byte port ID -> ELD.PortID
880 unsigned int portId[2];
881 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
882 unsigned short manufacturerName;
883 // 2 byte product code -> ELD.ProductCode
884 unsigned short productCode;
885};
886
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500887
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500888
Harry Wentland45622362017-09-12 15:58:20 -0400889/*
890 * The sink structure contains EDID and other display device properties
891 */
892struct dc_sink {
893 enum signal_type sink_signal;
894 struct dc_edid dc_edid; /* raw edid */
895 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400896 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500897 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500898 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500899 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400900 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400901
902 /* private to DC core */
903 struct dc_link *link;
904 struct dc_context *ctx;
905
906 /* private to dc_sink.c */
907 int ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400908};
909
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400910void dc_sink_retain(struct dc_sink *sink);
911void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400912
913const struct audio **dc_get_audios(struct dc *dc);
914
915struct dc_sink_init_data {
916 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400917 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400918 uint32_t dongle_max_pix_clk;
919 bool converter_disable_audio;
920};
921
922struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400923bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
924bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400925
926/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500927 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400928 ******************************************************************************/
929/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500930bool dc_stream_set_cursor_attributes(
931 const struct dc_stream *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400932 const struct dc_cursor_attributes *attributes);
933
Aric Cyrab2541b2016-12-29 15:27:12 -0500934bool dc_stream_set_cursor_position(
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400935 struct dc_stream *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400936 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400937
938/* Newer interfaces */
939struct dc_cursor {
940 struct dc_plane_address address;
941 struct dc_cursor_attributes attributes;
942};
943
Harry Wentland45622362017-09-12 15:58:20 -0400944/*******************************************************************************
945 * Interrupt interfaces
946 ******************************************************************************/
947enum dc_irq_source dc_interrupt_to_irq_source(
948 struct dc *dc,
949 uint32_t src_id,
950 uint32_t ext_id);
951void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
952void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
953enum dc_irq_source dc_get_hpd_irq_source_at_index(
954 struct dc *dc, uint32_t link_index);
955
956/*******************************************************************************
957 * Power Interfaces
958 ******************************************************************************/
959
960void dc_set_power_state(
961 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400962 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400963void dc_resume(const struct dc *dc);
964
Harry Wentland45622362017-09-12 15:58:20 -0400965/*
966 * DPCD access interfaces
967 */
968
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400969bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400970 struct dc *dc,
971 uint32_t link_index,
972 uint32_t address,
973 uint8_t *data,
974 uint32_t size);
975
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400976bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400977 struct dc *dc,
978 uint32_t link_index,
979 uint32_t address,
980 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500981 uint32_t size);
982
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400983bool dc_read_aux_i2c(
984 struct dc *dc,
985 uint32_t link_index,
986 enum i2c_mot_mode mot,
987 uint32_t address,
988 uint8_t *data,
989 uint32_t size);
990
991bool dc_write_aux_i2c(
992 struct dc *dc,
993 uint32_t link_index,
994 enum i2c_mot_mode mot,
995 uint32_t address,
996 const uint8_t *data,
997 uint32_t size);
998
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500999bool dc_query_ddc_data(
1000 struct dc *dc,
1001 uint32_t link_index,
1002 uint32_t address,
1003 uint8_t *write_buf,
1004 uint32_t write_size,
1005 uint8_t *read_buf,
1006 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -04001007
1008bool dc_submit_i2c(
1009 struct dc *dc,
1010 uint32_t link_index,
1011 struct i2c_command *cmd);
1012
Anthony Koo5e7773a2017-01-23 16:55:20 -05001013
Harry Wentland45622362017-09-12 15:58:20 -04001014#endif /* DC_INTERFACE_H_ */