blob: 3e2ed3d15379ae1de0c0a24eb29b7b08ddb7511c [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
Harry Wentland091a97e2016-12-06 12:25:52 -050035#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050036#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040037#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050044 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040045 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040048 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040049 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050051
52 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040053};
54
55
56struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040057 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040058 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040059 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040060 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040070 union {
71 struct {
72 struct dc_dcc_setting rgb;
73 } grph;
74
75 struct {
76 struct dc_dcc_setting luma;
77 struct dc_dcc_setting chroma;
78 } video;
79 };
Anthony Kooebf055f2017-06-14 10:19:57 -040080
81 bool capable;
82 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040083};
84
Sylvia Tsai94267b32017-04-21 15:29:55 -040085struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
Harry Wentland45622362017-09-12 15:58:20 -040091/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040097#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
Harry Wentland45622362017-09-12 15:58:20 -0400102 int i;
Alex Deucherff5ef992017-06-15 16:27:42 -0400103#endif
Harry Wentland45622362017-09-12 15:58:20 -0400104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
Harry Wentland45622362017-09-12 15:58:20 -0400118 bool (*set_gamut_remap)(struct dc *dc,
Amy Zhangf46661d2017-05-09 14:45:54 -0400119 const struct dc_stream *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400120
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400121 bool (*program_csc_matrix)(struct dc *dc,
122 const struct dc_stream *stream);
123
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124 void (*set_static_screen_events)(struct dc *dc,
125 const struct dc_stream **stream,
126 int num_streams,
127 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400128
129 void (*set_dither_option)(const struct dc_stream *stream,
130 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400131};
132
133struct link_training_settings;
134
135struct dc_link_funcs {
136 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500137 struct link_training_settings *lt_settings,
138 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400139 void (*perform_link_training)(struct dc *dc,
140 struct dc_link_settings *link_setting,
141 bool skip_video_pattern);
142 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500143 struct dc_link_settings *link_setting,
144 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400145 void (*enable_hpd)(const struct dc_link *link);
146 void (*disable_hpd)(const struct dc_link *link);
147 void (*set_test_pattern)(
148 const struct dc_link *link,
149 enum dp_test_pattern test_pattern,
150 const struct link_training_settings *p_link_settings,
151 const unsigned char *p_custom_pattern,
152 unsigned int cust_pattern_size);
153};
154
155/* Structure to hold configuration flags set by dm at dc creation. */
156struct dc_config {
157 bool gpu_vm_support;
158 bool disable_disp_pll_sharing;
159};
160
161struct dc_debug {
162 bool surface_visual_confirm;
163 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400164 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500165 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400166 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400167 bool validation_trace;
168 bool disable_stutter;
169 bool disable_dcc;
170 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400171#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
172 bool disable_dpp_power_gate;
173 bool disable_hubp_power_gate;
174 bool disable_pplib_wm_range;
175 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400176 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400177 int sr_exit_time_dpm0_ns;
178 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400179 int sr_exit_time_ns;
180 int sr_enter_plus_exit_time_ns;
181 int urgent_latency_ns;
182 int percent_of_ideal_drambw;
183 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400184 int always_scale;
Alex Deucherff5ef992017-06-15 16:27:42 -0400185#endif
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400186 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400187 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500188 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400189 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500190 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400191};
192
193struct dc {
194 struct dc_caps caps;
195 struct dc_cap_funcs cap_funcs;
196 struct dc_stream_funcs stream_funcs;
197 struct dc_link_funcs link_funcs;
198 struct dc_config config;
199 struct dc_debug debug;
200};
201
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400202enum frame_buffer_mode {
203 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
204 FRAME_BUFFER_MODE_ZFB_ONLY,
205 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
206} ;
207
208struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400209 int64_t zfb_phys_addr_base;
210 int64_t zfb_mc_base_addr;
211 uint64_t zfb_size_in_byte;
212 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400213 bool dchub_initialzied;
214 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400215};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400216
Harry Wentland45622362017-09-12 15:58:20 -0400217struct dc_init_data {
218 struct hw_asic_id asic_id;
219 void *driver; /* ctx */
220 struct cgs_device *cgs_device;
221
222 int num_virtual_links;
223 /*
224 * If 'vbios_override' not NULL, it will be called instead
225 * of the real VBIOS. Intended use is Diagnostics on FPGA.
226 */
227 struct dc_bios *vbios_override;
228 enum dce_environment dce_environment;
229
230 struct dc_config flags;
231};
232
233struct dc *dc_create(const struct dc_init_data *init_params);
234
235void dc_destroy(struct dc **dc);
236
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400237bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400238
Harry Wentland45622362017-09-12 15:58:20 -0400239/*******************************************************************************
240 * Surface Interfaces
241 ******************************************************************************/
242
243enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500244 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400245};
246
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500247struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500248 /* display chromaticities and white point in units of 0.00001 */
249 unsigned int chromaticity_green_x;
250 unsigned int chromaticity_green_y;
251 unsigned int chromaticity_blue_x;
252 unsigned int chromaticity_blue_y;
253 unsigned int chromaticity_red_x;
254 unsigned int chromaticity_red_y;
255 unsigned int chromaticity_white_point_x;
256 unsigned int chromaticity_white_point_y;
257
258 uint32_t min_luminance;
259 uint32_t max_luminance;
260 uint32_t maximum_content_light_level;
261 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400262
263 bool hdr_supported;
264 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500265};
266
Anthony Koofb735a92016-12-13 13:59:41 -0500267enum dc_transfer_func_type {
268 TF_TYPE_PREDEFINED,
269 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400270 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500271};
272
273struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500274 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
275 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
276 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
277
Anthony Koofb735a92016-12-13 13:59:41 -0500278 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500279 uint16_t x_point_at_y1_red;
280 uint16_t x_point_at_y1_green;
281 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500282};
283
284enum dc_transfer_func_predefined {
285 TRANSFER_FUNCTION_SRGB,
286 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500287 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500288 TRANSFER_FUNCTION_LINEAR,
289};
290
291struct dc_transfer_func {
Anthony Kooebf055f2017-06-14 10:19:57 -0400292 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500293 enum dc_transfer_func_type type;
294 enum dc_transfer_func_predefined tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500295};
296
Harry Wentland45622362017-09-12 15:58:20 -0400297struct dc_surface {
Harry Wentland45622362017-09-12 15:58:20 -0400298 struct dc_plane_address address;
299
300 struct scaling_taps scaling_quality;
301 struct rect src_rect;
302 struct rect dst_rect;
303 struct rect clip_rect;
304
305 union plane_size plane_size;
306 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400307
Harry Wentland45622362017-09-12 15:58:20 -0400308 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500309 struct dc_hdr_static_metadata hdr_static_ctx;
310
Harry Wentland45622362017-09-12 15:58:20 -0400311 const struct dc_gamma *gamma_correction;
Anthony Koofb735a92016-12-13 13:59:41 -0500312 const struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400313
314 enum dc_color_space color_space;
315 enum surface_pixel_format format;
316 enum dc_rotation_angle rotation;
317 enum plane_stereo_format stereo_format;
318
319 bool per_pixel_alpha;
320 bool visible;
321 bool flip_immediate;
322 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400323};
324
325struct dc_plane_info {
326 union plane_size plane_size;
327 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500328 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400329 enum surface_pixel_format format;
330 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400331 enum plane_stereo_format stereo_format;
332 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400333 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400334 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400335 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400336};
337
338struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400339 struct rect src_rect;
340 struct rect dst_rect;
341 struct rect clip_rect;
342 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400343};
344
345struct dc_surface_update {
346 const struct dc_surface *surface;
347
348 /* isr safe update parameters. null means no updates */
349 struct dc_flip_addrs *flip_addr;
350 struct dc_plane_info *plane_info;
351 struct dc_scaling_info *scaling_info;
352 /* following updates require alloc/sleep/spin that is not isr safe,
353 * null means no updates
354 */
Anthony Koofb735a92016-12-13 13:59:41 -0500355 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400356 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500357 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400358 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400359};
360/*
361 * This structure is filled in by dc_surface_get_status and contains
362 * the last requested address and the currently active address so the called
363 * can determine if there are any outstanding flips
364 */
365struct dc_surface_status {
366 struct dc_plane_address requested_address;
367 struct dc_plane_address current_address;
368 bool is_flip_pending;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500369 bool is_right_eye;
Harry Wentland45622362017-09-12 15:58:20 -0400370};
371
372/*
373 * Create a new surface with default parameters;
374 */
375struct dc_surface *dc_create_surface(const struct dc *dc);
376const struct dc_surface_status *dc_surface_get_status(
377 const struct dc_surface *dc_surface);
378
379void dc_surface_retain(const struct dc_surface *dc_surface);
380void dc_surface_release(const struct dc_surface *dc_surface);
381
Amy Zhang89e89632016-12-12 10:32:24 -0500382void dc_gamma_retain(const struct dc_gamma *dc_gamma);
Yongqiang Sunaff20232016-12-23 10:18:08 -0500383void dc_gamma_release(const struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400384struct dc_gamma *dc_create_gamma(void);
385
Anthony Koofb735a92016-12-13 13:59:41 -0500386void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
387void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500388struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500389
Harry Wentland45622362017-09-12 15:58:20 -0400390/*
391 * This structure holds a surface address. There could be multiple addresses
392 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
393 * as frame durations and DCC format can also be set.
394 */
395struct dc_flip_addrs {
396 struct dc_plane_address address;
397 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400398 /* TODO: add flip duration for FreeSync */
399};
400
401/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500402 * Set up surface attributes and associate to a stream
403 * The surfaces parameter is an absolute set of all surface active for the stream.
404 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400405 * Any flip related attribute changes must be done through this interface.
406 *
407 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500408 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400409 * This does not trigger a flip. No surface address is programmed.
410 */
411
Aric Cyrab2541b2016-12-29 15:27:12 -0500412bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400413 struct dc *dc,
414 const struct dc_surface **dc_surfaces,
415 uint8_t surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500416 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400417
Aric Cyrab2541b2016-12-29 15:27:12 -0500418bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400419 struct dc *dc);
420
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400421/* Surface update type is used by dc_update_surfaces_and_stream
422 * The update type is determined at the very beginning of the function based
423 * on parameters passed in and decides how much programming (or updating) is
424 * going to be done during the call.
425 *
426 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
427 * logical calculations or hardware register programming. This update MUST be
428 * ISR safe on windows. Currently fast update will only be used to flip surface
429 * address.
430 *
431 * UPDATE_TYPE_MED is used for slower updates which require significant hw
432 * re-programming however do not affect bandwidth consumption or clock
433 * requirements. At present, this is the level at which front end updates
434 * that do not require us to run bw_calcs happen. These are in/out transfer func
435 * updates, viewport offset changes, recout size changes and pixel depth changes.
436 * This update can be done at ISR, but we want to minimize how often this happens.
437 *
438 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
439 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
440 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
441 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
442 * a full update. This cannot be done at ISR level and should be a rare event.
443 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
444 * underscan we don't expect to see this call at all.
445 */
446
Leon Elazar5869b0f2017-03-01 12:30:11 -0500447enum surface_update_type {
448 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400449 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500450 UPDATE_TYPE_FULL, /* may need to shuffle resources */
451};
452
Harry Wentland45622362017-09-12 15:58:20 -0400453/*******************************************************************************
454 * Stream Interfaces
455 ******************************************************************************/
456struct dc_stream {
457 const struct dc_sink *sink;
458 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400459
Aric Cyrab2541b2016-12-29 15:27:12 -0500460 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400461 struct rect dst; /* stream addressable area */
462
463 struct audio_info audio_info;
464
Harry Wentland45622362017-09-12 15:58:20 -0400465 struct freesync_context freesync_ctx;
466
Anthony Koo90e508b2016-12-15 12:09:46 -0500467 const struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400468 struct colorspace_transform gamut_remap_matrix;
469 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400470
471 enum signal_type output_signal;
472
473 enum dc_color_space output_color_space;
474 enum dc_dither_option dither_option;
475
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500476 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400477
478 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400479 /* TODO: custom INFO packets */
480 /* TODO: ABM info (DMCU) */
481 /* TODO: PSR info */
482 /* TODO: CEA VIC */
483};
484
Leon Elazara783e7b2017-03-09 14:38:15 -0500485struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500486 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500487 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400488 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500489};
490
491
492/*
493 * Setup stream attributes if no stream updates are provided
494 * there will be no impact on the stream parameters
495 *
496 * Set up surface attributes and associate to a stream
497 * The surfaces parameter is an absolute set of all surface active for the stream.
498 * If no surfaces are provided, the stream will be blanked; no memory read.
499 * Any flip related attribute changes must be done through this interface.
500 *
501 * After this call:
502 * Surfaces attributes are programmed and configured to be composed into stream.
503 * This does not trigger a flip. No surface address is programmed.
504 *
505 */
506
507void dc_update_surfaces_and_stream(struct dc *dc,
508 struct dc_surface_update *surface_updates, int surface_count,
509 const struct dc_stream *dc_stream,
510 struct dc_stream_update *stream_update);
511
Aric Cyrab2541b2016-12-29 15:27:12 -0500512/*
513 * Log the current stream state.
514 */
515void dc_stream_log(
516 const struct dc_stream *stream,
517 struct dal_logger *dc_logger,
518 enum dc_log_type log_type);
519
520uint8_t dc_get_current_stream_count(const struct dc *dc);
521struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
522
523/*
524 * Return the current frame counter.
525 */
526uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
527
528/* TODO: Return parsed values rather than direct register read
529 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
530 * being refactored properly to be dce-specific
531 */
Sylvia Tsai81c50962017-04-11 15:15:28 -0400532bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
533 uint32_t *v_blank_start,
534 uint32_t *v_blank_end,
535 uint32_t *h_position,
536 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500537
538/*
539 * Structure to store surface/stream associations for validation
540 */
541struct dc_validation_set {
542 const struct dc_stream *stream;
543 const struct dc_surface *surfaces[MAX_SURFACES];
544 uint8_t surface_count;
545};
546
547/*
548 * This function takes a set of resources and checks that they are cofunctional.
549 *
550 * After this call:
551 * No hardware is programmed for call. Only validation is done.
552 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400553struct validate_context *dc_get_validate_context(
554 const struct dc *dc,
555 const struct dc_validation_set set[],
556 uint8_t set_count);
557
Aric Cyrab2541b2016-12-29 15:27:12 -0500558bool dc_validate_resources(
559 const struct dc *dc,
560 const struct dc_validation_set set[],
561 uint8_t set_count);
562
563/*
564 * This function takes a stream and checks if it is guaranteed to be supported.
565 * Guaranteed means that MAX_COFUNC similar streams are supported.
566 *
567 * After this call:
568 * No hardware is programmed for call. Only validation is done.
569 */
570
571bool dc_validate_guaranteed(
572 const struct dc *dc,
573 const struct dc_stream *stream);
574
Harry Wentland8122a252017-03-29 11:15:14 -0400575void dc_resource_validate_ctx_copy_construct(
576 const struct validate_context *src_ctx,
577 struct validate_context *dst_ctx);
578
579void dc_resource_validate_ctx_destruct(struct validate_context *context);
580
Aric Cyrab2541b2016-12-29 15:27:12 -0500581/*
582 * Set up streams and links associated to drive sinks
583 * The streams parameter is an absolute set of all active streams.
584 *
585 * After this call:
586 * Phy, Encoder, Timing Generator are programmed and enabled.
587 * New streams are enabled with blank stream; no memory read.
588 */
589bool dc_commit_streams(
590 struct dc *dc,
591 const struct dc_stream *streams[],
592 uint8_t stream_count);
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500593/*
594 * Enable stereo when commit_streams is not required,
595 * for example, frame alternate.
596 */
597bool dc_enable_stereo(
598 struct dc *dc,
599 struct validate_context *context,
600 const struct dc_stream *streams[],
601 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500602
Harry Wentland45622362017-09-12 15:58:20 -0400603/**
604 * Create a new default stream for the requested sink
605 */
606struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
607
608void dc_stream_retain(const struct dc_stream *dc_stream);
609void dc_stream_release(const struct dc_stream *dc_stream);
610
611struct dc_stream_status {
Aric Cyrab2541b2016-12-29 15:27:12 -0500612 int primary_otg_inst;
613 int surface_count;
614 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
615
Harry Wentland45622362017-09-12 15:58:20 -0400616 /*
617 * link this stream passes through
618 */
619 const struct dc_link *link;
620};
621
622const struct dc_stream_status *dc_stream_get_status(
623 const struct dc_stream *dc_stream);
624
Leon Elazar5869b0f2017-03-01 12:30:11 -0500625enum surface_update_type dc_check_update_surfaces_for_stream(
626 struct dc *dc,
627 struct dc_surface_update *updates,
628 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400629 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500630 const struct dc_stream_status *stream_status);
631
Harry Wentland45622362017-09-12 15:58:20 -0400632/*******************************************************************************
633 * Link Interfaces
634 ******************************************************************************/
635
636/*
637 * A link contains one or more sinks and their connected status.
638 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
639 */
640struct dc_link {
641 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
642 unsigned int sink_count;
643 const struct dc_sink *local_sink;
644 unsigned int link_index;
645 enum dc_connection_type type;
646 enum signal_type connector_signal;
647 enum dc_irq_source irq_source_hpd;
648 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
649 /* caps is the same as reported_link_cap. link_traing use
650 * reported_link_cap. Will clean up. TODO
651 */
652 struct dc_link_settings reported_link_cap;
653 struct dc_link_settings verified_link_cap;
654 struct dc_link_settings max_link_setting;
655 struct dc_link_settings cur_link_settings;
656 struct dc_lane_settings cur_lane_setting;
657
658 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400659
660 uint8_t hpd_src;
661
Harry Wentland45622362017-09-12 15:58:20 -0400662 uint8_t link_enc_hw_inst;
663
Harry Wentland45622362017-09-12 15:58:20 -0400664 bool test_pattern_enabled;
665 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500666
667 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400668
669 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400670
671 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400672};
673
674struct dpcd_caps {
675 union dpcd_rev dpcd_rev;
676 union max_lane_count max_ln_count;
677 union max_down_spread max_down_spread;
678
679 /* dongle type (DP converter, CV smart dongle) */
680 enum display_dongle_type dongle_type;
681 /* Dongle's downstream count. */
682 union sink_count sink_count;
683 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
684 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
Charlene Liu03f5c682017-04-21 17:15:40 -0400685 struct dc_dongle_caps dongle_caps;
Harry Wentland45622362017-09-12 15:58:20 -0400686
Harry Wentland45622362017-09-12 15:58:20 -0400687 uint32_t sink_dev_id;
688 uint32_t branch_dev_id;
689 int8_t branch_dev_name[6];
690 int8_t branch_hw_revision;
Anthony Kooebf055f2017-06-14 10:19:57 -0400691
692 bool allow_invalid_MSA_timing_param;
693 bool panel_mode_edp;
Harry Wentland45622362017-09-12 15:58:20 -0400694};
695
696struct dc_link_status {
697 struct dpcd_caps *dpcd_caps;
698};
699
700const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
701
702/*
703 * Return an enumerated dc_link. dc_link order is constant and determined at
704 * boot time. They cannot be created or destroyed.
705 * Use dc_get_caps() to get number of links.
706 */
707const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
708
709/* Return id of physical connector represented by a dc_link at link_index.*/
710const struct graphics_object_id dc_get_link_id_at_index(
711 struct dc *dc, uint32_t link_index);
712
713/* Set backlight level of an embedded panel (eDP, LVDS). */
714bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
715 uint32_t frame_ramp, const struct dc_stream *stream);
716
Amy Zhangaa7397d2017-05-12 15:54:29 -0400717bool dc_link_set_abm_disable(const struct dc_link *dc_link);
718
Harry Wentland45622362017-09-12 15:58:20 -0400719bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
720
Amy Zhang7db4ded2017-05-30 16:16:57 -0400721bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
722
Harry Wentland45622362017-09-12 15:58:20 -0400723bool dc_link_setup_psr(const struct dc_link *dc_link,
Amy Zhang9f72f512017-05-31 16:53:01 -0400724 const struct dc_stream *stream, struct psr_config *psr_config,
725 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400726
727/* Request DC to detect if there is a Panel connected.
728 * boot - If this call is during initial boot.
729 * Return false for any type of detection failure or MST detection
730 * true otherwise. True meaning further action is required (status update
731 * and OS notification).
732 */
733bool dc_link_detect(const struct dc_link *dc_link, bool boot);
734
735/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
736 * Return:
737 * true - Downstream port status changed. DM should call DC to do the
738 * detection.
739 * false - no change in Downstream port status. No further action required
740 * from DM. */
741bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);
742
743struct dc_sink_init_data;
744
745struct dc_sink *dc_link_add_remote_sink(
746 const struct dc_link *dc_link,
747 const uint8_t *edid,
748 int len,
749 struct dc_sink_init_data *init_data);
750
751void dc_link_remove_remote_sink(
752 const struct dc_link *link,
753 const struct dc_sink *sink);
754
755/* Used by diagnostics for virtual link at the moment */
756void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
757
758void dc_link_dp_set_drive_settings(
Zeyu Fand27383a2017-04-21 10:55:01 -0400759 const struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400760 struct link_training_settings *lt_settings);
761
762bool dc_link_dp_perform_link_training(
763 struct dc_link *link,
764 const struct dc_link_settings *link_setting,
765 bool skip_video_pattern);
766
767void dc_link_dp_enable_hpd(const struct dc_link *link);
768
769void dc_link_dp_disable_hpd(const struct dc_link *link);
770
771bool dc_link_dp_set_test_pattern(
772 const struct dc_link *link,
773 enum dp_test_pattern test_pattern,
774 const struct link_training_settings *p_link_settings,
775 const unsigned char *p_custom_pattern,
776 unsigned int cust_pattern_size);
777
778/*******************************************************************************
779 * Sink Interfaces - A sink corresponds to a display output device
780 ******************************************************************************/
781
xhdu8c895312017-03-21 11:05:32 -0400782struct dc_container_id {
783 // 128bit GUID in binary form
784 unsigned char guid[16];
785 // 8 byte port ID -> ELD.PortID
786 unsigned int portId[2];
787 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
788 unsigned short manufacturerName;
789 // 2 byte product code -> ELD.ProductCode
790 unsigned short productCode;
791};
792
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500793
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500794
Harry Wentland45622362017-09-12 15:58:20 -0400795/*
796 * The sink structure contains EDID and other display device properties
797 */
798struct dc_sink {
799 enum signal_type sink_signal;
800 struct dc_edid dc_edid; /* raw edid */
801 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400802 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500803 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500804 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500805 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400806 bool converter_disable_audio;
Harry Wentland45622362017-09-12 15:58:20 -0400807};
808
809void dc_sink_retain(const struct dc_sink *sink);
810void dc_sink_release(const struct dc_sink *sink);
811
812const struct audio **dc_get_audios(struct dc *dc);
813
814struct dc_sink_init_data {
815 enum signal_type sink_signal;
816 const struct dc_link *link;
817 uint32_t dongle_max_pix_clk;
818 bool converter_disable_audio;
819};
820
821struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400822bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
823bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400824
825/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500826 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400827 ******************************************************************************/
828/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500829bool dc_stream_set_cursor_attributes(
830 const struct dc_stream *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400831 const struct dc_cursor_attributes *attributes);
832
Aric Cyrab2541b2016-12-29 15:27:12 -0500833bool dc_stream_set_cursor_position(
834 const struct dc_stream *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400835 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400836
837/* Newer interfaces */
838struct dc_cursor {
839 struct dc_plane_address address;
840 struct dc_cursor_attributes attributes;
841};
842
Harry Wentland45622362017-09-12 15:58:20 -0400843/*******************************************************************************
844 * Interrupt interfaces
845 ******************************************************************************/
846enum dc_irq_source dc_interrupt_to_irq_source(
847 struct dc *dc,
848 uint32_t src_id,
849 uint32_t ext_id);
850void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
851void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
852enum dc_irq_source dc_get_hpd_irq_source_at_index(
853 struct dc *dc, uint32_t link_index);
854
855/*******************************************************************************
856 * Power Interfaces
857 ******************************************************************************/
858
859void dc_set_power_state(
860 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400861 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400862void dc_resume(const struct dc *dc);
863
Harry Wentland45622362017-09-12 15:58:20 -0400864/*
865 * DPCD access interfaces
866 */
867
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400868bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400869 struct dc *dc,
870 uint32_t link_index,
871 uint32_t address,
872 uint8_t *data,
873 uint32_t size);
874
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400875bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400876 struct dc *dc,
877 uint32_t link_index,
878 uint32_t address,
879 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500880 uint32_t size);
881
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400882bool dc_read_aux_i2c(
883 struct dc *dc,
884 uint32_t link_index,
885 enum i2c_mot_mode mot,
886 uint32_t address,
887 uint8_t *data,
888 uint32_t size);
889
890bool dc_write_aux_i2c(
891 struct dc *dc,
892 uint32_t link_index,
893 enum i2c_mot_mode mot,
894 uint32_t address,
895 const uint8_t *data,
896 uint32_t size);
897
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500898bool dc_query_ddc_data(
899 struct dc *dc,
900 uint32_t link_index,
901 uint32_t address,
902 uint8_t *write_buf,
903 uint32_t write_size,
904 uint8_t *read_buf,
905 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -0400906
907bool dc_submit_i2c(
908 struct dc *dc,
909 uint32_t link_index,
910 struct i2c_command *cmd);
911
Anthony Koo5e7773a2017-01-23 16:55:20 -0500912
Harry Wentland45622362017-09-12 15:58:20 -0400913#endif /* DC_INTERFACE_H_ */