blob: 37415f96f906eca3e9bfe055e117f72fb04c6d0d [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200111 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300112}
113
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200116 u32 fbc_ctl;
117
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118 /* Disable compression */
119 fbc_ctl = I915_READ(FBC_CONTROL);
120 if ((fbc_ctl & FBC_CTL_EN) == 0)
121 return;
122
123 fbc_ctl &= ~FBC_CTL_EN;
124 I915_WRITE(FBC_CONTROL, fbc_ctl);
125
126 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100127 if (intel_wait_for_register(dev_priv,
128 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
129 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200130 DRM_DEBUG_KMS("FBC idle timed out\n");
131 return;
132 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200133}
134
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200136{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200137 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138 int cfb_pitch;
139 int i;
140 u32 fbc_ctl;
141
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200142 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200143 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
144 if (params->fb.stride < cfb_pitch)
145 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200146
147 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300148 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200149 cfb_pitch = (cfb_pitch / 32) - 1;
150 else
151 cfb_pitch = (cfb_pitch / 64) - 1;
152
153 /* Clear old tags */
154 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300155 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200156
Paulo Zanoni7733b492015-07-07 15:26:04 -0300157 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158 u32 fbc_ctl2;
159
160 /* Set it up... */
161 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200162 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200163 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200164 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200165 }
166
167 /* enable it... */
168 fbc_ctl = I915_READ(FBC_CONTROL);
169 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
170 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300171 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200172 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
173 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200174 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200175 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200176}
177
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300178static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200179{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200180 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
181}
182
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200183static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200184{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200185 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200186 u32 dpfc_ctl;
187
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200188 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
189 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200190 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
191 else
192 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200193 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200194
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200195 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200196
197 /* enable it... */
198 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200199}
200
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300201static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200202{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200203 u32 dpfc_ctl;
204
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200205 /* Disable compression */
206 dpfc_ctl = I915_READ(DPFC_CONTROL);
207 if (dpfc_ctl & DPFC_CTL_EN) {
208 dpfc_ctl &= ~DPFC_CTL_EN;
209 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200210 }
211}
212
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300213static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200214{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200215 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
216}
217
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200218/* This function forces a CFB recompression through the nuke operation. */
219static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200221 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
222 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200223}
224
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200225static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200227 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200228 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300229 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200230
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200231 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
232 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300233 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234
Paulo Zanonice65e472015-06-30 10:53:05 -0300235 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200236 case 4:
237 case 3:
238 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
239 break;
240 case 2:
241 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
242 break;
243 case 1:
244 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
245 break;
246 }
247 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300248 if (IS_GEN5(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200249 dpfc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200250
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200251 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
252 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200253 /* enable it... */
254 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
255
Paulo Zanoni7733b492015-07-07 15:26:04 -0300256 if (IS_GEN6(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200257 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200258 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
259 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200260 }
261
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200262 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200263}
264
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300265static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200266{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200267 u32 dpfc_ctl;
268
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200269 /* Disable compression */
270 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
271 if (dpfc_ctl & DPFC_CTL_EN) {
272 dpfc_ctl &= ~DPFC_CTL_EN;
273 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200274 }
275}
276
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300277static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200278{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200279 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
280}
281
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200282static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200284 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300286 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200287
Paulo Zanonid8514d62015-06-12 14:36:21 -0300288 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300289 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200290 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300291
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200292 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300293 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200294
Paulo Zanonice65e472015-06-30 10:53:05 -0300295 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200296 case 4:
297 case 3:
298 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
299 break;
300 case 2:
301 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
302 break;
303 case 1:
304 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
305 break;
306 }
307
308 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
309
310 if (dev_priv->fbc.false_color)
311 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
312
Paulo Zanoni7733b492015-07-07 15:26:04 -0300313 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200314 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
315 I915_WRITE(ILK_DISPLAY_CHICKEN1,
316 I915_READ(ILK_DISPLAY_CHICKEN1) |
317 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300318 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200319 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200320 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
321 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200322 HSW_FBCQ_DIS);
323 }
324
Paulo Zanoni57012be92015-09-14 15:20:00 -0300325 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
326
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200327 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200328 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
329 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200330
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200331 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200332}
333
Paulo Zanoni8c400742016-01-29 18:57:39 -0200334static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
335{
336 if (INTEL_INFO(dev_priv)->gen >= 5)
337 return ilk_fbc_is_active(dev_priv);
338 else if (IS_GM45(dev_priv))
339 return g4x_fbc_is_active(dev_priv);
340 else
341 return i8xx_fbc_is_active(dev_priv);
342}
343
344static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
345{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200346 struct intel_fbc *fbc = &dev_priv->fbc;
347
348 fbc->active = true;
349
Paulo Zanoni8c400742016-01-29 18:57:39 -0200350 if (INTEL_INFO(dev_priv)->gen >= 7)
351 gen7_fbc_activate(dev_priv);
352 else if (INTEL_INFO(dev_priv)->gen >= 5)
353 ilk_fbc_activate(dev_priv);
354 else if (IS_GM45(dev_priv))
355 g4x_fbc_activate(dev_priv);
356 else
357 i8xx_fbc_activate(dev_priv);
358}
359
360static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
361{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200362 struct intel_fbc *fbc = &dev_priv->fbc;
363
364 fbc->active = false;
365
Paulo Zanoni8c400742016-01-29 18:57:39 -0200366 if (INTEL_INFO(dev_priv)->gen >= 5)
367 ilk_fbc_deactivate(dev_priv);
368 else if (IS_GM45(dev_priv))
369 g4x_fbc_deactivate(dev_priv);
370 else
371 i8xx_fbc_deactivate(dev_priv);
372}
373
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800374/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300375 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300376 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800377 *
378 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200379 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800380 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200381 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800382 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300383bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200384{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300385 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200386}
387
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200388static void intel_fbc_work_fn(struct work_struct *__work)
389{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200390 struct drm_i915_private *dev_priv =
391 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200392 struct intel_fbc *fbc = &dev_priv->fbc;
393 struct intel_fbc_work *work = &fbc->work;
394 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100395 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200396
397 if (drm_crtc_vblank_get(&crtc->base)) {
398 DRM_ERROR("vblank not available for FBC on pipe %c\n",
399 pipe_name(crtc->pipe));
400
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200401 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200402 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200403 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200404 return;
405 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200406
Paulo Zanoni128d7352015-10-26 16:27:49 -0200407retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200408 /* Delay the actual enabling to let pageflipping cease and the
409 * display to settle before starting the compression. Note that
410 * this delay also serves a second purpose: it allows for a
411 * vblank to pass after disabling the FBC before we attempt
412 * to modify the control registers.
413 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200414 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200415 *
416 * It is also worth mentioning that since work->scheduled_vblank can be
417 * updated multiple times by the other threads, hitting the timeout is
418 * not an error condition. We'll just end up hitting the "goto retry"
419 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200420 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200421 wait_event_timeout(vblank->queue,
422 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
423 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200424
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200425 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200426
427 /* Were we cancelled? */
428 if (!work->scheduled)
429 goto out;
430
431 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200432 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200433 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200434 goto retry;
435 }
436
Paulo Zanoni8c400742016-01-29 18:57:39 -0200437 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200438
439 work->scheduled = false;
440
441out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200442 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200443 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200444}
445
Paulo Zanoni128d7352015-10-26 16:27:49 -0200446static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
447{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200449 struct intel_fbc *fbc = &dev_priv->fbc;
450 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200451
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200452 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200453
Paulo Zanonica18d512016-01-21 18:03:05 -0200454 if (drm_crtc_vblank_get(&crtc->base)) {
455 DRM_ERROR("vblank not available for FBC on pipe %c\n",
456 pipe_name(crtc->pipe));
457 return;
458 }
459
Paulo Zanonie35be232016-01-18 15:56:58 -0200460 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
461 * this function since we're not releasing fbc.lock, so it won't have an
462 * opportunity to grab it to discover that it was cancelled. So we just
463 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200464 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200465 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
466 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200467
468 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200469}
470
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200471static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300472{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200473 struct intel_fbc *fbc = &dev_priv->fbc;
474
475 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300476
Paulo Zanonie35be232016-01-18 15:56:58 -0200477 /* Calling cancel_work() here won't help due to the fact that the work
478 * function grabs fbc->lock. Just set scheduled to false so the work
479 * function can know it was cancelled. */
480 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300481
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200482 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200483 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300484}
485
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200486static bool multiple_pipes_ok(struct intel_crtc *crtc,
487 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300488{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200489 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200490 struct intel_fbc *fbc = &dev_priv->fbc;
491 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300492
Paulo Zanoni010cf732016-01-19 11:35:48 -0200493 /* Don't even bother tracking anything we don't need. */
494 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300495 return true;
496
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300497 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200498 fbc->visible_pipes_mask |= (1 << pipe);
499 else
500 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300501
Paulo Zanoni010cf732016-01-19 11:35:48 -0200502 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300503}
504
Paulo Zanoni7733b492015-07-07 15:26:04 -0300505static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300506 struct drm_mm_node *node,
507 int size,
508 int fb_cpp)
509{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300510 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300511 int compression_threshold = 1;
512 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300513 u64 end;
514
515 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
516 * reserved range size, so it always assumes the maximum (8mb) is used.
517 * If we enable FBC using a CFB on that memory range we'll get FIFO
518 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700519 if (IS_BROADWELL(dev_priv) ||
520 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300521 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300522 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300523 end = ggtt->stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300524
525 /* HACK: This code depends on what we will do in *_enable_fbc. If that
526 * code changes, this code needs to change as well.
527 *
528 * The enable_fbc code will attempt to use one of our 2 compression
529 * thresholds, therefore, in that case, we only have 1 resort.
530 */
531
532 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300533 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
534 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300535 if (ret == 0)
536 return compression_threshold;
537
538again:
539 /* HW's ability to limit the CFB is 1:4 */
540 if (compression_threshold > 4 ||
541 (fb_cpp == 2 && compression_threshold == 2))
542 return 0;
543
Paulo Zanonia9da5122015-09-14 15:19:57 -0300544 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
545 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300546 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300547 return 0;
548 } else if (ret) {
549 compression_threshold <<= 1;
550 goto again;
551 } else {
552 return compression_threshold;
553 }
554}
555
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300556static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300557{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100558 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200559 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300560 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300561 int size, fb_cpp, ret;
562
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200563 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300564
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200565 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
566 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300567
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200568 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300569 size, fb_cpp);
570 if (!ret)
571 goto err_llb;
572 else if (ret > 1) {
573 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
574
575 }
576
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200577 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300578
579 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200580 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300581 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200582 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300583 } else {
584 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
585 if (!compressed_llb)
586 goto err_fb;
587
588 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
589 4096, 4096);
590 if (ret)
591 goto err_fb;
592
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200593 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300594
595 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200596 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300597 I915_WRITE(FBC_LL_BASE,
598 dev_priv->mm.stolen_base + compressed_llb->start);
599 }
600
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300601 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200602 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300603
604 return 0;
605
606err_fb:
607 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200608 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300609err_llb:
610 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
611 return -ENOSPC;
612}
613
Paulo Zanoni7733b492015-07-07 15:26:04 -0300614static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300615{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200616 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300617
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200618 if (drm_mm_node_allocated(&fbc->compressed_fb))
619 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
620
621 if (fbc->compressed_llb) {
622 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
623 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300624 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300625}
626
Paulo Zanoni7733b492015-07-07 15:26:04 -0300627void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300628{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200629 struct intel_fbc *fbc = &dev_priv->fbc;
630
Paulo Zanoni9f218332015-09-23 12:52:27 -0300631 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300632 return;
633
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200634 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300635 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200636 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300637}
638
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300639static bool stride_is_valid(struct drm_i915_private *dev_priv,
640 unsigned int stride)
641{
642 /* These should have been caught earlier. */
643 WARN_ON(stride < 512);
644 WARN_ON((stride & (64 - 1)) != 0);
645
646 /* Below are the additional FBC restrictions. */
647
648 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
649 return stride == 4096 || stride == 8192;
650
651 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
652 return false;
653
654 if (stride > 16384)
655 return false;
656
657 return true;
658}
659
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200660static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
661 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300662{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200663 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300664 case DRM_FORMAT_XRGB8888:
665 case DRM_FORMAT_XBGR8888:
666 return true;
667 case DRM_FORMAT_XRGB1555:
668 case DRM_FORMAT_RGB565:
669 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200670 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300671 return false;
672 /* WaFbcOnly1to1Ratio:ctg */
673 if (IS_G4X(dev_priv))
674 return false;
675 return true;
676 default:
677 return false;
678 }
679}
680
Paulo Zanoni856312a2015-10-01 19:57:12 -0300681/*
682 * For some reason, the hardware tracking starts looking at whatever we
683 * programmed as the display plane base address register. It does not look at
684 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
685 * variables instead of just looking at the pipe/plane size.
686 */
687static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300688{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100689 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200690 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300691 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300692
693 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
694 max_w = 4096;
695 max_h = 4096;
696 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
697 max_w = 4096;
698 max_h = 2048;
699 } else {
700 max_w = 2048;
701 max_h = 1536;
702 }
703
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200704 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
705 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300706 effective_w += crtc->adjusted_x;
707 effective_h += crtc->adjusted_y;
708
709 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300710}
711
Chris Wilson49ef5292016-08-18 17:17:00 +0100712/* XXX replace me when we have VMA tracking for intel_plane_state */
713static int get_fence_id(struct drm_framebuffer *fb)
714{
715 struct i915_vma *vma = i915_gem_object_to_ggtt(intel_fb_obj(fb), NULL);
716
717 return vma && vma->fence ? vma->fence->id : I915_FENCE_REG_NONE;
718}
719
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200720static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
721 struct intel_crtc_state *crtc_state,
722 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200723{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200725 struct intel_fbc *fbc = &dev_priv->fbc;
726 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200727 struct drm_framebuffer *fb = plane_state->base.fb;
728 struct drm_i915_gem_object *obj;
729
730 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
731 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
732 cache->crtc.hsw_bdw_pixel_rate =
733 ilk_pipe_pixel_rate(crtc_state);
734
735 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300736 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
737 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
738 cache->plane.visible = plane_state->base.visible;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200739
740 if (!cache->plane.visible)
741 return;
742
743 obj = intel_fb_obj(fb);
744
745 /* FIXME: We lack the proper locking here, so only run this on the
746 * platforms that need. */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100747 if (IS_GEN(dev_priv, 5, 6))
Chris Wilson058d88c2016-08-15 10:49:06 +0100748 cache->fb.ilk_ggtt_offset = i915_gem_object_ggtt_offset(obj, NULL);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200749 cache->fb.pixel_format = fb->pixel_format;
750 cache->fb.stride = fb->pitches[0];
Chris Wilson49ef5292016-08-18 17:17:00 +0100751 cache->fb.fence_reg = get_fence_id(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +0100752 cache->fb.tiling_mode = i915_gem_object_get_tiling(obj);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200753}
754
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200755static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200756{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100757 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200758 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200759 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200760
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200761 if (!cache->plane.visible) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200762 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200763 return false;
764 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200765
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200766 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
767 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200768 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200769 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200770 }
771
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200772 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200773 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200774 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200775 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300776
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200777 /* The use of a CPU fence is mandatory in order to detect writes
778 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100779 *
780 * Note that is possible for a tiled surface to be unmappable (and
781 * so have no fence associated with it) due to aperture constaints
782 * at the time of pinning.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200783 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200784 if (cache->fb.tiling_mode != I915_TILING_X ||
785 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200786 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200787 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200788 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300789 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300790 cache->plane.rotation != DRM_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200791 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200792 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200793 }
794
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200795 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200796 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200797 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300798 }
799
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200800 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200801 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200802 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300803 }
804
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300805 /* WaFbcExceedCdClockThreshold:hsw,bdw */
806 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200807 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200808 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200809 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300810 }
811
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300812 /* It is possible for the required CFB size change without a
813 * crtc->disable + crtc->enable since it is possible to change the
814 * stride without triggering a full modeset. Since we try to
815 * over-allocate the CFB, there's a chance we may keep FBC enabled even
816 * if this happens, but if we exceed the current CFB size we'll have to
817 * disable FBC. Notice that it would be possible to disable FBC, wait
818 * for a frame, free the stolen node, then try to reenable FBC in case
819 * we didn't get any invalidate/deactivate calls, but this would require
820 * a lot of tracking just for a specific case. If we conclude it's an
821 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200822 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200823 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200824 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200825 return false;
826 }
827
828 return true;
829}
830
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200831static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200834 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200835
Chris Wilsonc0336662016-05-06 15:40:21 +0100836 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200837 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200838 return false;
839 }
840
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200841 if (!i915.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300842 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200843 return false;
844 }
845
Paulo Zanonie35be232016-01-18 15:56:58 -0200846 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200847 fbc->no_fbc_reason = "no enabled pipes can have FBC";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200848 return false;
849 }
850
Paulo Zanonie35be232016-01-18 15:56:58 -0200851 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
852 fbc->no_fbc_reason = "no enabled planes can have FBC";
853 return false;
854 }
855
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200856 return true;
857}
858
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200859static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
860 struct intel_fbc_reg_params *params)
861{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200863 struct intel_fbc *fbc = &dev_priv->fbc;
864 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200865
866 /* Since all our fields are integer types, use memset here so the
867 * comparison function can rely on memcmp because the padding will be
868 * zero. */
869 memset(params, 0, sizeof(*params));
870
871 params->crtc.pipe = crtc->pipe;
872 params->crtc.plane = crtc->plane;
873 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
874
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200875 params->fb.pixel_format = cache->fb.pixel_format;
876 params->fb.stride = cache->fb.stride;
877 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200878
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200881 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200882}
883
884static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
885 struct intel_fbc_reg_params *params2)
886{
887 /* We can use this since intel_fbc_get_reg_params() does a memset. */
888 return memcmp(params1, params2, sizeof(*params1)) == 0;
889}
890
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200891void intel_fbc_pre_update(struct intel_crtc *crtc,
892 struct intel_crtc_state *crtc_state,
893 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200894{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100895 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200896 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200897
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200898 if (!fbc_supported(dev_priv))
899 return;
900
901 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200902
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200903 if (!multiple_pipes_ok(crtc, plane_state)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200904 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200905 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200906 }
907
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200908 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200909 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200910
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200911 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200912
Paulo Zanoni212890c2016-01-19 11:35:43 -0200913deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200914 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200915unlock:
916 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200917}
918
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200919static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200920{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100921 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200922 struct intel_fbc *fbc = &dev_priv->fbc;
923 struct intel_fbc_reg_params old_params;
924
925 WARN_ON(!mutex_is_locked(&fbc->lock));
926
927 if (!fbc->enabled || fbc->crtc != crtc)
928 return;
929
930 if (!intel_fbc_can_activate(crtc)) {
931 WARN_ON(fbc->active);
932 return;
933 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200934
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200935 old_params = fbc->params;
936 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200937
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200938 /* If the scanout has not changed, don't modify the FBC settings.
939 * Note that we make the fundamental assumption that the fb->obj
940 * cannot be unpinned (and have its GTT offset and fence revoked)
941 * without first being decoupled from the scanout and FBC disabled.
942 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200943 if (fbc->active &&
944 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200945 return;
946
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200947 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300948 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200949 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300950}
951
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200952void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200955 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300956
Paulo Zanoni9f218332015-09-23 12:52:27 -0300957 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300958 return;
959
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200960 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200961 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200962 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200963}
964
Paulo Zanoni261fe992016-01-19 11:35:40 -0200965static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
966{
967 if (fbc->enabled)
968 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
969 else
970 return fbc->possible_framebuffer_bits;
971}
972
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200973void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
974 unsigned int frontbuffer_bits,
975 enum fb_op_origin origin)
976{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200977 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200978
Paulo Zanoni9f218332015-09-23 12:52:27 -0300979 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300980 return;
981
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200982 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200983 return;
984
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200985 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300986
Paulo Zanoni261fe992016-01-19 11:35:40 -0200987 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200988
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200989 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200990 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300991
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200992 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200993}
994
995void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300996 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200997{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200998 struct intel_fbc *fbc = &dev_priv->fbc;
999
Paulo Zanoni9f218332015-09-23 12:52:27 -03001000 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001001 return;
1002
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001003 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001004
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001005 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001006
Paulo Zanoniab28a542016-04-04 18:17:15 -03001007 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1008 goto out;
1009
Paulo Zanoni261fe992016-01-19 11:35:40 -02001010 if (!fbc->busy_bits && fbc->enabled &&
1011 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001012 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001013 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001014 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001015 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001016 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001017
Paulo Zanoniab28a542016-04-04 18:17:15 -03001018out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001019 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001020}
1021
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001022/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001023 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1024 * @dev_priv: i915 device instance
1025 * @state: the atomic state structure
1026 *
1027 * This function looks at the proposed state for CRTCs and planes, then chooses
1028 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1029 * true.
1030 *
1031 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1032 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1033 */
1034void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1035 struct drm_atomic_state *state)
1036{
1037 struct intel_fbc *fbc = &dev_priv->fbc;
1038 struct drm_crtc *crtc;
1039 struct drm_crtc_state *crtc_state;
1040 struct drm_plane *plane;
1041 struct drm_plane_state *plane_state;
1042 bool fbc_crtc_present = false;
1043 int i, j;
1044
1045 mutex_lock(&fbc->lock);
1046
1047 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1048 if (fbc->crtc == to_intel_crtc(crtc)) {
1049 fbc_crtc_present = true;
1050 break;
1051 }
1052 }
1053 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1054 if (!fbc_crtc_present && fbc->crtc != NULL)
1055 goto out;
1056
1057 /* Simply choose the first CRTC that is compatible and has a visible
1058 * plane. We could go for fancier schemes such as checking the plane
1059 * size, but this would just affect the few platforms that don't tie FBC
1060 * to pipe or plane A. */
1061 for_each_plane_in_state(state, plane, plane_state, i) {
1062 struct intel_plane_state *intel_plane_state =
1063 to_intel_plane_state(plane_state);
1064
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001065 if (!intel_plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001066 continue;
1067
1068 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1069 struct intel_crtc_state *intel_crtc_state =
1070 to_intel_crtc_state(crtc_state);
1071
1072 if (plane_state->crtc != crtc)
1073 continue;
1074
1075 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1076 break;
1077
1078 intel_crtc_state->enable_fbc = true;
1079 goto out;
1080 }
1081 }
1082
1083out:
1084 mutex_unlock(&fbc->lock);
1085}
1086
1087/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001088 * intel_fbc_enable: tries to enable FBC on the CRTC
1089 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001090 * @crtc_state: corresponding &drm_crtc_state for @crtc
1091 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001092 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001093 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001094 * possible. Notice that it doesn't activate FBC. It is valid to call
1095 * intel_fbc_enable multiple times for the same pipe without an
1096 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001097 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001098void intel_fbc_enable(struct intel_crtc *crtc,
1099 struct intel_crtc_state *crtc_state,
1100 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001101{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001102 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001103 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001104
1105 if (!fbc_supported(dev_priv))
1106 return;
1107
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001108 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001109
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001110 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001111 WARN_ON(fbc->crtc == NULL);
1112 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001113 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001114 WARN_ON(fbc->active);
1115 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001116 goto out;
1117 }
1118
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001119 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001120 goto out;
1121
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001122 WARN_ON(fbc->active);
1123 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001124
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001125 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001126 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001127 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001128 goto out;
1129 }
1130
Paulo Zanonid029bca2015-10-15 10:44:46 -03001131 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001132 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001133
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001134 fbc->enabled = true;
1135 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001136out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001137 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001138}
1139
1140/**
1141 * __intel_fbc_disable - disable FBC
1142 * @dev_priv: i915 device instance
1143 *
1144 * This is the low level function that actually disables FBC. Callers should
1145 * grab the FBC lock.
1146 */
1147static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1148{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001149 struct intel_fbc *fbc = &dev_priv->fbc;
1150 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001151
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001152 WARN_ON(!mutex_is_locked(&fbc->lock));
1153 WARN_ON(!fbc->enabled);
1154 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001155 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001156
1157 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1158
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001159 __intel_fbc_cleanup_cfb(dev_priv);
1160
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001161 fbc->enabled = false;
1162 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001163}
1164
1165/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001166 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001167 * @crtc: the CRTC
1168 *
1169 * This function disables FBC if it's associated with the provided CRTC.
1170 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001171void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001172{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001173 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001174 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001175
1176 if (!fbc_supported(dev_priv))
1177 return;
1178
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001179 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001180 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001181 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001182 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001183
1184 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001185}
1186
1187/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001188 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001189 * @dev_priv: i915 device instance
1190 *
1191 * This function disables FBC regardless of which CRTC is associated with it.
1192 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001193void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001194{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001195 struct intel_fbc *fbc = &dev_priv->fbc;
1196
Paulo Zanonid029bca2015-10-15 10:44:46 -03001197 if (!fbc_supported(dev_priv))
1198 return;
1199
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001200 mutex_lock(&fbc->lock);
1201 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001202 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001203 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001204
1205 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001206}
1207
1208/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001209 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1210 * @dev_priv: i915 device instance
1211 *
1212 * The FBC code needs to track CRTC visibility since the older platforms can't
1213 * have FBC enabled while multiple pipes are used. This function does the
1214 * initial setup at driver load to make sure FBC is matching the real hardware.
1215 */
1216void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1217{
1218 struct intel_crtc *crtc;
1219
1220 /* Don't even bother tracking anything if we don't need. */
1221 if (!no_fbc_on_multiple_pipes(dev_priv))
1222 return;
1223
Chris Wilson91c8a322016-07-05 10:40:23 +01001224 for_each_intel_crtc(&dev_priv->drm, crtc)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001225 if (intel_crtc_active(&crtc->base) &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001226 to_intel_plane_state(crtc->base.primary->state)->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001227 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1228}
1229
Paulo Zanoni80788a02016-04-13 16:01:09 -03001230/*
1231 * The DDX driver changes its behavior depending on the value it reads from
1232 * i915.enable_fbc, so sanitize it by translating the default value into either
1233 * 0 or 1 in order to allow it to know what's going on.
1234 *
1235 * Notice that this is done at driver initialization and we still allow user
1236 * space to change the value during runtime without sanitizing it again. IGT
1237 * relies on being able to change i915.enable_fbc at runtime.
1238 */
1239static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1240{
1241 if (i915.enable_fbc >= 0)
1242 return !!i915.enable_fbc;
1243
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001244 if (!HAS_FBC(dev_priv))
1245 return 0;
1246
Paulo Zanoni80788a02016-04-13 16:01:09 -03001247 if (IS_BROADWELL(dev_priv))
1248 return 1;
1249
1250 return 0;
1251}
1252
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001253static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1254{
1255#ifdef CONFIG_INTEL_IOMMU
1256 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1257 if (intel_iommu_gfx_mapped &&
1258 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1259 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1260 return true;
1261 }
1262#endif
1263
1264 return false;
1265}
1266
Paulo Zanoni010cf732016-01-19 11:35:48 -02001267/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001268 * intel_fbc_init - Initialize FBC
1269 * @dev_priv: the i915 device
1270 *
1271 * This function might be called during PM init process.
1272 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001273void intel_fbc_init(struct drm_i915_private *dev_priv)
1274{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001275 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001276 enum pipe pipe;
1277
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001278 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1279 mutex_init(&fbc->lock);
1280 fbc->enabled = false;
1281 fbc->active = false;
1282 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001283
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001284 if (need_fbc_vtd_wa(dev_priv))
1285 mkwrite_device_info(dev_priv)->has_fbc = false;
1286
Paulo Zanoni80788a02016-04-13 16:01:09 -03001287 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1288 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1289
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001290 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001291 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001292 return;
1293 }
1294
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001295 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001296 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001297 INTEL_FRONTBUFFER_PRIMARY(pipe);
1298
Paulo Zanoni57105022015-11-04 17:10:46 -02001299 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001300 break;
1301 }
1302
Paulo Zanoni8c400742016-01-29 18:57:39 -02001303 /* This value was pulled out of someone's hat */
1304 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001305 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001306
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001307 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001308 * deactivate it in case the BIOS activated it to make sure software
1309 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001310 if (intel_fbc_hw_is_active(dev_priv))
1311 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001312}