blob: e4b9f35343e5bf9a863a26589fd1b521430663c0 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Ben Greear462e58f2012-04-12 10:04:00 -070027#include "debug.h"
28#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujithcbe61d82009-02-09 13:27:12 +053030static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040032MODULE_AUTHOR("Atheros Communications");
33MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
34MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
35MODULE_LICENSE("Dual BSD/GPL");
36
37static int __init ath9k_init(void)
38{
39 return 0;
40}
41module_init(ath9k_init);
42
43static void __exit ath9k_exit(void)
44{
45 return;
46}
47module_exit(ath9k_exit);
48
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040049/* Private hardware callbacks */
50
51static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
52{
53 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
54}
55
56static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
57{
58 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
59}
60
Luis R. Rodriguez64773962010-04-15 17:38:17 -040061static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
62 struct ath9k_channel *chan)
63{
64 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
65}
66
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040067static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
68{
69 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
70 return;
71
72 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
73}
74
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040075static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
76{
77 /* You will not have this callback if using the old ANI */
78 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
79 return;
80
81 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
82}
83
Sujithf1dc5602008-10-29 10:16:30 +053084/********************/
85/* Helper Functions */
86/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Ben Greear462e58f2012-04-12 10:04:00 -070088#ifdef CONFIG_ATH9K_DEBUGFS
89
90void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
91{
92 struct ath_softc *sc = common->priv;
93 if (sync_cause)
94 sc->debug.stats.istats.sync_cause_all++;
95 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
96 sc->debug.stats.istats.sync_rtc_irq++;
97 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
98 sc->debug.stats.istats.sync_mac_irq++;
99 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
100 sc->debug.stats.istats.eeprom_illegal_access++;
101 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
102 sc->debug.stats.istats.apb_timeout++;
103 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
104 sc->debug.stats.istats.pci_mode_conflict++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
106 sc->debug.stats.istats.host1_fatal++;
107 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
108 sc->debug.stats.istats.host1_perr++;
109 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
110 sc->debug.stats.istats.trcv_fifo_perr++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
112 sc->debug.stats.istats.radm_cpl_ep++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_dllp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
116 sc->debug.stats.istats.radm_cpl_tlp_abort++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
118 sc->debug.stats.istats.radm_cpl_ecrc_err++;
119 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
120 sc->debug.stats.istats.radm_cpl_timeout++;
121 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
122 sc->debug.stats.istats.local_timeout++;
123 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
124 sc->debug.stats.istats.pm_access++;
125 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
126 sc->debug.stats.istats.mac_awake++;
127 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
128 sc->debug.stats.istats.mac_asleep++;
129 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
130 sc->debug.stats.istats.mac_sleep_access++;
131}
132#endif
133
134
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700137 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200138 struct ath_common *common = ath9k_hw_common(ah);
139 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530140
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700141 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
142 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
143 clockrate = 117;
144 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_CCK;
146 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
147 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
148 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
149 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400150 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
152
153 if (conf_is_ht40(conf))
154 clockrate *= 2;
155
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 if (ah->curchan) {
157 if (IS_CHAN_HALF_RATE(ah->curchan))
158 clockrate /= 2;
159 if (IS_CHAN_QUARTER_RATE(ah->curchan))
160 clockrate /= 4;
161 }
162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530164}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujithcbe61d82009-02-09 13:27:12 +0530166static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530167{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530169
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200170 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530171}
172
Sujith0caa7b12009-02-16 13:23:20 +0530173bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174{
175 int i;
176
Sujith0caa7b12009-02-16 13:23:20 +0530177 BUG_ON(timeout < AH_TIME_QUANTUM);
178
179 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180 if ((REG_READ(ah, reg) & mask) == val)
181 return true;
182
183 udelay(AH_TIME_QUANTUM);
184 }
Sujith04bd46382008-11-28 22:18:05 +0530185
Joe Perchesd2182b62011-12-15 14:55:53 -0800186 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800187 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
188 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190 return false;
191}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400192EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
195 int hw_delay)
196{
197 if (IS_CHAN_B(chan))
198 hw_delay = (4 * hw_delay) / 22;
199 else
200 hw_delay /= 10;
201
202 if (IS_CHAN_HALF_RATE(chan))
203 hw_delay *= 2;
204 else if (IS_CHAN_QUARTER_RATE(chan))
205 hw_delay *= 4;
206
207 udelay(hw_delay + BASE_ACTIVATE_DELAY);
208}
209
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100210void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
211 int column, unsigned int *writecnt)
212{
213 int r;
214
215 ENABLE_REGWRITE_BUFFER(ah);
216 for (r = 0; r < array->ia_rows; r++) {
217 REG_WRITE(ah, INI_RA(array, r, 0),
218 INI_RA(array, r, column));
219 DO_DELAY(*writecnt);
220 }
221 REGWRITE_BUFFER_FLUSH(ah);
222}
223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700224u32 ath9k_hw_reverse_bits(u32 val, u32 n)
225{
226 u32 retval;
227 int i;
228
229 for (i = 0, retval = 0; i < n; i++) {
230 retval = (retval << 1) | (val & 1);
231 val >>= 1;
232 }
233 return retval;
234}
235
Sujithcbe61d82009-02-09 13:27:12 +0530236u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100237 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530238 u32 frameLen, u16 rateix,
239 bool shortPreamble)
240{
241 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530242
243 if (kbps == 0)
244 return 0;
245
Felix Fietkau545750d2009-11-23 22:21:01 +0100246 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530248 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100249 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530250 phyTime >>= 1;
251 numBits = frameLen << 3;
252 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
253 break;
Sujith46d14a52008-11-18 09:08:13 +0530254 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530255 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530256 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
257 numBits = OFDM_PLCP_BITS + (frameLen << 3);
258 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
259 txTime = OFDM_SIFS_TIME_QUARTER
260 + OFDM_PREAMBLE_TIME_QUARTER
261 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530262 } else if (ah->curchan &&
263 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME_HALF +
268 OFDM_PREAMBLE_TIME_HALF
269 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
270 } else {
271 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
272 numBits = OFDM_PLCP_BITS + (frameLen << 3);
273 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
274 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
275 + (numSymbols * OFDM_SYMBOL_TIME);
276 }
277 break;
278 default:
Joe Perches38002762010-12-02 19:12:36 -0800279 ath_err(ath9k_hw_common(ah),
280 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530281 txTime = 0;
282 break;
283 }
284
285 return txTime;
286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400287EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530288
Sujithcbe61d82009-02-09 13:27:12 +0530289void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530290 struct ath9k_channel *chan,
291 struct chan_centers *centers)
292{
293 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530294
295 if (!IS_CHAN_HT40(chan)) {
296 centers->ctl_center = centers->ext_center =
297 centers->synth_center = chan->channel;
298 return;
299 }
300
301 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
302 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
303 centers->synth_center =
304 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
305 extoff = 1;
306 } else {
307 centers->synth_center =
308 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
309 extoff = -1;
310 }
311
312 centers->ctl_center =
313 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700314 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530315 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700316 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530317}
318
319/******************/
320/* Chip Revisions */
321/******************/
322
Sujithcbe61d82009-02-09 13:27:12 +0530323static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530324{
325 u32 val;
326
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530327 switch (ah->hw_version.devid) {
328 case AR5416_AR9100_DEVID:
329 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
330 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200331 case AR9300_DEVID_AR9330:
332 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
333 if (ah->get_mac_revision) {
334 ah->hw_version.macRev = ah->get_mac_revision();
335 } else {
336 val = REG_READ(ah, AR_SREV);
337 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
338 }
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 case AR9300_DEVID_AR9340:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
342 val = REG_READ(ah, AR_SREV);
343 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
344 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200345 case AR9300_DEVID_QCA955X:
346 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
347 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530348 }
349
Sujithf1dc5602008-10-29 10:16:30 +0530350 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
351
352 if (val == 0xFF) {
353 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530354 ah->hw_version.macVersion =
355 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
356 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530357
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530358 if (AR_SREV_9462(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530359 ah->is_pciexpress = true;
360 else
361 ah->is_pciexpress = (val &
362 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530363 } else {
364 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530365 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530366
Sujithd535a422009-02-09 13:27:06 +0530367 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530368
Sujithd535a422009-02-09 13:27:06 +0530369 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530370 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372}
373
Sujithf1dc5602008-10-29 10:16:30 +0530374/************************************/
375/* HW Attach, Detach, Init Routines */
376/************************************/
377
Sujithcbe61d82009-02-09 13:27:12 +0530378static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530379{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100380 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530381 return;
382
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
388 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
389 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
390 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
391 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
392
393 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
394}
395
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530397static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530398{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700399 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530401 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800402 static const u32 patternData[4] = {
403 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
404 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400405 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530406
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400407 if (!AR_SREV_9300_20_OR_LATER(ah)) {
408 loop_max = 2;
409 regAddr[1] = AR_PHY_BASE + (8 << 2);
410 } else
411 loop_max = 1;
412
413 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 addr = regAddr[i];
415 u32 wrData, rdData;
416
417 regHold[i] = REG_READ(ah, addr);
418 for (j = 0; j < 0x100; j++) {
419 wrData = (j << 16) | j;
420 REG_WRITE(ah, addr, wrData);
421 rdData = REG_READ(ah, addr);
422 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800423 ath_err(common,
424 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
425 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530426 return false;
427 }
428 }
429 for (j = 0; j < 4; j++) {
430 wrData = patternData[j];
431 REG_WRITE(ah, addr, wrData);
432 rdData = REG_READ(ah, addr);
433 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800434 ath_err(common,
435 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
436 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530437 return false;
438 }
439 }
440 REG_WRITE(ah, regAddr[i], regHold[i]);
441 }
442 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530443
Sujithf1dc5602008-10-29 10:16:30 +0530444 return true;
445}
446
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700447static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448{
449 int i;
450
Felix Fietkau689e7562012-04-12 22:35:56 +0200451 ah->config.dma_beacon_response_time = 1;
452 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.additional_swba_backoff = 0;
454 ah->config.ack_6mb = 0x0;
455 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530457 ah->config.pcie_waen = 0;
458 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400459 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
461 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530462 ah->config.spurchans[i][0] = AR_NO_SPUR;
463 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 }
465
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800466 /* PAPRD needs some more work to be enabled */
467 ah->config.paprd_disable = 1;
468
Sujith0ce024c2009-12-14 14:57:00 +0530469 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400470 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400471
472 /*
473 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
474 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
475 * This means we use it for all AR5416 devices, and the few
476 * minor PCI AR9280 devices out there.
477 *
478 * Serialization is required because these devices do not handle
479 * well the case of two concurrent reads/writes due to the latency
480 * involved. During one read/write another read/write can be issued
481 * on another CPU while the previous read/write may still be working
482 * on our hardware, if we hit this case the hardware poops in a loop.
483 * We prevent this by serializing reads and writes.
484 *
485 * This issue is not present on PCI-Express devices or pre-AR5416
486 * devices (legacy, 802.11abg).
487 */
488 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700489 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490}
491
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700492static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700494 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
495
496 regulatory->country_code = CTRY_DEFAULT;
497 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700498
Sujithd535a422009-02-09 13:27:06 +0530499 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530500 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Sujith2660b812009-02-09 13:27:26 +0530502 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200503 ah->sta_id1_defaults =
504 AR_STA_ID1_CRPT_MIC_ENABLE |
505 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100506 if (AR_SREV_9100(ah))
507 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530508 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530509 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200510 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100511 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512}
513
Sujithcbe61d82009-02-09 13:27:12 +0530514static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700516 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530517 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530519 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800520 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521
Sujithf1dc5602008-10-29 10:16:30 +0530522 sum = 0;
523 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400524 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530525 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700526 common->macaddr[2 * i] = eeval >> 8;
527 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528 }
Sujithd8baa932009-03-30 15:28:25 +0530529 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530530 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700532 return 0;
533}
534
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700535static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700536{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530537 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700538 int ecode;
539
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530540 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530541 if (!ath9k_hw_chip_test(ah))
542 return -ENODEV;
543 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700544
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400545 if (!AR_SREV_9300_20_OR_LATER(ah)) {
546 ecode = ar9002_hw_rf_claim(ah);
547 if (ecode != 0)
548 return ecode;
549 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700550
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700551 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700552 if (ecode != 0)
553 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530554
Joe Perchesd2182b62011-12-15 14:55:53 -0800555 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800556 ah->eep_ops->get_eeprom_ver(ah),
557 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530558
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400559 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
560 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800561 ath_err(ath9k_hw_common(ah),
562 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530563 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400564 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400565 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700566
Nikolay Martynov42794252011-12-02 22:39:16 -0500567 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700568 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700569 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700570 }
Sujithf1dc5602008-10-29 10:16:30 +0530571
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700572 return 0;
573}
574
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400575static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700576{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400577 if (AR_SREV_9300_20_OR_LATER(ah))
578 ar9003_hw_attach_ops(ah);
579 else
580 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700581}
582
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400583/* Called for all hardware families */
584static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700586 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700587 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530589 ath9k_hw_read_revisions(ah);
590
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530591 /*
592 * Read back AR_WA into a permanent copy and set bits 14 and 17.
593 * We need to do this to avoid RMW of this register. We cannot
594 * read the reg when chip is asleep.
595 */
596 ah->WARegVal = REG_READ(ah, AR_WA);
597 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
598 AR_WA_ASPM_TIMER_BASED_DISABLE);
599
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800601 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700602 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603 }
604
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530605 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530606 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
607
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400608 ath9k_hw_init_defaults(ah);
609 ath9k_hw_init_config(ah);
610
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400611 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700613 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800614 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700615 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 }
617
Felix Fietkauf3eef642012-03-14 16:40:25 +0100618 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700619 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300620 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400621 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ah->config.serialize_regmode =
623 SER_REG_MODE_ON;
624 } else {
625 ah->config.serialize_regmode =
626 SER_REG_MODE_OFF;
627 }
628 }
629
Joe Perchesd2182b62011-12-15 14:55:53 -0800630 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700631 ah->config.serialize_regmode);
632
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500633 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
634 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
635 else
636 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
637
Felix Fietkau6da5a722010-12-12 00:51:12 +0100638 switch (ah->hw_version.macVersion) {
639 case AR_SREV_VERSION_5416_PCI:
640 case AR_SREV_VERSION_5416_PCIE:
641 case AR_SREV_VERSION_9160:
642 case AR_SREV_VERSION_9100:
643 case AR_SREV_VERSION_9280:
644 case AR_SREV_VERSION_9285:
645 case AR_SREV_VERSION_9287:
646 case AR_SREV_VERSION_9271:
647 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200648 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530650 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530651 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200652 case AR_SREV_VERSION_9550:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100653 break;
654 default:
Joe Perches38002762010-12-02 19:12:36 -0800655 ath_err(common,
656 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
657 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700658 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700659 }
660
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200661 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200662 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400663 ah->is_pciexpress = false;
664
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700666 ath9k_hw_init_cal_settings(ah);
667
668 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200669 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700670 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400671 if (!AR_SREV_9300_20_OR_LATER(ah))
672 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700673
674 ath9k_hw_init_mode_regs(ah);
675
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200676 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700677 ath9k_hw_disablepcie(ah);
678
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700679 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700680 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700681 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700682
683 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100684 r = ath9k_hw_fill_cap_info(ah);
685 if (r)
686 return r;
687
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700688 r = ath9k_hw_init_macaddr(ah);
689 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800690 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700691 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 }
693
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400694 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530695 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696 else
Sujith2660b812009-02-09 13:27:26 +0530697 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700698
Gabor Juhos88e641d2011-06-21 11:23:30 +0200699 if (AR_SREV_9330(ah))
700 ah->bb_watchdog_timeout_ms = 85;
701 else
702 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400704 common->state = ATH_HW_INITIALIZED;
705
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700706 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700707}
708
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400709int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530710{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400711 int ret;
712 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530713
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400714 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
715 switch (ah->hw_version.devid) {
716 case AR5416_DEVID_PCI:
717 case AR5416_DEVID_PCIE:
718 case AR5416_AR9100_DEVID:
719 case AR9160_DEVID_PCI:
720 case AR9280_DEVID_PCI:
721 case AR9280_DEVID_PCIE:
722 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400723 case AR9287_DEVID_PCI:
724 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400725 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400726 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800727 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200728 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530729 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200730 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700731 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530732 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530733 case AR9485_DEVID_AR1111:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400734 break;
735 default:
736 if (common->bus_ops->ath_bus_type == ATH_USB)
737 break;
Joe Perches38002762010-12-02 19:12:36 -0800738 ath_err(common, "Hardware device ID 0x%04x not supported\n",
739 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400740 return -EOPNOTSUPP;
741 }
Sujithf1dc5602008-10-29 10:16:30 +0530742
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400743 ret = __ath9k_hw_init(ah);
744 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800745 ath_err(common,
746 "Unable to initialize hardware; initialization status: %d\n",
747 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400748 return ret;
749 }
Sujithf1dc5602008-10-29 10:16:30 +0530750
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400751 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530752}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400753EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530754
Sujithcbe61d82009-02-09 13:27:12 +0530755static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530756{
Sujith7d0d0df2010-04-16 11:53:57 +0530757 ENABLE_REGWRITE_BUFFER(ah);
758
Sujithf1dc5602008-10-29 10:16:30 +0530759 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
760 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
761
762 REG_WRITE(ah, AR_QOS_NO_ACK,
763 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
764 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
765 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
766
767 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
768 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
769 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
770 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
771 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530772
773 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530774}
775
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530776u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530777{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 struct ath_common *common = ath9k_hw_common(ah);
779 int i = 0;
780
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100781 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
782 udelay(100);
783 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
784
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530785 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
786
Vivek Natarajanb1415812011-01-27 14:45:07 +0530787 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530788
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530789 if (WARN_ON_ONCE(i >= 100)) {
790 ath_err(common, "PLL4 meaurement not done\n");
791 break;
792 }
793
794 i++;
795 }
796
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100797 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530798}
799EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
800
Sujithcbe61d82009-02-09 13:27:12 +0530801static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530802 struct ath9k_channel *chan)
803{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800804 u32 pll;
805
Vivek Natarajan22983c32011-01-27 14:45:09 +0530806 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530808 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
809 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
812 AR_CH0_DPLL2_KD, 0x40);
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
814 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530815
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530816 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
817 AR_CH0_BB_DPLL1_REFDIV, 0x5);
818 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
819 AR_CH0_BB_DPLL1_NINI, 0x58);
820 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
821 AR_CH0_BB_DPLL1_NFRAC, 0x0);
822
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
824 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
825 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
826 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
827 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
828 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
829
830 /* program BB PLL phase_shift to 0x6 */
831 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
832 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
833
834 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
835 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530836 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200837 } else if (AR_SREV_9330(ah)) {
838 u32 ddr_dpll2, pll_control2, kd;
839
840 if (ah->is_clk_25mhz) {
841 ddr_dpll2 = 0x18e82f01;
842 pll_control2 = 0xe04a3d;
843 kd = 0x1d;
844 } else {
845 ddr_dpll2 = 0x19e82f01;
846 pll_control2 = 0x886666;
847 kd = 0x3d;
848 }
849
850 /* program DDR PLL ki and kd value */
851 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
852
853 /* program DDR PLL phase_shift */
854 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
855 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
856
857 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
858 udelay(1000);
859
860 /* program refdiv, nint, frac to RTC register */
861 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
862
863 /* program BB PLL kd and ki value */
864 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
865 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
866
867 /* program BB PLL phase_shift */
868 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
869 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200870 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530871 u32 regval, pll2_divint, pll2_divfrac, refdiv;
872
873 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
874 udelay(1000);
875
876 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
877 udelay(100);
878
879 if (ah->is_clk_25mhz) {
880 pll2_divint = 0x54;
881 pll2_divfrac = 0x1eb85;
882 refdiv = 3;
883 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200884 if (AR_SREV_9340(ah)) {
885 pll2_divint = 88;
886 pll2_divfrac = 0;
887 refdiv = 5;
888 } else {
889 pll2_divint = 0x11;
890 pll2_divfrac = 0x26666;
891 refdiv = 1;
892 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530893 }
894
895 regval = REG_READ(ah, AR_PHY_PLL_MODE);
896 regval |= (0x1 << 16);
897 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
898 udelay(100);
899
900 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
901 (pll2_divint << 18) | pll2_divfrac);
902 udelay(100);
903
904 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200905 if (AR_SREV_9340(ah))
906 regval = (regval & 0x80071fff) | (0x1 << 30) |
907 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
908 else
909 regval = (regval & 0x80071fff) | (0x3 << 30) |
910 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530911 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
912 REG_WRITE(ah, AR_PHY_PLL_MODE,
913 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
914 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530915 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800916
917 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530918
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100919 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530920
Gabor Juhosfc05a312012-07-03 19:13:31 +0200921 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
922 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530923 udelay(1000);
924
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400925 /* Switch the core clock for ar9271 to 117Mhz */
926 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530927 udelay(500);
928 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400929 }
930
Sujithf1dc5602008-10-29 10:16:30 +0530931 udelay(RTC_PLL_SETTLE_DELAY);
932
933 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530934
Gabor Juhosfc05a312012-07-03 19:13:31 +0200935 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530936 if (ah->is_clk_25mhz) {
937 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
938 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
939 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
940 } else {
941 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
942 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
943 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
944 }
945 udelay(100);
946 }
Sujithf1dc5602008-10-29 10:16:30 +0530947}
948
Sujithcbe61d82009-02-09 13:27:12 +0530949static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800950 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530951{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530952 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400953 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530954 AR_IMR_TXURN |
955 AR_IMR_RXERR |
956 AR_IMR_RXORN |
957 AR_IMR_BCNMISC;
958
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200959 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530960 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
961
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962 if (AR_SREV_9300_20_OR_LATER(ah)) {
963 imr_reg |= AR_IMR_RXOK_HP;
964 if (ah->config.rx_intr_mitigation)
965 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
966 else
967 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530968
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400969 } else {
970 if (ah->config.rx_intr_mitigation)
971 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
972 else
973 imr_reg |= AR_IMR_RXOK;
974 }
975
976 if (ah->config.tx_intr_mitigation)
977 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
978 else
979 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530980
Sujith7d0d0df2010-04-16 11:53:57 +0530981 ENABLE_REGWRITE_BUFFER(ah);
982
Pavel Roskin152d5302010-03-31 18:05:37 -0400983 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500984 ah->imrs2_reg |= AR_IMR_S2_GTT;
985 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530986
987 if (!AR_SREV_9100(ah)) {
988 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530989 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530990 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
991 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400992
Sujith7d0d0df2010-04-16 11:53:57 +0530993 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530994
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400995 if (AR_SREV_9300_20_OR_LATER(ah)) {
996 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
997 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
998 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
999 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
1000 }
Sujithf1dc5602008-10-29 10:16:30 +05301001}
1002
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001003static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
1004{
1005 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) 0xFFFF);
1014 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301015}
1016
Felix Fietkau0005baf2010-01-15 02:33:40 +01001017static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301018{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1022}
1023
1024static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1025{
1026 u32 val = ath9k_hw_mac_to_clks(ah, us);
1027 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1028 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301029}
1030
Sujithcbe61d82009-02-09 13:27:12 +05301031static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301032{
Sujithf1dc5602008-10-29 10:16:30 +05301033 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001034 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1035 tu);
Sujith2660b812009-02-09 13:27:26 +05301036 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301037 return false;
1038 } else {
1039 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301040 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301041 return true;
1042 }
1043}
1044
Felix Fietkau0005baf2010-01-15 02:33:40 +01001045void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301046{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001047 struct ath_common *common = ath9k_hw_common(ah);
1048 struct ieee80211_conf *conf = &common->hw->conf;
1049 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001050 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001051 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001052 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001053 int rx_lat = 0, tx_lat = 0, eifs = 0;
1054 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001055
Joe Perchesd2182b62011-12-15 14:55:53 -08001056 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001057 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301058
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001059 if (!chan)
1060 return;
1061
Sujith2660b812009-02-09 13:27:26 +05301062 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001063 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001064
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301065 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1066 rx_lat = 41;
1067 else
1068 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 tx_lat = 54;
1070
Felix Fietkaue88e4862012-04-19 21:18:22 +02001071 if (IS_CHAN_5GHZ(chan))
1072 sifstime = 16;
1073 else
1074 sifstime = 10;
1075
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001076 if (IS_CHAN_HALF_RATE(chan)) {
1077 eifs = 175;
1078 rx_lat *= 2;
1079 tx_lat *= 2;
1080 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1081 tx_lat += 11;
1082
Felix Fietkaue88e4862012-04-19 21:18:22 +02001083 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001084 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001085 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001086 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1087 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301088 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001089 tx_lat *= 4;
1090 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1091 tx_lat += 22;
1092
Felix Fietkaue88e4862012-04-19 21:18:22 +02001093 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001094 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001095 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001096 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301097 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1098 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1099 reg = AR_USEC_ASYNC_FIFO;
1100 } else {
1101 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1102 common->clockrate;
1103 reg = REG_READ(ah, AR_USEC);
1104 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001105 rx_lat = MS(reg, AR_USEC_RX_LAT);
1106 tx_lat = MS(reg, AR_USEC_TX_LAT);
1107
1108 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001109 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001110
Felix Fietkaue239d852010-01-15 02:34:58 +01001111 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001112 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001113 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001114
1115 /*
1116 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001117 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001118 * This was initially only meant to work around an issue with delayed
1119 * BA frames in some implementations, but it has been found to fix ACK
1120 * timeout issues in other cases as well.
1121 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001122 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1123 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001124 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001125 ctstimeout += 48 - sifstime - ah->slottime;
1126 }
1127
Felix Fietkau42c45682010-02-11 18:07:19 +01001128
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001129 ath9k_hw_set_sifs_time(ah, sifstime);
1130 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001131 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001132 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301133 if (ah->globaltxtimeout != (u32) -1)
1134 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001135
1136 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1137 REG_RMW(ah, AR_USEC,
1138 (common->clockrate - 1) |
1139 SM(rx_lat, AR_USEC_RX_LAT) |
1140 SM(tx_lat, AR_USEC_TX_LAT),
1141 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1142
Sujithf1dc5602008-10-29 10:16:30 +05301143}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001144EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301145
Sujith285f2dd2010-01-08 10:36:07 +05301146void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001148 struct ath_common *common = ath9k_hw_common(ah);
1149
Sujith736b3a22010-03-17 14:25:24 +05301150 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001151 goto free_hw;
1152
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001153 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001154
1155free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001156 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157}
Sujith285f2dd2010-01-08 10:36:07 +05301158EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001159
Sujithf1dc5602008-10-29 10:16:30 +05301160/*******/
1161/* INI */
1162/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001164u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001165{
1166 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1167
1168 if (IS_CHAN_B(chan))
1169 ctl |= CTL_11B;
1170 else if (IS_CHAN_G(chan))
1171 ctl |= CTL_11G;
1172 else
1173 ctl |= CTL_11A;
1174
1175 return ctl;
1176}
1177
Sujithf1dc5602008-10-29 10:16:30 +05301178/****************************************/
1179/* Reset and Channel Switching Routines */
1180/****************************************/
1181
Sujithcbe61d82009-02-09 13:27:12 +05301182static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301183{
Felix Fietkau57b32222010-04-15 17:39:22 -04001184 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301185
Sujith7d0d0df2010-04-16 11:53:57 +05301186 ENABLE_REGWRITE_BUFFER(ah);
1187
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001188 /*
1189 * set AHB_MODE not to do cacheline prefetches
1190 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001191 if (!AR_SREV_9300_20_OR_LATER(ah))
1192 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301193
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001194 /*
1195 * let mac dma reads be in 128 byte chunks
1196 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001197 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Sujith7d0d0df2010-04-16 11:53:57 +05301199 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301200
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001201 /*
1202 * Restore TX Trigger Level to its pre-reset value.
1203 * The initial value depends on whether aggregation is enabled, and is
1204 * adjusted whenever underruns are detected.
1205 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001206 if (!AR_SREV_9300_20_OR_LATER(ah))
1207 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301208
Sujith7d0d0df2010-04-16 11:53:57 +05301209 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301210
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001211 /*
1212 * let mac dma writes be in 128 byte chunks
1213 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001214 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301215
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001216 /*
1217 * Setup receive FIFO threshold to hold off TX activities
1218 */
Sujithf1dc5602008-10-29 10:16:30 +05301219 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1220
Felix Fietkau57b32222010-04-15 17:39:22 -04001221 if (AR_SREV_9300_20_OR_LATER(ah)) {
1222 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1223 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1224
1225 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1226 ah->caps.rx_status_len);
1227 }
1228
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001229 /*
1230 * reduce the number of usable entries in PCU TXBUF to avoid
1231 * wrap around issues.
1232 */
Sujithf1dc5602008-10-29 10:16:30 +05301233 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001234 /* For AR9285 the number of Fifos are reduced to half.
1235 * So set the usable tx buf size also to half to
1236 * avoid data/delimiter underruns
1237 */
Sujithf1dc5602008-10-29 10:16:30 +05301238 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1239 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001240 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301241 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1242 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1243 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001244
Sujith7d0d0df2010-04-16 11:53:57 +05301245 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301246
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001247 if (AR_SREV_9300_20_OR_LATER(ah))
1248 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301249}
1250
Sujithcbe61d82009-02-09 13:27:12 +05301251static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301252{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001253 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1254 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301255
Sujithf1dc5602008-10-29 10:16:30 +05301256 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001257 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001258 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001259 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301260 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1261 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 case NL80211_IFTYPE_AP:
1263 set |= AR_STA_ID1_STA_AP;
1264 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001265 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001266 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301267 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301268 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001269 if (!ah->is_monitoring)
1270 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301271 break;
Sujithf1dc5602008-10-29 10:16:30 +05301272 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001273 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301274}
1275
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001276void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1277 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001278{
1279 u32 coef_exp, coef_man;
1280
1281 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1282 if ((coef_scaled >> coef_exp) & 0x1)
1283 break;
1284
1285 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1286
1287 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1288
1289 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1290 *coef_exponent = coef_exp - 16;
1291}
1292
Sujithcbe61d82009-02-09 13:27:12 +05301293static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301294{
1295 u32 rst_flags;
1296 u32 tmpReg;
1297
Sujith70768492009-02-16 13:23:12 +05301298 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001299 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1300 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301301 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1302 }
1303
Sujith7d0d0df2010-04-16 11:53:57 +05301304 ENABLE_REGWRITE_BUFFER(ah);
1305
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001306 if (AR_SREV_9300_20_OR_LATER(ah)) {
1307 REG_WRITE(ah, AR_WA, ah->WARegVal);
1308 udelay(10);
1309 }
1310
Sujithf1dc5602008-10-29 10:16:30 +05301311 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1312 AR_RTC_FORCE_WAKE_ON_INT);
1313
1314 if (AR_SREV_9100(ah)) {
1315 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1316 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1317 } else {
1318 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1319 if (tmpReg &
1320 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1321 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001322 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301323 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001324
1325 val = AR_RC_HOSTIF;
1326 if (!AR_SREV_9300_20_OR_LATER(ah))
1327 val |= AR_RC_AHB;
1328 REG_WRITE(ah, AR_RC, val);
1329
1330 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301331 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301332
1333 rst_flags = AR_RTC_RC_MAC_WARM;
1334 if (type == ATH9K_RESET_COLD)
1335 rst_flags |= AR_RTC_RC_MAC_COLD;
1336 }
1337
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001338 if (AR_SREV_9330(ah)) {
1339 int npend = 0;
1340 int i;
1341
1342 /* AR9330 WAR:
1343 * call external reset function to reset WMAC if:
1344 * - doing a cold reset
1345 * - we have pending frames in the TX queues
1346 */
1347
1348 for (i = 0; i < AR_NUM_QCU; i++) {
1349 npend = ath9k_hw_numtxpending(ah, i);
1350 if (npend)
1351 break;
1352 }
1353
1354 if (ah->external_reset &&
1355 (npend || type == ATH9K_RESET_COLD)) {
1356 int reset_err = 0;
1357
Joe Perchesd2182b62011-12-15 14:55:53 -08001358 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001359 "reset MAC via external reset\n");
1360
1361 reset_err = ah->external_reset();
1362 if (reset_err) {
1363 ath_err(ath9k_hw_common(ah),
1364 "External reset failed, err=%d\n",
1365 reset_err);
1366 return false;
1367 }
1368
1369 REG_WRITE(ah, AR_RTC_RESET, 1);
1370 }
1371 }
1372
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301373 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301374 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301375
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001376 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301377
1378 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301379
Sujithf1dc5602008-10-29 10:16:30 +05301380 udelay(50);
1381
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001382 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301383 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001384 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301385 return false;
1386 }
1387
1388 if (!AR_SREV_9100(ah))
1389 REG_WRITE(ah, AR_RC, 0);
1390
Sujithf1dc5602008-10-29 10:16:30 +05301391 if (AR_SREV_9100(ah))
1392 udelay(50);
1393
1394 return true;
1395}
1396
Sujithcbe61d82009-02-09 13:27:12 +05301397static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301398{
Sujith7d0d0df2010-04-16 11:53:57 +05301399 ENABLE_REGWRITE_BUFFER(ah);
1400
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001401 if (AR_SREV_9300_20_OR_LATER(ah)) {
1402 REG_WRITE(ah, AR_WA, ah->WARegVal);
1403 udelay(10);
1404 }
1405
Sujithf1dc5602008-10-29 10:16:30 +05301406 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1407 AR_RTC_FORCE_WAKE_ON_INT);
1408
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001409 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301410 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1411
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001412 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301413
Sujith7d0d0df2010-04-16 11:53:57 +05301414 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301415
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001416 if (!AR_SREV_9300_20_OR_LATER(ah))
1417 udelay(2);
1418
1419 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301420 REG_WRITE(ah, AR_RC, 0);
1421
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001422 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301423
1424 if (!ath9k_hw_wait(ah,
1425 AR_RTC_STATUS,
1426 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301427 AR_RTC_STATUS_ON,
1428 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001429 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301430 return false;
1431 }
1432
Sujithf1dc5602008-10-29 10:16:30 +05301433 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1434}
1435
Sujithcbe61d82009-02-09 13:27:12 +05301436static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301437{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301438 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301439
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001440 if (AR_SREV_9300_20_OR_LATER(ah)) {
1441 REG_WRITE(ah, AR_WA, ah->WARegVal);
1442 udelay(10);
1443 }
1444
Sujithf1dc5602008-10-29 10:16:30 +05301445 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1446 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1447
1448 switch (type) {
1449 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301450 ret = ath9k_hw_set_reset_power_on(ah);
1451 break;
Sujithf1dc5602008-10-29 10:16:30 +05301452 case ATH9K_RESET_WARM:
1453 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 ret = ath9k_hw_set_reset(ah, type);
1455 break;
Sujithf1dc5602008-10-29 10:16:30 +05301456 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301457 break;
Sujithf1dc5602008-10-29 10:16:30 +05301458 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301461}
1462
Sujithcbe61d82009-02-09 13:27:12 +05301463static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301464 struct ath9k_channel *chan)
1465{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001466 int reset_type = ATH9K_RESET_WARM;
1467
1468 if (AR_SREV_9280(ah)) {
1469 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1470 reset_type = ATH9K_RESET_POWER_ON;
1471 else
1472 reset_type = ATH9K_RESET_COLD;
1473 }
1474
1475 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301476 return false;
1477
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001478 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301479 return false;
1480
Sujith2660b812009-02-09 13:27:26 +05301481 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001482
1483 if (AR_SREV_9330(ah))
1484 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301485 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301486 ath9k_hw_set_rfmode(ah, chan);
1487
1488 return true;
1489}
1490
Sujithcbe61d82009-02-09 13:27:12 +05301491static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001492 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301493{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001494 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001495 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001496 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301497 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1498 bool band_switch, mode_diff;
1499 u8 ini_reloaded;
1500
1501 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1502 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1503 CHANNEL_5GHZ));
1504 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301505
1506 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1507 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001508 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001509 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301510 return false;
1511 }
1512 }
1513
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001514 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001515 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301516 return false;
1517 }
1518
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301519 if (edma && (band_switch || mode_diff)) {
1520 ath9k_hw_mark_phy_inactive(ah);
1521 udelay(5);
1522
1523 ath9k_hw_init_pll(ah, NULL);
1524
1525 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1526 ath_err(common, "Failed to do fast channel change\n");
1527 return false;
1528 }
1529 }
1530
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001531 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301532
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001533 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001534 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001535 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001536 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301537 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001538 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001539 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001540 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301541
1542 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1543 ath9k_hw_set_delta_slope(ah, chan);
1544
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001545 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301546
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301547 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301548 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301549 if (band_switch || ini_reloaded)
1550 ah->eep_ops->set_board_values(ah, chan);
1551
1552 ath9k_hw_init_bb(ah, chan);
1553
1554 if (band_switch || ini_reloaded)
1555 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301556 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301557 }
1558
Sujithf1dc5602008-10-29 10:16:30 +05301559 return true;
1560}
1561
Felix Fietkau691680b2011-03-19 13:55:38 +01001562static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1563{
1564 u32 gpio_mask = ah->gpio_mask;
1565 int i;
1566
1567 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1568 if (!(gpio_mask & 1))
1569 continue;
1570
1571 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1572 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1573 }
1574}
1575
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301576static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1577 int *hang_state, int *hang_pos)
1578{
1579 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1580 u32 chain_state, dcs_pos, i;
1581
1582 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1583 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1584 for (i = 0; i < 3; i++) {
1585 if (chain_state == dcu_chain_state[i]) {
1586 *hang_state = chain_state;
1587 *hang_pos = dcs_pos;
1588 return true;
1589 }
1590 }
1591 }
1592 return false;
1593}
1594
1595#define DCU_COMPLETE_STATE 1
1596#define DCU_COMPLETE_STATE_MASK 0x3
1597#define NUM_STATUS_READS 50
1598static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1599{
1600 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1601 u32 i, hang_pos, hang_state, num_state = 6;
1602
1603 comp_state = REG_READ(ah, AR_DMADBG_6);
1604
1605 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1606 ath_dbg(ath9k_hw_common(ah), RESET,
1607 "MAC Hang signature not found at DCU complete\n");
1608 return false;
1609 }
1610
1611 chain_state = REG_READ(ah, dcs_reg);
1612 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1613 goto hang_check_iter;
1614
1615 dcs_reg = AR_DMADBG_5;
1616 num_state = 4;
1617 chain_state = REG_READ(ah, dcs_reg);
1618 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1619 goto hang_check_iter;
1620
1621 ath_dbg(ath9k_hw_common(ah), RESET,
1622 "MAC Hang signature 1 not found\n");
1623 return false;
1624
1625hang_check_iter:
1626 ath_dbg(ath9k_hw_common(ah), RESET,
1627 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1628 chain_state, comp_state, hang_state, hang_pos);
1629
1630 for (i = 0; i < NUM_STATUS_READS; i++) {
1631 chain_state = REG_READ(ah, dcs_reg);
1632 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1633 comp_state = REG_READ(ah, AR_DMADBG_6);
1634
1635 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1636 DCU_COMPLETE_STATE) ||
1637 (chain_state != hang_state))
1638 return false;
1639 }
1640
1641 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1642
1643 return true;
1644}
1645
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001646bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301647{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001648 int count = 50;
1649 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301650
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301651 if (AR_SREV_9300(ah))
1652 return !ath9k_hw_detect_mac_hang(ah);
1653
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001654 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001655 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301656
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001657 do {
1658 reg = REG_READ(ah, AR_OBS_BUS_1);
1659
1660 if ((reg & 0x7E7FFFEF) == 0x00702400)
1661 continue;
1662
1663 switch (reg & 0x7E000B00) {
1664 case 0x1E000000:
1665 case 0x52000B00:
1666 case 0x18000B00:
1667 continue;
1668 default:
1669 return true;
1670 }
1671 } while (count-- > 0);
1672
1673 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301674}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001675EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301676
Sujith Manoharancaed6572012-03-14 14:40:46 +05301677/*
1678 * Fast channel change:
1679 * (Change synthesizer based on channel freq without resetting chip)
1680 *
1681 * Don't do FCC when
1682 * - Flag is not set
1683 * - Chip is just coming out of full sleep
1684 * - Channel to be set is same as current channel
1685 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1686 */
1687static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1688{
1689 struct ath_common *common = ath9k_hw_common(ah);
1690 int ret;
1691
1692 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1693 goto fail;
1694
1695 if (ah->chip_fullsleep)
1696 goto fail;
1697
1698 if (!ah->curchan)
1699 goto fail;
1700
1701 if (chan->channel == ah->curchan->channel)
1702 goto fail;
1703
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001704 if ((ah->curchan->channelFlags | chan->channelFlags) &
1705 (CHANNEL_HALF | CHANNEL_QUARTER))
1706 goto fail;
1707
Sujith Manoharancaed6572012-03-14 14:40:46 +05301708 if ((chan->channelFlags & CHANNEL_ALL) !=
1709 (ah->curchan->channelFlags & CHANNEL_ALL))
1710 goto fail;
1711
1712 if (!ath9k_hw_check_alive(ah))
1713 goto fail;
1714
1715 /*
1716 * For AR9462, make sure that calibration data for
1717 * re-using are present.
1718 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301719 if (AR_SREV_9462(ah) && (ah->caldata &&
1720 (!ah->caldata->done_txiqcal_once ||
1721 !ah->caldata->done_txclcal_once ||
1722 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301723 goto fail;
1724
1725 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1726 ah->curchan->channel, chan->channel);
1727
1728 ret = ath9k_hw_channel_change(ah, chan);
1729 if (!ret)
1730 goto fail;
1731
1732 ath9k_hw_loadnf(ah, ah->curchan);
1733 ath9k_hw_start_nfcal(ah, true);
1734
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301735 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301736 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301737
1738 if (AR_SREV_9271(ah))
1739 ar9002_hw_load_ani_reg(ah, chan);
1740
1741 return 0;
1742fail:
1743 return -EINVAL;
1744}
1745
Sujithcbe61d82009-02-09 13:27:12 +05301746int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301747 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001748{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001749 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001750 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 u32 saveDefAntenna;
1752 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301753 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001754 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301755 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301756 bool save_fullsleep = ah->chip_fullsleep;
1757
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301758 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301759 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1760 if (start_mci_reset)
1761 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301762 }
1763
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001764 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001765 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766
Sujith Manoharancaed6572012-03-14 14:40:46 +05301767 if (ah->curchan && !ah->chip_fullsleep)
1768 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001770 ah->caldata = caldata;
1771 if (caldata &&
1772 (chan->channel != caldata->channel ||
1773 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1774 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1775 /* Operating channel changed, reset channel calibration data */
1776 memset(caldata, 0, sizeof(*caldata));
1777 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001778 } else if (caldata) {
1779 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001780 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001781 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001782
Sujith Manoharancaed6572012-03-14 14:40:46 +05301783 if (fastcc) {
1784 r = ath9k_hw_do_fastcc(ah, chan);
1785 if (!r)
1786 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001787 }
1788
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301789 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301790 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301791
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001792 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1793 if (saveDefAntenna == 0)
1794 saveDefAntenna = 1;
1795
1796 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1797
Sujith46fe7822009-09-17 09:25:25 +05301798 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001799 if (AR_SREV_9100(ah) ||
1800 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301801 tsf = ath9k_hw_gettsf64(ah);
1802
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803 saveLedState = REG_READ(ah, AR_CFG_LED) &
1804 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1805 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1806
1807 ath9k_hw_mark_phy_inactive(ah);
1808
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001809 ah->paprd_table_write_done = false;
1810
Sujith05020d22010-03-17 14:25:23 +05301811 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001812 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1813 REG_WRITE(ah,
1814 AR9271_RESET_POWER_DOWN_CONTROL,
1815 AR9271_RADIO_RF_RST);
1816 udelay(50);
1817 }
1818
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001820 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001821 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001822 }
1823
Sujith05020d22010-03-17 14:25:23 +05301824 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001825 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1826 ah->htc_reset_init = false;
1827 REG_WRITE(ah,
1828 AR9271_RESET_POWER_DOWN_CONTROL,
1829 AR9271_GATE_MAC_CTL);
1830 udelay(50);
1831 }
1832
Sujith46fe7822009-09-17 09:25:25 +05301833 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001834 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301835 ath9k_hw_settsf64(ah, tsf);
1836
Felix Fietkau7a370812010-09-22 12:34:52 +02001837 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301838 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839
Sujithe9141f72010-06-01 15:14:10 +05301840 if (!AR_SREV_9300_20_OR_LATER(ah))
1841 ar9002_hw_enable_async_fifo(ah);
1842
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001843 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001844 if (r)
1845 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001846
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301847 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301848 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1849
Felix Fietkauf860d522010-06-30 02:07:48 +02001850 /*
1851 * Some AR91xx SoC devices frequently fail to accept TSF writes
1852 * right after the chip reset. When that happens, write a new
1853 * value after the initvals have been applied, with an offset
1854 * based on measured time difference
1855 */
1856 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1857 tsf += 1500;
1858 ath9k_hw_settsf64(ah, tsf);
1859 }
1860
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001861 /* Setup MFP options for CCMP */
1862 if (AR_SREV_9280_20_OR_LATER(ah)) {
1863 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1864 * frames when constructing CCMP AAD. */
1865 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1866 0xc7ff);
1867 ah->sw_mgmt_crypto = false;
1868 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1869 /* Disable hardware crypto for management frames */
1870 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1871 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1872 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1873 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1874 ah->sw_mgmt_crypto = true;
1875 } else
1876 ah->sw_mgmt_crypto = true;
1877
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1879 ath9k_hw_set_delta_slope(ah, chan);
1880
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001881 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301882 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001883
Sujith7d0d0df2010-04-16 11:53:57 +05301884 ENABLE_REGWRITE_BUFFER(ah);
1885
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001886 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1887 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 | macStaId1
1889 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301890 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301891 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301892 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001893 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001894 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001895 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001897 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1898
Sujith7d0d0df2010-04-16 11:53:57 +05301899 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301900
Sujith Manoharan00e00032011-01-26 21:59:05 +05301901 ath9k_hw_set_operating_mode(ah, ah->opmode);
1902
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001903 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001904 if (r)
1905 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001906
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001907 ath9k_hw_set_clockrate(ah);
1908
Sujith7d0d0df2010-04-16 11:53:57 +05301909 ENABLE_REGWRITE_BUFFER(ah);
1910
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 for (i = 0; i < AR_NUM_DCU; i++)
1912 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1913
Sujith7d0d0df2010-04-16 11:53:57 +05301914 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301915
Sujith2660b812009-02-09 13:27:26 +05301916 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001917 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918 ath9k_hw_resettxqueue(ah, i);
1919
Sujith2660b812009-02-09 13:27:26 +05301920 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001921 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 ath9k_hw_init_qos(ah);
1923
Sujith2660b812009-02-09 13:27:26 +05301924 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001925 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301926
Felix Fietkau0005baf2010-01-15 02:33:40 +01001927 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001929 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1930 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1931 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1932 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1933 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1934 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1935 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301936 }
1937
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001938 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939
1940 ath9k_hw_set_dma(ah);
1941
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301942 if (!ath9k_hw_mci_is_enabled(ah))
1943 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944
Sujith0ce024c2009-12-14 14:57:00 +05301945 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1947 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1948 }
1949
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001950 if (ah->config.tx_intr_mitigation) {
1951 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1952 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1953 }
1954
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955 ath9k_hw_init_bb(ah, chan);
1956
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301957 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301958 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301959 caldata->done_txclcal_once = false;
1960 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001961 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001962 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301964 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301965 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301966
Sujith7d0d0df2010-04-16 11:53:57 +05301967 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001969 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1971
Sujith7d0d0df2010-04-16 11:53:57 +05301972 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301973
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001974 /*
1975 * For big endian systems turn on swapping for descriptors
1976 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001977 if (AR_SREV_9100(ah)) {
1978 u32 mask;
1979 mask = REG_READ(ah, AR_CFG);
1980 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001981 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1982 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983 } else {
1984 mask =
1985 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1986 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001987 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1988 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 }
1990 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301991 if (common->bus_ops->ath_bus_type == ATH_USB) {
1992 /* Configure AR9271 target WLAN */
1993 if (AR_SREV_9271(ah))
1994 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1995 else
1996 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1997 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02001999 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
2000 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05302001 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
2002 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002003 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004#endif
2005 }
2006
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302007 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302008 ath9k_hw_btcoex_enable(ah);
2009
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302010 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302011 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302012
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302013 ath9k_hw_loadnf(ah, chan);
2014 ath9k_hw_start_nfcal(ah, true);
2015
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302016 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002017 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002018
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302019 ar9003_hw_disable_phy_restart(ah);
2020 }
2021
Felix Fietkau691680b2011-03-19 13:55:38 +01002022 ath9k_hw_apply_gpio_override(ah);
2023
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002024 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002026EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002027
Sujithf1dc5602008-10-29 10:16:30 +05302028/******************************/
2029/* Power Management (Chipset) */
2030/******************************/
2031
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002032/*
2033 * Notify Power Mgt is disabled in self-generated frames.
2034 * If requested, force chip to sleep.
2035 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302036static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302037{
2038 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302039
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302040 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302041 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2042 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2043 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302044 /* xxx Required for WLAN only case ? */
2045 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2046 udelay(100);
2047 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302048
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302049 /*
2050 * Clear the RTC force wake bit to allow the
2051 * mac to go to sleep.
2052 */
2053 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302054
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302055 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302056 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302057
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302058 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2059 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2060
2061 /* Shutdown chip. Active low */
2062 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2063 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2064 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302065 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002066
2067 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002068 if (AR_SREV_9300_20_OR_LATER(ah))
2069 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070}
2071
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002072/*
2073 * Notify Power Management is enabled in self-generating
2074 * frames. If request, set power mode of chip to
2075 * auto/normal. Duration in units of 128us (1/8 TU).
2076 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302080
Sujithf1dc5602008-10-29 10:16:30 +05302081 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302083 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2084 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2085 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2086 AR_RTC_FORCE_WAKE_ON_INT);
2087 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302088
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302089 /* When chip goes into network sleep, it could be waken
2090 * up by MCI_INT interrupt caused by BT's HW messages
2091 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2092 * rate (~100us). This will cause chip to leave and
2093 * re-enter network sleep mode frequently, which in
2094 * consequence will have WLAN MCI HW to generate lots of
2095 * SYS_WAKING and SYS_SLEEPING messages which will make
2096 * BT CPU to busy to process.
2097 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302098 if (ath9k_hw_mci_is_enabled(ah))
2099 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2100 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302101 /*
2102 * Clear the RTC force wake bit to allow the
2103 * mac to go to sleep.
2104 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302105 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302106
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302107 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302108 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302109 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002110
2111 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2112 if (AR_SREV_9300_20_OR_LATER(ah))
2113 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302114}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302117{
2118 u32 val;
2119 int i;
2120
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002121 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2122 if (AR_SREV_9300_20_OR_LATER(ah)) {
2123 REG_WRITE(ah, AR_WA, ah->WARegVal);
2124 udelay(10);
2125 }
2126
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302127 if ((REG_READ(ah, AR_RTC_STATUS) &
2128 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2129 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302130 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302132 if (!AR_SREV_9300_20_OR_LATER(ah))
2133 ath9k_hw_init_pll(ah, NULL);
2134 }
2135 if (AR_SREV_9100(ah))
2136 REG_SET_BIT(ah, AR_RTC_RESET,
2137 AR_RTC_RESET_EN);
2138
2139 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2140 AR_RTC_FORCE_WAKE_EN);
2141 udelay(50);
2142
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05302143 if (ath9k_hw_mci_is_enabled(ah))
2144 ar9003_mci_set_power_awake(ah);
2145
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302146 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2147 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2148 if (val == AR_RTC_STATUS_ON)
2149 break;
2150 udelay(50);
2151 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2152 AR_RTC_FORCE_WAKE_EN);
2153 }
2154 if (i == 0) {
2155 ath_err(ath9k_hw_common(ah),
2156 "Failed to wakeup in %uus\n",
2157 POWER_UP_TIME / 20);
2158 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002159 }
2160
Sujithf1dc5602008-10-29 10:16:30 +05302161 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2162
2163 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164}
2165
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002166bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302167{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002168 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302169 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302170 static const char *modes[] = {
2171 "AWAKE",
2172 "FULL-SLEEP",
2173 "NETWORK SLEEP",
2174 "UNDEFINED"
2175 };
Sujithf1dc5602008-10-29 10:16:30 +05302176
Gabor Juhoscbdec972009-07-24 17:27:22 +02002177 if (ah->power_mode == mode)
2178 return status;
2179
Joe Perchesd2182b62011-12-15 14:55:53 -08002180 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002181 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302182
2183 switch (mode) {
2184 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302185 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302186 break;
2187 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302188 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302189 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302190
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302191 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302192 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302193 break;
2194 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302195 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302196 break;
2197 default:
Joe Perches38002762010-12-02 19:12:36 -08002198 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302199 return false;
2200 }
Sujith2660b812009-02-09 13:27:26 +05302201 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302202
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002203 /*
2204 * XXX: If this warning never comes up after a while then
2205 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2206 * ath9k_hw_setpower() return type void.
2207 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302208
2209 if (!(ah->ah_flags & AH_UNPLUGGED))
2210 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002211
Sujithf1dc5602008-10-29 10:16:30 +05302212 return status;
2213}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002214EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302215
Sujithf1dc5602008-10-29 10:16:30 +05302216/*******************/
2217/* Beacon Handling */
2218/*******************/
2219
Sujithcbe61d82009-02-09 13:27:12 +05302220void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222 int flags = 0;
2223
Sujith7d0d0df2010-04-16 11:53:57 +05302224 ENABLE_REGWRITE_BUFFER(ah);
2225
Sujith2660b812009-02-09 13:27:26 +05302226 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002227 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002228 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229 REG_SET_BIT(ah, AR_TXCFG,
2230 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002231 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2232 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002234 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002235 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2236 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2237 TU_TO_USEC(ah->config.dma_beacon_response_time));
2238 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2239 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 flags |=
2241 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2242 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002243 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002244 ath_dbg(ath9k_hw_common(ah), BEACON,
2245 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002246 return;
2247 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248 }
2249
Felix Fietkaudd347f22011-03-22 21:54:17 +01002250 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2251 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2252 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2253 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254
Sujith7d0d0df2010-04-16 11:53:57 +05302255 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302256
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2258}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002259EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260
Sujithcbe61d82009-02-09 13:27:12 +05302261void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302262 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263{
2264 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302265 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002266 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujith7d0d0df2010-04-16 11:53:57 +05302268 ENABLE_REGWRITE_BUFFER(ah);
2269
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2271
2272 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302273 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302275 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276
Sujith7d0d0df2010-04-16 11:53:57 +05302277 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302278
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002279 REG_RMW_FIELD(ah, AR_RSSI_THR,
2280 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2281
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302282 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283
2284 if (bs->bs_sleepduration > beaconintval)
2285 beaconintval = bs->bs_sleepduration;
2286
2287 dtimperiod = bs->bs_dtimperiod;
2288 if (bs->bs_sleepduration > dtimperiod)
2289 dtimperiod = bs->bs_sleepduration;
2290
2291 if (beaconintval == dtimperiod)
2292 nextTbtt = bs->bs_nextdtim;
2293 else
2294 nextTbtt = bs->bs_nexttbtt;
2295
Joe Perchesd2182b62011-12-15 14:55:53 -08002296 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2297 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2298 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2299 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300
Sujith7d0d0df2010-04-16 11:53:57 +05302301 ENABLE_REGWRITE_BUFFER(ah);
2302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 REG_WRITE(ah, AR_NEXT_DTIM,
2304 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2305 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2306
2307 REG_WRITE(ah, AR_SLEEP1,
2308 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2309 | AR_SLEEP1_ASSUME_DTIM);
2310
Sujith60b67f52008-08-07 10:52:38 +05302311 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2313 else
2314 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2315
2316 REG_WRITE(ah, AR_SLEEP2,
2317 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2318
2319 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2320 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2321
Sujith7d0d0df2010-04-16 11:53:57 +05302322 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302323
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002324 REG_SET_BIT(ah, AR_TIMER_MODE,
2325 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2326 AR_DTIM_TIMER_EN);
2327
Sujith4af9cf42009-02-12 10:06:47 +05302328 /* TSF Out of Range Threshold */
2329 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002331EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332
Sujithf1dc5602008-10-29 10:16:30 +05302333/*******************/
2334/* HW Capabilities */
2335/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336
Felix Fietkau60540692011-07-19 08:46:44 +02002337static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2338{
2339 eeprom_chainmask &= chip_chainmask;
2340 if (eeprom_chainmask)
2341 return eeprom_chainmask;
2342 else
2343 return chip_chainmask;
2344}
2345
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002346/**
2347 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2348 * @ah: the atheros hardware data structure
2349 *
2350 * We enable DFS support upstream on chipsets which have passed a series
2351 * of tests. The testing requirements are going to be documented. Desired
2352 * test requirements are documented at:
2353 *
2354 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2355 *
2356 * Once a new chipset gets properly tested an individual commit can be used
2357 * to document the testing for DFS for that chipset.
2358 */
2359static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2360{
2361
2362 switch (ah->hw_version.macVersion) {
2363 /* AR9580 will likely be our first target to get testing on */
2364 case AR_SREV_VERSION_9580:
2365 default:
2366 return false;
2367 }
2368}
2369
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002370int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371{
Sujith2660b812009-02-09 13:27:26 +05302372 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002373 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002374 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002375 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002376
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302377 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002378 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379
Sujithf74df6f2009-02-09 13:27:24 +05302380 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002381 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302382
Sujith2660b812009-02-09 13:27:26 +05302383 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302384 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002385 if (regulatory->current_rd == 0x64 ||
2386 regulatory->current_rd == 0x65)
2387 regulatory->current_rd += 5;
2388 else if (regulatory->current_rd == 0x41)
2389 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002390 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2391 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002392 }
Sujithdc2222a2008-08-14 13:26:55 +05302393
Sujithf74df6f2009-02-09 13:27:24 +05302394 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002395 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002396 ath_err(common,
2397 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002398 return -EINVAL;
2399 }
2400
Felix Fietkaud4659912010-10-14 16:02:39 +02002401 if (eeval & AR5416_OPFLAGS_11A)
2402 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403
Felix Fietkaud4659912010-10-14 16:02:39 +02002404 if (eeval & AR5416_OPFLAGS_11G)
2405 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302406
Felix Fietkau60540692011-07-19 08:46:44 +02002407 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2408 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302409 else if (AR_SREV_9462(ah))
2410 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002411 else if (!AR_SREV_9280_20_OR_LATER(ah))
2412 chip_chainmask = 7;
2413 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2414 chip_chainmask = 3;
2415 else
2416 chip_chainmask = 7;
2417
Sujithf74df6f2009-02-09 13:27:24 +05302418 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002419 /*
2420 * For AR9271 we will temporarilly uses the rx chainmax as read from
2421 * the EEPROM.
2422 */
Sujith8147f5d2009-02-20 15:13:23 +05302423 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002424 !(eeval & AR5416_OPFLAGS_11A) &&
2425 !(AR_SREV_9271(ah)))
2426 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302427 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002428 else if (AR_SREV_9100(ah))
2429 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302430 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002431 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302432 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302433
Felix Fietkau60540692011-07-19 08:46:44 +02002434 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2435 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002436 ah->txchainmask = pCap->tx_chainmask;
2437 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002438
Felix Fietkau7a370812010-09-22 12:34:52 +02002439 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302440
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002441 /* enable key search for every frame in an aggregate */
2442 if (AR_SREV_9300_20_OR_LATER(ah))
2443 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2444
Bruno Randolfce2220d2010-09-17 11:36:25 +09002445 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2446
Felix Fietkau0db156e2011-03-23 20:57:29 +01002447 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302448 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2449 else
2450 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2451
Sujith5b5fa352010-03-17 14:25:15 +05302452 if (AR_SREV_9271(ah))
2453 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302454 else if (AR_DEVID_7010(ah))
2455 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302456 else if (AR_SREV_9300_20_OR_LATER(ah))
2457 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2458 else if (AR_SREV_9287_11_OR_LATER(ah))
2459 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002460 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302461 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002462 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302463 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2464 else
2465 pCap->num_gpio_pins = AR_NUM_GPIO;
2466
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302467 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302468 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302469 else
Sujithf1dc5602008-10-29 10:16:30 +05302470 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302471
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302472#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302473 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2474 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2475 ah->rfkill_gpio =
2476 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2477 ah->rfkill_polarity =
2478 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302479
2480 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2481 }
2482#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002483 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302484 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2485 else
2486 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302487
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302488 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302489 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2490 else
2491 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2492
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002493 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002494 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002495 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002496 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2497
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002498 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2499 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2500 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002501 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002502 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002503 if (!ah->config.paprd_disable &&
Felix Fietkau1630d252012-08-27 17:00:06 +02002504 ah->eep_ops->get_eeprom(ah, EEP_PAPRD) &&
2505 !AR_SREV_9462(ah))
Felix Fietkau49352502010-06-12 00:33:59 -04002506 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002507 } else {
2508 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002509 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002510 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002511 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002512
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002513 if (AR_SREV_9300_20_OR_LATER(ah))
2514 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2515
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002516 if (AR_SREV_9300_20_OR_LATER(ah))
2517 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2518
Felix Fietkaua42acef2010-09-22 12:34:54 +02002519 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002520 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2521
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002522 if (AR_SREV_9285(ah))
2523 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2524 ant_div_ctl1 =
2525 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2526 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2527 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2528 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302529 if (AR_SREV_9300_20_OR_LATER(ah)) {
2530 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2531 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2532 }
2533
2534
Gabor Juhos431da562011-06-21 11:23:41 +02002535 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302536 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2537 /*
2538 * enable the diversity-combining algorithm only when
2539 * both enable_lna_div and enable_fast_div are set
2540 * Table for Diversity
2541 * ant_div_alt_lnaconf bit 0-1
2542 * ant_div_main_lnaconf bit 2-3
2543 * ant_div_alt_gaintb bit 4
2544 * ant_div_main_gaintb bit 5
2545 * enable_ant_div_lnadiv bit 6
2546 * enable_ant_fast_div bit 7
2547 */
2548 if ((ant_div_ctl1 >> 0x6) == 0x3)
2549 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2550 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002551
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002552 if (AR_SREV_9485_10(ah)) {
2553 pCap->pcie_lcr_extsync_en = true;
2554 pCap->pcie_lcr_offset = 0x80;
2555 }
2556
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002557 if (ath9k_hw_dfs_tested(ah))
2558 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2559
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002560 tx_chainmask = pCap->tx_chainmask;
2561 rx_chainmask = pCap->rx_chainmask;
2562 while (tx_chainmask || rx_chainmask) {
2563 if (tx_chainmask & BIT(0))
2564 pCap->max_txchains++;
2565 if (rx_chainmask & BIT(0))
2566 pCap->max_rxchains++;
2567
2568 tx_chainmask >>= 1;
2569 rx_chainmask >>= 1;
2570 }
2571
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302572 if (AR_SREV_9300_20_OR_LATER(ah)) {
2573 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302574 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302575 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2576 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302577
2578 if (AR_SREV_9462(ah)) {
2579
2580 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2581 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2582
2583 if (AR_SREV_9462_20(ah))
2584 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
2585
2586 }
2587
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302588
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302589 if (AR_SREV_9280_20_OR_LATER(ah)) {
2590 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
2591 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
2592
2593 if (AR_SREV_9280(ah))
2594 pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
2595 }
2596
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002597 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002598}
2599
Sujithf1dc5602008-10-29 10:16:30 +05302600/****************************/
2601/* GPIO / RFKILL / Antennae */
2602/****************************/
2603
Sujithcbe61d82009-02-09 13:27:12 +05302604static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302605 u32 gpio, u32 type)
2606{
2607 int addr;
2608 u32 gpio_shift, tmp;
2609
2610 if (gpio > 11)
2611 addr = AR_GPIO_OUTPUT_MUX3;
2612 else if (gpio > 5)
2613 addr = AR_GPIO_OUTPUT_MUX2;
2614 else
2615 addr = AR_GPIO_OUTPUT_MUX1;
2616
2617 gpio_shift = (gpio % 6) * 5;
2618
2619 if (AR_SREV_9280_20_OR_LATER(ah)
2620 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2621 REG_RMW(ah, addr, (type << gpio_shift),
2622 (0x1f << gpio_shift));
2623 } else {
2624 tmp = REG_READ(ah, addr);
2625 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2626 tmp &= ~(0x1f << gpio_shift);
2627 tmp |= (type << gpio_shift);
2628 REG_WRITE(ah, addr, tmp);
2629 }
2630}
2631
Sujithcbe61d82009-02-09 13:27:12 +05302632void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302633{
2634 u32 gpio_shift;
2635
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002636 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302637
Sujith88c1f4f2010-06-30 14:46:31 +05302638 if (AR_DEVID_7010(ah)) {
2639 gpio_shift = gpio;
2640 REG_RMW(ah, AR7010_GPIO_OE,
2641 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2642 (AR7010_GPIO_OE_MASK << gpio_shift));
2643 return;
2644 }
Sujithf1dc5602008-10-29 10:16:30 +05302645
Sujith88c1f4f2010-06-30 14:46:31 +05302646 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302647 REG_RMW(ah,
2648 AR_GPIO_OE_OUT,
2649 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2650 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2651}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002652EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302653
Sujithcbe61d82009-02-09 13:27:12 +05302654u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302655{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302656#define MS_REG_READ(x, y) \
2657 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2658
Sujith2660b812009-02-09 13:27:26 +05302659 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302660 return 0xffffffff;
2661
Sujith88c1f4f2010-06-30 14:46:31 +05302662 if (AR_DEVID_7010(ah)) {
2663 u32 val;
2664 val = REG_READ(ah, AR7010_GPIO_IN);
2665 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2666 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002667 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2668 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002669 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302670 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002671 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302672 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002673 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302674 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002675 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302676 return MS_REG_READ(AR928X, gpio) != 0;
2677 else
2678 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002680EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302681
Sujithcbe61d82009-02-09 13:27:12 +05302682void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302683 u32 ah_signal_type)
2684{
2685 u32 gpio_shift;
2686
Sujith88c1f4f2010-06-30 14:46:31 +05302687 if (AR_DEVID_7010(ah)) {
2688 gpio_shift = gpio;
2689 REG_RMW(ah, AR7010_GPIO_OE,
2690 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2691 (AR7010_GPIO_OE_MASK << gpio_shift));
2692 return;
2693 }
2694
Sujithf1dc5602008-10-29 10:16:30 +05302695 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302696 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302697 REG_RMW(ah,
2698 AR_GPIO_OE_OUT,
2699 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2700 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2701}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002702EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302703
Sujithcbe61d82009-02-09 13:27:12 +05302704void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302705{
Sujith88c1f4f2010-06-30 14:46:31 +05302706 if (AR_DEVID_7010(ah)) {
2707 val = val ? 0 : 1;
2708 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2709 AR_GPIO_BIT(gpio));
2710 return;
2711 }
2712
Sujith5b5fa352010-03-17 14:25:15 +05302713 if (AR_SREV_9271(ah))
2714 val = ~val;
2715
Sujithf1dc5602008-10-29 10:16:30 +05302716 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2717 AR_GPIO_BIT(gpio));
2718}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002719EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302720
Sujithcbe61d82009-02-09 13:27:12 +05302721void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302722{
2723 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002725EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302726
Sujithf1dc5602008-10-29 10:16:30 +05302727/*********************/
2728/* General Operation */
2729/*********************/
2730
Sujithcbe61d82009-02-09 13:27:12 +05302731u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302732{
2733 u32 bits = REG_READ(ah, AR_RX_FILTER);
2734 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2735
2736 if (phybits & AR_PHY_ERR_RADAR)
2737 bits |= ATH9K_RX_FILTER_PHYRADAR;
2738 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2739 bits |= ATH9K_RX_FILTER_PHYERR;
2740
2741 return bits;
2742}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002743EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302744
Sujithcbe61d82009-02-09 13:27:12 +05302745void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302746{
2747 u32 phybits;
2748
Sujith7d0d0df2010-04-16 11:53:57 +05302749 ENABLE_REGWRITE_BUFFER(ah);
2750
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302751 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302752 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2753
Sujith7ea310b2009-09-03 12:08:43 +05302754 REG_WRITE(ah, AR_RX_FILTER, bits);
2755
Sujithf1dc5602008-10-29 10:16:30 +05302756 phybits = 0;
2757 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2758 phybits |= AR_PHY_ERR_RADAR;
2759 if (bits & ATH9K_RX_FILTER_PHYERR)
2760 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2761 REG_WRITE(ah, AR_PHY_ERR, phybits);
2762
2763 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002764 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302765 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002766 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302767
2768 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302769}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002770EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302771
Sujithcbe61d82009-02-09 13:27:12 +05302772bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302773{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302774 if (ath9k_hw_mci_is_enabled(ah))
2775 ar9003_mci_bt_gain_ctrl(ah);
2776
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302777 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2778 return false;
2779
2780 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002781 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302782 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302783}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002784EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302785
Sujithcbe61d82009-02-09 13:27:12 +05302786bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302787{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002788 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302789 return false;
2790
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302791 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2792 return false;
2793
2794 ath9k_hw_init_pll(ah, NULL);
2795 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302796}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002797EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302798
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002799static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302800{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002801 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002802
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002803 if (IS_CHAN_2GHZ(chan))
2804 gain_param = EEP_ANTENNA_GAIN_2G;
2805 else
2806 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302807
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002808 return ah->eep_ops->get_eeprom(ah, gain_param);
2809}
2810
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002811void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2812 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002813{
2814 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2815 struct ieee80211_channel *channel;
2816 int chan_pwr, new_pwr, max_gain;
2817 int ant_gain, ant_reduction = 0;
2818
2819 if (!chan)
2820 return;
2821
2822 channel = chan->chan;
2823 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2824 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2825 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2826
2827 ant_gain = get_antenna_gain(ah, chan);
2828 if (ant_gain > max_gain)
2829 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302830
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002831 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002832 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002833 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002834}
2835
2836void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2837{
2838 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2839 struct ath9k_channel *chan = ah->curchan;
2840 struct ieee80211_channel *channel = chan->chan;
2841
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002842 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002843 if (test)
2844 channel->max_power = MAX_RATE_POWER / 2;
2845
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002846 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002847
2848 if (test)
2849 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302852
Sujithcbe61d82009-02-09 13:27:12 +05302853void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302854{
Sujith2660b812009-02-09 13:27:26 +05302855 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302856}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002857EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302858
Sujithcbe61d82009-02-09 13:27:12 +05302859void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302860{
2861 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2862 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2863}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002864EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302865
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002866void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302867{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002868 struct ath_common *common = ath9k_hw_common(ah);
2869
2870 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2871 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2872 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302873}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002874EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302875
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002876#define ATH9K_MAX_TSF_READ 10
2877
Sujithcbe61d82009-02-09 13:27:12 +05302878u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302879{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002880 u32 tsf_lower, tsf_upper1, tsf_upper2;
2881 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302882
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002883 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2884 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2885 tsf_lower = REG_READ(ah, AR_TSF_L32);
2886 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2887 if (tsf_upper2 == tsf_upper1)
2888 break;
2889 tsf_upper1 = tsf_upper2;
2890 }
Sujithf1dc5602008-10-29 10:16:30 +05302891
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002892 WARN_ON( i == ATH9K_MAX_TSF_READ );
2893
2894 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302895}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002896EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302897
Sujithcbe61d82009-02-09 13:27:12 +05302898void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002899{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002900 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002901 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002902}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002903EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002904
Sujithcbe61d82009-02-09 13:27:12 +05302905void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302906{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002907 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2908 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002909 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002910 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002911
Sujithf1dc5602008-10-29 10:16:30 +05302912 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002913}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002914EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002915
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302916void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002917{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302918 if (set)
Sujith2660b812009-02-09 13:27:26 +05302919 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002920 else
Sujith2660b812009-02-09 13:27:26 +05302921 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002922}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002923EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002924
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002925void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002926{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002927 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302928 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002929
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002930 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302931 macmode = AR_2040_JOINED_RX_CLEAR;
2932 else
2933 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002934
Sujithf1dc5602008-10-29 10:16:30 +05302935 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302937
2938/* HW Generic timers configuration */
2939
2940static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2941{
2942 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2943 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2944 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2945 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2946 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2947 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2948 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2949 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2950 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2951 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2952 AR_NDP2_TIMER_MODE, 0x0002},
2953 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2954 AR_NDP2_TIMER_MODE, 0x0004},
2955 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2956 AR_NDP2_TIMER_MODE, 0x0008},
2957 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2958 AR_NDP2_TIMER_MODE, 0x0010},
2959 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2960 AR_NDP2_TIMER_MODE, 0x0020},
2961 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2962 AR_NDP2_TIMER_MODE, 0x0040},
2963 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2964 AR_NDP2_TIMER_MODE, 0x0080}
2965};
2966
2967/* HW generic timer primitives */
2968
2969/* compute and clear index of rightmost 1 */
2970static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2971{
2972 u32 b;
2973
2974 b = *mask;
2975 b &= (0-b);
2976 *mask &= ~b;
2977 b *= debruijn32;
2978 b >>= 27;
2979
2980 return timer_table->gen_timer_index[b];
2981}
2982
Felix Fietkaudd347f22011-03-22 21:54:17 +01002983u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302984{
2985 return REG_READ(ah, AR_TSF_L32);
2986}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002987EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302988
2989struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2990 void (*trigger)(void *),
2991 void (*overflow)(void *),
2992 void *arg,
2993 u8 timer_index)
2994{
2995 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2996 struct ath_gen_timer *timer;
2997
2998 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2999
3000 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08003001 ath_err(ath9k_hw_common(ah),
3002 "Failed to allocate memory for hw timer[%d]\n",
3003 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303004 return NULL;
3005 }
3006
3007 /* allocate a hardware generic timer slot */
3008 timer_table->timers[timer_index] = timer;
3009 timer->index = timer_index;
3010 timer->trigger = trigger;
3011 timer->overflow = overflow;
3012 timer->arg = arg;
3013
3014 return timer;
3015}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003016EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303017
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003018void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3019 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303020 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003021 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022{
3023 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303024 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025
3026 BUG_ON(!timer_period);
3027
3028 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3029
3030 tsf = ath9k_hw_gettsf32(ah);
3031
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303032 timer_next = tsf + trig_timeout;
3033
Joe Perchesd2182b62011-12-15 14:55:53 -08003034 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003035 "current tsf %x period %x timer_next %x\n",
3036 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303037
3038 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303039 * Program generic timer registers
3040 */
3041 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3042 timer_next);
3043 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3044 timer_period);
3045 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3046 gen_tmr_configuration[timer->index].mode_mask);
3047
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303048 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303049 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303050 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303051 * to use. But we still follow the old rule, 0 - 7 use tsf and
3052 * 8 - 15 use tsf2.
3053 */
3054 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3055 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3056 (1 << timer->index));
3057 else
3058 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3059 (1 << timer->index));
3060 }
3061
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303062 /* Enable both trigger and thresh interrupt masks */
3063 REG_SET_BIT(ah, AR_IMR_S5,
3064 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3065 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003067EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303068
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003069void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303070{
3071 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3072
3073 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3074 (timer->index >= ATH_MAX_GEN_TIMER)) {
3075 return;
3076 }
3077
3078 /* Clear generic timer enable bits. */
3079 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3080 gen_tmr_configuration[timer->index].mode_mask);
3081
3082 /* Disable both trigger and thresh interrupt masks */
3083 REG_CLR_BIT(ah, AR_IMR_S5,
3084 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3085 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3086
3087 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303088}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003089EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303090
3091void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3092{
3093 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3094
3095 /* free the hardware generic timer slot */
3096 timer_table->timers[timer->index] = NULL;
3097 kfree(timer);
3098}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003099EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303100
3101/*
3102 * Generic Timer Interrupts handling
3103 */
3104void ath_gen_timer_isr(struct ath_hw *ah)
3105{
3106 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3107 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003108 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303109 u32 trigger_mask, thresh_mask, index;
3110
3111 /* get hardware generic timer interrupt status */
3112 trigger_mask = ah->intr_gen_timer_trigger;
3113 thresh_mask = ah->intr_gen_timer_thresh;
3114 trigger_mask &= timer_table->timer_mask.val;
3115 thresh_mask &= timer_table->timer_mask.val;
3116
3117 trigger_mask &= ~thresh_mask;
3118
3119 while (thresh_mask) {
3120 index = rightmost_index(timer_table, &thresh_mask);
3121 timer = timer_table->timers[index];
3122 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003123 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3124 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303125 timer->overflow(timer->arg);
3126 }
3127
3128 while (trigger_mask) {
3129 index = rightmost_index(timer_table, &trigger_mask);
3130 timer = timer_table->timers[index];
3131 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003132 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003133 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303134 timer->trigger(timer->arg);
3135 }
3136}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003137EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003138
Sujith05020d22010-03-17 14:25:23 +05303139/********/
3140/* HTC */
3141/********/
3142
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003143static struct {
3144 u32 version;
3145 const char * name;
3146} ath_mac_bb_names[] = {
3147 /* Devices with external radios */
3148 { AR_SREV_VERSION_5416_PCI, "5416" },
3149 { AR_SREV_VERSION_5416_PCIE, "5418" },
3150 { AR_SREV_VERSION_9100, "9100" },
3151 { AR_SREV_VERSION_9160, "9160" },
3152 /* Single-chip solutions */
3153 { AR_SREV_VERSION_9280, "9280" },
3154 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003155 { AR_SREV_VERSION_9287, "9287" },
3156 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003157 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003158 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003159 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303160 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303161 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003162 { AR_SREV_VERSION_9550, "9550" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003163};
3164
3165/* For devices with external radios */
3166static struct {
3167 u16 version;
3168 const char * name;
3169} ath_rf_names[] = {
3170 { 0, "5133" },
3171 { AR_RAD5133_SREV_MAJOR, "5133" },
3172 { AR_RAD5122_SREV_MAJOR, "5122" },
3173 { AR_RAD2133_SREV_MAJOR, "2133" },
3174 { AR_RAD2122_SREV_MAJOR, "2122" }
3175};
3176
3177/*
3178 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3179 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003180static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003181{
3182 int i;
3183
3184 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3185 if (ath_mac_bb_names[i].version == mac_bb_version) {
3186 return ath_mac_bb_names[i].name;
3187 }
3188 }
3189
3190 return "????";
3191}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003192
3193/*
3194 * Return the RF name. "????" is returned if the RF is unknown.
3195 * Used for devices with external radios.
3196 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003197static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003198{
3199 int i;
3200
3201 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3202 if (ath_rf_names[i].version == rf_version) {
3203 return ath_rf_names[i].name;
3204 }
3205 }
3206
3207 return "????";
3208}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003209
3210void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3211{
3212 int used;
3213
3214 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003215 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003216 used = snprintf(hw_name, len,
3217 "Atheros AR%s Rev:%x",
3218 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3219 ah->hw_version.macRev);
3220 }
3221 else {
3222 used = snprintf(hw_name, len,
3223 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3224 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3225 ah->hw_version.macRev,
3226 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3227 AR_RADIO_SREV_MAJOR)),
3228 ah->hw_version.phyRev);
3229 }
3230
3231 hw_name[used] = '\0';
3232}
3233EXPORT_SYMBOL(ath9k_hw_name);