Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Texas Instruments |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | /* LCDC DRM driver, based on da8xx-fb */ |
| 19 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 20 | #include <linux/component.h> |
Dave Gerlach | 416a07f | 2014-07-29 06:27:58 +0000 | [diff] [blame] | 21 | #include <linux/pinctrl/consumer.h> |
| 22 | #include <linux/suspend.h> |
Jyri Sarha | edc4330 | 2015-12-30 17:40:24 +0200 | [diff] [blame] | 23 | #include <drm/drm_atomic.h> |
| 24 | #include <drm/drm_atomic_helper.h> |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 25 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 26 | #include "tilcdc_drv.h" |
| 27 | #include "tilcdc_regs.h" |
| 28 | #include "tilcdc_tfp410.h" |
Rob Clark | 0d4bbaf | 2012-12-18 17:34:16 -0600 | [diff] [blame] | 29 | #include "tilcdc_panel.h" |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 30 | #include "tilcdc_external.h" |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 31 | |
| 32 | #include "drm_fb_helper.h" |
| 33 | |
| 34 | static LIST_HEAD(module_list); |
| 35 | |
| 36 | void tilcdc_module_init(struct tilcdc_module *mod, const char *name, |
| 37 | const struct tilcdc_module_ops *funcs) |
| 38 | { |
| 39 | mod->name = name; |
| 40 | mod->funcs = funcs; |
| 41 | INIT_LIST_HEAD(&mod->list); |
| 42 | list_add(&mod->list, &module_list); |
| 43 | } |
| 44 | |
| 45 | void tilcdc_module_cleanup(struct tilcdc_module *mod) |
| 46 | { |
| 47 | list_del(&mod->list); |
| 48 | } |
| 49 | |
| 50 | static struct of_device_id tilcdc_of_match[]; |
| 51 | |
| 52 | static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 53 | struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd) |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 54 | { |
| 55 | return drm_fb_cma_create(dev, file_priv, mode_cmd); |
| 56 | } |
| 57 | |
| 58 | static void tilcdc_fb_output_poll_changed(struct drm_device *dev) |
| 59 | { |
| 60 | struct tilcdc_drm_private *priv = dev->dev_private; |
Markus Elfring | c0844817 | 2014-11-19 17:05:20 +0100 | [diff] [blame] | 61 | drm_fbdev_cma_hotplug_event(priv->fbdev); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 62 | } |
| 63 | |
Jyri Sarha | edc4330 | 2015-12-30 17:40:24 +0200 | [diff] [blame] | 64 | int tilcdc_atomic_check(struct drm_device *dev, |
| 65 | struct drm_atomic_state *state) |
| 66 | { |
| 67 | int ret; |
| 68 | |
| 69 | ret = drm_atomic_helper_check_modeset(dev, state); |
| 70 | if (ret) |
| 71 | return ret; |
| 72 | |
| 73 | ret = drm_atomic_helper_check_planes(dev, state); |
| 74 | if (ret) |
| 75 | return ret; |
| 76 | |
| 77 | /* |
| 78 | * tilcdc ->atomic_check can update ->mode_changed if pixel format |
| 79 | * changes, hence will we check modeset changes again. |
| 80 | */ |
| 81 | ret = drm_atomic_helper_check_modeset(dev, state); |
| 82 | if (ret) |
| 83 | return ret; |
| 84 | |
| 85 | return ret; |
| 86 | } |
| 87 | |
| 88 | static int tilcdc_commit(struct drm_device *dev, |
| 89 | struct drm_atomic_state *state, |
| 90 | bool async) |
| 91 | { |
| 92 | int ret; |
| 93 | |
| 94 | ret = drm_atomic_helper_prepare_planes(dev, state); |
| 95 | if (ret) |
| 96 | return ret; |
| 97 | |
| 98 | drm_atomic_helper_swap_state(state, true); |
| 99 | |
| 100 | /* |
| 101 | * Everything below can be run asynchronously without the need to grab |
| 102 | * any modeset locks at all under one condition: It must be guaranteed |
| 103 | * that the asynchronous work has either been cancelled (if the driver |
| 104 | * supports it, which at least requires that the framebuffers get |
| 105 | * cleaned up with drm_atomic_helper_cleanup_planes()) or completed |
| 106 | * before the new state gets committed on the software side with |
| 107 | * drm_atomic_helper_swap_state(). |
| 108 | * |
| 109 | * This scheme allows new atomic state updates to be prepared and |
| 110 | * checked in parallel to the asynchronous completion of the previous |
| 111 | * update. Which is important since compositors need to figure out the |
| 112 | * composition of the next frame right after having submitted the |
| 113 | * current layout. |
| 114 | */ |
| 115 | |
| 116 | drm_atomic_helper_commit_modeset_disables(dev, state); |
| 117 | |
| 118 | drm_atomic_helper_commit_planes(dev, state, false); |
| 119 | |
| 120 | drm_atomic_helper_commit_modeset_enables(dev, state); |
| 121 | |
| 122 | drm_atomic_helper_wait_for_vblanks(dev, state); |
| 123 | |
| 124 | drm_atomic_helper_cleanup_planes(dev, state); |
| 125 | |
| 126 | drm_atomic_state_free(state); |
| 127 | |
| 128 | return 0; |
| 129 | } |
| 130 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 131 | static const struct drm_mode_config_funcs mode_config_funcs = { |
| 132 | .fb_create = tilcdc_fb_create, |
| 133 | .output_poll_changed = tilcdc_fb_output_poll_changed, |
Jyri Sarha | edc4330 | 2015-12-30 17:40:24 +0200 | [diff] [blame] | 134 | .atomic_check = tilcdc_atomic_check, |
| 135 | .atomic_commit = tilcdc_commit, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 136 | }; |
| 137 | |
| 138 | static int modeset_init(struct drm_device *dev) |
| 139 | { |
| 140 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 141 | struct tilcdc_module *mod; |
| 142 | |
| 143 | drm_mode_config_init(dev); |
| 144 | |
| 145 | priv->crtc = tilcdc_crtc_create(dev); |
| 146 | |
| 147 | list_for_each_entry(mod, &module_list, list) { |
| 148 | DBG("loading module: %s", mod->name); |
| 149 | mod->funcs->modeset_init(mod, dev); |
| 150 | } |
| 151 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 152 | dev->mode_config.min_width = 0; |
| 153 | dev->mode_config.min_height = 0; |
| 154 | dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc); |
| 155 | dev->mode_config.max_height = 2048; |
| 156 | dev->mode_config.funcs = &mode_config_funcs; |
| 157 | |
| 158 | return 0; |
| 159 | } |
| 160 | |
| 161 | #ifdef CONFIG_CPU_FREQ |
| 162 | static int cpufreq_transition(struct notifier_block *nb, |
| 163 | unsigned long val, void *data) |
| 164 | { |
| 165 | struct tilcdc_drm_private *priv = container_of(nb, |
| 166 | struct tilcdc_drm_private, freq_transition); |
| 167 | if (val == CPUFREQ_POSTCHANGE) { |
| 168 | if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) { |
| 169 | priv->lcd_fck_rate = clk_get_rate(priv->clk); |
| 170 | tilcdc_crtc_update_clk(priv->crtc); |
| 171 | } |
| 172 | } |
| 173 | |
| 174 | return 0; |
| 175 | } |
| 176 | #endif |
| 177 | |
| 178 | /* |
| 179 | * DRM operations: |
| 180 | */ |
| 181 | |
| 182 | static int tilcdc_unload(struct drm_device *dev) |
| 183 | { |
| 184 | struct tilcdc_drm_private *priv = dev->dev_private; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 185 | |
Tomi Valkeinen | 1aea1e7 | 2015-10-19 14:15:26 +0300 | [diff] [blame] | 186 | tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF); |
| 187 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 188 | tilcdc_remove_external_encoders(dev); |
| 189 | |
Guido Martínez | 3a49012 | 2014-06-17 11:17:07 -0300 | [diff] [blame] | 190 | drm_fbdev_cma_fini(priv->fbdev); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 191 | drm_kms_helper_poll_fini(dev); |
| 192 | drm_mode_config_cleanup(dev); |
| 193 | drm_vblank_cleanup(dev); |
| 194 | |
| 195 | pm_runtime_get_sync(dev->dev); |
| 196 | drm_irq_uninstall(dev); |
| 197 | pm_runtime_put_sync(dev->dev); |
| 198 | |
| 199 | #ifdef CONFIG_CPU_FREQ |
| 200 | cpufreq_unregister_notifier(&priv->freq_transition, |
| 201 | CPUFREQ_TRANSITION_NOTIFIER); |
| 202 | #endif |
| 203 | |
| 204 | if (priv->clk) |
| 205 | clk_put(priv->clk); |
| 206 | |
| 207 | if (priv->mmio) |
| 208 | iounmap(priv->mmio); |
| 209 | |
| 210 | flush_workqueue(priv->wq); |
| 211 | destroy_workqueue(priv->wq); |
| 212 | |
| 213 | dev->dev_private = NULL; |
| 214 | |
| 215 | pm_runtime_disable(dev->dev); |
| 216 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 217 | return 0; |
| 218 | } |
| 219 | |
Jyri Sarha | 29ddd6e | 2015-07-02 16:26:12 +0300 | [diff] [blame] | 220 | static size_t tilcdc_num_regs(void); |
| 221 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 222 | static int tilcdc_load(struct drm_device *dev, unsigned long flags) |
| 223 | { |
| 224 | struct platform_device *pdev = dev->platformdev; |
| 225 | struct device_node *node = pdev->dev.of_node; |
| 226 | struct tilcdc_drm_private *priv; |
Benoit Parrot | dc28aa0 | 2013-06-18 17:18:31 -0500 | [diff] [blame] | 227 | struct tilcdc_module *mod; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 228 | struct resource *res; |
Benoit Parrot | dc28aa0 | 2013-06-18 17:18:31 -0500 | [diff] [blame] | 229 | u32 bpp = 0; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 230 | int ret; |
| 231 | |
Jyri Sarha | d0ec32c | 2016-02-23 12:44:27 +0200 | [diff] [blame] | 232 | priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL); |
Jyri Sarha | 29ddd6e | 2015-07-02 16:26:12 +0300 | [diff] [blame] | 233 | if (priv) |
Jyri Sarha | d0ec32c | 2016-02-23 12:44:27 +0200 | [diff] [blame] | 234 | priv->saved_register = |
| 235 | devm_kcalloc(dev->dev, tilcdc_num_regs(), |
| 236 | sizeof(*priv->saved_register), GFP_KERNEL); |
Jyri Sarha | 29ddd6e | 2015-07-02 16:26:12 +0300 | [diff] [blame] | 237 | if (!priv || !priv->saved_register) { |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 238 | dev_err(dev->dev, "failed to allocate private data\n"); |
| 239 | return -ENOMEM; |
| 240 | } |
| 241 | |
| 242 | dev->dev_private = priv; |
| 243 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 244 | priv->is_componentized = |
| 245 | tilcdc_get_external_components(dev->dev, NULL) > 0; |
| 246 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 247 | priv->wq = alloc_ordered_workqueue("tilcdc", 0); |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 248 | if (!priv->wq) { |
| 249 | ret = -ENOMEM; |
Jyri Sarha | d0ec32c | 2016-02-23 12:44:27 +0200 | [diff] [blame] | 250 | goto fail_unset_priv; |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 251 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 252 | |
| 253 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 254 | if (!res) { |
| 255 | dev_err(dev->dev, "failed to get memory resource\n"); |
| 256 | ret = -EINVAL; |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 257 | goto fail_free_wq; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | priv->mmio = ioremap_nocache(res->start, resource_size(res)); |
| 261 | if (!priv->mmio) { |
| 262 | dev_err(dev->dev, "failed to ioremap\n"); |
| 263 | ret = -ENOMEM; |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 264 | goto fail_free_wq; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 265 | } |
| 266 | |
| 267 | priv->clk = clk_get(dev->dev, "fck"); |
| 268 | if (IS_ERR(priv->clk)) { |
| 269 | dev_err(dev->dev, "failed to get functional clock\n"); |
| 270 | ret = -ENODEV; |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 271 | goto fail_iounmap; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 272 | } |
| 273 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 274 | #ifdef CONFIG_CPU_FREQ |
| 275 | priv->lcd_fck_rate = clk_get_rate(priv->clk); |
| 276 | priv->freq_transition.notifier_call = cpufreq_transition; |
| 277 | ret = cpufreq_register_notifier(&priv->freq_transition, |
| 278 | CPUFREQ_TRANSITION_NOTIFIER); |
| 279 | if (ret) { |
| 280 | dev_err(dev->dev, "failed to register cpufreq notifier\n"); |
Darren Etheridge | 3d19306 | 2014-01-15 15:52:36 -0600 | [diff] [blame] | 281 | goto fail_put_clk; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 282 | } |
| 283 | #endif |
| 284 | |
| 285 | if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth)) |
Darren Etheridge | 4e56434 | 2013-06-21 13:52:23 -0500 | [diff] [blame] | 286 | priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH; |
| 287 | |
| 288 | DBG("Maximum Bandwidth Value %d", priv->max_bandwidth); |
| 289 | |
| 290 | if (of_property_read_u32(node, "ti,max-width", &priv->max_width)) |
| 291 | priv->max_width = TILCDC_DEFAULT_MAX_WIDTH; |
| 292 | |
| 293 | DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width); |
| 294 | |
| 295 | if (of_property_read_u32(node, "ti,max-pixelclock", |
| 296 | &priv->max_pixelclock)) |
| 297 | priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK; |
| 298 | |
| 299 | DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 300 | |
| 301 | pm_runtime_enable(dev->dev); |
| 302 | |
| 303 | /* Determine LCD IP Version */ |
| 304 | pm_runtime_get_sync(dev->dev); |
| 305 | switch (tilcdc_read(dev, LCDC_PID_REG)) { |
| 306 | case 0x4c100102: |
| 307 | priv->rev = 1; |
| 308 | break; |
| 309 | case 0x4f200800: |
| 310 | case 0x4f201000: |
| 311 | priv->rev = 2; |
| 312 | break; |
| 313 | default: |
| 314 | dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, " |
| 315 | "defaulting to LCD revision 1\n", |
| 316 | tilcdc_read(dev, LCDC_PID_REG)); |
| 317 | priv->rev = 1; |
| 318 | break; |
| 319 | } |
| 320 | |
| 321 | pm_runtime_put_sync(dev->dev); |
| 322 | |
| 323 | ret = modeset_init(dev); |
| 324 | if (ret < 0) { |
| 325 | dev_err(dev->dev, "failed to initialize mode setting\n"); |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 326 | goto fail_cpufreq_unregister; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 327 | } |
| 328 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 329 | platform_set_drvdata(pdev, dev); |
| 330 | |
| 331 | if (priv->is_componentized) { |
| 332 | ret = component_bind_all(dev->dev, dev); |
| 333 | if (ret < 0) |
| 334 | goto fail_mode_config_cleanup; |
| 335 | |
| 336 | ret = tilcdc_add_external_encoders(dev, &bpp); |
| 337 | if (ret < 0) |
| 338 | goto fail_component_cleanup; |
| 339 | } |
| 340 | |
| 341 | if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) { |
| 342 | dev_err(dev->dev, "no encoders/connectors found\n"); |
| 343 | ret = -ENXIO; |
| 344 | goto fail_external_cleanup; |
| 345 | } |
| 346 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 347 | ret = drm_vblank_init(dev, 1); |
| 348 | if (ret < 0) { |
| 349 | dev_err(dev->dev, "failed to initialize vblank\n"); |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 350 | goto fail_external_cleanup; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | pm_runtime_get_sync(dev->dev); |
Daniel Vetter | bb0f1b5 | 2013-11-03 21:09:27 +0100 | [diff] [blame] | 354 | ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0)); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 355 | pm_runtime_put_sync(dev->dev); |
| 356 | if (ret < 0) { |
| 357 | dev_err(dev->dev, "failed to install IRQ handler\n"); |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 358 | goto fail_vblank_cleanup; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 359 | } |
| 360 | |
Benoit Parrot | dc28aa0 | 2013-06-18 17:18:31 -0500 | [diff] [blame] | 361 | list_for_each_entry(mod, &module_list, list) { |
| 362 | DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp); |
| 363 | bpp = mod->preferred_bpp; |
| 364 | if (bpp > 0) |
| 365 | break; |
| 366 | } |
| 367 | |
Maxime Ripard | 4314e19 | 2016-01-14 16:24:56 +0100 | [diff] [blame] | 368 | drm_helper_disable_unused_functions(dev); |
Jyri Sarha | 522a76f | 2015-12-29 17:27:32 +0200 | [diff] [blame^] | 369 | |
| 370 | drm_mode_config_reset(dev); |
| 371 | |
Benoit Parrot | dc28aa0 | 2013-06-18 17:18:31 -0500 | [diff] [blame] | 372 | priv->fbdev = drm_fbdev_cma_init(dev, bpp, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 373 | dev->mode_config.num_crtc, |
| 374 | dev->mode_config.num_connector); |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 375 | if (IS_ERR(priv->fbdev)) { |
| 376 | ret = PTR_ERR(priv->fbdev); |
| 377 | goto fail_irq_uninstall; |
| 378 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 379 | |
| 380 | drm_kms_helper_poll_init(dev); |
| 381 | |
| 382 | return 0; |
| 383 | |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 384 | fail_irq_uninstall: |
| 385 | pm_runtime_get_sync(dev->dev); |
| 386 | drm_irq_uninstall(dev); |
| 387 | pm_runtime_put_sync(dev->dev); |
| 388 | |
| 389 | fail_vblank_cleanup: |
| 390 | drm_vblank_cleanup(dev); |
| 391 | |
| 392 | fail_mode_config_cleanup: |
| 393 | drm_mode_config_cleanup(dev); |
| 394 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 395 | fail_component_cleanup: |
| 396 | if (priv->is_componentized) |
| 397 | component_unbind_all(dev->dev, dev); |
| 398 | |
| 399 | fail_external_cleanup: |
| 400 | tilcdc_remove_external_encoders(dev); |
| 401 | |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 402 | fail_cpufreq_unregister: |
| 403 | pm_runtime_disable(dev->dev); |
| 404 | #ifdef CONFIG_CPU_FREQ |
| 405 | cpufreq_unregister_notifier(&priv->freq_transition, |
| 406 | CPUFREQ_TRANSITION_NOTIFIER); |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 407 | |
| 408 | fail_put_clk: |
Grygorii Strashko | 7974dff | 2015-02-25 18:19:43 +0200 | [diff] [blame] | 409 | #endif |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 410 | clk_put(priv->clk); |
| 411 | |
| 412 | fail_iounmap: |
| 413 | iounmap(priv->mmio); |
| 414 | |
| 415 | fail_free_wq: |
| 416 | flush_workqueue(priv->wq); |
| 417 | destroy_workqueue(priv->wq); |
| 418 | |
Jyri Sarha | d0ec32c | 2016-02-23 12:44:27 +0200 | [diff] [blame] | 419 | fail_unset_priv: |
Ezequiel Garcia | b478e336b | 2014-09-02 09:51:15 -0300 | [diff] [blame] | 420 | dev->dev_private = NULL; |
Jyri Sarha | d0ec32c | 2016-02-23 12:44:27 +0200 | [diff] [blame] | 421 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 422 | return ret; |
| 423 | } |
| 424 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 425 | static void tilcdc_lastclose(struct drm_device *dev) |
| 426 | { |
| 427 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 428 | drm_fbdev_cma_restore_mode(priv->fbdev); |
| 429 | } |
| 430 | |
Daniel Vetter | e9f0d76 | 2013-12-11 11:34:42 +0100 | [diff] [blame] | 431 | static irqreturn_t tilcdc_irq(int irq, void *arg) |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 432 | { |
| 433 | struct drm_device *dev = arg; |
| 434 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 435 | return tilcdc_crtc_irq(priv->crtc); |
| 436 | } |
| 437 | |
| 438 | static void tilcdc_irq_preinstall(struct drm_device *dev) |
| 439 | { |
| 440 | tilcdc_clear_irqstatus(dev, 0xffffffff); |
| 441 | } |
| 442 | |
| 443 | static int tilcdc_irq_postinstall(struct drm_device *dev) |
| 444 | { |
| 445 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 446 | |
| 447 | /* enable FIFO underflow irq: */ |
Jyri Sarha | 947df7e3 | 2015-12-09 12:16:11 +0200 | [diff] [blame] | 448 | if (priv->rev == 1) { |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 449 | tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA); |
Jyri Sarha | 947df7e3 | 2015-12-09 12:16:11 +0200 | [diff] [blame] | 450 | } else { |
| 451 | tilcdc_write(dev, LCDC_INT_ENABLE_SET_REG, |
Darren Etheridge | b62222f | 2014-09-25 00:59:31 +0000 | [diff] [blame] | 452 | LCDC_V2_UNDERFLOW_INT_ENA | |
Tomi Valkeinen | 2b2080d7 | 2015-10-20 09:37:27 +0300 | [diff] [blame] | 453 | LCDC_V2_END_OF_FRAME0_INT_ENA | |
Jyri Sarha | c0c2baa | 2015-12-18 13:07:52 +0200 | [diff] [blame] | 454 | LCDC_FRAME_DONE | LCDC_SYNC_LOST); |
Jyri Sarha | 947df7e3 | 2015-12-09 12:16:11 +0200 | [diff] [blame] | 455 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 456 | |
| 457 | return 0; |
| 458 | } |
| 459 | |
| 460 | static void tilcdc_irq_uninstall(struct drm_device *dev) |
| 461 | { |
| 462 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 463 | |
| 464 | /* disable irqs that we might have enabled: */ |
| 465 | if (priv->rev == 1) { |
| 466 | tilcdc_clear(dev, LCDC_RASTER_CTRL_REG, |
| 467 | LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA); |
| 468 | tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA); |
| 469 | } else { |
Jyri Sarha | 947df7e3 | 2015-12-09 12:16:11 +0200 | [diff] [blame] | 470 | tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 471 | LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA | |
Tomi Valkeinen | 2b2080d7 | 2015-10-20 09:37:27 +0300 | [diff] [blame] | 472 | LCDC_V2_END_OF_FRAME0_INT_ENA | |
Jyri Sarha | c0c2baa | 2015-12-18 13:07:52 +0200 | [diff] [blame] | 473 | LCDC_FRAME_DONE | LCDC_SYNC_LOST); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 474 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 475 | } |
| 476 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 477 | static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe) |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 478 | { |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 479 | return 0; |
| 480 | } |
| 481 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 482 | static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe) |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 483 | { |
Tomi Valkeinen | 2b2080d7 | 2015-10-20 09:37:27 +0300 | [diff] [blame] | 484 | return; |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP) |
| 488 | static const struct { |
| 489 | const char *name; |
| 490 | uint8_t rev; |
| 491 | uint8_t save; |
| 492 | uint32_t reg; |
Sachin Kamat | 3250145 | 2013-03-02 15:53:08 +0530 | [diff] [blame] | 493 | } registers[] = { |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 494 | #define REG(rev, save, reg) { #reg, rev, save, reg } |
| 495 | /* exists in revision 1: */ |
| 496 | REG(1, false, LCDC_PID_REG), |
| 497 | REG(1, true, LCDC_CTRL_REG), |
| 498 | REG(1, false, LCDC_STAT_REG), |
| 499 | REG(1, true, LCDC_RASTER_CTRL_REG), |
| 500 | REG(1, true, LCDC_RASTER_TIMING_0_REG), |
| 501 | REG(1, true, LCDC_RASTER_TIMING_1_REG), |
| 502 | REG(1, true, LCDC_RASTER_TIMING_2_REG), |
| 503 | REG(1, true, LCDC_DMA_CTRL_REG), |
| 504 | REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG), |
| 505 | REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG), |
| 506 | REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG), |
| 507 | REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG), |
| 508 | /* new in revision 2: */ |
| 509 | REG(2, false, LCDC_RAW_STAT_REG), |
| 510 | REG(2, false, LCDC_MASKED_STAT_REG), |
Jyri Sarha | f3a9994 | 2016-01-08 12:17:50 +0200 | [diff] [blame] | 511 | REG(2, true, LCDC_INT_ENABLE_SET_REG), |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 512 | REG(2, false, LCDC_INT_ENABLE_CLR_REG), |
| 513 | REG(2, false, LCDC_END_OF_INT_IND_REG), |
| 514 | REG(2, true, LCDC_CLK_ENABLE_REG), |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 515 | #undef REG |
| 516 | }; |
Jyri Sarha | 29ddd6e | 2015-07-02 16:26:12 +0300 | [diff] [blame] | 517 | |
| 518 | static size_t tilcdc_num_regs(void) |
| 519 | { |
| 520 | return ARRAY_SIZE(registers); |
| 521 | } |
| 522 | #else |
| 523 | static size_t tilcdc_num_regs(void) |
| 524 | { |
| 525 | return 0; |
| 526 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 527 | #endif |
| 528 | |
| 529 | #ifdef CONFIG_DEBUG_FS |
| 530 | static int tilcdc_regs_show(struct seq_file *m, void *arg) |
| 531 | { |
| 532 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 533 | struct drm_device *dev = node->minor->dev; |
| 534 | struct tilcdc_drm_private *priv = dev->dev_private; |
| 535 | unsigned i; |
| 536 | |
| 537 | pm_runtime_get_sync(dev->dev); |
| 538 | |
| 539 | seq_printf(m, "revision: %d\n", priv->rev); |
| 540 | |
| 541 | for (i = 0; i < ARRAY_SIZE(registers); i++) |
| 542 | if (priv->rev >= registers[i].rev) |
| 543 | seq_printf(m, "%s:\t %08x\n", registers[i].name, |
| 544 | tilcdc_read(dev, registers[i].reg)); |
| 545 | |
| 546 | pm_runtime_put_sync(dev->dev); |
| 547 | |
| 548 | return 0; |
| 549 | } |
| 550 | |
| 551 | static int tilcdc_mm_show(struct seq_file *m, void *arg) |
| 552 | { |
| 553 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 554 | struct drm_device *dev = node->minor->dev; |
Daniel Vetter | b04a590 | 2013-12-11 14:24:46 +0100 | [diff] [blame] | 555 | return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 556 | } |
| 557 | |
| 558 | static struct drm_info_list tilcdc_debugfs_list[] = { |
| 559 | { "regs", tilcdc_regs_show, 0 }, |
| 560 | { "mm", tilcdc_mm_show, 0 }, |
| 561 | { "fb", drm_fb_cma_debugfs_show, 0 }, |
| 562 | }; |
| 563 | |
| 564 | static int tilcdc_debugfs_init(struct drm_minor *minor) |
| 565 | { |
| 566 | struct drm_device *dev = minor->dev; |
| 567 | struct tilcdc_module *mod; |
| 568 | int ret; |
| 569 | |
| 570 | ret = drm_debugfs_create_files(tilcdc_debugfs_list, |
| 571 | ARRAY_SIZE(tilcdc_debugfs_list), |
| 572 | minor->debugfs_root, minor); |
| 573 | |
| 574 | list_for_each_entry(mod, &module_list, list) |
| 575 | if (mod->funcs->debugfs_init) |
| 576 | mod->funcs->debugfs_init(mod, minor); |
| 577 | |
| 578 | if (ret) { |
| 579 | dev_err(dev->dev, "could not install tilcdc_debugfs_list\n"); |
| 580 | return ret; |
| 581 | } |
| 582 | |
| 583 | return ret; |
| 584 | } |
| 585 | |
| 586 | static void tilcdc_debugfs_cleanup(struct drm_minor *minor) |
| 587 | { |
| 588 | struct tilcdc_module *mod; |
| 589 | drm_debugfs_remove_files(tilcdc_debugfs_list, |
| 590 | ARRAY_SIZE(tilcdc_debugfs_list), minor); |
| 591 | |
| 592 | list_for_each_entry(mod, &module_list, list) |
| 593 | if (mod->funcs->debugfs_cleanup) |
| 594 | mod->funcs->debugfs_cleanup(mod, minor); |
| 595 | } |
| 596 | #endif |
| 597 | |
| 598 | static const struct file_operations fops = { |
| 599 | .owner = THIS_MODULE, |
| 600 | .open = drm_open, |
| 601 | .release = drm_release, |
| 602 | .unlocked_ioctl = drm_ioctl, |
| 603 | #ifdef CONFIG_COMPAT |
| 604 | .compat_ioctl = drm_compat_ioctl, |
| 605 | #endif |
| 606 | .poll = drm_poll, |
| 607 | .read = drm_read, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 608 | .llseek = no_llseek, |
| 609 | .mmap = drm_gem_cma_mmap, |
| 610 | }; |
| 611 | |
| 612 | static struct drm_driver tilcdc_driver = { |
Jyri Sarha | 9c15390 | 2015-06-23 14:31:17 +0300 | [diff] [blame] | 613 | .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET | |
| 614 | DRIVER_PRIME), |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 615 | .load = tilcdc_load, |
| 616 | .unload = tilcdc_unload, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 617 | .lastclose = tilcdc_lastclose, |
| 618 | .irq_handler = tilcdc_irq, |
| 619 | .irq_preinstall = tilcdc_irq_preinstall, |
| 620 | .irq_postinstall = tilcdc_irq_postinstall, |
| 621 | .irq_uninstall = tilcdc_irq_uninstall, |
Ville Syrjälä | b44f840 | 2015-09-30 16:46:48 +0300 | [diff] [blame] | 622 | .get_vblank_counter = drm_vblank_no_hw_counter, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 623 | .enable_vblank = tilcdc_enable_vblank, |
| 624 | .disable_vblank = tilcdc_disable_vblank, |
Daniel Vetter | aa0438c | 2016-05-30 19:53:05 +0200 | [diff] [blame] | 625 | .gem_free_object_unlocked = drm_gem_cma_free_object, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 626 | .gem_vm_ops = &drm_gem_cma_vm_ops, |
| 627 | .dumb_create = drm_gem_cma_dumb_create, |
| 628 | .dumb_map_offset = drm_gem_cma_dumb_map_offset, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 629 | .dumb_destroy = drm_gem_dumb_destroy, |
Jyri Sarha | 9c15390 | 2015-06-23 14:31:17 +0300 | [diff] [blame] | 630 | |
| 631 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 632 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 633 | .gem_prime_import = drm_gem_prime_import, |
| 634 | .gem_prime_export = drm_gem_prime_export, |
| 635 | .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table, |
| 636 | .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table, |
| 637 | .gem_prime_vmap = drm_gem_cma_prime_vmap, |
| 638 | .gem_prime_vunmap = drm_gem_cma_prime_vunmap, |
| 639 | .gem_prime_mmap = drm_gem_cma_prime_mmap, |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 640 | #ifdef CONFIG_DEBUG_FS |
| 641 | .debugfs_init = tilcdc_debugfs_init, |
| 642 | .debugfs_cleanup = tilcdc_debugfs_cleanup, |
| 643 | #endif |
| 644 | .fops = &fops, |
| 645 | .name = "tilcdc", |
| 646 | .desc = "TI LCD Controller DRM", |
| 647 | .date = "20121205", |
| 648 | .major = 1, |
| 649 | .minor = 0, |
| 650 | }; |
| 651 | |
| 652 | /* |
| 653 | * Power management: |
| 654 | */ |
| 655 | |
| 656 | #ifdef CONFIG_PM_SLEEP |
| 657 | static int tilcdc_pm_suspend(struct device *dev) |
| 658 | { |
| 659 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 660 | struct tilcdc_drm_private *priv = ddev->dev_private; |
| 661 | unsigned i, n = 0; |
| 662 | |
| 663 | drm_kms_helper_poll_disable(ddev); |
| 664 | |
Darren Etheridge | 85fd27f | 2014-09-19 01:42:57 +0000 | [diff] [blame] | 665 | /* Select sleep pin state */ |
| 666 | pinctrl_pm_select_sleep_state(dev); |
| 667 | |
| 668 | if (pm_runtime_suspended(dev)) { |
| 669 | priv->ctx_valid = false; |
| 670 | return 0; |
| 671 | } |
| 672 | |
Darren Etheridge | 614b3cfe | 2014-09-25 00:59:32 +0000 | [diff] [blame] | 673 | /* Disable the LCDC controller, to avoid locking up the PRCM */ |
Jyri Sarha | 8fe5616 | 2016-06-14 11:43:30 +0300 | [diff] [blame] | 674 | priv->saved_dpms_state = tilcdc_crtc_current_dpms_state(priv->crtc); |
Darren Etheridge | 614b3cfe | 2014-09-25 00:59:32 +0000 | [diff] [blame] | 675 | tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF); |
| 676 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 677 | /* Save register state: */ |
| 678 | for (i = 0; i < ARRAY_SIZE(registers); i++) |
| 679 | if (registers[i].save && (priv->rev >= registers[i].rev)) |
| 680 | priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg); |
| 681 | |
Darren Etheridge | 85fd27f | 2014-09-19 01:42:57 +0000 | [diff] [blame] | 682 | priv->ctx_valid = true; |
Dave Gerlach | 416a07f | 2014-07-29 06:27:58 +0000 | [diff] [blame] | 683 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 684 | return 0; |
| 685 | } |
| 686 | |
| 687 | static int tilcdc_pm_resume(struct device *dev) |
| 688 | { |
| 689 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 690 | struct tilcdc_drm_private *priv = ddev->dev_private; |
| 691 | unsigned i, n = 0; |
| 692 | |
Dave Gerlach | 416a07f | 2014-07-29 06:27:58 +0000 | [diff] [blame] | 693 | /* Select default pin state */ |
| 694 | pinctrl_pm_select_default_state(dev); |
| 695 | |
Darren Etheridge | 85fd27f | 2014-09-19 01:42:57 +0000 | [diff] [blame] | 696 | if (priv->ctx_valid == true) { |
| 697 | /* Restore register state: */ |
| 698 | for (i = 0; i < ARRAY_SIZE(registers); i++) |
| 699 | if (registers[i].save && |
| 700 | (priv->rev >= registers[i].rev)) |
| 701 | tilcdc_write(ddev, registers[i].reg, |
| 702 | priv->saved_register[n++]); |
| 703 | } |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 704 | |
Jyri Sarha | 8fe5616 | 2016-06-14 11:43:30 +0300 | [diff] [blame] | 705 | tilcdc_crtc_dpms(priv->crtc, priv->saved_dpms_state); |
| 706 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 707 | drm_kms_helper_poll_enable(ddev); |
| 708 | |
| 709 | return 0; |
| 710 | } |
| 711 | #endif |
| 712 | |
| 713 | static const struct dev_pm_ops tilcdc_pm_ops = { |
| 714 | SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume) |
| 715 | }; |
| 716 | |
| 717 | /* |
| 718 | * Platform driver: |
| 719 | */ |
| 720 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 721 | static int tilcdc_bind(struct device *dev) |
| 722 | { |
| 723 | return drm_platform_init(&tilcdc_driver, to_platform_device(dev)); |
| 724 | } |
| 725 | |
| 726 | static void tilcdc_unbind(struct device *dev) |
| 727 | { |
Jyri Sarha | 20a98ac | 2016-06-23 11:07:16 +0300 | [diff] [blame] | 728 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 729 | |
| 730 | /* Check if a subcomponent has already triggered the unloading. */ |
| 731 | if (!ddev->dev_private) |
| 732 | return; |
| 733 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 734 | drm_put_dev(dev_get_drvdata(dev)); |
| 735 | } |
| 736 | |
| 737 | static const struct component_master_ops tilcdc_comp_ops = { |
| 738 | .bind = tilcdc_bind, |
| 739 | .unbind = tilcdc_unbind, |
| 740 | }; |
| 741 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 742 | static int tilcdc_pdev_probe(struct platform_device *pdev) |
| 743 | { |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 744 | struct component_match *match = NULL; |
| 745 | int ret; |
| 746 | |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 747 | /* bail out early if no DT data: */ |
| 748 | if (!pdev->dev.of_node) { |
| 749 | dev_err(&pdev->dev, "device-tree data is missing\n"); |
| 750 | return -ENXIO; |
| 751 | } |
| 752 | |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 753 | ret = tilcdc_get_external_components(&pdev->dev, &match); |
| 754 | if (ret < 0) |
| 755 | return ret; |
| 756 | else if (ret == 0) |
| 757 | return drm_platform_init(&tilcdc_driver, pdev); |
| 758 | else |
| 759 | return component_master_add_with_match(&pdev->dev, |
| 760 | &tilcdc_comp_ops, |
| 761 | match); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | static int tilcdc_pdev_remove(struct platform_device *pdev) |
| 765 | { |
Jyri Sarha | 20a98ac | 2016-06-23 11:07:16 +0300 | [diff] [blame] | 766 | int ret; |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 767 | |
Jyri Sarha | 20a98ac | 2016-06-23 11:07:16 +0300 | [diff] [blame] | 768 | ret = tilcdc_get_external_components(&pdev->dev, NULL); |
| 769 | if (ret < 0) |
| 770 | return ret; |
| 771 | else if (ret == 0) |
Jyri Sarha | 103cd8b | 2015-02-10 14:13:23 +0200 | [diff] [blame] | 772 | drm_put_dev(platform_get_drvdata(pdev)); |
Jyri Sarha | 20a98ac | 2016-06-23 11:07:16 +0300 | [diff] [blame] | 773 | else |
| 774 | component_master_del(&pdev->dev, &tilcdc_comp_ops); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 775 | |
| 776 | return 0; |
| 777 | } |
| 778 | |
| 779 | static struct of_device_id tilcdc_of_match[] = { |
| 780 | { .compatible = "ti,am33xx-tilcdc", }, |
| 781 | { }, |
| 782 | }; |
| 783 | MODULE_DEVICE_TABLE(of, tilcdc_of_match); |
| 784 | |
| 785 | static struct platform_driver tilcdc_platform_driver = { |
| 786 | .probe = tilcdc_pdev_probe, |
| 787 | .remove = tilcdc_pdev_remove, |
| 788 | .driver = { |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 789 | .name = "tilcdc", |
| 790 | .pm = &tilcdc_pm_ops, |
| 791 | .of_match_table = tilcdc_of_match, |
| 792 | }, |
| 793 | }; |
| 794 | |
| 795 | static int __init tilcdc_drm_init(void) |
| 796 | { |
| 797 | DBG("init"); |
| 798 | tilcdc_tfp410_init(); |
Rob Clark | 0d4bbaf | 2012-12-18 17:34:16 -0600 | [diff] [blame] | 799 | tilcdc_panel_init(); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 800 | return platform_driver_register(&tilcdc_platform_driver); |
| 801 | } |
| 802 | |
| 803 | static void __exit tilcdc_drm_fini(void) |
| 804 | { |
| 805 | DBG("fini"); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 806 | platform_driver_unregister(&tilcdc_platform_driver); |
Guido Martínez | eb565a2 | 2014-06-17 11:17:08 -0300 | [diff] [blame] | 807 | tilcdc_panel_fini(); |
Guido Martínez | eb565a2 | 2014-06-17 11:17:08 -0300 | [diff] [blame] | 808 | tilcdc_tfp410_fini(); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 809 | } |
| 810 | |
Guido Martínez | 2023d84 | 2014-06-17 11:17:11 -0300 | [diff] [blame] | 811 | module_init(tilcdc_drm_init); |
Rob Clark | 16ea975 | 2013-01-08 15:04:28 -0600 | [diff] [blame] | 812 | module_exit(tilcdc_drm_fini); |
| 813 | |
| 814 | MODULE_AUTHOR("Rob Clark <robdclark@gmail.com"); |
| 815 | MODULE_DESCRIPTION("TI LCD Controller DRM Driver"); |
| 816 | MODULE_LICENSE("GPL"); |