blob: 82e8d43b235a8e3e69810ccf2482aaa774b08d60 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
Andres Rodriguez52c6a622017-06-26 16:17:13 -040031#include "amdgpu_sched.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu_uvd.h"
33#include "amdgpu_vce.h"
34
35#include <linux/vga_switcheroo.h>
36#include <linux/slab.h>
37#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030038#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040/**
41 * amdgpu_driver_unload_kms - Main unload function for KMS.
42 *
43 * @dev: drm dev pointer
44 *
45 * This is the main unload function for KMS (all asics).
46 * Returns 0 on success.
47 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020048void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049{
50 struct amdgpu_device *adev = dev->dev_private;
51
52 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020053 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040054
55 if (adev->rmmio == NULL)
56 goto done_free;
57
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080058 if (amdgpu_sriov_vf(adev))
59 amdgpu_virt_request_full_gpu(adev, false);
60
Lukas Wunner4a788542016-06-08 18:47:27 +020061 if (amdgpu_device_is_px(dev)) {
62 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020063 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020064 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065
Oded Gabbay130e0372015-06-12 21:35:14 +030066 amdgpu_amdkfd_device_fini(adev);
67
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 amdgpu_acpi_fini(adev);
69
70 amdgpu_device_fini(adev);
71
72done_free:
73 kfree(adev);
74 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075}
76
77/**
78 * amdgpu_driver_load_kms - Main load function for KMS.
79 *
80 * @dev: drm dev pointer
81 * @flags: device flags
82 *
83 * This is the main load function for KMS (all asics).
84 * Returns 0 on success, error on failure.
85 */
86int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
87{
88 struct amdgpu_device *adev;
89 int r, acpi_status;
90
Felix Kuehling6dd13092017-06-05 18:53:55 +090091#ifdef CONFIG_DRM_AMDGPU_SI
92 if (!amdgpu_si_support) {
93 switch (flags & AMD_ASIC_MASK) {
94 case CHIP_TAHITI:
95 case CHIP_PITCAIRN:
96 case CHIP_VERDE:
97 case CHIP_OLAND:
98 case CHIP_HAINAN:
99 dev_info(dev->dev,
100 "SI support provided by radeon.\n");
101 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900102 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900103 );
104 return -ENODEV;
105 }
106 }
107#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900108#ifdef CONFIG_DRM_AMDGPU_CIK
109 if (!amdgpu_cik_support) {
110 switch (flags & AMD_ASIC_MASK) {
111 case CHIP_KAVERI:
112 case CHIP_BONAIRE:
113 case CHIP_HAWAII:
114 case CHIP_KABINI:
115 case CHIP_MULLINS:
116 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900117 "CIK support provided by radeon.\n");
118 dev_info(dev->dev,
119 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
120 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900121 return -ENODEV;
122 }
123 }
124#endif
125
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
127 if (adev == NULL) {
128 return -ENOMEM;
129 }
130 dev->dev_private = (void *)adev;
131
132 if ((amdgpu_runtime_pm != 0) &&
133 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400134 (amdgpu_is_atpx_hybrid() ||
135 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100136 ((flags & AMD_IS_APU) == 0) &&
137 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800138 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139
140 /* amdgpu_device_init should report only fatal error
141 * like memory allocation failure or iomapping failure,
142 * or memory manager initialization failure, it must
143 * properly initialize the GPU MC controller and permit
144 * VRAM allocation
145 */
146 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
147 if (r) {
148 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
149 goto out;
150 }
151
152 /* Call ACPI methods: require modeset init
153 * but failure is not fatal
154 */
155 if (!r) {
156 acpi_status = amdgpu_acpi_init(adev);
157 if (acpi_status)
158 dev_dbg(&dev->pdev->dev,
159 "Error during ACPI methods call\n");
160 }
161
Oded Gabbay130e0372015-06-12 21:35:14 +0300162 amdgpu_amdkfd_device_probe(adev);
163 amdgpu_amdkfd_device_init(adev);
164
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 if (amdgpu_device_is_px(dev)) {
166 pm_runtime_use_autosuspend(dev->dev);
167 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
168 pm_runtime_set_active(dev->dev);
169 pm_runtime_allow(dev->dev);
170 pm_runtime_mark_last_busy(dev->dev);
171 pm_runtime_put_autosuspend(dev->dev);
172 }
173
Xiangliang Yu3149d9d2017-01-12 15:14:36 +0800174 if (amdgpu_sriov_vf(adev))
175 amdgpu_virt_release_full_gpu(adev, true);
176
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200178 if (r) {
179 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
180 if (adev->rmmio && amdgpu_device_is_px(dev))
181 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200183 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184
185 return r;
186}
187
Huang Rui000cab92016-06-12 15:44:44 +0800188static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
189 struct drm_amdgpu_query_fw *query_fw,
190 struct amdgpu_device *adev)
191{
192 switch (query_fw->fw_type) {
193 case AMDGPU_INFO_FW_VCE:
194 fw_info->ver = adev->vce.fw_version;
195 fw_info->feature = adev->vce.fb_version;
196 break;
197 case AMDGPU_INFO_FW_UVD:
198 fw_info->ver = adev->uvd.fw_version;
199 fw_info->feature = 0;
200 break;
201 case AMDGPU_INFO_FW_GMC:
202 fw_info->ver = adev->mc.fw_version;
203 fw_info->feature = 0;
204 break;
205 case AMDGPU_INFO_FW_GFX_ME:
206 fw_info->ver = adev->gfx.me_fw_version;
207 fw_info->feature = adev->gfx.me_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_PFP:
210 fw_info->ver = adev->gfx.pfp_fw_version;
211 fw_info->feature = adev->gfx.pfp_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_CE:
214 fw_info->ver = adev->gfx.ce_fw_version;
215 fw_info->feature = adev->gfx.ce_feature_version;
216 break;
217 case AMDGPU_INFO_FW_GFX_RLC:
218 fw_info->ver = adev->gfx.rlc_fw_version;
219 fw_info->feature = adev->gfx.rlc_feature_version;
220 break;
221 case AMDGPU_INFO_FW_GFX_MEC:
222 if (query_fw->index == 0) {
223 fw_info->ver = adev->gfx.mec_fw_version;
224 fw_info->feature = adev->gfx.mec_feature_version;
225 } else if (query_fw->index == 1) {
226 fw_info->ver = adev->gfx.mec2_fw_version;
227 fw_info->feature = adev->gfx.mec2_feature_version;
228 } else
229 return -EINVAL;
230 break;
231 case AMDGPU_INFO_FW_SMC:
232 fw_info->ver = adev->pm.fw_version;
233 fw_info->feature = 0;
234 break;
235 case AMDGPU_INFO_FW_SDMA:
236 if (query_fw->index >= adev->sdma.num_instances)
237 return -EINVAL;
238 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
239 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
240 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500241 case AMDGPU_INFO_FW_SOS:
242 fw_info->ver = adev->psp.sos_fw_version;
243 fw_info->feature = adev->psp.sos_feature_version;
244 break;
245 case AMDGPU_INFO_FW_ASD:
246 fw_info->ver = adev->psp.asd_fw_version;
247 fw_info->feature = adev->psp.asd_feature_version;
248 break;
Huang Rui000cab92016-06-12 15:44:44 +0800249 default:
250 return -EINVAL;
251 }
252 return 0;
253}
254
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255/*
256 * Userspace get information ioctl
257 */
258/**
259 * amdgpu_info_ioctl - answer a device specific request.
260 *
261 * @adev: amdgpu device pointer
262 * @data: request object
263 * @filp: drm filp
264 *
265 * This function is used to pass device specific parameters to the userspace
266 * drivers. Examples include: pci device id, pipeline parms, tiling params,
267 * etc. (all asics).
268 * Returns 0 on success, -EINVAL on failure.
269 */
270static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
271{
272 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +0800273 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274 struct drm_amdgpu_info *info = data;
275 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400276 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400277 uint32_t size = info->return_size;
278 struct drm_crtc *crtc;
279 uint32_t ui32 = 0;
280 uint64_t ui64 = 0;
281 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500282 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283
284 if (!info->return_size || !info->return_pointer)
285 return -EINVAL;
Chunming Zhouf1892132017-05-15 16:48:27 +0800286 if (amdgpu_kms_vram_lost(adev, fpriv))
287 return -ENODEV;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400288
289 switch (info->query) {
290 case AMDGPU_INFO_ACCEL_WORKING:
291 ui32 = adev->accel_working;
292 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
293 case AMDGPU_INFO_CRTC_FROM_ID:
294 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
295 crtc = (struct drm_crtc *)minfo->crtcs[i];
296 if (crtc && crtc->base.id == info->mode_crtc.id) {
297 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
298 ui32 = amdgpu_crtc->crtc_id;
299 found = 1;
300 break;
301 }
302 }
303 if (!found) {
304 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
305 return -EINVAL;
306 }
307 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
308 case AMDGPU_INFO_HW_IP_INFO: {
309 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400310 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800312 uint32_t ib_start_alignment = 0;
313 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400314
315 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
316 return -EINVAL;
317
318 switch (info->query_hw_ip.type) {
319 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400320 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
322 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800323 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
324 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 break;
326 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400327 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 for (i = 0; i < adev->gfx.num_compute_rings; i++)
329 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800330 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
331 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332 break;
333 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400334 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400335 for (i = 0; i < adev->sdma.num_instances; i++)
336 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800337 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
338 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 break;
340 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400341 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800343 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400344 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345 break;
346 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400347 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400348 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800350 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400351 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400352 break;
Leo Liu63defd32017-01-10 11:50:08 -0500353 case AMDGPU_HW_IP_UVD_ENC:
354 type = AMD_IP_BLOCK_TYPE_UVD;
355 for (i = 0; i < adev->uvd.num_enc_rings; i++)
356 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
357 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
358 ib_size_alignment = 1;
359 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500360 case AMDGPU_HW_IP_VCN_DEC:
361 type = AMD_IP_BLOCK_TYPE_VCN;
362 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
363 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
364 ib_size_alignment = 16;
365 break;
Leo Liucefbc592017-02-21 11:23:28 -0500366 case AMDGPU_HW_IP_VCN_ENC:
367 type = AMD_IP_BLOCK_TYPE_VCN;
368 for (i = 0; i < adev->vcn.num_enc_rings; i++)
369 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
370 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
371 ib_size_alignment = 1;
372 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 default:
374 return -EINVAL;
375 }
376
377 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400378 if (adev->ip_blocks[i].version->type == type &&
379 adev->ip_blocks[i].status.valid) {
380 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
381 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 ip.capabilities_flags = 0;
383 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800384 ip.ib_start_alignment = ib_start_alignment;
385 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400386 break;
387 }
388 }
389 return copy_to_user(out, &ip,
390 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
391 }
392 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400393 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 uint32_t count = 0;
395
396 switch (info->query_hw_ip.type) {
397 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400398 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400399 break;
400 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400401 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402 break;
403 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400404 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400405 break;
406 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400407 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400408 break;
409 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400410 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 break;
Leo Liu63defd32017-01-10 11:50:08 -0500412 case AMDGPU_HW_IP_UVD_ENC:
413 type = AMD_IP_BLOCK_TYPE_UVD;
414 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500415 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500416 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500417 type = AMD_IP_BLOCK_TYPE_VCN;
418 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400419 default:
420 return -EINVAL;
421 }
422
423 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400424 if (adev->ip_blocks[i].version->type == type &&
425 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400426 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
427 count++;
428
429 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
430 }
431 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400432 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400433 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
434 case AMDGPU_INFO_FW_VERSION: {
435 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800436 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400437
438 /* We only support one instance of each IP block right now. */
439 if (info->query_fw.ip_instance != 0)
440 return -EINVAL;
441
Huang Rui000cab92016-06-12 15:44:44 +0800442 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
443 if (ret)
444 return ret;
445
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446 return copy_to_user(out, &fw_info,
447 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
448 }
449 case AMDGPU_INFO_NUM_BYTES_MOVED:
450 ui64 = atomic64_read(&adev->num_bytes_moved);
451 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200452 case AMDGPU_INFO_NUM_EVICTIONS:
453 ui64 = atomic64_read(&adev->num_evictions);
454 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200455 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
456 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
457 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 case AMDGPU_INFO_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200459 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
461 case AMDGPU_INFO_VIS_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200462 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
464 case AMDGPU_INFO_GTT_USAGE:
Christian König9255d772017-08-07 17:11:33 +0200465 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
467 case AMDGPU_INFO_GDS_CONFIG: {
468 struct drm_amdgpu_info_gds gds_info;
469
Alex Deucherc92b90c2015-04-30 11:47:03 -0400470 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400471 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
472 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
473 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
474 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
475 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
476 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
477 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
478 return copy_to_user(out, &gds_info,
479 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
480 }
481 case AMDGPU_INFO_VRAM_GTT: {
482 struct drm_amdgpu_info_vram_gtt vram_gtt;
483
484 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800485 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800487 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Christian König09628c32017-06-30 14:37:02 +0200488 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
489 vram_gtt.gtt_size *= PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490 vram_gtt.gtt_size -= adev->gart_pin_size;
491 return copy_to_user(out, &vram_gtt,
492 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
493 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800494 case AMDGPU_INFO_MEMORY: {
495 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800496
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800497 memset(&mem, 0, sizeof(mem));
498 mem.vram.total_heap_size = adev->mc.real_vram_size;
499 mem.vram.usable_heap_size =
500 adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200501 mem.vram.heap_usage =
502 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800503 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800504
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800505 mem.cpu_accessible_vram.total_heap_size =
506 adev->mc.visible_vram_size;
507 mem.cpu_accessible_vram.usable_heap_size =
508 adev->mc.visible_vram_size -
509 (adev->vram_pin_size - adev->invisible_pin_size);
510 mem.cpu_accessible_vram.heap_usage =
Christian König3c848bb2017-08-07 17:46:49 +0200511 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800512 mem.cpu_accessible_vram.max_allocation =
513 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800514
Christian König09628c32017-06-30 14:37:02 +0200515 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
516 mem.gtt.total_heap_size *= PAGE_SIZE;
517 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
518 - adev->gart_pin_size;
Christian König9255d772017-08-07 17:11:33 +0200519 mem.gtt.heap_usage =
520 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800521 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800522
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800523 return copy_to_user(out, &mem,
524 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800525 ? -EFAULT : 0;
526 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300528 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 uint32_t *regs;
530 unsigned se_num = (info->read_mmr_reg.instance >>
531 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
532 AMDGPU_INFO_MMR_SE_INDEX_MASK;
533 unsigned sh_num = (info->read_mmr_reg.instance >>
534 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
535 AMDGPU_INFO_MMR_SH_INDEX_MASK;
536
537 /* set full masks if the userspace set all bits
538 * in the bitfields */
539 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
540 se_num = 0xffffffff;
541 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
542 sh_num = 0xffffffff;
543
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300544 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 if (!regs)
546 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300547 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548
549 for (i = 0; i < info->read_mmr_reg.count; i++)
550 if (amdgpu_asic_read_register(adev, se_num, sh_num,
551 info->read_mmr_reg.dword_offset + i,
552 &regs[i])) {
553 DRM_DEBUG_KMS("unallowed offset %#x\n",
554 info->read_mmr_reg.dword_offset + i);
555 kfree(regs);
556 return -EFAULT;
557 }
558 n = copy_to_user(out, regs, min(size, alloc_size));
559 kfree(regs);
560 return n ? -EFAULT : 0;
561 }
562 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300563 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564
565 dev_info.device_id = dev->pdev->device;
566 dev_info.chip_rev = adev->rev_id;
567 dev_info.external_rev = adev->external_rev_id;
568 dev_info.pci_rev = dev->pdev->revision;
569 dev_info.family = adev->family;
570 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
571 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
572 /* return all clocks in KHz */
573 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800574 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800575 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
576 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800577 } else {
Xiangliang Yu2014bc32017-05-26 17:29:51 +0800578 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
579 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800580 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400582 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
583 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
585 dev_info._pad = 0;
586 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800587 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800589 if (amdgpu_sriov_vf(adev))
590 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400591 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800592 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200593 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Roger Hee618d302017-08-11 20:00:41 +0800594 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400595 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400596 dev_info.cu_active_number = adev->gfx.cu_info.number;
597 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800598 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800599 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
600 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
Alex Deucher7dae69a2016-05-03 16:25:53 -0400601 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
602 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800603 dev_info.vram_type = adev->mc.vram_type;
604 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400605 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800606 dev_info.gc_double_offchip_lds_buf =
607 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608
Alex Deucherbce23e02017-03-28 12:52:08 -0400609 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700610 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
611 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
612 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
613 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
614 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
615 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
616 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
617 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400618 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800619 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
620 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
621 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
622 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
623 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
624 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400625 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400626
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627 return copy_to_user(out, &dev_info,
628 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
629 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400630 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
631 unsigned i;
632 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
633 struct amd_vce_state *vce_state;
634
635 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
636 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
637 if (vce_state) {
638 vce_clk_table.entries[i].sclk = vce_state->sclk;
639 vce_clk_table.entries[i].mclk = vce_state->mclk;
640 vce_clk_table.entries[i].eclk = vce_state->evclk;
641 vce_clk_table.num_valid_entries++;
642 }
643 }
644
645 return copy_to_user(out, &vce_clk_table,
646 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
647 }
Evan Quan40ee5882016-12-07 10:05:09 +0800648 case AMDGPU_INFO_VBIOS: {
649 uint32_t bios_size = adev->bios_size;
650
651 switch (info->vbios_info.type) {
652 case AMDGPU_INFO_VBIOS_SIZE:
653 return copy_to_user(out, &bios_size,
654 min((size_t)size, sizeof(bios_size)))
655 ? -EFAULT : 0;
656 case AMDGPU_INFO_VBIOS_IMAGE: {
657 uint8_t *bios;
658 uint32_t bios_offset = info->vbios_info.offset;
659
660 if (bios_offset >= bios_size)
661 return -EINVAL;
662
663 bios = adev->bios + bios_offset;
664 return copy_to_user(out, bios,
665 min((size_t)size, (size_t)(bios_size - bios_offset)))
666 ? -EFAULT : 0;
667 }
668 default:
669 DRM_DEBUG_KMS("Invalid request %d\n",
670 info->vbios_info.type);
671 return -EINVAL;
672 }
673 }
Arindam Nath44879b62016-12-12 15:29:33 +0530674 case AMDGPU_INFO_NUM_HANDLES: {
675 struct drm_amdgpu_info_num_handles handle;
676
677 switch (info->query_hw_ip.type) {
678 case AMDGPU_HW_IP_UVD:
679 /* Starting Polaris, we support unlimited UVD handles */
680 if (adev->asic_type < CHIP_POLARIS10) {
681 handle.uvd_max_handles = adev->uvd.max_handles;
682 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
683
684 return copy_to_user(out, &handle,
685 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
686 } else {
687 return -ENODATA;
688 }
689
690 break;
691 default:
692 return -EINVAL;
693 }
694 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500695 case AMDGPU_INFO_SENSOR: {
696 struct pp_gpu_power query = {0};
697 int query_size = sizeof(query);
698
699 if (amdgpu_dpm == 0)
700 return -ENOENT;
701
702 switch (info->sensor_info.type) {
703 case AMDGPU_INFO_SENSOR_GFX_SCLK:
704 /* get sclk in Mhz */
705 if (amdgpu_dpm_read_sensor(adev,
706 AMDGPU_PP_SENSOR_GFX_SCLK,
707 (void *)&ui32, &ui32_size)) {
708 return -EINVAL;
709 }
710 ui32 /= 100;
711 break;
712 case AMDGPU_INFO_SENSOR_GFX_MCLK:
713 /* get mclk in Mhz */
714 if (amdgpu_dpm_read_sensor(adev,
715 AMDGPU_PP_SENSOR_GFX_MCLK,
716 (void *)&ui32, &ui32_size)) {
717 return -EINVAL;
718 }
719 ui32 /= 100;
720 break;
721 case AMDGPU_INFO_SENSOR_GPU_TEMP:
722 /* get temperature in millidegrees C */
723 if (amdgpu_dpm_read_sensor(adev,
724 AMDGPU_PP_SENSOR_GPU_TEMP,
725 (void *)&ui32, &ui32_size)) {
726 return -EINVAL;
727 }
728 break;
729 case AMDGPU_INFO_SENSOR_GPU_LOAD:
730 /* get GPU load */
731 if (amdgpu_dpm_read_sensor(adev,
732 AMDGPU_PP_SENSOR_GPU_LOAD,
733 (void *)&ui32, &ui32_size)) {
734 return -EINVAL;
735 }
736 break;
737 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
738 /* get average GPU power */
739 if (amdgpu_dpm_read_sensor(adev,
740 AMDGPU_PP_SENSOR_GPU_POWER,
741 (void *)&query, &query_size)) {
742 return -EINVAL;
743 }
744 ui32 = query.average_gpu_power >> 8;
745 break;
746 case AMDGPU_INFO_SENSOR_VDDNB:
747 /* get VDDNB in millivolts */
748 if (amdgpu_dpm_read_sensor(adev,
749 AMDGPU_PP_SENSOR_VDDNB,
750 (void *)&ui32, &ui32_size)) {
751 return -EINVAL;
752 }
753 break;
754 case AMDGPU_INFO_SENSOR_VDDGFX:
755 /* get VDDGFX in millivolts */
756 if (amdgpu_dpm_read_sensor(adev,
757 AMDGPU_PP_SENSOR_VDDGFX,
758 (void *)&ui32, &ui32_size)) {
759 return -EINVAL;
760 }
761 break;
762 default:
763 DRM_DEBUG_KMS("Invalid request %d\n",
764 info->sensor_info.type);
765 return -EINVAL;
766 }
767 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
768 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 default:
770 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
771 return -EINVAL;
772 }
773 return 0;
774}
775
776
777/*
778 * Outdated mess for old drm with Xorg being in charge (void function now).
779 */
780/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400781 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782 *
783 * @dev: drm dev pointer
784 *
Lukas Wunner16944672015-09-05 11:17:35 +0200785 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786 */
787void amdgpu_driver_lastclose_kms(struct drm_device *dev)
788{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400789 struct amdgpu_device *adev = dev->dev_private;
790
791 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 vga_switcheroo_process_delayed_switch();
793}
794
Chunming Zhouf1892132017-05-15 16:48:27 +0800795bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
796 struct amdgpu_fpriv *fpriv)
797{
798 return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
799}
800
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801/**
802 * amdgpu_driver_open_kms - drm callback for open
803 *
804 * @dev: drm dev pointer
805 * @file_priv: drm file
806 *
807 * On device open, init vm on cayman+ (all asics).
808 * Returns 0 on success, error on failure.
809 */
810int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
811{
812 struct amdgpu_device *adev = dev->dev_private;
813 struct amdgpu_fpriv *fpriv;
814 int r;
815
816 file_priv->driver_priv = NULL;
817
818 r = pm_runtime_get_sync(dev->dev);
819 if (r < 0)
820 return r;
821
822 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400823 if (unlikely(!fpriv)) {
824 r = -ENOMEM;
825 goto out_suspend;
826 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400828 r = amdgpu_vm_init(adev, &fpriv->vm,
Felix Kuehling02208442017-08-25 20:40:26 -0400829 AMDGPU_VM_CONTEXT_GFX, 0);
Alex Deucherdc082672016-08-27 12:30:25 -0400830 if (r) {
831 kfree(fpriv);
832 goto out_suspend;
833 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834
Junwei Zhangb85891b2017-01-16 13:59:01 +0800835 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
836 if (!fpriv->prt_va) {
837 r = -ENOMEM;
838 amdgpu_vm_fini(adev, &fpriv->vm);
839 kfree(fpriv);
840 goto out_suspend;
841 }
842
Monk Liu24936642017-01-09 15:54:32 +0800843 if (amdgpu_sriov_vf(adev)) {
Christian König0f4b3c62017-07-31 15:32:40 +0200844 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
Monk Liuab5d6222017-09-12 14:33:29 +0800845 if (r) {
846 amdgpu_vm_fini(adev, &fpriv->vm);
847 kfree(fpriv);
Monk Liu24936642017-01-09 15:54:32 +0800848 goto out_suspend;
Monk Liuab5d6222017-09-12 14:33:29 +0800849 }
Monk Liu24936642017-01-09 15:54:32 +0800850 }
851
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 mutex_init(&fpriv->bo_list_lock);
853 idr_init(&fpriv->bo_list_handles);
854
Christian Königefd4ccb2015-08-04 16:20:31 +0200855 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856
Chunming Zhouf1892132017-05-15 16:48:27 +0800857 fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858 file_priv->driver_priv = fpriv;
859
Alex Deucherdc082672016-08-27 12:30:25 -0400860out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400861 pm_runtime_mark_last_busy(dev->dev);
862 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863
864 return r;
865}
866
867/**
868 * amdgpu_driver_postclose_kms - drm callback for post close
869 *
870 * @dev: drm dev pointer
871 * @file_priv: drm file
872 *
873 * On device post close, tear down vm on cayman+ (all asics).
874 */
875void amdgpu_driver_postclose_kms(struct drm_device *dev,
876 struct drm_file *file_priv)
877{
878 struct amdgpu_device *adev = dev->dev_private;
879 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
880 struct amdgpu_bo_list *list;
881 int handle;
882
883 if (!fpriv)
884 return;
885
Daniel Vetter04e30c92017-03-08 15:12:52 +0100886 pm_runtime_get_sync(dev->dev);
887
Christian König02537d62015-08-25 15:05:20 +0200888 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
889
Leo Liuef80d302017-02-05 15:19:57 -0500890 if (adev->asic_type != CHIP_RAVEN) {
891 amdgpu_uvd_free_handles(adev, file_priv);
892 amdgpu_vce_free_handles(adev, file_priv);
893 }
Leo Liucd437e32016-07-22 14:13:11 -0400894
Junwei Zhangb85891b2017-01-16 13:59:01 +0800895 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
896
Monk Liu24936642017-01-09 15:54:32 +0800897 if (amdgpu_sriov_vf(adev)) {
898 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900899 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Christian König0f4b3c62017-07-31 15:32:40 +0200900 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
901 fpriv->csa_va = NULL;
Monk Liu24936642017-01-09 15:54:32 +0800902 amdgpu_bo_unreserve(adev->virt.csa_obj);
903 }
904
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905 amdgpu_vm_fini(adev, &fpriv->vm);
906
907 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
908 amdgpu_bo_list_free(list);
909
910 idr_destroy(&fpriv->bo_list_handles);
911 mutex_destroy(&fpriv->bo_list_lock);
912
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 kfree(fpriv);
914 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400915
916 pm_runtime_mark_last_busy(dev->dev);
917 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400918}
919
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920/*
921 * VBlank related functions.
922 */
923/**
924 * amdgpu_get_vblank_counter_kms - get frame count
925 *
926 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200927 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 *
929 * Gets the frame count on the requested crtc (all asics).
930 * Returns frame count on success, -EINVAL on failure.
931 */
Thierry Reding88e72712015-09-24 18:35:31 +0200932u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933{
934 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500935 int vpos, hpos, stat;
936 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937
Thierry Reding88e72712015-09-24 18:35:31 +0200938 if (pipe >= adev->mode_info.num_crtc) {
939 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 return -EINVAL;
941 }
942
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500943 /* The hw increments its frame counter at start of vsync, not at start
944 * of vblank, as is required by DRM core vblank counter handling.
945 * Cook the hw count here to make it appear to the caller as if it
946 * incremented at start of vblank. We measure distance to start of
947 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
948 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
949 * result by 1 to give the proper appearance to caller.
950 */
951 if (adev->mode_info.crtcs[pipe]) {
952 /* Repeat readout if needed to provide stable result if
953 * we cross start of vsync during the queries.
954 */
955 do {
956 count = amdgpu_display_vblank_get_counter(adev, pipe);
957 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
958 * distance to start of vblank, instead of regular
959 * vertical scanout pos.
960 */
961 stat = amdgpu_get_crtc_scanoutpos(
962 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
963 &vpos, &hpos, NULL, NULL,
964 &adev->mode_info.crtcs[pipe]->base.hwmode);
965 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
966
967 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
968 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
969 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
970 } else {
971 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
972 pipe, vpos);
973
974 /* Bump counter if we are at >= leading edge of vblank,
975 * but before vsync where vpos would turn negative and
976 * the hw counter really increments.
977 */
978 if (vpos >= 0)
979 count++;
980 }
981 } else {
982 /* Fallback to use value as is. */
983 count = amdgpu_display_vblank_get_counter(adev, pipe);
984 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
985 }
986
987 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988}
989
990/**
991 * amdgpu_enable_vblank_kms - enable vblank interrupt
992 *
993 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200994 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400995 *
996 * Enable the interrupt on the requested crtc (all asics).
997 * Returns 0 on success, -EINVAL on failure.
998 */
Thierry Reding88e72712015-09-24 18:35:31 +0200999int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000{
1001 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +02001002 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001003
1004 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1005}
1006
1007/**
1008 * amdgpu_disable_vblank_kms - disable vblank interrupt
1009 *
1010 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001011 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001012 *
1013 * Disable the interrupt on the requested crtc (all asics).
1014 */
Thierry Reding88e72712015-09-24 18:35:31 +02001015void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016{
1017 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +02001018 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019
1020 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1021}
1022
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001023const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001024 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1025 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001026 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Andres Rodriguez52c6a622017-06-26 16:17:13 -04001027 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001028 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001029 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001030 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001031 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1032 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1033 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1034 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1035 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001036 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001037 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1038 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1039 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1040 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001042const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001043
1044/*
1045 * Debugfs info
1046 */
1047#if defined(CONFIG_DEBUG_FS)
1048
1049static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1050{
1051 struct drm_info_node *node = (struct drm_info_node *) m->private;
1052 struct drm_device *dev = node->minor->dev;
1053 struct amdgpu_device *adev = dev->dev_private;
1054 struct drm_amdgpu_info_firmware fw_info;
1055 struct drm_amdgpu_query_fw query_fw;
1056 int ret, i;
1057
1058 /* VCE */
1059 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1060 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1061 if (ret)
1062 return ret;
1063 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1064 fw_info.feature, fw_info.ver);
1065
1066 /* UVD */
1067 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1068 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1069 if (ret)
1070 return ret;
1071 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1072 fw_info.feature, fw_info.ver);
1073
1074 /* GMC */
1075 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1076 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1077 if (ret)
1078 return ret;
1079 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1080 fw_info.feature, fw_info.ver);
1081
1082 /* ME */
1083 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1084 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1085 if (ret)
1086 return ret;
1087 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1088 fw_info.feature, fw_info.ver);
1089
1090 /* PFP */
1091 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1092 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1093 if (ret)
1094 return ret;
1095 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1096 fw_info.feature, fw_info.ver);
1097
1098 /* CE */
1099 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1100 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1101 if (ret)
1102 return ret;
1103 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1104 fw_info.feature, fw_info.ver);
1105
1106 /* RLC */
1107 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1108 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1109 if (ret)
1110 return ret;
1111 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1112 fw_info.feature, fw_info.ver);
1113
1114 /* MEC */
1115 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1116 query_fw.index = 0;
1117 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1118 if (ret)
1119 return ret;
1120 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1121 fw_info.feature, fw_info.ver);
1122
1123 /* MEC2 */
1124 if (adev->asic_type == CHIP_KAVERI ||
1125 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1126 query_fw.index = 1;
1127 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1128 if (ret)
1129 return ret;
1130 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1131 fw_info.feature, fw_info.ver);
1132 }
1133
Huang Rui6a7ed072017-03-03 19:15:26 -05001134 /* PSP SOS */
1135 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1136 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1137 if (ret)
1138 return ret;
1139 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1140 fw_info.feature, fw_info.ver);
1141
1142
1143 /* PSP ASD */
1144 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1145 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1146 if (ret)
1147 return ret;
1148 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1149 fw_info.feature, fw_info.ver);
1150
Huang Rui50ab2532016-06-12 15:51:09 +08001151 /* SMC */
1152 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1153 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1154 if (ret)
1155 return ret;
1156 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1157 fw_info.feature, fw_info.ver);
1158
1159 /* SDMA */
1160 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1161 for (i = 0; i < adev->sdma.num_instances; i++) {
1162 query_fw.index = i;
1163 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1164 if (ret)
1165 return ret;
1166 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1167 i, fw_info.feature, fw_info.ver);
1168 }
1169
1170 return 0;
1171}
1172
1173static const struct drm_info_list amdgpu_firmware_info_list[] = {
1174 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1175};
1176#endif
1177
1178int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1179{
1180#if defined(CONFIG_DEBUG_FS)
1181 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1182 ARRAY_SIZE(amdgpu_firmware_info_list));
1183#else
1184 return 0;
1185#endif
1186}