blob: 131f69b3f70e4b7080addb6ff8de52b4a68cfaf1 [file] [log] [blame]
Alex Deuchera2e73f52015-04-20 17:09:27 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "cikd.h"
30#include "cik.h"
31
32#include "bif/bif_4_1_d.h"
33#include "bif/bif_4_1_sh_mask.h"
34
35#include "gca/gfx_7_2_d.h"
Jack Xiao74a5d162015-05-08 14:46:49 +080036#include "gca/gfx_7_2_enum.h"
37#include "gca/gfx_7_2_sh_mask.h"
Alex Deuchera2e73f52015-04-20 17:09:27 -040038
39#include "gmc/gmc_7_1_d.h"
40#include "gmc/gmc_7_1_sh_mask.h"
41
42#include "oss/oss_2_0_d.h"
43#include "oss/oss_2_0_sh_mask.h"
44
45static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
46{
47 SDMA0_REGISTER_OFFSET,
48 SDMA1_REGISTER_OFFSET
49};
50
51static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
52static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
53static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
54static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
jimqu10ea9432016-08-30 08:59:42 +080055static int cik_sdma_soft_reset(void *handle);
Alex Deuchera2e73f52015-04-20 17:09:27 -040056
57MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
58MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
59MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
60MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
61MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
62MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
63MODULE_FIRMWARE("radeon/kabini_sdma.bin");
64MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
65MODULE_FIRMWARE("radeon/mullins_sdma.bin");
66MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
67
68u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
69
Monk Liud1ff53b2016-05-30 16:07:40 +080070
71static void cik_sdma_free_microcode(struct amdgpu_device *adev)
72{
73 int i;
74 for (i = 0; i < adev->sdma.num_instances; i++) {
75 release_firmware(adev->sdma.instance[i].fw);
76 adev->sdma.instance[i].fw = NULL;
77 }
78}
79
Alex Deuchera2e73f52015-04-20 17:09:27 -040080/*
81 * sDMA - System DMA
82 * Starting with CIK, the GPU has new asynchronous
83 * DMA engines. These engines are used for compute
84 * and gfx. There are two DMA engines (SDMA0, SDMA1)
85 * and each one supports 1 ring buffer used for gfx
86 * and 2 queues used for compute.
87 *
88 * The programming model is very similar to the CP
89 * (ring buffer, IBs, etc.), but sDMA has it's own
90 * packet format that is different from the PM4 format
91 * used by the CP. sDMA supports copying data, writing
92 * embedded data, solid fills, and a number of other
93 * things. It also has support for tiling/detiling of
94 * buffers.
95 */
96
97/**
98 * cik_sdma_init_microcode - load ucode images from disk
99 *
100 * @adev: amdgpu_device pointer
101 *
102 * Use the firmware interface to load the ucode images into
103 * the driver (not loaded into hw).
104 * Returns 0 on success, error on failure.
105 */
106static int cik_sdma_init_microcode(struct amdgpu_device *adev)
107{
108 const char *chip_name;
109 char fw_name[30];
Alex Deucherc113ea12015-10-08 16:30:37 -0400110 int err = 0, i;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400111
112 DRM_DEBUG("\n");
113
114 switch (adev->asic_type) {
115 case CHIP_BONAIRE:
116 chip_name = "bonaire";
117 break;
118 case CHIP_HAWAII:
119 chip_name = "hawaii";
120 break;
121 case CHIP_KAVERI:
122 chip_name = "kaveri";
123 break;
124 case CHIP_KABINI:
125 chip_name = "kabini";
126 break;
127 case CHIP_MULLINS:
128 chip_name = "mullins";
129 break;
130 default: BUG();
131 }
132
Alex Deucherc113ea12015-10-08 16:30:37 -0400133 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400134 if (i == 0)
135 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
136 else
137 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400138 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400139 if (err)
140 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400141 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400142 }
143out:
144 if (err) {
Joe Perches7ca85292017-02-28 04:55:52 -0800145 pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400146 for (i = 0; i < adev->sdma.num_instances; i++) {
147 release_firmware(adev->sdma.instance[i].fw);
148 adev->sdma.instance[i].fw = NULL;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400149 }
150 }
151 return err;
152}
153
154/**
155 * cik_sdma_ring_get_rptr - get the current read pointer
156 *
157 * @ring: amdgpu ring pointer
158 *
159 * Get the current rptr from the hardware (CIK+).
160 */
Ken Wang536fbf92016-03-12 09:32:30 +0800161static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400162{
163 u32 rptr;
164
165 rptr = ring->adev->wb.wb[ring->rptr_offs];
166
167 return (rptr & 0x3fffc) >> 2;
168}
169
170/**
171 * cik_sdma_ring_get_wptr - get the current write pointer
172 *
173 * @ring: amdgpu ring pointer
174 *
175 * Get the current wptr from the hardware (CIK+).
176 */
Ken Wang536fbf92016-03-12 09:32:30 +0800177static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400178{
179 struct amdgpu_device *adev = ring->adev;
Alex Deucherc113ea12015-10-08 16:30:37 -0400180 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400181
182 return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
183}
184
185/**
186 * cik_sdma_ring_set_wptr - commit the write pointer
187 *
188 * @ring: amdgpu ring pointer
189 *
190 * Write the wptr back to the hardware (CIK+).
191 */
192static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
193{
194 struct amdgpu_device *adev = ring->adev;
Alex Deucherc113ea12015-10-08 16:30:37 -0400195 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400196
Ken Wang536fbf92016-03-12 09:32:30 +0800197 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me],
198 (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400199}
200
Jammy Zhouac01db32015-09-01 13:13:54 +0800201static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
202{
Alex Deucherc113ea12015-10-08 16:30:37 -0400203 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800204 int i;
205
206 for (i = 0; i < count; i++)
207 if (sdma && sdma->burst_nop && (i == 0))
Christian König79887142016-10-05 16:09:32 +0200208 amdgpu_ring_write(ring, ring->funcs->nop |
Jammy Zhouac01db32015-09-01 13:13:54 +0800209 SDMA_NOP_COUNT(count - 1));
210 else
Christian König79887142016-10-05 16:09:32 +0200211 amdgpu_ring_write(ring, ring->funcs->nop);
Jammy Zhouac01db32015-09-01 13:13:54 +0800212}
213
Alex Deuchera2e73f52015-04-20 17:09:27 -0400214/**
215 * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
216 *
217 * @ring: amdgpu ring pointer
218 * @ib: IB object to schedule
219 *
220 * Schedule an IB in the DMA ring (CIK).
221 */
222static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200223 struct amdgpu_ib *ib,
224 unsigned vm_id, bool ctx_switch)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400225{
Christian Königd88bf582016-05-06 17:50:03 +0200226 u32 extra_bits = vm_id & 0xf;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400227
Alex Deuchera2e73f52015-04-20 17:09:27 -0400228 /* IB packet must end on a 8 DW boundary */
Ken Wang536fbf92016-03-12 09:32:30 +0800229 cik_sdma_ring_insert_nop(ring, (12 - (lower_32_bits(ring->wptr) & 7)) % 8);
Jammy Zhouac01db32015-09-01 13:13:54 +0800230
Alex Deuchera2e73f52015-04-20 17:09:27 -0400231 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
232 amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
233 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
234 amdgpu_ring_write(ring, ib->length_dw);
235
236}
237
238/**
Christian Königd2edb072015-05-11 14:10:34 +0200239 * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
Alex Deuchera2e73f52015-04-20 17:09:27 -0400240 *
241 * @ring: amdgpu ring pointer
242 *
243 * Emit an hdp flush packet on the requested DMA ring.
244 */
Christian Königd2edb072015-05-11 14:10:34 +0200245static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400246{
247 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
248 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
249 u32 ref_and_mask;
250
Alex Deucherc113ea12015-10-08 16:30:37 -0400251 if (ring == &ring->adev->sdma.instance[0].ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400252 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
253 else
254 ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
255
256 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
257 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
258 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
259 amdgpu_ring_write(ring, ref_and_mask); /* reference */
260 amdgpu_ring_write(ring, ref_and_mask); /* mask */
261 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
262}
263
Chunming Zhou498dd972016-03-03 12:05:44 +0800264static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
265{
266 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
267 amdgpu_ring_write(ring, mmHDP_DEBUG0);
268 amdgpu_ring_write(ring, 1);
269}
270
Alex Deuchera2e73f52015-04-20 17:09:27 -0400271/**
272 * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
273 *
274 * @ring: amdgpu ring pointer
275 * @fence: amdgpu fence object
276 *
277 * Add a DMA fence packet to the ring to write
278 * the fence seq number and DMA trap packet to generate
279 * an interrupt if needed (CIK).
280 */
281static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +0800282 unsigned flags)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400283{
Chunming Zhou890ee232015-06-01 14:35:03 +0800284 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400285 /* write the fence */
286 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
287 amdgpu_ring_write(ring, lower_32_bits(addr));
288 amdgpu_ring_write(ring, upper_32_bits(addr));
289 amdgpu_ring_write(ring, lower_32_bits(seq));
290
291 /* optionally write high bits as well */
292 if (write64bit) {
293 addr += 4;
294 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
295 amdgpu_ring_write(ring, lower_32_bits(addr));
296 amdgpu_ring_write(ring, upper_32_bits(addr));
297 amdgpu_ring_write(ring, upper_32_bits(seq));
298 }
299
300 /* generate an interrupt */
301 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
302}
303
304/**
Alex Deuchera2e73f52015-04-20 17:09:27 -0400305 * cik_sdma_gfx_stop - stop the gfx async dma engines
306 *
307 * @adev: amdgpu_device pointer
308 *
309 * Stop the gfx async dma ring buffers (CIK).
310 */
311static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
312{
Alex Deucherc113ea12015-10-08 16:30:37 -0400313 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
314 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400315 u32 rb_cntl;
316 int i;
317
318 if ((adev->mman.buffer_funcs_ring == sdma0) ||
319 (adev->mman.buffer_funcs_ring == sdma1))
320 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
321
Alex Deucherc113ea12015-10-08 16:30:37 -0400322 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400323 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
324 rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
325 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
326 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
327 }
328 sdma0->ready = false;
329 sdma1->ready = false;
330}
331
332/**
333 * cik_sdma_rlc_stop - stop the compute async dma engines
334 *
335 * @adev: amdgpu_device pointer
336 *
337 * Stop the compute async dma queues (CIK).
338 */
339static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
340{
341 /* XXX todo */
342}
343
344/**
345 * cik_sdma_enable - stop the async dma engines
346 *
347 * @adev: amdgpu_device pointer
348 * @enable: enable/disable the DMA MEs.
349 *
350 * Halt or unhalt the async dma engines (CIK).
351 */
352static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
353{
354 u32 me_cntl;
355 int i;
356
Edward O'Callaghan004e29c2016-07-12 10:17:53 +1000357 if (!enable) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400358 cik_sdma_gfx_stop(adev);
359 cik_sdma_rlc_stop(adev);
360 }
361
Alex Deucherc113ea12015-10-08 16:30:37 -0400362 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400363 me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
364 if (enable)
365 me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
366 else
367 me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
368 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
369 }
370}
371
372/**
373 * cik_sdma_gfx_resume - setup and start the async dma engines
374 *
375 * @adev: amdgpu_device pointer
376 *
377 * Set up the gfx DMA ring buffers and enable them (CIK).
378 * Returns 0 for success, error for failure.
379 */
380static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
381{
382 struct amdgpu_ring *ring;
383 u32 rb_cntl, ib_cntl;
384 u32 rb_bufsz;
385 u32 wb_offset;
386 int i, j, r;
387
Alex Deucherc113ea12015-10-08 16:30:37 -0400388 for (i = 0; i < adev->sdma.num_instances; i++) {
389 ring = &adev->sdma.instance[i].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400390 wb_offset = (ring->rptr_offs * 4);
391
392 mutex_lock(&adev->srbm_mutex);
393 for (j = 0; j < 16; j++) {
394 cik_srbm_select(adev, 0, 0, 0, j);
395 /* SDMA GFX */
396 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
397 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
398 /* XXX SDMA RLC - todo */
399 }
400 cik_srbm_select(adev, 0, 0, 0, 0);
401 mutex_unlock(&adev->srbm_mutex);
402
Alex Deucher2b3a7652016-02-12 03:05:24 -0500403 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
404 adev->gfx.config.gb_addr_config & 0x70);
405
Alex Deuchera2e73f52015-04-20 17:09:27 -0400406 WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
407 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
408
409 /* Set ring buffer size in dwords */
410 rb_bufsz = order_base_2(ring->ring_size / 4);
411 rb_cntl = rb_bufsz << 1;
412#ifdef __BIG_ENDIAN
Alex Deucher454fc952015-06-09 09:58:23 -0400413 rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
414 SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400415#endif
416 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
417
418 /* Initialize the ring buffer's read and write pointers */
419 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
420 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
Monk Liud72f7c02016-05-25 16:55:50 +0800421 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
422 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400423
424 /* set the wb address whether it's enabled or not */
425 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
426 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
427 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
428 ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
429
430 rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
431
432 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
433 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
434
435 ring->wptr = 0;
Ken Wang536fbf92016-03-12 09:32:30 +0800436 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400437
438 /* enable DMA RB */
439 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
440 rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
441
442 ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
443#ifdef __BIG_ENDIAN
444 ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
445#endif
446 /* enable DMA IBs */
447 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
448
449 ring->ready = true;
Monk Liu505dfe72016-05-25 16:57:14 +0800450 }
Alex Deuchera2e73f52015-04-20 17:09:27 -0400451
Monk Liu505dfe72016-05-25 16:57:14 +0800452 cik_sdma_enable(adev, true);
453
454 for (i = 0; i < adev->sdma.num_instances; i++) {
455 ring = &adev->sdma.instance[i].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400456 r = amdgpu_ring_test_ring(ring);
457 if (r) {
458 ring->ready = false;
459 return r;
460 }
461
462 if (adev->mman.buffer_funcs_ring == ring)
463 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
464 }
465
466 return 0;
467}
468
469/**
470 * cik_sdma_rlc_resume - setup and start the async dma engines
471 *
472 * @adev: amdgpu_device pointer
473 *
474 * Set up the compute DMA queues and enable them (CIK).
475 * Returns 0 for success, error for failure.
476 */
477static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
478{
479 /* XXX todo */
480 return 0;
481}
482
483/**
484 * cik_sdma_load_microcode - load the sDMA ME ucode
485 *
486 * @adev: amdgpu_device pointer
487 *
488 * Loads the sDMA0/1 ucode.
489 * Returns 0 for success, -EINVAL if the ucode is not available.
490 */
491static int cik_sdma_load_microcode(struct amdgpu_device *adev)
492{
493 const struct sdma_firmware_header_v1_0 *hdr;
494 const __le32 *fw_data;
495 u32 fw_size;
496 int i, j;
497
Alex Deuchera2e73f52015-04-20 17:09:27 -0400498 /* halt the MEs */
499 cik_sdma_enable(adev, false);
500
Alex Deucherc113ea12015-10-08 16:30:37 -0400501 for (i = 0; i < adev->sdma.num_instances; i++) {
502 if (!adev->sdma.instance[i].fw)
503 return -EINVAL;
504 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400505 amdgpu_ucode_print_sdma_hdr(&hdr->header);
506 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
Alex Deucherc113ea12015-10-08 16:30:37 -0400507 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
508 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
509 if (adev->sdma.instance[i].feature_version >= 20)
510 adev->sdma.instance[i].burst_nop = true;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400511 fw_data = (const __le32 *)
Alex Deucherc113ea12015-10-08 16:30:37 -0400512 (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
Alex Deuchera2e73f52015-04-20 17:09:27 -0400513 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
514 for (j = 0; j < fw_size; j++)
515 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
Alex Deucherc113ea12015-10-08 16:30:37 -0400516 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400517 }
518
519 return 0;
520}
521
522/**
523 * cik_sdma_start - setup and start the async dma engines
524 *
525 * @adev: amdgpu_device pointer
526 *
527 * Set up the DMA engines and enable them (CIK).
528 * Returns 0 for success, error for failure.
529 */
530static int cik_sdma_start(struct amdgpu_device *adev)
531{
532 int r;
533
534 r = cik_sdma_load_microcode(adev);
535 if (r)
536 return r;
537
Monk Liu505dfe72016-05-25 16:57:14 +0800538 /* halt the engine before programing */
539 cik_sdma_enable(adev, false);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400540
541 /* start the gfx rings and rlc compute queues */
542 r = cik_sdma_gfx_resume(adev);
543 if (r)
544 return r;
545 r = cik_sdma_rlc_resume(adev);
546 if (r)
547 return r;
548
549 return 0;
550}
551
552/**
553 * cik_sdma_ring_test_ring - simple async dma engine test
554 *
555 * @ring: amdgpu_ring structure holding ring information
556 *
557 * Test the DMA engine by writing using it to write an
558 * value to memory. (CIK).
559 * Returns 0 for success, error for failure.
560 */
561static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
562{
563 struct amdgpu_device *adev = ring->adev;
564 unsigned i;
565 unsigned index;
566 int r;
567 u32 tmp;
568 u64 gpu_addr;
569
570 r = amdgpu_wb_get(adev, &index);
571 if (r) {
572 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
573 return r;
574 }
575
576 gpu_addr = adev->wb.gpu_addr + (index * 4);
577 tmp = 0xCAFEDEAD;
578 adev->wb.wb[index] = cpu_to_le32(tmp);
579
Christian Königa27de352016-01-21 11:28:53 +0100580 r = amdgpu_ring_alloc(ring, 5);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400581 if (r) {
582 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
583 amdgpu_wb_free(adev, index);
584 return r;
585 }
586 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
587 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
588 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
589 amdgpu_ring_write(ring, 1); /* number of DWs to follow */
590 amdgpu_ring_write(ring, 0xDEADBEEF);
Christian Königa27de352016-01-21 11:28:53 +0100591 amdgpu_ring_commit(ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400592
593 for (i = 0; i < adev->usec_timeout; i++) {
594 tmp = le32_to_cpu(adev->wb.wb[index]);
595 if (tmp == 0xDEADBEEF)
596 break;
597 DRM_UDELAY(1);
598 }
599
600 if (i < adev->usec_timeout) {
601 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
602 } else {
603 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
604 ring->idx, tmp);
605 r = -EINVAL;
606 }
607 amdgpu_wb_free(adev, index);
608
609 return r;
610}
611
612/**
613 * cik_sdma_ring_test_ib - test an IB on the DMA engine
614 *
615 * @ring: amdgpu_ring structure holding ring information
616 *
617 * Test a simple IB in the DMA ring (CIK).
618 * Returns 0 on success, error on failure.
619 */
Christian Königbbec97a2016-07-05 21:07:17 +0200620static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400621{
622 struct amdgpu_device *adev = ring->adev;
623 struct amdgpu_ib ib;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100624 struct dma_fence *f = NULL;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400625 unsigned index;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400626 u32 tmp = 0;
627 u64 gpu_addr;
Christian Königbbec97a2016-07-05 21:07:17 +0200628 long r;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400629
630 r = amdgpu_wb_get(adev, &index);
631 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +0200632 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400633 return r;
634 }
635
636 gpu_addr = adev->wb.gpu_addr + (index * 4);
637 tmp = 0xCAFEDEAD;
638 adev->wb.wb[index] = cpu_to_le32(tmp);
Christian Königb203dd92015-08-18 18:23:16 +0200639 memset(&ib, 0, sizeof(ib));
Christian Königb07c60c2016-01-31 12:29:04 +0100640 r = amdgpu_ib_get(adev, NULL, 256, &ib);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400641 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +0200642 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800643 goto err0;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400644 }
645
Christian König6d445652016-07-05 15:53:07 +0200646 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
647 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400648 ib.ptr[1] = lower_32_bits(gpu_addr);
649 ib.ptr[2] = upper_32_bits(gpu_addr);
650 ib.ptr[3] = 1;
651 ib.ptr[4] = 0xDEADBEEF;
652 ib.length_dw = 5;
Junwei Zhang50ddc752017-01-23 16:30:38 +0800653 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800654 if (r)
655 goto err1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400656
Chris Wilsonf54d1862016-10-25 13:00:45 +0100657 r = dma_fence_wait_timeout(f, false, timeout);
Christian Königbbec97a2016-07-05 21:07:17 +0200658 if (r == 0) {
659 DRM_ERROR("amdgpu: IB test timed out\n");
660 r = -ETIMEDOUT;
661 goto err1;
662 } else if (r < 0) {
663 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800664 goto err1;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400665 }
Christian König6d445652016-07-05 15:53:07 +0200666 tmp = le32_to_cpu(adev->wb.wb[index]);
667 if (tmp == 0xDEADBEEF) {
668 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
Christian Königbbec97a2016-07-05 21:07:17 +0200669 r = 0;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400670 } else {
671 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
672 r = -EINVAL;
673 }
Chunming Zhou0011fda2015-06-01 15:33:20 +0800674
675err1:
Monk Liucc55c452016-03-17 10:47:07 +0800676 amdgpu_ib_free(adev, &ib, NULL);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100677 dma_fence_put(f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800678err0:
Alex Deuchera2e73f52015-04-20 17:09:27 -0400679 amdgpu_wb_free(adev, index);
680 return r;
681}
682
683/**
684 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
685 *
686 * @ib: indirect buffer to fill with commands
687 * @pe: addr of the page entry
688 * @src: src addr to copy from
689 * @count: number of page entries to update
690 *
691 * Update PTEs by copying them from the GART using sDMA (CIK).
692 */
693static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
694 uint64_t pe, uint64_t src,
695 unsigned count)
696{
Christian König96105e52016-08-12 12:59:59 +0200697 unsigned bytes = count * 8;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400698
Christian König96105e52016-08-12 12:59:59 +0200699 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
700 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
701 ib->ptr[ib->length_dw++] = bytes;
702 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
703 ib->ptr[ib->length_dw++] = lower_32_bits(src);
704 ib->ptr[ib->length_dw++] = upper_32_bits(src);
705 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
706 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400707}
708
709/**
710 * cik_sdma_vm_write_pages - update PTEs by writing them manually
711 *
712 * @ib: indirect buffer to fill with commands
713 * @pe: addr of the page entry
Christian Königde9ea7b2016-08-12 11:33:30 +0200714 * @value: dst addr to write into pe
Alex Deuchera2e73f52015-04-20 17:09:27 -0400715 * @count: number of page entries to update
716 * @incr: increase next addr by incr bytes
Alex Deuchera2e73f52015-04-20 17:09:27 -0400717 *
718 * Update PTEs by writing them manually using sDMA (CIK).
719 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200720static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
721 uint64_t value, unsigned count,
722 uint32_t incr)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400723{
Christian Königde9ea7b2016-08-12 11:33:30 +0200724 unsigned ndw = count * 2;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400725
Christian Königde9ea7b2016-08-12 11:33:30 +0200726 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
727 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
728 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
729 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
730 ib->ptr[ib->length_dw++] = ndw;
731 for (; ndw > 0; ndw -= 2) {
732 ib->ptr[ib->length_dw++] = lower_32_bits(value);
733 ib->ptr[ib->length_dw++] = upper_32_bits(value);
734 value += incr;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400735 }
736}
737
738/**
739 * cik_sdma_vm_set_pages - update the page tables using sDMA
740 *
741 * @ib: indirect buffer to fill with commands
742 * @pe: addr of the page entry
743 * @addr: dst addr to write into pe
744 * @count: number of page entries to update
745 * @incr: increase next addr by incr bytes
746 * @flags: access flags
747 *
748 * Update the page tables using sDMA (CIK).
749 */
Christian König96105e52016-08-12 12:59:59 +0200750static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
Alex Deuchera2e73f52015-04-20 17:09:27 -0400751 uint64_t addr, unsigned count,
752 uint32_t incr, uint32_t flags)
753{
Christian König96105e52016-08-12 12:59:59 +0200754 /* for physically contiguous pages (vram) */
755 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
756 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
757 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
758 ib->ptr[ib->length_dw++] = flags; /* mask */
759 ib->ptr[ib->length_dw++] = 0;
760 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
761 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
762 ib->ptr[ib->length_dw++] = incr; /* increment size */
763 ib->ptr[ib->length_dw++] = 0;
764 ib->ptr[ib->length_dw++] = count; /* number of entries */
Alex Deuchera2e73f52015-04-20 17:09:27 -0400765}
766
767/**
768 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
769 *
770 * @ib: indirect buffer to fill with padding
771 *
772 */
Christian König9e5d53092016-01-31 12:20:55 +0100773static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400774{
Christian König9e5d53092016-01-31 12:20:55 +0100775 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800776 u32 pad_count;
777 int i;
778
779 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
780 for (i = 0; i < pad_count; i++)
781 if (sdma && sdma->burst_nop && (i == 0))
782 ib->ptr[ib->length_dw++] =
783 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
784 SDMA_NOP_COUNT(pad_count - 1);
785 else
786 ib->ptr[ib->length_dw++] =
787 SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400788}
789
790/**
Christian König00b7c4f2016-03-08 14:11:00 +0100791 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
Alex Deuchera2e73f52015-04-20 17:09:27 -0400792 *
793 * @ring: amdgpu_ring pointer
Alex Deuchera2e73f52015-04-20 17:09:27 -0400794 *
Christian König00b7c4f2016-03-08 14:11:00 +0100795 * Make sure all previous operations are completed (CIK).
Alex Deuchera2e73f52015-04-20 17:09:27 -0400796 */
Christian König00b7c4f2016-03-08 14:11:00 +0100797static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400798{
Chunming Zhou5c55db82016-03-02 11:30:31 +0800799 uint32_t seq = ring->fence_drv.sync_seq;
800 uint64_t addr = ring->fence_drv.gpu_addr;
801
802 /* wait for idle */
803 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
804 SDMA_POLL_REG_MEM_EXTRA_OP(0) |
805 SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
806 SDMA_POLL_REG_MEM_EXTRA_M));
807 amdgpu_ring_write(ring, addr & 0xfffffffc);
808 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
809 amdgpu_ring_write(ring, seq); /* reference */
810 amdgpu_ring_write(ring, 0xfffffff); /* mask */
811 amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
Christian König00b7c4f2016-03-08 14:11:00 +0100812}
Chunming Zhou5c55db82016-03-02 11:30:31 +0800813
Christian König00b7c4f2016-03-08 14:11:00 +0100814/**
Alex Deuchera2e73f52015-04-20 17:09:27 -0400815 * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
816 *
817 * @ring: amdgpu_ring pointer
818 * @vm: amdgpu_vm pointer
819 *
820 * Update the page table base and flush the VM TLB
821 * using sDMA (CIK).
822 */
823static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
824 unsigned vm_id, uint64_t pd_addr)
825{
826 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
827 SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
828
829 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
830 if (vm_id < 8) {
831 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
832 } else {
833 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
834 }
835 amdgpu_ring_write(ring, pd_addr >> 12);
836
Alex Deuchera2e73f52015-04-20 17:09:27 -0400837 /* flush TLB */
838 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
839 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
840 amdgpu_ring_write(ring, 1 << vm_id);
841
842 amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
843 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
844 amdgpu_ring_write(ring, 0);
845 amdgpu_ring_write(ring, 0); /* reference */
846 amdgpu_ring_write(ring, 0); /* mask */
847 amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
848}
849
850static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
851 bool enable)
852{
853 u32 orig, data;
854
Alex Deuchere3b04bc2016-02-05 10:56:22 -0500855 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400856 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
857 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
858 } else {
859 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
860 data |= 0xff000000;
861 if (data != orig)
862 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
863
864 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
865 data |= 0xff000000;
866 if (data != orig)
867 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
868 }
869}
870
871static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
872 bool enable)
873{
874 u32 orig, data;
875
Alex Deuchere3b04bc2016-02-05 10:56:22 -0500876 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
Alex Deuchera2e73f52015-04-20 17:09:27 -0400877 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
878 data |= 0x100;
879 if (orig != data)
880 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
881
882 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
883 data |= 0x100;
884 if (orig != data)
885 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
886 } else {
887 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
888 data &= ~0x100;
889 if (orig != data)
890 WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
891
892 orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
893 data &= ~0x100;
894 if (orig != data)
895 WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
896 }
897}
898
yanyang15fc3aee2015-05-22 14:39:35 -0400899static int cik_sdma_early_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400900{
yanyang15fc3aee2015-05-22 14:39:35 -0400901 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
902
Alex Deucherc113ea12015-10-08 16:30:37 -0400903 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
904
Alex Deuchera2e73f52015-04-20 17:09:27 -0400905 cik_sdma_set_ring_funcs(adev);
906 cik_sdma_set_irq_funcs(adev);
907 cik_sdma_set_buffer_funcs(adev);
908 cik_sdma_set_vm_pte_funcs(adev);
909
910 return 0;
911}
912
yanyang15fc3aee2015-05-22 14:39:35 -0400913static int cik_sdma_sw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400914{
915 struct amdgpu_ring *ring;
yanyang15fc3aee2015-05-22 14:39:35 -0400916 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -0400917 int r, i;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400918
919 r = cik_sdma_init_microcode(adev);
920 if (r) {
921 DRM_ERROR("Failed to load sdma firmware!\n");
922 return r;
923 }
924
925 /* SDMA trap event */
Alex Deucherc113ea12015-10-08 16:30:37 -0400926 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400927 if (r)
928 return r;
929
930 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -0400931 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400932 if (r)
933 return r;
934
935 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -0400936 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400937 if (r)
938 return r;
939
Alex Deucherc113ea12015-10-08 16:30:37 -0400940 for (i = 0; i < adev->sdma.num_instances; i++) {
941 ring = &adev->sdma.instance[i].ring;
942 ring->ring_obj = NULL;
943 sprintf(ring->name, "sdma%d", i);
Christian Königb38d99c2016-04-13 10:30:13 +0200944 r = amdgpu_ring_init(adev, ring, 1024,
Alex Deucherc113ea12015-10-08 16:30:37 -0400945 &adev->sdma.trap_irq,
946 (i == 0) ?
Christian König21cd9422016-10-05 15:36:39 +0200947 AMDGPU_SDMA_IRQ_TRAP0 :
948 AMDGPU_SDMA_IRQ_TRAP1);
Alex Deucherc113ea12015-10-08 16:30:37 -0400949 if (r)
950 return r;
951 }
Alex Deuchera2e73f52015-04-20 17:09:27 -0400952
953 return r;
954}
955
yanyang15fc3aee2015-05-22 14:39:35 -0400956static int cik_sdma_sw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400957{
yanyang15fc3aee2015-05-22 14:39:35 -0400958 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -0400959 int i;
yanyang15fc3aee2015-05-22 14:39:35 -0400960
Alex Deucherc113ea12015-10-08 16:30:37 -0400961 for (i = 0; i < adev->sdma.num_instances; i++)
962 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400963
Monk Liud1ff53b2016-05-30 16:07:40 +0800964 cik_sdma_free_microcode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400965 return 0;
966}
967
yanyang15fc3aee2015-05-22 14:39:35 -0400968static int cik_sdma_hw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400969{
970 int r;
yanyang15fc3aee2015-05-22 14:39:35 -0400971 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400972
973 r = cik_sdma_start(adev);
974 if (r)
975 return r;
976
977 return r;
978}
979
yanyang15fc3aee2015-05-22 14:39:35 -0400980static int cik_sdma_hw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400981{
yanyang15fc3aee2015-05-22 14:39:35 -0400982 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
983
Alex Deuchera2e73f52015-04-20 17:09:27 -0400984 cik_sdma_enable(adev, false);
985
986 return 0;
987}
988
yanyang15fc3aee2015-05-22 14:39:35 -0400989static int cik_sdma_suspend(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400990{
yanyang15fc3aee2015-05-22 14:39:35 -0400991 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400992
993 return cik_sdma_hw_fini(adev);
994}
995
yanyang15fc3aee2015-05-22 14:39:35 -0400996static int cik_sdma_resume(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -0400997{
yanyang15fc3aee2015-05-22 14:39:35 -0400998 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400999
jimqu10ea9432016-08-30 08:59:42 +08001000 cik_sdma_soft_reset(handle);
1001
Alex Deuchera2e73f52015-04-20 17:09:27 -04001002 return cik_sdma_hw_init(adev);
1003}
1004
yanyang15fc3aee2015-05-22 14:39:35 -04001005static bool cik_sdma_is_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001006{
yanyang15fc3aee2015-05-22 14:39:35 -04001007 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001008 u32 tmp = RREG32(mmSRBM_STATUS2);
1009
1010 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1011 SRBM_STATUS2__SDMA1_BUSY_MASK))
1012 return false;
1013
1014 return true;
1015}
1016
yanyang15fc3aee2015-05-22 14:39:35 -04001017static int cik_sdma_wait_for_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001018{
1019 unsigned i;
1020 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -04001021 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001022
1023 for (i = 0; i < adev->usec_timeout; i++) {
1024 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1025 SRBM_STATUS2__SDMA1_BUSY_MASK);
1026
1027 if (!tmp)
1028 return 0;
1029 udelay(1);
1030 }
1031 return -ETIMEDOUT;
1032}
1033
yanyang15fc3aee2015-05-22 14:39:35 -04001034static int cik_sdma_soft_reset(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001035{
1036 u32 srbm_soft_reset = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001037 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001038 u32 tmp = RREG32(mmSRBM_STATUS2);
1039
1040 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1041 /* sdma0 */
1042 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1043 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1044 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1045 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1046 }
1047 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1048 /* sdma1 */
1049 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1050 tmp |= SDMA0_F32_CNTL__HALT_MASK;
1051 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1052 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1053 }
1054
1055 if (srbm_soft_reset) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04001056 tmp = RREG32(mmSRBM_SOFT_RESET);
1057 tmp |= srbm_soft_reset;
1058 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1059 WREG32(mmSRBM_SOFT_RESET, tmp);
1060 tmp = RREG32(mmSRBM_SOFT_RESET);
1061
1062 udelay(50);
1063
1064 tmp &= ~srbm_soft_reset;
1065 WREG32(mmSRBM_SOFT_RESET, tmp);
1066 tmp = RREG32(mmSRBM_SOFT_RESET);
1067
1068 /* Wait a little for things to settle down */
1069 udelay(50);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001070 }
1071
1072 return 0;
1073}
1074
1075static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
1076 struct amdgpu_irq_src *src,
1077 unsigned type,
1078 enum amdgpu_interrupt_state state)
1079{
1080 u32 sdma_cntl;
1081
1082 switch (type) {
1083 case AMDGPU_SDMA_IRQ_TRAP0:
1084 switch (state) {
1085 case AMDGPU_IRQ_STATE_DISABLE:
1086 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1087 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1088 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1089 break;
1090 case AMDGPU_IRQ_STATE_ENABLE:
1091 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1092 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1093 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1094 break;
1095 default:
1096 break;
1097 }
1098 break;
1099 case AMDGPU_SDMA_IRQ_TRAP1:
1100 switch (state) {
1101 case AMDGPU_IRQ_STATE_DISABLE:
1102 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1103 sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
1104 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1105 break;
1106 case AMDGPU_IRQ_STATE_ENABLE:
1107 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1108 sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
1109 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1110 break;
1111 default:
1112 break;
1113 }
1114 break;
1115 default:
1116 break;
1117 }
1118 return 0;
1119}
1120
1121static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
1122 struct amdgpu_irq_src *source,
1123 struct amdgpu_iv_entry *entry)
1124{
1125 u8 instance_id, queue_id;
1126
1127 instance_id = (entry->ring_id & 0x3) >> 0;
1128 queue_id = (entry->ring_id & 0xc) >> 2;
1129 DRM_DEBUG("IH: SDMA trap\n");
1130 switch (instance_id) {
1131 case 0:
1132 switch (queue_id) {
1133 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001134 amdgpu_fence_process(&adev->sdma.instance[0].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001135 break;
1136 case 1:
1137 /* XXX compute */
1138 break;
1139 case 2:
1140 /* XXX compute */
1141 break;
1142 }
1143 break;
1144 case 1:
1145 switch (queue_id) {
1146 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001147 amdgpu_fence_process(&adev->sdma.instance[1].ring);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001148 break;
1149 case 1:
1150 /* XXX compute */
1151 break;
1152 case 2:
1153 /* XXX compute */
1154 break;
1155 }
1156 break;
1157 }
1158
1159 return 0;
1160}
1161
1162static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
1163 struct amdgpu_irq_src *source,
1164 struct amdgpu_iv_entry *entry)
1165{
1166 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1167 schedule_work(&adev->reset_work);
1168 return 0;
1169}
1170
yanyang15fc3aee2015-05-22 14:39:35 -04001171static int cik_sdma_set_clockgating_state(void *handle,
1172 enum amd_clockgating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001173{
1174 bool gate = false;
yanyang15fc3aee2015-05-22 14:39:35 -04001175 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001176
yanyang15fc3aee2015-05-22 14:39:35 -04001177 if (state == AMD_CG_STATE_GATE)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001178 gate = true;
1179
1180 cik_enable_sdma_mgcg(adev, gate);
1181 cik_enable_sdma_mgls(adev, gate);
1182
1183 return 0;
1184}
1185
yanyang15fc3aee2015-05-22 14:39:35 -04001186static int cik_sdma_set_powergating_state(void *handle,
1187 enum amd_powergating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04001188{
1189 return 0;
1190}
1191
Alex Deuchera1255102016-10-13 17:41:13 -04001192static const struct amd_ip_funcs cik_sdma_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001193 .name = "cik_sdma",
Alex Deuchera2e73f52015-04-20 17:09:27 -04001194 .early_init = cik_sdma_early_init,
1195 .late_init = NULL,
1196 .sw_init = cik_sdma_sw_init,
1197 .sw_fini = cik_sdma_sw_fini,
1198 .hw_init = cik_sdma_hw_init,
1199 .hw_fini = cik_sdma_hw_fini,
1200 .suspend = cik_sdma_suspend,
1201 .resume = cik_sdma_resume,
1202 .is_idle = cik_sdma_is_idle,
1203 .wait_for_idle = cik_sdma_wait_for_idle,
1204 .soft_reset = cik_sdma_soft_reset,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001205 .set_clockgating_state = cik_sdma_set_clockgating_state,
1206 .set_powergating_state = cik_sdma_set_powergating_state,
1207};
1208
Alex Deuchera2e73f52015-04-20 17:09:27 -04001209static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
Christian König21cd9422016-10-05 15:36:39 +02001210 .type = AMDGPU_RING_TYPE_SDMA,
Christian König79887142016-10-05 16:09:32 +02001211 .align_mask = 0xf,
1212 .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
Ken Wang536fbf92016-03-12 09:32:30 +08001213 .support_64bit_ptrs = false,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001214 .get_rptr = cik_sdma_ring_get_rptr,
1215 .get_wptr = cik_sdma_ring_get_wptr,
1216 .set_wptr = cik_sdma_ring_set_wptr,
Christian Könige12f3d72016-10-05 14:29:38 +02001217 .emit_frame_size =
1218 6 + /* cik_sdma_ring_emit_hdp_flush */
1219 3 + /* cik_sdma_ring_emit_hdp_invalidate */
1220 6 + /* cik_sdma_ring_emit_pipeline_sync */
1221 12 + /* cik_sdma_ring_emit_vm_flush */
1222 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
1223 .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
Alex Deuchera2e73f52015-04-20 17:09:27 -04001224 .emit_ib = cik_sdma_ring_emit_ib,
1225 .emit_fence = cik_sdma_ring_emit_fence,
Christian König00b7c4f2016-03-08 14:11:00 +01001226 .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001227 .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
Christian Königd2edb072015-05-11 14:10:34 +02001228 .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
Chunming Zhou498dd972016-03-03 12:05:44 +08001229 .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001230 .test_ring = cik_sdma_ring_test_ring,
1231 .test_ib = cik_sdma_ring_test_ib,
Jammy Zhouac01db32015-09-01 13:13:54 +08001232 .insert_nop = cik_sdma_ring_insert_nop,
Christian König9e5d53092016-01-31 12:20:55 +01001233 .pad_ib = cik_sdma_ring_pad_ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001234};
1235
1236static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
1237{
Alex Deucherc113ea12015-10-08 16:30:37 -04001238 int i;
1239
1240 for (i = 0; i < adev->sdma.num_instances; i++)
1241 adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001242}
1243
1244static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
1245 .set = cik_sdma_set_trap_irq_state,
1246 .process = cik_sdma_process_trap_irq,
1247};
1248
1249static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
1250 .process = cik_sdma_process_illegal_inst_irq,
1251};
1252
1253static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
1254{
Alex Deucherc113ea12015-10-08 16:30:37 -04001255 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1256 adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
1257 adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001258}
1259
1260/**
1261 * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
1262 *
1263 * @ring: amdgpu_ring structure holding ring information
1264 * @src_offset: src GPU address
1265 * @dst_offset: dst GPU address
1266 * @byte_count: number of bytes to xfer
1267 *
1268 * Copy GPU buffers using the DMA engine (CIK).
1269 * Used by the amdgpu ttm implementation to move pages if
1270 * registered as the asic copy callback.
1271 */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001272static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001273 uint64_t src_offset,
1274 uint64_t dst_offset,
1275 uint32_t byte_count)
1276{
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001277 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
1278 ib->ptr[ib->length_dw++] = byte_count;
1279 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1280 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1281 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1282 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1283 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
Alex Deuchera2e73f52015-04-20 17:09:27 -04001284}
1285
1286/**
1287 * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
1288 *
1289 * @ring: amdgpu_ring structure holding ring information
1290 * @src_data: value to write to buffer
1291 * @dst_offset: dst GPU address
1292 * @byte_count: number of bytes to xfer
1293 *
1294 * Fill GPU buffers using the DMA engine (CIK).
1295 */
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001296static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001297 uint32_t src_data,
1298 uint64_t dst_offset,
1299 uint32_t byte_count)
1300{
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001301 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
1302 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1303 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1304 ib->ptr[ib->length_dw++] = src_data;
1305 ib->ptr[ib->length_dw++] = byte_count;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001306}
1307
1308static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
1309 .copy_max_bytes = 0x1fffff,
1310 .copy_num_dw = 7,
1311 .emit_copy_buffer = cik_sdma_emit_copy_buffer,
1312
1313 .fill_max_bytes = 0x1fffff,
1314 .fill_num_dw = 5,
1315 .emit_fill_buffer = cik_sdma_emit_fill_buffer,
1316};
1317
1318static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
1319{
1320 if (adev->mman.buffer_funcs == NULL) {
1321 adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
Alex Deucherc113ea12015-10-08 16:30:37 -04001322 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001323 }
1324}
1325
1326static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
1327 .copy_pte = cik_sdma_vm_copy_pte,
1328 .write_pte = cik_sdma_vm_write_pte,
1329 .set_pte_pde = cik_sdma_vm_set_pte_pde,
Alex Deuchera2e73f52015-04-20 17:09:27 -04001330};
1331
1332static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
1333{
Christian König2d55e452016-02-08 17:37:38 +01001334 unsigned i;
1335
Alex Deuchera2e73f52015-04-20 17:09:27 -04001336 if (adev->vm_manager.vm_pte_funcs == NULL) {
1337 adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +01001338 for (i = 0; i < adev->sdma.num_instances; i++)
1339 adev->vm_manager.vm_pte_rings[i] =
1340 &adev->sdma.instance[i].ring;
1341
1342 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
Alex Deuchera2e73f52015-04-20 17:09:27 -04001343 }
1344}
Alex Deuchera1255102016-10-13 17:41:13 -04001345
1346const struct amdgpu_ip_block_version cik_sdma_ip_block =
1347{
1348 .type = AMD_IP_BLOCK_TYPE_SDMA,
1349 .major = 2,
1350 .minor = 0,
1351 .rev = 0,
1352 .funcs = &cik_sdma_ip_funcs,
1353};