blob: 9270da42b8bf4fe9497d389eaedbe37f058f9458 [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
Haiying Wang48936a082010-05-21 10:16:12 -04002 * Copyright (C) Freescale Semicondutor, Inc. 2006-2010. All rights reserved.
Andy Flemingc2882bb2007-02-09 17:28:31 -06003 *
4 * Author: Andy Fleming <afleming@freescale.com>
5 *
6 * Based on 83xx/mpc8360e_pb.c by:
7 * Li Yang <LeoLi@freescale.com>
8 * Yin Olivia <Hong-hua.Yin@freescale.com>
9 *
10 * Description:
Kumar Gala23f510b2007-02-17 16:29:36 -060011 * MPC85xx MDS board specific routines.
Andy Flemingc2882bb2007-02-09 17:28:31 -060012 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/reboot.h>
24#include <linux/pci.h>
25#include <linux/kdev_t.h>
26#include <linux/major.h>
27#include <linux/console.h>
28#include <linux/delay.h>
29#include <linux/seq_file.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060030#include <linux/initrd.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060031#include <linux/fsl_devices.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060032#include <linux/of_platform.h>
33#include <linux/of_device.h>
Andy Fleming94833a42008-05-02 18:56:41 -050034#include <linux/phy.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060036
Andy Flemingc2882bb2007-02-09 17:28:31 -060037#include <asm/system.h>
Arun Sharma600634972011-07-26 16:09:06 -070038#include <linux/atomic.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060039#include <asm/time.h>
40#include <asm/io.h>
41#include <asm/machdep.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060042#include <asm/pci-bridge.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060043#include <asm/irq.h>
44#include <mm/mmu_decl.h>
45#include <asm/prom.h>
46#include <asm/udbg.h>
47#include <sysdev/fsl_soc.h>
Roy Zang3f6c5da2007-07-10 18:47:06 +080048#include <sysdev/fsl_pci.h>
Anton Vorontsov9b9d4012009-08-19 03:28:21 +040049#include <sysdev/simple_gpio.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060050#include <asm/qe.h>
51#include <asm/qe_ic.h>
52#include <asm/mpic.h>
Kumar Gala152d0182009-05-15 00:37:35 -050053#include <asm/swiotlb.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060054
Dmitry Eremin-Solenikov543a07b2011-11-17 21:56:16 +040055#include "mpc85xx.h"
56
Andy Flemingc2882bb2007-02-09 17:28:31 -060057#undef DEBUG
58#ifdef DEBUG
59#define DBG(fmt...) udbg_printf(fmt)
60#else
61#define DBG(fmt...)
62#endif
63
Andy Fleming94833a42008-05-02 18:56:41 -050064#define MV88E1111_SCR 0x10
65#define MV88E1111_SCR_125CLK 0x0010
66static int mpc8568_fixup_125_clock(struct phy_device *phydev)
67{
68 int scr;
69 int err;
70
71 /* Workaround for the 125 CLK Toggle */
72 scr = phy_read(phydev, MV88E1111_SCR);
73
74 if (scr < 0)
75 return scr;
76
77 err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
78
79 if (err)
80 return err;
81
82 err = phy_write(phydev, MII_BMCR, BMCR_RESET);
83
84 if (err)
85 return err;
86
87 scr = phy_read(phydev, MV88E1111_SCR);
88
89 if (scr < 0)
Roel Kluin29827b02009-12-17 14:45:15 +000090 return scr;
Andy Fleming94833a42008-05-02 18:56:41 -050091
92 err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
93
94 return err;
95}
96
97static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
98{
99 int temp;
100 int err;
101
102 /* Errata */
103 err = phy_write(phydev,29, 0x0006);
104
105 if (err)
106 return err;
107
108 temp = phy_read(phydev, 30);
109
110 if (temp < 0)
111 return temp;
112
113 temp = (temp & (~0x8000)) | 0x4000;
114 err = phy_write(phydev,30, temp);
115
116 if (err)
117 return err;
118
119 err = phy_write(phydev,29, 0x000a);
120
121 if (err)
122 return err;
123
124 temp = phy_read(phydev, 30);
125
126 if (temp < 0)
127 return temp;
128
129 temp = phy_read(phydev, 30);
130
131 if (temp < 0)
132 return temp;
133
134 temp &= ~0x0020;
135
136 err = phy_write(phydev,30,temp);
137
138 if (err)
139 return err;
140
141 /* Disable automatic MDI/MDIX selection */
142 temp = phy_read(phydev, 16);
143
144 if (temp < 0)
145 return temp;
146
147 temp &= ~0x0060;
148 err = phy_write(phydev,16,temp);
149
150 return err;
151}
152
Andy Flemingc2882bb2007-02-09 17:28:31 -0600153/* ************************************************************************
154 *
155 * Setup the architecture
156 *
157 */
Haiying Wang48936a082010-05-21 10:16:12 -0400158#ifdef CONFIG_SMP
159extern void __init mpc85xx_smp_init(void);
160#endif
161
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000162#ifdef CONFIG_QUICC_ENGINE
163static struct of_device_id mpc85xx_qe_ids[] __initdata = {
164 { .type = "qe", },
165 { .compatible = "fsl,qe", },
166 { },
167};
168
169static void __init mpc85xx_publish_qe_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600170{
171 struct device_node *np;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600172
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000173 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
174 if (!of_device_is_available(np)) {
175 of_node_put(np);
176 return;
177 }
178
179 of_platform_bus_probe(NULL, mpc85xx_qe_ids, NULL);
180}
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000181
Anton Vorontsov99d82382010-06-08 09:55:57 +0000182static void __init mpc85xx_mds_reset_ucc_phys(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600183{
184 struct device_node *np;
Anton Vorontsov99d82382010-06-08 09:55:57 +0000185 static u8 __iomem *bcsr_regs;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600186
Andy Flemingc2882bb2007-02-09 17:28:31 -0600187 /* Map BCSR area */
188 np = of_find_node_by_name(NULL, "bcsr");
Anton Vorontsov99d82382010-06-08 09:55:57 +0000189 if (!np)
190 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600191
Anton Vorontsov99d82382010-06-08 09:55:57 +0000192 bcsr_regs = of_iomap(np, 0);
193 of_node_put(np);
194 if (!bcsr_regs)
195 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600196
Anton Vorontsov99d82382010-06-08 09:55:57 +0000197 if (machine_is(mpc8568_mds)) {
198#define BCSR_UCC1_GETH_EN (0x1 << 7)
199#define BCSR_UCC2_GETH_EN (0x1 << 7)
200#define BCSR_UCC1_MODE_MSK (0x3 << 4)
201#define BCSR_UCC2_MODE_MSK (0x3 << 0)
Kumar Gala152d0182009-05-15 00:37:35 -0500202
Anton Vorontsov99d82382010-06-08 09:55:57 +0000203 /* Turn off UCC1 & UCC2 */
204 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
205 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
206
207 /* Mode is RGMII, all bits clear */
208 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
209 BCSR_UCC2_MODE_MSK);
210
211 /* Turn UCC1 & UCC2 on */
212 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
213 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
214 } else if (machine_is(mpc8569_mds)) {
215#define BCSR7_UCC12_GETHnRST (0x1 << 2)
216#define BCSR8_UEM_MARVELL_RST (0x1 << 1)
217#define BCSR_UCC_RGMII (0x1 << 6)
218#define BCSR_UCC_RTBI (0x1 << 5)
219 /*
220 * U-Boot mangles interrupt polarity for Marvell PHYs,
221 * so reset built-in and UEM Marvell PHYs, this puts
222 * the PHYs into their normal state.
223 */
224 clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
225 setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
226
227 setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
228 clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
229
230 for (np = NULL; (np = of_find_compatible_node(np,
231 "network",
232 "ucc_geth")) != NULL;) {
233 const unsigned int *prop;
234 int ucc_num;
235
236 prop = of_get_property(np, "cell-index", NULL);
237 if (prop == NULL)
238 continue;
239
240 ucc_num = *prop - 1;
241
242 prop = of_get_property(np, "phy-connection-type", NULL);
243 if (prop == NULL)
244 continue;
245
246 if (strcmp("rtbi", (const char *)prop) == 0)
247 clrsetbits_8(&bcsr_regs[7 + ucc_num],
248 BCSR_UCC_RGMII, BCSR_UCC_RTBI);
Kumar Galac9438af2007-10-04 00:28:43 -0500249 }
Anton Vorontsov99d82382010-06-08 09:55:57 +0000250 } else if (machine_is(p1021_mds)) {
251#define BCSR11_ENET_MICRST (0x1 << 5)
252 /* Reset Micrel PHY */
253 clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
254 setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
Kumar Galac9438af2007-10-04 00:28:43 -0500255 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600256
Anton Vorontsov99d82382010-06-08 09:55:57 +0000257 iounmap(bcsr_regs);
258}
Haiying Wang48936a082010-05-21 10:16:12 -0400259
Anton Vorontsov99d82382010-06-08 09:55:57 +0000260static void __init mpc85xx_mds_qe_init(void)
261{
262 struct device_node *np;
Anton Vorontsovbb863e82010-06-08 09:55:40 +0000263
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300264 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
265 if (!np) {
266 np = of_find_node_by_name(NULL, "qe");
267 if (!np)
268 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600269 }
270
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000271 if (!of_device_is_available(np)) {
272 of_node_put(np);
273 return;
274 }
275
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300276 qe_reset();
277 of_node_put(np);
278
279 np = of_find_node_by_name(NULL, "par_io");
280 if (np) {
281 struct device_node *ucc;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600282
283 par_io_init(np);
284 of_node_put(np);
285
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300286 for_each_node_by_name(ucc, "ucc")
Andy Flemingc2882bb2007-02-09 17:28:31 -0600287 par_io_of_config(ucc);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600288 }
289
Anton Vorontsov99d82382010-06-08 09:55:57 +0000290 mpc85xx_mds_reset_ucc_phys();
Haiying Wang48936a082010-05-21 10:16:12 -0400291
292 if (machine_is(p1021_mds)) {
293#define MPC85xx_PMUXCR_OFFSET 0x60
294#define MPC85xx_PMUXCR_QE0 0x00008000
295#define MPC85xx_PMUXCR_QE3 0x00001000
296#define MPC85xx_PMUXCR_QE9 0x00000040
297#define MPC85xx_PMUXCR_QE12 0x00000008
298 static __be32 __iomem *pmuxcr;
299
300 np = of_find_node_by_name(NULL, "global-utilities");
301
302 if (np) {
303 pmuxcr = of_iomap(np, 0) + MPC85xx_PMUXCR_OFFSET;
304
305 if (!pmuxcr)
306 printk(KERN_EMERG "Error: Alternate function"
307 " signal multiplex control register not"
308 " mapped!\n");
309 else
310 /* P1021 has pins muxed for QE and other functions. To
311 * enable QE UEC mode, we need to set bit QE0 for UCC1
312 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
Justin P. Mattock8dd11f82010-12-30 16:09:40 -0800313 * and QE12 for QE MII management signals in PMUXCR
Haiying Wang48936a082010-05-21 10:16:12 -0400314 * register.
315 */
316 setbits32(pmuxcr, MPC85xx_PMUXCR_QE0 |
317 MPC85xx_PMUXCR_QE3 |
318 MPC85xx_PMUXCR_QE9 |
319 MPC85xx_PMUXCR_QE12);
320
321 of_node_put(np);
322 }
323
324 }
Anton Vorontsov99d82382010-06-08 09:55:57 +0000325}
326
327static void __init mpc85xx_mds_qeic_init(void)
328{
329 struct device_node *np;
330
331 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
332 if (!of_device_is_available(np)) {
333 of_node_put(np);
334 return;
335 }
336
337 np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
338 if (!np) {
339 np = of_find_node_by_type(NULL, "qeic");
340 if (!np)
341 return;
342 }
343
344 if (machine_is(p1021_mds))
345 qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
346 qe_ic_cascade_high_mpic);
347 else
348 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
349 of_node_put(np);
350}
351#else
352static void __init mpc85xx_publish_qe_devices(void) { }
353static void __init mpc85xx_mds_qe_init(void) { }
354static void __init mpc85xx_mds_qeic_init(void) { }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600355#endif /* CONFIG_QUICC_ENGINE */
Kumar Gala152d0182009-05-15 00:37:35 -0500356
Anton Vorontsov99d82382010-06-08 09:55:57 +0000357static void __init mpc85xx_mds_setup_arch(void)
358{
359#ifdef CONFIG_PCI
360 struct pci_controller *hose;
Alexander Graf6d4f2fb2010-08-31 04:15:22 +0200361 struct device_node *np;
Anton Vorontsov99d82382010-06-08 09:55:57 +0000362#endif
363 dma_addr_t max = 0xffffffff;
364
365 if (ppc_md.progress)
366 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
367
368#ifdef CONFIG_PCI
369 for_each_node_by_type(np, "pci") {
370 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
371 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
372 struct resource rsrc;
373 of_address_to_resource(np, 0, &rsrc);
374 if ((rsrc.start & 0xfffff) == 0x8000)
375 fsl_add_bridge(np, 1);
376 else
377 fsl_add_bridge(np, 0);
378
379 hose = pci_find_hose_for_OF_device(np);
380 max = min(max, hose->dma_window_base_cur +
381 hose->dma_window_size);
382 }
383 }
384#endif
385
386#ifdef CONFIG_SMP
387 mpc85xx_smp_init();
388#endif
389
390 mpc85xx_mds_qe_init();
391
Kumar Gala152d0182009-05-15 00:37:35 -0500392#ifdef CONFIG_SWIOTLB
Yinghai Lu95f72d12010-07-12 14:36:09 +1000393 if (memblock_end_of_DRAM() > max) {
Kumar Gala152d0182009-05-15 00:37:35 -0500394 ppc_swiotlb_enable = 1;
FUJITA Tomonori37029772009-08-04 19:08:23 +0000395 set_pci_dma_ops(&swiotlb_dma_ops);
FUJITA Tomonori762afb72009-08-04 19:08:22 +0000396 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
Kumar Gala152d0182009-05-15 00:37:35 -0500397 }
398#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600399}
400
Andy Fleming94833a42008-05-02 18:56:41 -0500401
402static int __init board_fixups(void)
403{
Kay Sieversaab0d372008-12-04 10:02:56 -0800404 char phy_id[20];
Andy Fleming94833a42008-05-02 18:56:41 -0500405 char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
406 struct device_node *mdio;
407 struct resource res;
408 int i;
409
410 for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
411 mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
412
413 of_address_to_resource(mdio, 0, &res);
Kay Sieversaab0d372008-12-04 10:02:56 -0800414 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600415 (unsigned long long)res.start, 1);
Andy Fleming94833a42008-05-02 18:56:41 -0500416
417 phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
418 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
419
420 /* Register a workaround for errata */
Kay Sieversaab0d372008-12-04 10:02:56 -0800421 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600422 (unsigned long long)res.start, 7);
Andy Fleming94833a42008-05-02 18:56:41 -0500423 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
424
425 of_node_put(mdio);
426 }
427
428 return 0;
429}
Haiying Wangea5130d2009-04-29 14:14:33 -0400430machine_arch_initcall(mpc8568_mds, board_fixups);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400431machine_arch_initcall(mpc8569_mds, board_fixups);
Andy Fleming94833a42008-05-02 18:56:41 -0500432
Kumar Gala23f510b2007-02-17 16:29:36 -0600433static struct of_device_id mpc85xx_ids[] = {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600434 { .type = "soc", },
435 { .compatible = "soc", },
Kim Phillipscf0d19f2008-07-29 15:29:24 -0500436 { .compatible = "simple-bus", },
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300437 { .compatible = "gianfar", },
Kai Jiang077200c2011-11-12 20:02:31 +0800438 { .compatible = "fsl,srio", },
Anton Vorontsov3cfee0a2009-09-16 01:43:59 +0400439 { .compatible = "fsl,mpc8548-guts", },
Anton Vorontsove98efaf2010-02-06 00:06:26 +0300440 { .compatible = "gpio-leds", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600441 {},
442};
443
Haiying Wang48936a082010-05-21 10:16:12 -0400444static struct of_device_id p1021_ids[] = {
445 { .type = "soc", },
446 { .compatible = "soc", },
447 { .compatible = "simple-bus", },
Haiying Wang48936a082010-05-21 10:16:12 -0400448 { .compatible = "gianfar", },
449 {},
450};
451
Kumar Gala23f510b2007-02-17 16:29:36 -0600452static int __init mpc85xx_publish_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600453{
Anton Vorontsove98efaf2010-02-06 00:06:26 +0300454 if (machine_is(mpc8568_mds))
455 simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio");
Anton Vorontsov9b9d4012009-08-19 03:28:21 +0400456 if (machine_is(mpc8569_mds))
457 simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
458
Kumar Gala277982e2008-01-15 09:42:36 -0600459 of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000460 mpc85xx_publish_qe_devices();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600461
462 return 0;
463}
Haiying Wang48936a082010-05-21 10:16:12 -0400464
465static int __init p1021_publish_devices(void)
466{
Haiying Wang48936a082010-05-21 10:16:12 -0400467 of_platform_bus_probe(NULL, p1021_ids, NULL);
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000468 mpc85xx_publish_qe_devices();
Haiying Wang48936a082010-05-21 10:16:12 -0400469
470 return 0;
471}
472
Haiying Wangea5130d2009-04-29 14:14:33 -0400473machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400474machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
Haiying Wang48936a082010-05-21 10:16:12 -0400475machine_device_initcall(p1021_mds, p1021_publish_devices);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600476
Kumar Gala152d0182009-05-15 00:37:35 -0500477machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
478machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
Haiying Wang48936a082010-05-21 10:16:12 -0400479machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
Kumar Gala152d0182009-05-15 00:37:35 -0500480
Kumar Gala23f510b2007-02-17 16:29:36 -0600481static void __init mpc85xx_mds_pic_init(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600482{
483 struct mpic *mpic;
484 struct resource r;
485 struct device_node *np = NULL;
486
487 np = of_find_node_by_type(NULL, "open-pic");
488 if (!np)
489 return;
490
491 if (of_address_to_resource(np, 0, &r)) {
492 printk(KERN_ERR "Failed to map mpic register space\n");
493 of_node_put(np);
494 return;
495 }
496
497 mpic = mpic_alloc(np, r.start,
Anton Vorontsovfa644292009-12-15 12:58:09 +0000498 MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN |
Haiying Wang48936a082010-05-21 10:16:12 -0400499 MPIC_BROKEN_FRR_NIRQS | MPIC_SINGLE_DEST_CPU,
Kumar Galab533f8a2007-07-03 02:35:35 -0500500 0, 256, " OpenPIC ");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600501 BUG_ON(mpic == NULL);
502 of_node_put(np);
503
Andy Flemingc2882bb2007-02-09 17:28:31 -0600504 mpic_init(mpic);
Anton Vorontsov99d82382010-06-08 09:55:57 +0000505 mpc85xx_mds_qeic_init();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600506}
507
Kumar Gala23f510b2007-02-17 16:29:36 -0600508static int __init mpc85xx_mds_probe(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600509{
Kumar Gala6936c622007-02-17 16:19:34 -0600510 unsigned long root = of_get_flat_dt_root();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600511
Kumar Gala6936c622007-02-17 16:19:34 -0600512 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600513}
514
Haiying Wangea5130d2009-04-29 14:14:33 -0400515define_machine(mpc8568_mds) {
516 .name = "MPC8568 MDS",
Kumar Gala23f510b2007-02-17 16:29:36 -0600517 .probe = mpc85xx_mds_probe,
518 .setup_arch = mpc85xx_mds_setup_arch,
519 .init_IRQ = mpc85xx_mds_pic_init,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600520 .get_irq = mpic_get_irq,
Kumar Galae1c15752007-10-04 01:04:57 -0500521 .restart = fsl_rstcr_restart,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600522 .calibrate_decr = generic_calibrate_decr,
523 .progress = udbg_progress,
Kumar Gala2af85692007-09-10 14:30:33 -0500524#ifdef CONFIG_PCI
Kumar Galaaa3c1122007-07-16 10:45:07 -0500525 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
Kumar Gala2af85692007-09-10 14:30:33 -0500526#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600527};
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400528
529static int __init mpc8569_mds_probe(void)
530{
531 unsigned long root = of_get_flat_dt_root();
532
533 return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
534}
535
536define_machine(mpc8569_mds) {
537 .name = "MPC8569 MDS",
538 .probe = mpc8569_mds_probe,
539 .setup_arch = mpc85xx_mds_setup_arch,
540 .init_IRQ = mpc85xx_mds_pic_init,
541 .get_irq = mpic_get_irq,
542 .restart = fsl_rstcr_restart,
543 .calibrate_decr = generic_calibrate_decr,
544 .progress = udbg_progress,
545#ifdef CONFIG_PCI
546 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
547#endif
548};
Haiying Wang48936a082010-05-21 10:16:12 -0400549
550static int __init p1021_mds_probe(void)
551{
552 unsigned long root = of_get_flat_dt_root();
553
554 return of_flat_dt_is_compatible(root, "fsl,P1021MDS");
555
556}
557
558define_machine(p1021_mds) {
559 .name = "P1021 MDS",
560 .probe = p1021_mds_probe,
561 .setup_arch = mpc85xx_mds_setup_arch,
562 .init_IRQ = mpc85xx_mds_pic_init,
563 .get_irq = mpic_get_irq,
564 .restart = fsl_rstcr_restart,
565 .calibrate_decr = generic_calibrate_decr,
566 .progress = udbg_progress,
567#ifdef CONFIG_PCI
568 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
569#endif
570};
571