blob: 476ec4e8305cf643c3060610356420acf327c1e8 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Yishai Hadasc2e53b22017-06-08 16:15:08 +030037#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030038#include "mlx5_ib.h"
Mark Blochb96c9dd2018-01-29 10:40:37 +000039#include "ib_rep.h"
Eli Cohene126ba92013-07-07 17:25:49 +030040
41/* not supported currently */
42static int wq_signature;
43
44enum {
45 MLX5_IB_ACK_REQ_FREQ = 8,
46};
47
48enum {
49 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
50 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
51 MLX5_IB_LINK_TYPE_IB = 0,
52 MLX5_IB_LINK_TYPE_ETH = 1
53};
54
55enum {
56 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030057};
58
59static const u32 mlx5_ib_opcode[] = {
60 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020061 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030062 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
63 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
64 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
65 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
66 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
67 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
68 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
69 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030070 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030071 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
72 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
73 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
74};
75
Erez Shitritf0313962016-02-21 16:27:17 +020076struct mlx5_wqe_eth_pad {
77 u8 rsvd0[16];
78};
Eli Cohene126ba92013-07-07 17:25:49 +030079
Alex Veskereb49ab02016-08-28 12:25:53 +030080enum raw_qp_set_mask_map {
81 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020082 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030083};
84
Alex Vesker0680efa2016-08-28 12:25:52 +030085struct mlx5_modify_raw_qp_param {
86 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030087
88 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020089 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030090 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030091};
92
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030093static void get_cqs(enum ib_qp_type qp_type,
94 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
95 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
96
Eli Cohene126ba92013-07-07 17:25:49 +030097static int is_qp0(enum ib_qp_type qp_type)
98{
99 return qp_type == IB_QPT_SMI;
100}
101
Eli Cohene126ba92013-07-07 17:25:49 +0300102static int is_sqp(enum ib_qp_type qp_type)
103{
104 return is_qp0(qp_type) || is_qp1(qp_type);
105}
106
107static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
108{
109 return mlx5_buf_offset(&qp->buf, offset);
110}
111
112static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
113{
114 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
115}
116
117void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
118{
119 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
120}
121
Haggai Eranc1395a22014-12-11 17:04:14 +0200122/**
123 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
124 *
125 * @qp: QP to copy from.
126 * @send: copy from the send queue when non-zero, use the receive queue
127 * otherwise.
128 * @wqe_index: index to start copying from. For send work queues, the
129 * wqe_index is in units of MLX5_SEND_WQE_BB.
130 * For receive work queue, it is the number of work queue
131 * element in the queue.
132 * @buffer: destination buffer.
133 * @length: maximum number of bytes to copy.
134 *
135 * Copies at least a single WQE, but may copy more data.
136 *
137 * Return: the number of bytes copied, or an error code.
138 */
139int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200140 void *buffer, u32 length,
141 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200142{
143 struct ib_device *ibdev = qp->ibqp.device;
144 struct mlx5_ib_dev *dev = to_mdev(ibdev);
145 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
146 size_t offset;
147 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200148 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200149 u32 first_copy_length;
150 int wqe_length;
151 int ret;
152
153 if (wq->wqe_cnt == 0) {
154 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
155 qp->ibqp.qp_type);
156 return -EINVAL;
157 }
158
159 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
160 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
161
162 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
163 return -EINVAL;
164
165 if (offset > umem->length ||
166 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
167 return -EINVAL;
168
169 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
170 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
171 if (ret)
172 return ret;
173
174 if (send) {
175 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
176 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
177
178 wqe_length = ds * MLX5_WQE_DS_UNITS;
179 } else {
180 wqe_length = 1 << wq->wqe_shift;
181 }
182
183 if (wqe_length <= first_copy_length)
184 return first_copy_length;
185
186 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
187 wqe_length - first_copy_length);
188 if (ret)
189 return ret;
190
191 return wqe_length;
192}
193
Eli Cohene126ba92013-07-07 17:25:49 +0300194static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
195{
196 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
197 struct ib_event event;
198
majd@mellanox.com19098df2016-01-14 19:13:03 +0200199 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
200 /* This event is only valid for trans_qps */
201 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
202 }
Eli Cohene126ba92013-07-07 17:25:49 +0300203
204 if (ibqp->event_handler) {
205 event.device = ibqp->device;
206 event.element.qp = ibqp;
207 switch (type) {
208 case MLX5_EVENT_TYPE_PATH_MIG:
209 event.event = IB_EVENT_PATH_MIG;
210 break;
211 case MLX5_EVENT_TYPE_COMM_EST:
212 event.event = IB_EVENT_COMM_EST;
213 break;
214 case MLX5_EVENT_TYPE_SQ_DRAINED:
215 event.event = IB_EVENT_SQ_DRAINED;
216 break;
217 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
218 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
219 break;
220 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
221 event.event = IB_EVENT_QP_FATAL;
222 break;
223 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
224 event.event = IB_EVENT_PATH_MIG_ERR;
225 break;
226 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
227 event.event = IB_EVENT_QP_REQ_ERR;
228 break;
229 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
230 event.event = IB_EVENT_QP_ACCESS_ERR;
231 break;
232 default:
233 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
234 return;
235 }
236
237 ibqp->event_handler(&event, ibqp->qp_context);
238 }
239}
240
241static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
242 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
243{
244 int wqe_size;
245 int wq_size;
246
247 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300248 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300249 return -EINVAL;
250
251 if (!has_rq) {
252 qp->rq.max_gs = 0;
253 qp->rq.wqe_cnt = 0;
254 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300255 cap->max_recv_wr = 0;
256 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300257 } else {
258 if (ucmd) {
259 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
260 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
261 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
262 qp->rq.max_post = qp->rq.wqe_cnt;
263 } else {
264 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
265 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
266 wqe_size = roundup_pow_of_two(wqe_size);
267 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
268 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
269 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300270 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300271 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
272 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300273 MLX5_CAP_GEN(dev->mdev,
274 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300275 return -EINVAL;
276 }
277 qp->rq.wqe_shift = ilog2(wqe_size);
278 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
279 qp->rq.max_post = qp->rq.wqe_cnt;
280 }
281 }
282
283 return 0;
284}
285
Erez Shitritf0313962016-02-21 16:27:17 +0200286static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300287{
Andi Shyti618af382013-07-16 15:35:01 +0200288 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300289
Erez Shitritf0313962016-02-21 16:27:17 +0200290 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300291 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300292 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300293 /* fall through */
294 case IB_QPT_RC:
295 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200296 max(sizeof(struct mlx5_wqe_atomic_seg) +
297 sizeof(struct mlx5_wqe_raddr_seg),
298 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
299 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300300 break;
301
Eli Cohenb125a542013-09-11 16:35:22 +0300302 case IB_QPT_XRC_TGT:
303 return 0;
304
Eli Cohene126ba92013-07-07 17:25:49 +0300305 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300306 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200307 max(sizeof(struct mlx5_wqe_raddr_seg),
308 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
309 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300310 break;
311
312 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200313 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
314 size += sizeof(struct mlx5_wqe_eth_pad) +
315 sizeof(struct mlx5_wqe_eth_seg);
316 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300317 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200318 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300319 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300320 sizeof(struct mlx5_wqe_datagram_seg);
321 break;
322
323 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300324 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300325 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
326 sizeof(struct mlx5_mkey_seg);
327 break;
328
329 default:
330 return -EINVAL;
331 }
332
333 return size;
334}
335
336static int calc_send_wqe(struct ib_qp_init_attr *attr)
337{
338 int inl_size = 0;
339 int size;
340
Erez Shitritf0313962016-02-21 16:27:17 +0200341 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300342 if (size < 0)
343 return size;
344
345 if (attr->cap.max_inline_data) {
346 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
347 attr->cap.max_inline_data;
348 }
349
350 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200351 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
352 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
353 return MLX5_SIG_WQE_SIZE;
354 else
355 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300356}
357
Eli Cohen288c01b2016-10-27 16:36:45 +0300358static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
359{
360 int max_sge;
361
362 if (attr->qp_type == IB_QPT_RC)
363 max_sge = (min_t(int, wqe_size, 512) -
364 sizeof(struct mlx5_wqe_ctrl_seg) -
365 sizeof(struct mlx5_wqe_raddr_seg)) /
366 sizeof(struct mlx5_wqe_data_seg);
367 else if (attr->qp_type == IB_QPT_XRC_INI)
368 max_sge = (min_t(int, wqe_size, 512) -
369 sizeof(struct mlx5_wqe_ctrl_seg) -
370 sizeof(struct mlx5_wqe_xrc_seg) -
371 sizeof(struct mlx5_wqe_raddr_seg)) /
372 sizeof(struct mlx5_wqe_data_seg);
373 else
374 max_sge = (wqe_size - sq_overhead(attr)) /
375 sizeof(struct mlx5_wqe_data_seg);
376
377 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
378 sizeof(struct mlx5_wqe_data_seg));
379}
380
Eli Cohene126ba92013-07-07 17:25:49 +0300381static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
382 struct mlx5_ib_qp *qp)
383{
384 int wqe_size;
385 int wq_size;
386
387 if (!attr->cap.max_send_wr)
388 return 0;
389
390 wqe_size = calc_send_wqe(attr);
391 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
392 if (wqe_size < 0)
393 return wqe_size;
394
Saeed Mahameed938fe832015-05-28 22:28:41 +0300395 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300396 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300397 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300398 return -EINVAL;
399 }
400
Erez Shitritf0313962016-02-21 16:27:17 +0200401 qp->max_inline_data = wqe_size - sq_overhead(attr) -
402 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300403 attr->cap.max_inline_data = qp->max_inline_data;
404
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200405 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
406 qp->signature_en = true;
407
Eli Cohene126ba92013-07-07 17:25:49 +0300408 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
409 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300410 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800411 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
412 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300413 qp->sq.wqe_cnt,
414 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300415 return -ENOMEM;
416 }
Eli Cohene126ba92013-07-07 17:25:49 +0300417 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300418 qp->sq.max_gs = get_send_sge(attr, wqe_size);
419 if (qp->sq.max_gs < attr->cap.max_send_sge)
420 return -ENOMEM;
421
422 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300423 qp->sq.max_post = wq_size / wqe_size;
424 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300425
426 return wq_size;
427}
428
429static int set_user_buf_size(struct mlx5_ib_dev *dev,
430 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200431 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200432 struct mlx5_ib_qp_base *base,
433 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300434{
435 int desc_sz = 1 << qp->sq.wqe_shift;
436
Saeed Mahameed938fe832015-05-28 22:28:41 +0300437 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300438 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300439 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300440 return -EINVAL;
441 }
442
443 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
444 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
445 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
446 return -EINVAL;
447 }
448
449 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
450
Saeed Mahameed938fe832015-05-28 22:28:41 +0300451 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300452 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300453 qp->sq.wqe_cnt,
454 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300455 return -EINVAL;
456 }
457
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300458 if (attr->qp_type == IB_QPT_RAW_PACKET ||
459 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200460 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
461 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
462 } else {
463 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
464 (qp->sq.wqe_cnt << 6);
465 }
Eli Cohene126ba92013-07-07 17:25:49 +0300466
467 return 0;
468}
469
470static int qp_has_rq(struct ib_qp_init_attr *attr)
471{
472 if (attr->qp_type == IB_QPT_XRC_INI ||
473 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
474 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
475 !attr->cap.max_recv_wr)
476 return 0;
477
478 return 1;
479}
480
Eli Cohen2f5ff262017-01-03 23:55:21 +0200481static int first_med_bfreg(void)
Eli Cohenc1be5232014-01-14 17:45:12 +0200482{
483 return 1;
484}
485
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200486enum {
487 /* this is the first blue flame register in the array of bfregs assigned
488 * to a processes. Since we do not use it for blue flame but rather
489 * regular 64 bit doorbells, we do not need a lock for maintaiing
490 * "odd/even" order
491 */
492 NUM_NON_BLUE_FLAME_BFREGS = 1,
493};
494
Eli Cohenb037c292017-01-03 23:55:26 +0200495static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
496{
Yishai Hadas31a78a52017-12-24 16:31:34 +0200497 return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200498}
499
500static int num_med_bfreg(struct mlx5_ib_dev *dev,
501 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200502{
503 int n;
504
Eli Cohenb037c292017-01-03 23:55:26 +0200505 n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
506 NUM_NON_BLUE_FLAME_BFREGS;
Eli Cohenc1be5232014-01-14 17:45:12 +0200507
508 return n >= 0 ? n : 0;
509}
510
Eli Cohenb037c292017-01-03 23:55:26 +0200511static int first_hi_bfreg(struct mlx5_ib_dev *dev,
512 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200513{
514 int med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200515
Eli Cohenb037c292017-01-03 23:55:26 +0200516 med = num_med_bfreg(dev, bfregi);
517 return ++med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200518}
519
Eli Cohenb037c292017-01-03 23:55:26 +0200520static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
521 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300522{
Eli Cohene126ba92013-07-07 17:25:49 +0300523 int i;
524
Eli Cohenb037c292017-01-03 23:55:26 +0200525 for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
526 if (!bfregi->count[i]) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200527 bfregi->count[i]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300528 return i;
529 }
530 }
531
532 return -ENOMEM;
533}
534
Eli Cohenb037c292017-01-03 23:55:26 +0200535static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
536 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300537{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200538 int minidx = first_med_bfreg();
Eli Cohene126ba92013-07-07 17:25:49 +0300539 int i;
540
Eli Cohenb037c292017-01-03 23:55:26 +0200541 for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200542 if (bfregi->count[i] < bfregi->count[minidx])
Eli Cohene126ba92013-07-07 17:25:49 +0300543 minidx = i;
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200544 if (!bfregi->count[minidx])
545 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300546 }
547
Eli Cohen2f5ff262017-01-03 23:55:21 +0200548 bfregi->count[minidx]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300549 return minidx;
550}
551
Eli Cohenb037c292017-01-03 23:55:26 +0200552static int alloc_bfreg(struct mlx5_ib_dev *dev,
553 struct mlx5_bfreg_info *bfregi,
Eli Cohen2f5ff262017-01-03 23:55:21 +0200554 enum mlx5_ib_latency_class lat)
Eli Cohene126ba92013-07-07 17:25:49 +0300555{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200556 int bfregn = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300557
Eli Cohen2f5ff262017-01-03 23:55:21 +0200558 mutex_lock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300559 switch (lat) {
560 case MLX5_IB_LATENCY_CLASS_LOW:
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200561 BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200562 bfregn = 0;
563 bfregi->count[bfregn]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300564 break;
565
566 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200567 if (bfregi->ver < 2)
568 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200569 else
Eli Cohenb037c292017-01-03 23:55:26 +0200570 bfregn = alloc_med_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300571 break;
572
573 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200574 if (bfregi->ver < 2)
575 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200576 else
Eli Cohenb037c292017-01-03 23:55:26 +0200577 bfregn = alloc_high_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300578 break;
579 }
Eli Cohen2f5ff262017-01-03 23:55:21 +0200580 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300581
Eli Cohen2f5ff262017-01-03 23:55:21 +0200582 return bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300583}
584
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200585void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300586{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200587 mutex_lock(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +0200588 bfregi->count[bfregn]--;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200589 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300590}
591
592static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
593{
594 switch (state) {
595 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
596 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
597 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
598 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
599 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
600 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
601 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
602 default: return -1;
603 }
604}
605
606static int to_mlx5_st(enum ib_qp_type type)
607{
608 switch (type) {
609 case IB_QPT_RC: return MLX5_QP_ST_RC;
610 case IB_QPT_UC: return MLX5_QP_ST_UC;
611 case IB_QPT_UD: return MLX5_QP_ST_UD;
612 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
613 case IB_QPT_XRC_INI:
614 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
615 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200616 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Moni Shouac32a4f22018-01-02 16:19:32 +0200617 case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
Eli Cohene126ba92013-07-07 17:25:49 +0300618 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200620 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300621 case IB_QPT_MAX:
622 default: return -EINVAL;
623 }
624}
625
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300626static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
627 struct mlx5_ib_cq *recv_cq);
628static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
629 struct mlx5_ib_cq *recv_cq);
630
Eli Cohenb037c292017-01-03 23:55:26 +0200631static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200632 struct mlx5_bfreg_info *bfregi, int bfregn,
633 bool dyn_bfreg)
Eli Cohene126ba92013-07-07 17:25:49 +0300634{
Eli Cohenb037c292017-01-03 23:55:26 +0200635 int bfregs_per_sys_page;
636 int index_of_sys_page;
637 int offset;
638
639 bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
640 MLX5_NON_FP_BFREGS_PER_UAR;
641 index_of_sys_page = bfregn / bfregs_per_sys_page;
642
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200643 if (dyn_bfreg) {
644 index_of_sys_page += bfregi->num_static_sys_pages;
645 if (bfregn > bfregi->num_dyn_bfregs ||
646 bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
647 mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
648 return -EINVAL;
649 }
650 }
Eli Cohenb037c292017-01-03 23:55:26 +0200651
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200652 offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200653 return bfregi->sys_pages[index_of_sys_page] + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300654}
655
majd@mellanox.com19098df2016-01-14 19:13:03 +0200656static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
657 struct ib_pd *pd,
658 unsigned long addr, size_t size,
659 struct ib_umem **umem,
660 int *npages, int *page_shift, int *ncont,
661 u32 *offset)
662{
663 int err;
664
665 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
666 if (IS_ERR(*umem)) {
667 mlx5_ib_dbg(dev, "umem_get failed\n");
668 return PTR_ERR(*umem);
669 }
670
Majd Dibbiny762f8992016-10-27 16:36:47 +0300671 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200672
673 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
674 if (err) {
675 mlx5_ib_warn(dev, "bad offset\n");
676 goto err_umem;
677 }
678
679 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
680 addr, size, *npages, *page_shift, *ncont, *offset);
681
682 return 0;
683
684err_umem:
685 ib_umem_release(*umem);
686 *umem = NULL;
687
688 return err;
689}
690
Maor Gottliebfe248c32017-05-30 10:29:14 +0300691static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
692 struct mlx5_ib_rwq *rwq)
Yishai Hadas79b20a62016-05-23 15:20:50 +0300693{
694 struct mlx5_ib_ucontext *context;
695
Maor Gottliebfe248c32017-05-30 10:29:14 +0300696 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
697 atomic_dec(&dev->delay_drop.rqs_cnt);
698
Yishai Hadas79b20a62016-05-23 15:20:50 +0300699 context = to_mucontext(pd->uobject->context);
700 mlx5_ib_db_unmap_user(context, &rwq->db);
701 if (rwq->umem)
702 ib_umem_release(rwq->umem);
703}
704
705static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
706 struct mlx5_ib_rwq *rwq,
707 struct mlx5_ib_create_wq *ucmd)
708{
709 struct mlx5_ib_ucontext *context;
710 int page_shift = 0;
711 int npages;
712 u32 offset = 0;
713 int ncont = 0;
714 int err;
715
716 if (!ucmd->buf_addr)
717 return -EINVAL;
718
719 context = to_mucontext(pd->uobject->context);
720 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
721 rwq->buf_size, 0, 0);
722 if (IS_ERR(rwq->umem)) {
723 mlx5_ib_dbg(dev, "umem_get failed\n");
724 err = PTR_ERR(rwq->umem);
725 return err;
726 }
727
Majd Dibbiny762f8992016-10-27 16:36:47 +0300728 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300729 &ncont, NULL);
730 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
731 &rwq->rq_page_offset);
732 if (err) {
733 mlx5_ib_warn(dev, "bad offset\n");
734 goto err_umem;
735 }
736
737 rwq->rq_num_pas = ncont;
738 rwq->page_shift = page_shift;
739 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
740 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
741
742 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
743 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
744 npages, page_shift, ncont, offset);
745
746 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
747 if (err) {
748 mlx5_ib_dbg(dev, "map failed\n");
749 goto err_umem;
750 }
751
752 rwq->create_type = MLX5_WQ_USER;
753 return 0;
754
755err_umem:
756 ib_umem_release(rwq->umem);
757 return err;
758}
759
Eli Cohenb037c292017-01-03 23:55:26 +0200760static int adjust_bfregn(struct mlx5_ib_dev *dev,
761 struct mlx5_bfreg_info *bfregi, int bfregn)
762{
763 return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
764 bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
765}
766
Eli Cohene126ba92013-07-07 17:25:49 +0300767static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
768 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200769 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300770 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200771 struct mlx5_ib_create_qp_resp *resp, int *inlen,
772 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300773{
774 struct mlx5_ib_ucontext *context;
775 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200776 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200777 int page_shift = 0;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200778 int uar_index = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300779 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200780 u32 offset = 0;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200781 int bfregn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200782 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300783 __be64 *pas;
784 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300785 int err;
786
787 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
788 if (err) {
789 mlx5_ib_dbg(dev, "copy failed\n");
790 return err;
791 }
792
793 context = to_mucontext(pd->uobject->context);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200794 if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
795 uar_index = bfregn_to_uar_index(dev, &context->bfregi,
796 ucmd.bfreg_index, true);
797 if (uar_index < 0)
798 return uar_index;
799
800 bfregn = MLX5_IB_INVALID_BFREG;
801 } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
802 /*
803 * TBD: should come from the verbs when we have the API
804 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200805 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200806 bfregn = MLX5_CROSS_CHANNEL_BFREG;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200807 }
Leon Romanovsky051f2632015-12-20 12:16:11 +0200808 else {
Eli Cohenb037c292017-01-03 23:55:26 +0200809 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200810 if (bfregn < 0) {
811 mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200812 mlx5_ib_dbg(dev, "reverting to medium latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200813 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200814 if (bfregn < 0) {
815 mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200816 mlx5_ib_dbg(dev, "reverting to high latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200817 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200818 if (bfregn < 0) {
819 mlx5_ib_warn(dev, "bfreg allocation failed\n");
820 return bfregn;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200821 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200822 }
Eli Cohene126ba92013-07-07 17:25:49 +0300823 }
824 }
825
Eli Cohen2f5ff262017-01-03 23:55:21 +0200826 mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200827 if (bfregn != MLX5_IB_INVALID_BFREG)
828 uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
829 false);
Eli Cohene126ba92013-07-07 17:25:49 +0300830
Haggai Eran48fea832014-05-22 14:50:11 +0300831 qp->rq.offset = 0;
832 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
833 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
834
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200835 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300836 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200837 goto err_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300838
majd@mellanox.com19098df2016-01-14 19:13:03 +0200839 if (ucmd.buf_addr && ubuffer->buf_size) {
840 ubuffer->buf_addr = ucmd.buf_addr;
841 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
842 ubuffer->buf_size,
843 &ubuffer->umem, &npages, &page_shift,
844 &ncont, &offset);
845 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200846 goto err_bfreg;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200847 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200848 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300849 }
Eli Cohene126ba92013-07-07 17:25:49 +0300850
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300851 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
852 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300853 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300854 if (!*in) {
855 err = -ENOMEM;
856 goto err_umem;
857 }
Eli Cohene126ba92013-07-07 17:25:49 +0300858
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300859 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
860 if (ubuffer->umem)
861 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
862
863 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
864
865 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
866 MLX5_SET(qpc, qpc, page_offset, offset);
867
868 MLX5_SET(qpc, qpc, uar_page, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200869 if (bfregn != MLX5_IB_INVALID_BFREG)
870 resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
871 else
872 resp->bfreg_index = MLX5_IB_INVALID_BFREG;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200873 qp->bfregn = bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300874
875 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
876 if (err) {
877 mlx5_ib_dbg(dev, "map failed\n");
878 goto err_free;
879 }
880
881 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
882 if (err) {
883 mlx5_ib_dbg(dev, "copy failed\n");
884 goto err_unmap;
885 }
886 qp->create_type = MLX5_QP_USER;
887
888 return 0;
889
890err_unmap:
891 mlx5_ib_db_unmap_user(context, &qp->db);
892
893err_free:
Al Viro479163f2014-11-20 08:13:57 +0000894 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300895
896err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200897 if (ubuffer->umem)
898 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300899
Eli Cohen2f5ff262017-01-03 23:55:21 +0200900err_bfreg:
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200901 if (bfregn != MLX5_IB_INVALID_BFREG)
902 mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300903 return err;
904}
905
Eli Cohenb037c292017-01-03 23:55:26 +0200906static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
907 struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300908{
909 struct mlx5_ib_ucontext *context;
910
911 context = to_mucontext(pd->uobject->context);
912 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200913 if (base->ubuffer.umem)
914 ib_umem_release(base->ubuffer.umem);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200915
916 /*
917 * Free only the BFREGs which are handled by the kernel.
918 * BFREGs of UARs allocated dynamically are handled by user.
919 */
920 if (qp->bfregn != MLX5_IB_INVALID_BFREG)
921 mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300922}
923
924static int create_kernel_qp(struct mlx5_ib_dev *dev,
925 struct ib_qp_init_attr *init_attr,
926 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300927 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200928 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300929{
Eli Cohene126ba92013-07-07 17:25:49 +0300930 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300931 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300932 int err;
933
Erez Shitritf0313962016-02-21 16:27:17 +0200934 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
935 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200936 IB_QP_CREATE_IPOIB_UD_LSO |
Erez Shitrit93d576a2017-04-13 06:37:06 +0300937 IB_QP_CREATE_NETIF_QP |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200938 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200939 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300940
941 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200942 qp->bf.bfreg = &dev->fp_bfreg;
943 else
944 qp->bf.bfreg = &dev->bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300945
Eli Cohend8030b02017-02-09 19:31:47 +0200946 /* We need to divide by two since each register is comprised of
947 * two buffers of identical size, namely odd and even
948 */
949 qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200950 uar_index = qp->bf.bfreg->index;
Eli Cohene126ba92013-07-07 17:25:49 +0300951
952 err = calc_sq_size(dev, init_attr, qp);
953 if (err < 0) {
954 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200955 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300956 }
957
958 qp->rq.offset = 0;
959 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200960 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300961
majd@mellanox.com19098df2016-01-14 19:13:03 +0200962 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300963 if (err) {
964 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200965 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300966 }
967
968 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300969 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
970 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300971 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300972 if (!*in) {
973 err = -ENOMEM;
974 goto err_buf;
975 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300976
977 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
978 MLX5_SET(qpc, qpc, uar_page, uar_index);
979 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
980
Eli Cohene126ba92013-07-07 17:25:49 +0300981 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300982 MLX5_SET(qpc, qpc, fre, 1);
983 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300984
Haggai Eranb11a4f92016-02-29 15:45:03 +0200985 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300986 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200987 qp->flags |= MLX5_IB_QP_SQPN_QP1;
988 }
989
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300990 mlx5_fill_page_array(&qp->buf,
991 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300992
Jack Morgenstein9603b612014-07-28 23:30:22 +0300993 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300994 if (err) {
995 mlx5_ib_dbg(dev, "err %d\n", err);
996 goto err_free;
997 }
998
Li Dongyangb5883002017-08-16 23:31:22 +1000999 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
1000 sizeof(*qp->sq.wrid), GFP_KERNEL);
1001 qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
1002 sizeof(*qp->sq.wr_data), GFP_KERNEL);
1003 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
1004 sizeof(*qp->rq.wrid), GFP_KERNEL);
1005 qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
1006 sizeof(*qp->sq.w_list), GFP_KERNEL);
1007 qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
1008 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001009
1010 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
1011 !qp->sq.w_list || !qp->sq.wqe_head) {
1012 err = -ENOMEM;
1013 goto err_wrid;
1014 }
1015 qp->create_type = MLX5_QP_KERNEL;
1016
1017 return 0;
1018
1019err_wrid:
Li Dongyangb5883002017-08-16 23:31:22 +10001020 kvfree(qp->sq.wqe_head);
1021 kvfree(qp->sq.w_list);
1022 kvfree(qp->sq.wrid);
1023 kvfree(qp->sq.wr_data);
1024 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001025 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +03001026
1027err_free:
Al Viro479163f2014-11-20 08:13:57 +00001028 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +03001029
1030err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001031 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001032 return err;
1033}
1034
1035static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1036{
Li Dongyangb5883002017-08-16 23:31:22 +10001037 kvfree(qp->sq.wqe_head);
1038 kvfree(qp->sq.w_list);
1039 kvfree(qp->sq.wrid);
1040 kvfree(qp->sq.wr_data);
1041 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001042 mlx5_db_free(dev->mdev, &qp->db);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001043 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001044}
1045
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001046static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001047{
1048 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
Moni Shouac32a4f22018-01-02 16:19:32 +02001049 (attr->qp_type == MLX5_IB_QPT_DCI) ||
Eli Cohene126ba92013-07-07 17:25:49 +03001050 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001051 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001052 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001053 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001054 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001055 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001056}
1057
1058static int is_connected(enum ib_qp_type qp_type)
1059{
1060 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1061 return 1;
1062
1063 return 0;
1064}
1065
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001066static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001067 struct mlx5_ib_qp *qp,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001068 struct mlx5_ib_sq *sq, u32 tdn)
1069{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001070 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001071 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1072
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001073 MLX5_SET(tisc, tisc, transport_domain, tdn);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001074 if (qp->flags & MLX5_IB_QP_UNDERLAY)
1075 MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
1076
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001077 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1078}
1079
1080static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1081 struct mlx5_ib_sq *sq)
1082{
1083 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1084}
1085
Mark Blochb96c9dd2018-01-29 10:40:37 +00001086static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
1087 struct mlx5_ib_sq *sq)
1088{
1089 if (sq->flow_rule)
1090 mlx5_del_flow_rules(sq->flow_rule);
1091}
1092
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001093static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1094 struct mlx5_ib_sq *sq, void *qpin,
1095 struct ib_pd *pd)
1096{
1097 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1098 __be64 *pas;
1099 void *in;
1100 void *sqc;
1101 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1102 void *wq;
1103 int inlen;
1104 int err;
1105 int page_shift = 0;
1106 int npages;
1107 int ncont = 0;
1108 u32 offset = 0;
1109
1110 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1111 &sq->ubuffer.umem, &npages, &page_shift,
1112 &ncont, &offset);
1113 if (err)
1114 return err;
1115
1116 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001117 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001118 if (!in) {
1119 err = -ENOMEM;
1120 goto err_umem;
1121 }
1122
1123 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1124 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
Bodong Wang795b6092017-08-17 15:52:34 +03001125 if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
1126 MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001127 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1128 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1129 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1130 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1131 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001132 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1133 MLX5_CAP_ETH(dev->mdev, swp))
1134 MLX5_SET(sqc, sqc, allow_swp, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001135
1136 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1137 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1138 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1139 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1140 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1141 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1142 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1143 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1144 MLX5_SET(wq, wq, page_offset, offset);
1145
1146 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1147 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1148
1149 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1150
1151 kvfree(in);
1152
1153 if (err)
1154 goto err_umem;
1155
Mark Blochb96c9dd2018-01-29 10:40:37 +00001156 err = create_flow_rule_vport_sq(dev, sq);
1157 if (err)
1158 goto err_flow;
1159
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001160 return 0;
1161
Mark Blochb96c9dd2018-01-29 10:40:37 +00001162err_flow:
1163 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1164
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001165err_umem:
1166 ib_umem_release(sq->ubuffer.umem);
1167 sq->ubuffer.umem = NULL;
1168
1169 return err;
1170}
1171
1172static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1173 struct mlx5_ib_sq *sq)
1174{
Mark Blochb96c9dd2018-01-29 10:40:37 +00001175 destroy_flow_rule_vport_sq(dev, sq);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001176 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1177 ib_umem_release(sq->ubuffer.umem);
1178}
1179
1180static int get_rq_pas_size(void *qpc)
1181{
1182 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1183 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1184 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1185 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1186 u32 po_quanta = 1 << (log_page_size - 6);
1187 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1188 u32 page_size = 1 << log_page_size;
1189 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1190 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1191
1192 return rq_num_pas * sizeof(u64);
1193}
1194
1195static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1196 struct mlx5_ib_rq *rq, void *qpin)
1197{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001198 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001199 __be64 *pas;
1200 __be64 *qp_pas;
1201 void *in;
1202 void *rqc;
1203 void *wq;
1204 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1205 int inlen;
1206 int err;
1207 u32 rq_pas_size = get_rq_pas_size(qpc);
1208
1209 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001210 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001211 if (!in)
1212 return -ENOMEM;
1213
1214 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001215 if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
1216 MLX5_SET(rqc, rqc, vsd, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001217 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1218 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1219 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1220 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1221 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1222
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001223 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1224 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1225
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001226 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1227 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001228 if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
1229 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001230 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1231 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1232 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1233 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1234 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1235 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1236
1237 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1238 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1239 memcpy(pas, qp_pas, rq_pas_size);
1240
1241 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1242
1243 kvfree(in);
1244
1245 return err;
1246}
1247
1248static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1249 struct mlx5_ib_rq *rq)
1250{
1251 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1252}
1253
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001254static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
1255{
1256 return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
1257 MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
1258 MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
1259}
1260
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001261static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001262 struct mlx5_ib_rq *rq, u32 tdn,
1263 bool tunnel_offload_en)
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001264{
1265 u32 *in;
1266 void *tirc;
1267 int inlen;
1268 int err;
1269
1270 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001271 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001272 if (!in)
1273 return -ENOMEM;
1274
1275 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1276 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1277 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1278 MLX5_SET(tirc, tirc, transport_domain, tdn);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001279 if (tunnel_offload_en)
1280 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001281
Mark Blochec9c2fb2018-01-15 13:11:37 +00001282 if (dev->rep)
1283 MLX5_SET(tirc, tirc, self_lb_block,
1284 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
1285
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001286 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1287
1288 kvfree(in);
1289
1290 return err;
1291}
1292
1293static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1294 struct mlx5_ib_rq *rq)
1295{
1296 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1297}
1298
1299static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001300 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001301 struct ib_pd *pd)
1302{
1303 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1304 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1305 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1306 struct ib_uobject *uobj = pd->uobject;
1307 struct ib_ucontext *ucontext = uobj->context;
1308 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1309 int err;
1310 u32 tdn = mucontext->tdn;
1311
1312 if (qp->sq.wqe_cnt) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001313 err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001314 if (err)
1315 return err;
1316
1317 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1318 if (err)
1319 goto err_destroy_tis;
1320
1321 sq->base.container_mibqp = qp;
Majd Dibbiny1d31e9c2017-08-23 08:35:41 +03001322 sq->base.mqp.event = mlx5_ib_qp_event;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001323 }
1324
1325 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001326 rq->base.container_mibqp = qp;
1327
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001328 if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
1329 rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001330 if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
1331 rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001332 err = create_raw_packet_qp_rq(dev, rq, in);
1333 if (err)
1334 goto err_destroy_sq;
1335
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001336
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001337 err = create_raw_packet_qp_tir(dev, rq, tdn,
1338 qp->tunnel_offload_en);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001339 if (err)
1340 goto err_destroy_rq;
1341 }
1342
1343 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1344 rq->base.mqp.qpn;
1345
1346 return 0;
1347
1348err_destroy_rq:
1349 destroy_raw_packet_qp_rq(dev, rq);
1350err_destroy_sq:
1351 if (!qp->sq.wqe_cnt)
1352 return err;
1353 destroy_raw_packet_qp_sq(dev, sq);
1354err_destroy_tis:
1355 destroy_raw_packet_qp_tis(dev, sq);
1356
1357 return err;
1358}
1359
1360static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1361 struct mlx5_ib_qp *qp)
1362{
1363 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1364 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1365 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1366
1367 if (qp->rq.wqe_cnt) {
1368 destroy_raw_packet_qp_tir(dev, rq);
1369 destroy_raw_packet_qp_rq(dev, rq);
1370 }
1371
1372 if (qp->sq.wqe_cnt) {
1373 destroy_raw_packet_qp_sq(dev, sq);
1374 destroy_raw_packet_qp_tis(dev, sq);
1375 }
1376}
1377
1378static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1379 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1380{
1381 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1382 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1383
1384 sq->sq = &qp->sq;
1385 rq->rq = &qp->rq;
1386 sq->doorbell = &qp->db;
1387 rq->doorbell = &qp->db;
1388}
1389
Yishai Hadas28d61372016-05-23 15:20:56 +03001390static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1391{
1392 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1393}
1394
1395static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1396 struct ib_pd *pd,
1397 struct ib_qp_init_attr *init_attr,
1398 struct ib_udata *udata)
1399{
1400 struct ib_uobject *uobj = pd->uobject;
1401 struct ib_ucontext *ucontext = uobj->context;
1402 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1403 struct mlx5_ib_create_qp_resp resp = {};
1404 int inlen;
1405 int err;
1406 u32 *in;
1407 void *tirc;
1408 void *hfso;
1409 u32 selected_fields = 0;
1410 size_t min_resp_len;
1411 u32 tdn = mucontext->tdn;
1412 struct mlx5_ib_create_qp_rss ucmd = {};
1413 size_t required_cmd_sz;
1414
1415 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1416 return -EOPNOTSUPP;
1417
1418 if (init_attr->create_flags || init_attr->send_cq)
1419 return -EINVAL;
1420
Eli Cohen2f5ff262017-01-03 23:55:21 +02001421 min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
Yishai Hadas28d61372016-05-23 15:20:56 +03001422 if (udata->outlen < min_resp_len)
1423 return -EINVAL;
1424
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001425 required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
Yishai Hadas28d61372016-05-23 15:20:56 +03001426 if (udata->inlen < required_cmd_sz) {
1427 mlx5_ib_dbg(dev, "invalid inlen\n");
1428 return -EINVAL;
1429 }
1430
1431 if (udata->inlen > sizeof(ucmd) &&
1432 !ib_is_udata_cleared(udata, sizeof(ucmd),
1433 udata->inlen - sizeof(ucmd))) {
1434 mlx5_ib_dbg(dev, "inlen is not supported\n");
1435 return -EOPNOTSUPP;
1436 }
1437
1438 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1439 mlx5_ib_dbg(dev, "copy failed\n");
1440 return -EFAULT;
1441 }
1442
1443 if (ucmd.comp_mask) {
1444 mlx5_ib_dbg(dev, "invalid comp mask\n");
1445 return -EOPNOTSUPP;
1446 }
1447
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001448 if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1449 mlx5_ib_dbg(dev, "invalid flags\n");
1450 return -EOPNOTSUPP;
1451 }
1452
1453 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
1454 !tunnel_offload_supported(dev->mdev)) {
1455 mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
Yishai Hadas28d61372016-05-23 15:20:56 +03001456 return -EOPNOTSUPP;
1457 }
1458
Maor Gottlieb309fa342017-10-19 08:25:56 +03001459 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
1460 !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
1461 mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
1462 return -EOPNOTSUPP;
1463 }
1464
Yishai Hadas28d61372016-05-23 15:20:56 +03001465 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1466 if (err) {
1467 mlx5_ib_dbg(dev, "copy failed\n");
1468 return -EINVAL;
1469 }
1470
1471 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001472 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas28d61372016-05-23 15:20:56 +03001473 if (!in)
1474 return -ENOMEM;
1475
1476 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1477 MLX5_SET(tirc, tirc, disp_type,
1478 MLX5_TIRC_DISP_TYPE_INDIRECT);
1479 MLX5_SET(tirc, tirc, indirect_table,
1480 init_attr->rwq_ind_tbl->ind_tbl_num);
1481 MLX5_SET(tirc, tirc, transport_domain, tdn);
1482
1483 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001484
1485 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
1486 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
1487
Maor Gottlieb309fa342017-10-19 08:25:56 +03001488 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
1489 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
1490 else
1491 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1492
Yishai Hadas28d61372016-05-23 15:20:56 +03001493 switch (ucmd.rx_hash_function) {
1494 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1495 {
1496 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1497 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1498
1499 if (len != ucmd.rx_key_len) {
1500 err = -EINVAL;
1501 goto err;
1502 }
1503
1504 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1505 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1506 memcpy(rss_key, ucmd.rx_hash_key, len);
1507 break;
1508 }
1509 default:
1510 err = -EOPNOTSUPP;
1511 goto err;
1512 }
1513
1514 if (!ucmd.rx_hash_fields_mask) {
1515 /* special case when this TIR serves as steering entry without hashing */
1516 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1517 goto create_tir;
1518 err = -EINVAL;
1519 goto err;
1520 }
1521
1522 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1523 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1524 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1525 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1526 err = -EINVAL;
1527 goto err;
1528 }
1529
1530 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1531 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1532 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1533 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1534 MLX5_L3_PROT_TYPE_IPV4);
1535 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1536 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1537 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1538 MLX5_L3_PROT_TYPE_IPV6);
1539
1540 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1541 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1542 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1543 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1544 err = -EINVAL;
1545 goto err;
1546 }
1547
1548 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1549 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1550 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1551 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1552 MLX5_L4_PROT_TYPE_TCP);
1553 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1554 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1555 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1556 MLX5_L4_PROT_TYPE_UDP);
1557
1558 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1559 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1560 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1561
1562 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1563 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1564 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1565
1566 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1567 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1568 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1569
1570 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1571 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1572 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1573
1574 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1575
1576create_tir:
Mark Blochec9c2fb2018-01-15 13:11:37 +00001577 if (dev->rep)
1578 MLX5_SET(tirc, tirc, self_lb_block,
1579 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
1580
Yishai Hadas28d61372016-05-23 15:20:56 +03001581 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1582
1583 if (err)
1584 goto err;
1585
1586 kvfree(in);
1587 /* qpn is reserved for that QP */
1588 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001589 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001590 return 0;
1591
1592err:
1593 kvfree(in);
1594 return err;
1595}
1596
Eli Cohene126ba92013-07-07 17:25:49 +03001597static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1598 struct ib_qp_init_attr *init_attr,
1599 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1600{
1601 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001602 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001603 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001604 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001605 struct mlx5_ib_cq *send_cq;
1606 struct mlx5_ib_cq *recv_cq;
1607 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001608 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001609 struct mlx5_ib_create_qp ucmd;
1610 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001611 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001612 u32 *in;
1613 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001614
1615 mutex_init(&qp->mutex);
1616 spin_lock_init(&qp->sq.lock);
1617 spin_lock_init(&qp->rq.lock);
1618
Yishai Hadas28d61372016-05-23 15:20:56 +03001619 if (init_attr->rwq_ind_tbl) {
1620 if (!udata)
1621 return -ENOSYS;
1622
1623 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1624 return err;
1625 }
1626
Eli Cohenf360d882014-04-02 00:10:16 +03001627 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001628 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001629 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1630 return -EINVAL;
1631 } else {
1632 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1633 }
1634 }
1635
Leon Romanovsky051f2632015-12-20 12:16:11 +02001636 if (init_attr->create_flags &
1637 (IB_QP_CREATE_CROSS_CHANNEL |
1638 IB_QP_CREATE_MANAGED_SEND |
1639 IB_QP_CREATE_MANAGED_RECV)) {
1640 if (!MLX5_CAP_GEN(mdev, cd)) {
1641 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1642 return -EINVAL;
1643 }
1644 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1645 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1646 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1647 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1648 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1649 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1650 }
Erez Shitritf0313962016-02-21 16:27:17 +02001651
1652 if (init_attr->qp_type == IB_QPT_UD &&
1653 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1654 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1655 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1656 return -EOPNOTSUPP;
1657 }
1658
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001659 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1660 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1661 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1662 return -EOPNOTSUPP;
1663 }
1664 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1665 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1666 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1667 return -EOPNOTSUPP;
1668 }
1669 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1670 }
1671
Eli Cohene126ba92013-07-07 17:25:49 +03001672 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1673 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1674
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001675 if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
1676 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1677 MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
1678 (init_attr->qp_type != IB_QPT_RAW_PACKET))
1679 return -EOPNOTSUPP;
1680 qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
1681 }
1682
Eli Cohene126ba92013-07-07 17:25:49 +03001683 if (pd && pd->uobject) {
1684 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1685 mlx5_ib_dbg(dev, "copy failed\n");
1686 return -EFAULT;
1687 }
1688
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001689 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1690 &ucmd, udata->inlen, &uidx);
1691 if (err)
1692 return err;
1693
Eli Cohene126ba92013-07-07 17:25:49 +03001694 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1695 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001696 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1697 if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
1698 !tunnel_offload_supported(mdev)) {
1699 mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
1700 return -EOPNOTSUPP;
1701 }
1702 qp->tunnel_offload_en = true;
1703 }
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001704
1705 if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
1706 if (init_attr->qp_type != IB_QPT_UD ||
1707 (MLX5_CAP_GEN(dev->mdev, port_type) !=
1708 MLX5_CAP_PORT_TYPE_IB) ||
1709 !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
1710 mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
1711 return -EOPNOTSUPP;
1712 }
1713
1714 qp->flags |= MLX5_IB_QP_UNDERLAY;
1715 qp->underlay_qpn = init_attr->source_qpn;
1716 }
Eli Cohene126ba92013-07-07 17:25:49 +03001717 } else {
1718 qp->wq_sig = !!wq_signature;
1719 }
1720
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001721 base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1722 qp->flags & MLX5_IB_QP_UNDERLAY) ?
1723 &qp->raw_packet_qp.rq.base :
1724 &qp->trans_qp.base;
1725
Eli Cohene126ba92013-07-07 17:25:49 +03001726 qp->has_rq = qp_has_rq(init_attr);
1727 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1728 qp, (pd && pd->uobject) ? &ucmd : NULL);
1729 if (err) {
1730 mlx5_ib_dbg(dev, "err %d\n", err);
1731 return err;
1732 }
1733
1734 if (pd) {
1735 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001736 __u32 max_wqes =
1737 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001738 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1739 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1740 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1741 mlx5_ib_dbg(dev, "invalid rq params\n");
1742 return -EINVAL;
1743 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001744 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001745 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001746 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001747 return -EINVAL;
1748 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001749 if (init_attr->create_flags &
1750 mlx5_ib_create_qp_sqpn_qp1()) {
1751 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1752 return -EINVAL;
1753 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001754 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1755 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001756 if (err)
1757 mlx5_ib_dbg(dev, "err %d\n", err);
1758 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001759 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1760 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001761 if (err)
1762 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001763 }
1764
1765 if (err)
1766 return err;
1767 } else {
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001768 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001769 if (!in)
1770 return -ENOMEM;
1771
1772 qp->create_type = MLX5_QP_EMPTY;
1773 }
1774
1775 if (is_sqp(init_attr->qp_type))
1776 qp->port = init_attr->port_num;
1777
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001778 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1779
1780 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1781 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001782
1783 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001784 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001785 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001786 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1787
Eli Cohene126ba92013-07-07 17:25:49 +03001788
1789 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001790 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001791
Eli Cohenf360d882014-04-02 00:10:16 +03001792 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001793 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001794
Leon Romanovsky051f2632015-12-20 12:16:11 +02001795 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001796 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001797 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001798 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001799 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001800 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001801
Eli Cohene126ba92013-07-07 17:25:49 +03001802 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1803 int rcqe_sz;
1804 int scqe_sz;
1805
1806 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1807 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1808
1809 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001810 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001811 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001812 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001813
1814 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1815 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001816 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001817 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001818 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001819 }
1820 }
1821
1822 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001823 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1824 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001825 }
1826
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001827 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001828
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001829 if (qp->sq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001830 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001831 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001832 MLX5_SET(qpc, qpc, no_sq, 1);
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001833 if (init_attr->srq &&
1834 init_attr->srq->srq_type == IB_SRQT_TM)
1835 MLX5_SET(qpc, qpc, offload_type,
1836 MLX5_QPC_OFFLOAD_TYPE_RNDV);
1837 }
Eli Cohene126ba92013-07-07 17:25:49 +03001838
1839 /* Set default resources */
1840 switch (init_attr->qp_type) {
1841 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001842 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1843 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1844 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1845 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001846 break;
1847 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001848 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1849 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1850 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001851 break;
1852 default:
1853 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001854 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1855 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001856 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001857 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1858 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001859 }
1860 }
1861
1862 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001863 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001864
1865 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001866 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001867
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001868 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001869
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001870 /* 0xffffff means we ask to work with cqe version 0 */
1871 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001872 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001873
Erez Shitritf0313962016-02-21 16:27:17 +02001874 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1875 if (init_attr->qp_type == IB_QPT_UD &&
1876 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001877 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1878 qp->flags |= MLX5_IB_QP_LSO;
1879 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001880
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001881 if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
1882 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
1883 mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
1884 err = -EOPNOTSUPP;
1885 goto err;
1886 } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1887 MLX5_SET(qpc, qpc, end_padding_mode,
1888 MLX5_WQ_END_PAD_MODE_ALIGN);
1889 } else {
1890 qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
1891 }
1892 }
1893
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001894 if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1895 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001896 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1897 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1898 err = create_raw_packet_qp(dev, qp, in, pd);
1899 } else {
1900 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1901 }
1902
Eli Cohene126ba92013-07-07 17:25:49 +03001903 if (err) {
1904 mlx5_ib_dbg(dev, "create qp failed\n");
1905 goto err_create;
1906 }
1907
Al Viro479163f2014-11-20 08:13:57 +00001908 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001909
majd@mellanox.com19098df2016-01-14 19:13:03 +02001910 base->container_mibqp = qp;
1911 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001912
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001913 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1914 &send_cq, &recv_cq);
1915 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1916 mlx5_ib_lock_cqs(send_cq, recv_cq);
1917 /* Maintain device to QPs access, needed for further handling via reset
1918 * flow
1919 */
1920 list_add_tail(&qp->qps_list, &dev->qp_list);
1921 /* Maintain CQ to QPs access, needed for further handling via reset flow
1922 */
1923 if (send_cq)
1924 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1925 if (recv_cq)
1926 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1927 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1928 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1929
Eli Cohene126ba92013-07-07 17:25:49 +03001930 return 0;
1931
1932err_create:
1933 if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001934 destroy_qp_user(dev, pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001935 else if (qp->create_type == MLX5_QP_KERNEL)
1936 destroy_qp_kernel(dev, qp);
1937
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001938err:
Al Viro479163f2014-11-20 08:13:57 +00001939 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001940 return err;
1941}
1942
1943static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1944 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1945{
1946 if (send_cq) {
1947 if (recv_cq) {
1948 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001949 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001950 spin_lock_nested(&recv_cq->lock,
1951 SINGLE_DEPTH_NESTING);
1952 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001953 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001954 __acquire(&recv_cq->lock);
1955 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001956 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001957 spin_lock_nested(&send_cq->lock,
1958 SINGLE_DEPTH_NESTING);
1959 }
1960 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001961 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001962 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001963 }
1964 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001965 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001966 __acquire(&send_cq->lock);
1967 } else {
1968 __acquire(&send_cq->lock);
1969 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001970 }
1971}
1972
1973static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1974 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1975{
1976 if (send_cq) {
1977 if (recv_cq) {
1978 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1979 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001980 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001981 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1982 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001983 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001984 } else {
1985 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001986 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001987 }
1988 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001989 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001990 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001991 }
1992 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001993 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001994 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001995 } else {
1996 __release(&recv_cq->lock);
1997 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001998 }
1999}
2000
2001static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
2002{
2003 return to_mpd(qp->ibqp.pd);
2004}
2005
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002006static void get_cqs(enum ib_qp_type qp_type,
2007 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03002008 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
2009{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002010 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03002011 case IB_QPT_XRC_TGT:
2012 *send_cq = NULL;
2013 *recv_cq = NULL;
2014 break;
2015 case MLX5_IB_QPT_REG_UMR:
2016 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002017 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002018 *recv_cq = NULL;
2019 break;
2020
2021 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002022 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002023 case IB_QPT_RC:
2024 case IB_QPT_UC:
2025 case IB_QPT_UD:
2026 case IB_QPT_RAW_IPV6:
2027 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002028 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002029 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
2030 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002031 break;
2032
Eli Cohene126ba92013-07-07 17:25:49 +03002033 case IB_QPT_MAX:
2034 default:
2035 *send_cq = NULL;
2036 *recv_cq = NULL;
2037 break;
2038 }
2039}
2040
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002041static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002042 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2043 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002044
Eli Cohene126ba92013-07-07 17:25:49 +03002045static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
2046{
2047 struct mlx5_ib_cq *send_cq, *recv_cq;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002048 struct mlx5_ib_qp_base *base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002049 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002050 int err;
2051
Yishai Hadas28d61372016-05-23 15:20:56 +03002052 if (qp->ibqp.rwq_ind_tbl) {
2053 destroy_rss_raw_qp_tir(dev, qp);
2054 return;
2055 }
2056
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002057 base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2058 qp->flags & MLX5_IB_QP_UNDERLAY) ?
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002059 &qp->raw_packet_qp.rq.base :
2060 &qp->trans_qp.base;
2061
Haggai Eran6aec21f2014-12-11 17:04:23 +02002062 if (qp->state != IB_QPS_RESET) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002063 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
2064 !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002065 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002066 MLX5_CMD_OP_2RST_QP, 0,
2067 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002068 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03002069 struct mlx5_modify_raw_qp_param raw_qp_param = {
2070 .operation = MLX5_CMD_OP_2RST_QP
2071 };
2072
Aviv Heller13eab212016-09-18 20:48:04 +03002073 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002074 }
2075 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002076 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002077 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002078 }
Eli Cohene126ba92013-07-07 17:25:49 +03002079
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002080 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2081 &send_cq, &recv_cq);
2082
2083 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
2084 mlx5_ib_lock_cqs(send_cq, recv_cq);
2085 /* del from lists under both locks above to protect reset flow paths */
2086 list_del(&qp->qps_list);
2087 if (send_cq)
2088 list_del(&qp->cq_send_list);
2089
2090 if (recv_cq)
2091 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03002092
2093 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002094 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002095 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
2096 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002097 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
2098 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002099 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002100 mlx5_ib_unlock_cqs(send_cq, recv_cq);
2101 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03002102
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002103 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2104 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002105 destroy_raw_packet_qp(dev, qp);
2106 } else {
2107 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
2108 if (err)
2109 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
2110 base->mqp.qpn);
2111 }
Eli Cohene126ba92013-07-07 17:25:49 +03002112
Eli Cohene126ba92013-07-07 17:25:49 +03002113 if (qp->create_type == MLX5_QP_KERNEL)
2114 destroy_qp_kernel(dev, qp);
2115 else if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02002116 destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03002117}
2118
2119static const char *ib_qp_type_str(enum ib_qp_type type)
2120{
2121 switch (type) {
2122 case IB_QPT_SMI:
2123 return "IB_QPT_SMI";
2124 case IB_QPT_GSI:
2125 return "IB_QPT_GSI";
2126 case IB_QPT_RC:
2127 return "IB_QPT_RC";
2128 case IB_QPT_UC:
2129 return "IB_QPT_UC";
2130 case IB_QPT_UD:
2131 return "IB_QPT_UD";
2132 case IB_QPT_RAW_IPV6:
2133 return "IB_QPT_RAW_IPV6";
2134 case IB_QPT_RAW_ETHERTYPE:
2135 return "IB_QPT_RAW_ETHERTYPE";
2136 case IB_QPT_XRC_INI:
2137 return "IB_QPT_XRC_INI";
2138 case IB_QPT_XRC_TGT:
2139 return "IB_QPT_XRC_TGT";
2140 case IB_QPT_RAW_PACKET:
2141 return "IB_QPT_RAW_PACKET";
2142 case MLX5_IB_QPT_REG_UMR:
2143 return "MLX5_IB_QPT_REG_UMR";
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002144 case IB_QPT_DRIVER:
2145 return "IB_QPT_DRIVER";
Eli Cohene126ba92013-07-07 17:25:49 +03002146 case IB_QPT_MAX:
2147 default:
2148 return "Invalid QP type";
2149 }
2150}
2151
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002152static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
2153 struct ib_qp_init_attr *attr,
2154 struct mlx5_ib_create_qp *ucmd)
2155{
2156 struct mlx5_ib_dev *dev;
2157 struct mlx5_ib_qp *qp;
2158 int err = 0;
2159 u32 uidx = MLX5_IB_DEFAULT_UIDX;
2160 void *dctc;
2161
2162 if (!attr->srq || !attr->recv_cq)
2163 return ERR_PTR(-EINVAL);
2164
2165 dev = to_mdev(pd->device);
2166
2167 err = get_qp_user_index(to_mucontext(pd->uobject->context),
2168 ucmd, sizeof(*ucmd), &uidx);
2169 if (err)
2170 return ERR_PTR(err);
2171
2172 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2173 if (!qp)
2174 return ERR_PTR(-ENOMEM);
2175
2176 qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
2177 if (!qp->dct.in) {
2178 err = -ENOMEM;
2179 goto err_free;
2180 }
2181
2182 dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
Moni Shoua776a3902018-01-02 16:19:33 +02002183 qp->qp_sub_type = MLX5_IB_QPT_DCT;
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002184 MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
2185 MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
2186 MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
2187 MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
2188 MLX5_SET(dctc, dctc, user_index, uidx);
2189
2190 qp->state = IB_QPS_RESET;
2191
2192 return &qp->ibqp;
2193err_free:
2194 kfree(qp);
2195 return ERR_PTR(err);
2196}
2197
2198static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
2199 struct ib_qp_init_attr *init_attr,
2200 struct mlx5_ib_create_qp *ucmd,
2201 struct ib_udata *udata)
2202{
2203 enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
2204 int err;
2205
2206 if (!udata)
2207 return -EINVAL;
2208
2209 if (udata->inlen < sizeof(*ucmd)) {
2210 mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
2211 return -EINVAL;
2212 }
2213 err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
2214 if (err)
2215 return err;
2216
2217 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
2218 init_attr->qp_type = MLX5_IB_QPT_DCI;
2219 } else {
2220 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
2221 init_attr->qp_type = MLX5_IB_QPT_DCT;
2222 } else {
2223 mlx5_ib_dbg(dev, "Invalid QP flags\n");
2224 return -EINVAL;
2225 }
2226 }
2227
2228 if (!MLX5_CAP_GEN(dev->mdev, dct)) {
2229 mlx5_ib_dbg(dev, "DC transport is not supported\n");
2230 return -EOPNOTSUPP;
2231 }
2232
2233 return 0;
2234}
2235
Eli Cohene126ba92013-07-07 17:25:49 +03002236struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002237 struct ib_qp_init_attr *verbs_init_attr,
Eli Cohene126ba92013-07-07 17:25:49 +03002238 struct ib_udata *udata)
2239{
2240 struct mlx5_ib_dev *dev;
2241 struct mlx5_ib_qp *qp;
2242 u16 xrcdn = 0;
2243 int err;
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002244 struct ib_qp_init_attr mlx_init_attr;
2245 struct ib_qp_init_attr *init_attr = verbs_init_attr;
Eli Cohene126ba92013-07-07 17:25:49 +03002246
2247 if (pd) {
2248 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002249
2250 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2251 if (!pd->uobject) {
2252 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2253 return ERR_PTR(-EINVAL);
2254 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2255 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2256 return ERR_PTR(-EINVAL);
2257 }
2258 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002259 } else {
2260 /* being cautious here */
2261 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2262 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2263 pr_warn("%s: no PD for transport %s\n", __func__,
2264 ib_qp_type_str(init_attr->qp_type));
2265 return ERR_PTR(-EINVAL);
2266 }
2267 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002268 }
2269
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002270 if (init_attr->qp_type == IB_QPT_DRIVER) {
2271 struct mlx5_ib_create_qp ucmd;
2272
2273 init_attr = &mlx_init_attr;
2274 memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
2275 err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
2276 if (err)
2277 return ERR_PTR(err);
Moni Shouac32a4f22018-01-02 16:19:32 +02002278
2279 if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
2280 if (init_attr->cap.max_recv_wr ||
2281 init_attr->cap.max_recv_sge) {
2282 mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
2283 return ERR_PTR(-EINVAL);
2284 }
Moni Shoua776a3902018-01-02 16:19:33 +02002285 } else {
2286 return mlx5_ib_create_dct(pd, init_attr, &ucmd);
Moni Shouac32a4f22018-01-02 16:19:32 +02002287 }
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002288 }
2289
Eli Cohene126ba92013-07-07 17:25:49 +03002290 switch (init_attr->qp_type) {
2291 case IB_QPT_XRC_TGT:
2292 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002293 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002294 mlx5_ib_dbg(dev, "XRC not supported\n");
2295 return ERR_PTR(-ENOSYS);
2296 }
2297 init_attr->recv_cq = NULL;
2298 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2299 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2300 init_attr->send_cq = NULL;
2301 }
2302
2303 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002304 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002305 case IB_QPT_RC:
2306 case IB_QPT_UC:
2307 case IB_QPT_UD:
2308 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002309 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002310 case MLX5_IB_QPT_REG_UMR:
Moni Shouac32a4f22018-01-02 16:19:32 +02002311 case MLX5_IB_QPT_DCI:
Eli Cohene126ba92013-07-07 17:25:49 +03002312 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2313 if (!qp)
2314 return ERR_PTR(-ENOMEM);
2315
2316 err = create_qp_common(dev, pd, init_attr, udata, qp);
2317 if (err) {
2318 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2319 kfree(qp);
2320 return ERR_PTR(err);
2321 }
2322
2323 if (is_qp0(init_attr->qp_type))
2324 qp->ibqp.qp_num = 0;
2325 else if (is_qp1(init_attr->qp_type))
2326 qp->ibqp.qp_num = 1;
2327 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002328 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002329
2330 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002331 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002332 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2333 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002334
majd@mellanox.com19098df2016-01-14 19:13:03 +02002335 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002336
2337 break;
2338
Haggai Erand16e91d2016-02-29 15:45:05 +02002339 case IB_QPT_GSI:
2340 return mlx5_ib_gsi_create_qp(pd, init_attr);
2341
Eli Cohene126ba92013-07-07 17:25:49 +03002342 case IB_QPT_RAW_IPV6:
2343 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002344 case IB_QPT_MAX:
2345 default:
2346 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2347 init_attr->qp_type);
2348 /* Don't support raw QPs */
2349 return ERR_PTR(-EINVAL);
2350 }
2351
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002352 if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
2353 qp->qp_sub_type = init_attr->qp_type;
2354
Eli Cohene126ba92013-07-07 17:25:49 +03002355 return &qp->ibqp;
2356}
2357
Moni Shoua776a3902018-01-02 16:19:33 +02002358static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
2359{
2360 struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
2361
2362 if (mqp->state == IB_QPS_RTR) {
2363 int err;
2364
2365 err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
2366 if (err) {
2367 mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
2368 return err;
2369 }
2370 }
2371
2372 kfree(mqp->dct.in);
2373 kfree(mqp);
2374 return 0;
2375}
2376
Eli Cohene126ba92013-07-07 17:25:49 +03002377int mlx5_ib_destroy_qp(struct ib_qp *qp)
2378{
2379 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2380 struct mlx5_ib_qp *mqp = to_mqp(qp);
2381
Haggai Erand16e91d2016-02-29 15:45:05 +02002382 if (unlikely(qp->qp_type == IB_QPT_GSI))
2383 return mlx5_ib_gsi_destroy_qp(qp);
2384
Moni Shoua776a3902018-01-02 16:19:33 +02002385 if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
2386 return mlx5_ib_destroy_dct(mqp);
2387
Eli Cohene126ba92013-07-07 17:25:49 +03002388 destroy_qp_common(dev, mqp);
2389
2390 kfree(mqp);
2391
2392 return 0;
2393}
2394
2395static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2396 int attr_mask)
2397{
2398 u32 hw_access_flags = 0;
2399 u8 dest_rd_atomic;
2400 u32 access_flags;
2401
2402 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2403 dest_rd_atomic = attr->max_dest_rd_atomic;
2404 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002405 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002406
2407 if (attr_mask & IB_QP_ACCESS_FLAGS)
2408 access_flags = attr->qp_access_flags;
2409 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002410 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002411
2412 if (!dest_rd_atomic)
2413 access_flags &= IB_ACCESS_REMOTE_WRITE;
2414
2415 if (access_flags & IB_ACCESS_REMOTE_READ)
2416 hw_access_flags |= MLX5_QP_BIT_RRE;
2417 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2418 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2419 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2420 hw_access_flags |= MLX5_QP_BIT_RWE;
2421
2422 return cpu_to_be32(hw_access_flags);
2423}
2424
2425enum {
2426 MLX5_PATH_FLAG_FL = 1 << 0,
2427 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2428 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2429};
2430
2431static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2432{
2433 if (rate == IB_RATE_PORT_CURRENT) {
2434 return 0;
2435 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2436 return -EINVAL;
2437 } else {
2438 while (rate != IB_RATE_2_5_GBPS &&
2439 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002440 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002441 --rate;
2442 }
2443
2444 return rate + MLX5_STAT_RATE_OFFSET;
2445}
2446
majd@mellanox.com75850d02016-01-14 19:13:06 +02002447static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2448 struct mlx5_ib_sq *sq, u8 sl)
2449{
2450 void *in;
2451 void *tisc;
2452 int inlen;
2453 int err;
2454
2455 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002456 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002457 if (!in)
2458 return -ENOMEM;
2459
2460 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2461
2462 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2463 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2464
2465 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2466
2467 kvfree(in);
2468
2469 return err;
2470}
2471
Aviv Heller13eab212016-09-18 20:48:04 +03002472static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2473 struct mlx5_ib_sq *sq, u8 tx_affinity)
2474{
2475 void *in;
2476 void *tisc;
2477 int inlen;
2478 int err;
2479
2480 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002481 in = kvzalloc(inlen, GFP_KERNEL);
Aviv Heller13eab212016-09-18 20:48:04 +03002482 if (!in)
2483 return -ENOMEM;
2484
2485 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2486
2487 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2488 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2489
2490 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2491
2492 kvfree(in);
2493
2494 return err;
2495}
2496
majd@mellanox.com75850d02016-01-14 19:13:06 +02002497static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04002498 const struct rdma_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002499 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002500 u32 path_flags, const struct ib_qp_attr *attr,
2501 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002502{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002503 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002504 int err;
Majd Dibbinyed884512017-01-18 14:10:35 +02002505 enum ib_gid_type gid_type;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002506 u8 ah_flags = rdma_ah_get_ah_flags(ah);
2507 u8 sl = rdma_ah_get_sl(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002508
Eli Cohene126ba92013-07-07 17:25:49 +03002509 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002510 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2511 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002512
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002513 if (ah_flags & IB_AH_GRH) {
2514 if (grh->sgid_index >=
Saeed Mahameed938fe832015-05-28 22:28:41 +03002515 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002516 pr_err("sgid_index (%u) too large. max is %d\n",
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002517 grh->sgid_index,
Saeed Mahameed938fe832015-05-28 22:28:41 +03002518 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002519 return -EINVAL;
2520 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002521 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002522
2523 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002524 if (!(ah_flags & IB_AH_GRH))
Achiad Shochat2811ba52015-12-23 18:47:24 +02002525 return -EINVAL;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002526 err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
Majd Dibbinyed884512017-01-18 14:10:35 +02002527 &gid_type);
2528 if (err)
2529 return err;
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002530 memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
Majd Dibbiny2b621852017-10-30 14:23:14 +02002531 if (qp->ibqp.qp_type == IB_QPT_RC ||
2532 qp->ibqp.qp_type == IB_QPT_UC ||
2533 qp->ibqp.qp_type == IB_QPT_XRC_INI ||
2534 qp->ibqp.qp_type == IB_QPT_XRC_TGT)
2535 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
2536 grh->sgid_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002537 path->dci_cfi_prio_sl = (sl & 0x7) << 4;
Majd Dibbinyed884512017-01-18 14:10:35 +02002538 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002539 path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002540 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002541 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2542 path->fl_free_ar |=
2543 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002544 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
2545 path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
2546 if (ah_flags & IB_AH_GRH)
Achiad Shochat2811ba52015-12-23 18:47:24 +02002547 path->grh_mlid |= 1 << 7;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002548 path->dci_cfi_prio_sl = sl & 0xf;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002549 }
2550
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002551 if (ah_flags & IB_AH_GRH) {
2552 path->mgid_index = grh->sgid_index;
2553 path->hop_limit = grh->hop_limit;
Eli Cohene126ba92013-07-07 17:25:49 +03002554 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002555 cpu_to_be32((grh->traffic_class << 20) |
2556 (grh->flow_label));
2557 memcpy(path->rgid, grh->dgid.raw, 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002558 }
2559
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002560 err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
Eli Cohene126ba92013-07-07 17:25:49 +03002561 if (err < 0)
2562 return err;
2563 path->static_rate = err;
2564 path->port = port;
2565
Eli Cohene126ba92013-07-07 17:25:49 +03002566 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002567 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002568
majd@mellanox.com75850d02016-01-14 19:13:06 +02002569 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2570 return modify_raw_packet_eth_prio(dev->mdev,
2571 &qp->raw_packet_qp.sq,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002572 sl & 0xf);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002573
Eli Cohene126ba92013-07-07 17:25:49 +03002574 return 0;
2575}
2576
2577static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2578 [MLX5_QP_STATE_INIT] = {
2579 [MLX5_QP_STATE_INIT] = {
2580 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2581 MLX5_QP_OPTPAR_RAE |
2582 MLX5_QP_OPTPAR_RWE |
2583 MLX5_QP_OPTPAR_PKEY_INDEX |
2584 MLX5_QP_OPTPAR_PRI_PORT,
2585 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2586 MLX5_QP_OPTPAR_PKEY_INDEX |
2587 MLX5_QP_OPTPAR_PRI_PORT,
2588 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2589 MLX5_QP_OPTPAR_Q_KEY |
2590 MLX5_QP_OPTPAR_PRI_PORT,
2591 },
2592 [MLX5_QP_STATE_RTR] = {
2593 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2594 MLX5_QP_OPTPAR_RRE |
2595 MLX5_QP_OPTPAR_RAE |
2596 MLX5_QP_OPTPAR_RWE |
2597 MLX5_QP_OPTPAR_PKEY_INDEX,
2598 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2599 MLX5_QP_OPTPAR_RWE |
2600 MLX5_QP_OPTPAR_PKEY_INDEX,
2601 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2602 MLX5_QP_OPTPAR_Q_KEY,
2603 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2604 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002605 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2606 MLX5_QP_OPTPAR_RRE |
2607 MLX5_QP_OPTPAR_RAE |
2608 MLX5_QP_OPTPAR_RWE |
2609 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002610 },
2611 },
2612 [MLX5_QP_STATE_RTR] = {
2613 [MLX5_QP_STATE_RTS] = {
2614 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2615 MLX5_QP_OPTPAR_RRE |
2616 MLX5_QP_OPTPAR_RAE |
2617 MLX5_QP_OPTPAR_RWE |
2618 MLX5_QP_OPTPAR_PM_STATE |
2619 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2620 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2621 MLX5_QP_OPTPAR_RWE |
2622 MLX5_QP_OPTPAR_PM_STATE,
2623 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2624 },
2625 },
2626 [MLX5_QP_STATE_RTS] = {
2627 [MLX5_QP_STATE_RTS] = {
2628 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2629 MLX5_QP_OPTPAR_RAE |
2630 MLX5_QP_OPTPAR_RWE |
2631 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002632 MLX5_QP_OPTPAR_PM_STATE |
2633 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002634 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002635 MLX5_QP_OPTPAR_PM_STATE |
2636 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002637 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2638 MLX5_QP_OPTPAR_SRQN |
2639 MLX5_QP_OPTPAR_CQN_RCV,
2640 },
2641 },
2642 [MLX5_QP_STATE_SQER] = {
2643 [MLX5_QP_STATE_RTS] = {
2644 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2645 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002646 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002647 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2648 MLX5_QP_OPTPAR_RWE |
2649 MLX5_QP_OPTPAR_RAE |
2650 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002651 },
2652 },
2653};
2654
2655static int ib_nr_to_mlx5_nr(int ib_mask)
2656{
2657 switch (ib_mask) {
2658 case IB_QP_STATE:
2659 return 0;
2660 case IB_QP_CUR_STATE:
2661 return 0;
2662 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2663 return 0;
2664 case IB_QP_ACCESS_FLAGS:
2665 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2666 MLX5_QP_OPTPAR_RAE;
2667 case IB_QP_PKEY_INDEX:
2668 return MLX5_QP_OPTPAR_PKEY_INDEX;
2669 case IB_QP_PORT:
2670 return MLX5_QP_OPTPAR_PRI_PORT;
2671 case IB_QP_QKEY:
2672 return MLX5_QP_OPTPAR_Q_KEY;
2673 case IB_QP_AV:
2674 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2675 MLX5_QP_OPTPAR_PRI_PORT;
2676 case IB_QP_PATH_MTU:
2677 return 0;
2678 case IB_QP_TIMEOUT:
2679 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2680 case IB_QP_RETRY_CNT:
2681 return MLX5_QP_OPTPAR_RETRY_COUNT;
2682 case IB_QP_RNR_RETRY:
2683 return MLX5_QP_OPTPAR_RNR_RETRY;
2684 case IB_QP_RQ_PSN:
2685 return 0;
2686 case IB_QP_MAX_QP_RD_ATOMIC:
2687 return MLX5_QP_OPTPAR_SRA_MAX;
2688 case IB_QP_ALT_PATH:
2689 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2690 case IB_QP_MIN_RNR_TIMER:
2691 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2692 case IB_QP_SQ_PSN:
2693 return 0;
2694 case IB_QP_MAX_DEST_RD_ATOMIC:
2695 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2696 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2697 case IB_QP_PATH_MIG_STATE:
2698 return MLX5_QP_OPTPAR_PM_STATE;
2699 case IB_QP_CAP:
2700 return 0;
2701 case IB_QP_DEST_QPN:
2702 return 0;
2703 }
2704 return 0;
2705}
2706
2707static int ib_mask_to_mlx5_opt(int ib_mask)
2708{
2709 int result = 0;
2710 int i;
2711
2712 for (i = 0; i < 8 * sizeof(int); i++) {
2713 if ((1 << i) & ib_mask)
2714 result |= ib_nr_to_mlx5_nr(1 << i);
2715 }
2716
2717 return result;
2718}
2719
Alex Veskereb49ab02016-08-28 12:25:53 +03002720static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2721 struct mlx5_ib_rq *rq, int new_state,
2722 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002723{
2724 void *in;
2725 void *rqc;
2726 int inlen;
2727 int err;
2728
2729 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002730 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002731 if (!in)
2732 return -ENOMEM;
2733
2734 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2735
2736 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2737 MLX5_SET(rqc, rqc, state, new_state);
2738
Alex Veskereb49ab02016-08-28 12:25:53 +03002739 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2740 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2741 MLX5_SET64(modify_rq_in, in, modify_bitmask,
Majd Dibbiny23a69642017-01-18 15:25:10 +02002742 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Alex Veskereb49ab02016-08-28 12:25:53 +03002743 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2744 } else
2745 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2746 dev->ib_dev.name);
2747 }
2748
2749 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002750 if (err)
2751 goto out;
2752
2753 rq->state = new_state;
2754
2755out:
2756 kvfree(in);
2757 return err;
2758}
2759
2760static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002761 struct mlx5_ib_sq *sq,
2762 int new_state,
2763 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002764{
Bodong Wang7d29f342016-12-01 13:43:16 +02002765 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2766 u32 old_rate = ibqp->rate_limit;
2767 u32 new_rate = old_rate;
2768 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002769 void *in;
2770 void *sqc;
2771 int inlen;
2772 int err;
2773
2774 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002775 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002776 if (!in)
2777 return -ENOMEM;
2778
2779 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2780
2781 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2782 MLX5_SET(sqc, sqc, state, new_state);
2783
Bodong Wang7d29f342016-12-01 13:43:16 +02002784 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2785 if (new_state != MLX5_SQC_STATE_RDY)
2786 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2787 __func__);
2788 else
2789 new_rate = raw_qp_param->rate_limit;
2790 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002791
Bodong Wang7d29f342016-12-01 13:43:16 +02002792 if (old_rate != new_rate) {
2793 if (new_rate) {
2794 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2795 if (err) {
2796 pr_err("Failed configuring rate %u: %d\n",
2797 new_rate, err);
2798 goto out;
2799 }
2800 }
2801
2802 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2803 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2804 }
2805
2806 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2807 if (err) {
2808 /* Remove new rate from table if failed */
2809 if (new_rate &&
2810 old_rate != new_rate)
2811 mlx5_rl_remove_rate(dev, new_rate);
2812 goto out;
2813 }
2814
2815 /* Only remove the old rate after new rate was set */
2816 if ((old_rate &&
2817 (old_rate != new_rate)) ||
2818 (new_state != MLX5_SQC_STATE_RDY))
2819 mlx5_rl_remove_rate(dev, old_rate);
2820
2821 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002822 sq->state = new_state;
2823
2824out:
2825 kvfree(in);
2826 return err;
2827}
2828
2829static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002830 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2831 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002832{
2833 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2834 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2835 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002836 int modify_rq = !!qp->rq.wqe_cnt;
2837 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002838 int rq_state;
2839 int sq_state;
2840 int err;
2841
Alex Vesker0680efa2016-08-28 12:25:52 +03002842 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002843 case MLX5_CMD_OP_RST2INIT_QP:
2844 rq_state = MLX5_RQC_STATE_RDY;
2845 sq_state = MLX5_SQC_STATE_RDY;
2846 break;
2847 case MLX5_CMD_OP_2ERR_QP:
2848 rq_state = MLX5_RQC_STATE_ERR;
2849 sq_state = MLX5_SQC_STATE_ERR;
2850 break;
2851 case MLX5_CMD_OP_2RST_QP:
2852 rq_state = MLX5_RQC_STATE_RST;
2853 sq_state = MLX5_SQC_STATE_RST;
2854 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002855 case MLX5_CMD_OP_RTR2RTS_QP:
2856 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002857 if (raw_qp_param->set_mask ==
2858 MLX5_RAW_QP_RATE_LIMIT) {
2859 modify_rq = 0;
2860 sq_state = sq->state;
2861 } else {
2862 return raw_qp_param->set_mask ? -EINVAL : 0;
2863 }
2864 break;
2865 case MLX5_CMD_OP_INIT2INIT_QP:
2866 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002867 if (raw_qp_param->set_mask)
2868 return -EINVAL;
2869 else
2870 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002871 default:
2872 WARN_ON(1);
2873 return -EINVAL;
2874 }
2875
Bodong Wang7d29f342016-12-01 13:43:16 +02002876 if (modify_rq) {
2877 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002878 if (err)
2879 return err;
2880 }
2881
Bodong Wang7d29f342016-12-01 13:43:16 +02002882 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002883 if (tx_affinity) {
2884 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2885 tx_affinity);
2886 if (err)
2887 return err;
2888 }
2889
Bodong Wang7d29f342016-12-01 13:43:16 +02002890 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002891 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002892
2893 return 0;
2894}
2895
Eli Cohene126ba92013-07-07 17:25:49 +03002896static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2897 const struct ib_qp_attr *attr, int attr_mask,
2898 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2899{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002900 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2901 [MLX5_QP_STATE_RST] = {
2902 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2903 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2904 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2905 },
2906 [MLX5_QP_STATE_INIT] = {
2907 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2908 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2909 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2910 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2911 },
2912 [MLX5_QP_STATE_RTR] = {
2913 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2914 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2915 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2916 },
2917 [MLX5_QP_STATE_RTS] = {
2918 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2919 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2920 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2921 },
2922 [MLX5_QP_STATE_SQD] = {
2923 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2924 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2925 },
2926 [MLX5_QP_STATE_SQER] = {
2927 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2928 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2929 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2930 },
2931 [MLX5_QP_STATE_ERR] = {
2932 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2933 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2934 }
2935 };
2936
Eli Cohene126ba92013-07-07 17:25:49 +03002937 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2938 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002939 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002940 struct mlx5_ib_cq *send_cq, *recv_cq;
2941 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002942 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002943 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002944 enum mlx5_qp_state mlx5_cur, mlx5_new;
2945 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002946 int mlx5_st;
2947 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002948 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002949 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002950
Leon Romanovsky55de9a72018-02-25 13:39:52 +02002951 mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
2952 qp->qp_sub_type : ibqp->qp_type);
2953 if (mlx5_st < 0)
2954 return -EINVAL;
2955
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002956 context = kzalloc(sizeof(*context), GFP_KERNEL);
2957 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002958 return -ENOMEM;
2959
Leon Romanovsky55de9a72018-02-25 13:39:52 +02002960 context->flags = cpu_to_be32(mlx5_st << 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002961
2962 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2963 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2964 } else {
2965 switch (attr->path_mig_state) {
2966 case IB_MIG_MIGRATED:
2967 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2968 break;
2969 case IB_MIG_REARM:
2970 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2971 break;
2972 case IB_MIG_ARMED:
2973 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2974 break;
2975 }
2976 }
2977
Aviv Heller13eab212016-09-18 20:48:04 +03002978 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2979 if ((ibqp->qp_type == IB_QPT_RC) ||
2980 (ibqp->qp_type == IB_QPT_UD &&
2981 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2982 (ibqp->qp_type == IB_QPT_UC) ||
2983 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2984 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2985 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2986 if (mlx5_lag_is_active(dev->mdev)) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02002987 u8 p = mlx5_core_native_port_num(dev->mdev);
Aviv Heller13eab212016-09-18 20:48:04 +03002988 tx_affinity = (unsigned int)atomic_add_return(1,
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02002989 &dev->roce[p].next_port) %
Aviv Heller13eab212016-09-18 20:48:04 +03002990 MLX5_MAX_PORTS + 1;
2991 context->flags |= cpu_to_be32(tx_affinity << 24);
2992 }
2993 }
2994 }
2995
Haggai Erand16e91d2016-02-29 15:45:05 +02002996 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002997 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002998 } else if ((ibqp->qp_type == IB_QPT_UD &&
2999 !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
Eli Cohene126ba92013-07-07 17:25:49 +03003000 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
3001 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
3002 } else if (attr_mask & IB_QP_PATH_MTU) {
3003 if (attr->path_mtu < IB_MTU_256 ||
3004 attr->path_mtu > IB_MTU_4096) {
3005 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
3006 err = -EINVAL;
3007 goto out;
3008 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03003009 context->mtu_msgmax = (attr->path_mtu << 5) |
3010 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03003011 }
3012
3013 if (attr_mask & IB_QP_DEST_QPN)
3014 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
3015
3016 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03003017 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03003018
3019 /* todo implement counter_index functionality */
3020
3021 if (is_sqp(ibqp->qp_type))
3022 context->pri_path.port = qp->port;
3023
3024 if (attr_mask & IB_QP_PORT)
3025 context->pri_path.port = attr->port_num;
3026
3027 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02003028 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03003029 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03003030 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03003031 if (err)
3032 goto out;
3033 }
3034
3035 if (attr_mask & IB_QP_TIMEOUT)
3036 context->pri_path.ackto_lt |= attr->timeout << 3;
3037
3038 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02003039 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
3040 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03003041 attr->alt_port_num,
3042 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
3043 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03003044 if (err)
3045 goto out;
3046 }
3047
3048 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003049 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
3050 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003051
3052 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
3053 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
3054 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
3055 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
3056
3057 if (attr_mask & IB_QP_RNR_RETRY)
3058 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
3059
3060 if (attr_mask & IB_QP_RETRY_CNT)
3061 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
3062
3063 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
3064 if (attr->max_rd_atomic)
3065 context->params1 |=
3066 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
3067 }
3068
3069 if (attr_mask & IB_QP_SQ_PSN)
3070 context->next_send_psn = cpu_to_be32(attr->sq_psn);
3071
3072 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
3073 if (attr->max_dest_rd_atomic)
3074 context->params2 |=
3075 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
3076 }
3077
3078 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
3079 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
3080
3081 if (attr_mask & IB_QP_MIN_RNR_TIMER)
3082 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
3083
3084 if (attr_mask & IB_QP_RQ_PSN)
3085 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
3086
3087 if (attr_mask & IB_QP_QKEY)
3088 context->qkey = cpu_to_be32(attr->qkey);
3089
3090 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3091 context->db_rec_addr = cpu_to_be64(qp->db.dma);
3092
Mark Bloch0837e862016-06-17 15:10:55 +03003093 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3094 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
3095 qp->port) - 1;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003096
3097 /* Underlay port should be used - index 0 function per port */
3098 if (qp->flags & MLX5_IB_QP_UNDERLAY)
3099 port_num = 0;
3100
Alex Veskereb49ab02016-08-28 12:25:53 +03003101 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03003102 context->qp_counter_set_usr_page |=
Parav Pandite1f24a72017-04-16 07:29:29 +03003103 cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03003104 }
3105
Eli Cohene126ba92013-07-07 17:25:49 +03003106 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3107 context->sq_crq_size |= cpu_to_be16(1 << 4);
3108
Haggai Eranb11a4f92016-02-29 15:45:03 +02003109 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
3110 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03003111
3112 mlx5_cur = to_mlx5_state(cur_state);
3113 mlx5_new = to_mlx5_state(new_state);
Eli Cohene126ba92013-07-07 17:25:49 +03003114
majd@mellanox.com427c1e72016-01-14 19:13:07 +02003115 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
3116 !optab[mlx5_cur][mlx5_new])
3117 goto out;
3118
3119 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03003120 optpar = ib_mask_to_mlx5_opt(attr_mask);
3121 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003122
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003123 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
3124 qp->flags & MLX5_IB_QP_UNDERLAY) {
Alex Vesker0680efa2016-08-28 12:25:52 +03003125 struct mlx5_modify_raw_qp_param raw_qp_param = {};
3126
3127 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03003128 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Parav Pandite1f24a72017-04-16 07:29:29 +03003129 raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
Alex Veskereb49ab02016-08-28 12:25:53 +03003130 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
3131 }
Bodong Wang7d29f342016-12-01 13:43:16 +02003132
3133 if (attr_mask & IB_QP_RATE_LIMIT) {
3134 raw_qp_param.rate_limit = attr->rate_limit;
3135 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
3136 }
3137
Aviv Heller13eab212016-09-18 20:48:04 +03003138 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03003139 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003140 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003141 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03003142 }
3143
Eli Cohene126ba92013-07-07 17:25:49 +03003144 if (err)
3145 goto out;
3146
3147 qp->state = new_state;
3148
3149 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003150 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003151 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003152 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03003153 if (attr_mask & IB_QP_PORT)
3154 qp->port = attr->port_num;
3155 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003156 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03003157
3158 /*
3159 * If we moved a kernel QP to RESET, clean up all old CQ
3160 * entries and reinitialize the QP.
3161 */
3162 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02003163 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03003164 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
3165 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003166 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003167
3168 qp->rq.head = 0;
3169 qp->rq.tail = 0;
3170 qp->sq.head = 0;
3171 qp->sq.tail = 0;
3172 qp->sq.cur_post = 0;
3173 qp->sq.last_poll = 0;
3174 qp->db.db[MLX5_RCV_DBR] = 0;
3175 qp->db.db[MLX5_SND_DBR] = 0;
3176 }
3177
3178out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003179 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03003180 return err;
3181}
3182
Moni Shouac32a4f22018-01-02 16:19:32 +02003183static inline bool is_valid_mask(int mask, int req, int opt)
3184{
3185 if ((mask & req) != req)
3186 return false;
3187
3188 if (mask & ~(req | opt))
3189 return false;
3190
3191 return true;
3192}
3193
3194/* check valid transition for driver QP types
3195 * for now the only QP type that this function supports is DCI
3196 */
3197static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
3198 enum ib_qp_attr_mask attr_mask)
3199{
3200 int req = IB_QP_STATE;
3201 int opt = 0;
3202
3203 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3204 req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
3205 return is_valid_mask(attr_mask, req, opt);
3206 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
3207 opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
3208 return is_valid_mask(attr_mask, req, opt);
3209 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
3210 req |= IB_QP_PATH_MTU;
3211 opt = IB_QP_PKEY_INDEX;
3212 return is_valid_mask(attr_mask, req, opt);
3213 } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
3214 req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
3215 IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
3216 opt = IB_QP_MIN_RNR_TIMER;
3217 return is_valid_mask(attr_mask, req, opt);
3218 } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
3219 opt = IB_QP_MIN_RNR_TIMER;
3220 return is_valid_mask(attr_mask, req, opt);
3221 } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
3222 return is_valid_mask(attr_mask, req, opt);
3223 }
3224 return false;
3225}
3226
Moni Shoua776a3902018-01-02 16:19:33 +02003227/* mlx5_ib_modify_dct: modify a DCT QP
3228 * valid transitions are:
3229 * RESET to INIT: must set access_flags, pkey_index and port
3230 * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
3231 * mtu, gid_index and hop_limit
3232 * Other transitions and attributes are illegal
3233 */
3234static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
3235 int attr_mask, struct ib_udata *udata)
3236{
3237 struct mlx5_ib_qp *qp = to_mqp(ibqp);
3238 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3239 enum ib_qp_state cur_state, new_state;
3240 int err = 0;
3241 int required = IB_QP_STATE;
3242 void *dctc;
3243
3244 if (!(attr_mask & IB_QP_STATE))
3245 return -EINVAL;
3246
3247 cur_state = qp->state;
3248 new_state = attr->qp_state;
3249
3250 dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
3251 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3252 required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
3253 if (!is_valid_mask(attr_mask, required, 0))
3254 return -EINVAL;
3255
3256 if (attr->port_num == 0 ||
3257 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
3258 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
3259 attr->port_num, dev->num_ports);
3260 return -EINVAL;
3261 }
3262 if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
3263 MLX5_SET(dctc, dctc, rre, 1);
3264 if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
3265 MLX5_SET(dctc, dctc, rwe, 1);
3266 if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
3267 if (!mlx5_ib_dc_atomic_is_supported(dev))
3268 return -EOPNOTSUPP;
3269 MLX5_SET(dctc, dctc, rae, 1);
3270 MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
3271 }
3272 MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
3273 MLX5_SET(dctc, dctc, port, attr->port_num);
3274 MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
3275
3276 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
3277 struct mlx5_ib_modify_qp_resp resp = {};
3278 u32 min_resp_len = offsetof(typeof(resp), dctn) +
3279 sizeof(resp.dctn);
3280
3281 if (udata->outlen < min_resp_len)
3282 return -EINVAL;
3283 resp.response_length = min_resp_len;
3284
3285 required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
3286 if (!is_valid_mask(attr_mask, required, 0))
3287 return -EINVAL;
3288 MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
3289 MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
3290 MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
3291 MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
3292 MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
3293 MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
3294
3295 err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
3296 MLX5_ST_SZ_BYTES(create_dct_in));
3297 if (err)
3298 return err;
3299 resp.dctn = qp->dct.mdct.mqp.qpn;
3300 err = ib_copy_to_udata(udata, &resp, resp.response_length);
3301 if (err) {
3302 mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
3303 return err;
3304 }
3305 } else {
3306 mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
3307 return -EINVAL;
3308 }
3309 if (err)
3310 qp->state = IB_QPS_ERR;
3311 else
3312 qp->state = new_state;
3313 return err;
3314}
3315
Eli Cohene126ba92013-07-07 17:25:49 +03003316int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
3317 int attr_mask, struct ib_udata *udata)
3318{
3319 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3320 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02003321 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03003322 enum ib_qp_state cur_state, new_state;
3323 int err = -EINVAL;
3324 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02003325 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03003326
Yishai Hadas28d61372016-05-23 15:20:56 +03003327 if (ibqp->rwq_ind_tbl)
3328 return -ENOSYS;
3329
Haggai Erand16e91d2016-02-29 15:45:05 +02003330 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3331 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
3332
Moni Shouac32a4f22018-01-02 16:19:32 +02003333 if (ibqp->qp_type == IB_QPT_DRIVER)
3334 qp_type = qp->qp_sub_type;
3335 else
3336 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
3337 IB_QPT_GSI : ibqp->qp_type;
3338
Moni Shoua776a3902018-01-02 16:19:33 +02003339 if (qp_type == MLX5_IB_QPT_DCT)
3340 return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
Haggai Erand16e91d2016-02-29 15:45:05 +02003341
Eli Cohene126ba92013-07-07 17:25:49 +03003342 mutex_lock(&qp->mutex);
3343
3344 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
3345 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
3346
Achiad Shochat2811ba52015-12-23 18:47:24 +02003347 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
3348 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
3349 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
3350 }
3351
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003352 if (qp->flags & MLX5_IB_QP_UNDERLAY) {
3353 if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
3354 mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
3355 attr_mask);
3356 goto out;
3357 }
3358 } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
Moni Shouac32a4f22018-01-02 16:19:32 +02003359 qp_type != MLX5_IB_QPT_DCI &&
3360 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02003361 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
3362 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03003363 goto out;
Moni Shouac32a4f22018-01-02 16:19:32 +02003364 } else if (qp_type == MLX5_IB_QPT_DCI &&
3365 !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
3366 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
3367 cur_state, new_state, qp_type, attr_mask);
3368 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003369 }
Eli Cohene126ba92013-07-07 17:25:49 +03003370
3371 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003372 (attr->port_num == 0 ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02003373 attr->port_num > dev->num_ports)) {
Haggai Eran158abf82016-02-29 15:45:04 +02003374 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
3375 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003376 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003377 }
Eli Cohene126ba92013-07-07 17:25:49 +03003378
3379 if (attr_mask & IB_QP_PKEY_INDEX) {
3380 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003381 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02003382 dev->mdev->port_caps[port - 1].pkey_table_len) {
3383 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
3384 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03003385 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003386 }
Eli Cohene126ba92013-07-07 17:25:49 +03003387 }
3388
3389 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003390 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003391 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
3392 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
3393 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003394 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003395 }
Eli Cohene126ba92013-07-07 17:25:49 +03003396
3397 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003398 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003399 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
3400 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
3401 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003402 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003403 }
Eli Cohene126ba92013-07-07 17:25:49 +03003404
3405 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
3406 err = 0;
3407 goto out;
3408 }
3409
3410 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
3411
3412out:
3413 mutex_unlock(&qp->mutex);
3414 return err;
3415}
3416
3417static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3418{
3419 struct mlx5_ib_cq *cq;
3420 unsigned cur;
3421
3422 cur = wq->head - wq->tail;
3423 if (likely(cur + nreq < wq->max_post))
3424 return 0;
3425
3426 cq = to_mcq(ib_cq);
3427 spin_lock(&cq->lock);
3428 cur = wq->head - wq->tail;
3429 spin_unlock(&cq->lock);
3430
3431 return cur + nreq >= wq->max_post;
3432}
3433
3434static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3435 u64 remote_addr, u32 rkey)
3436{
3437 rseg->raddr = cpu_to_be64(remote_addr);
3438 rseg->rkey = cpu_to_be32(rkey);
3439 rseg->reserved = 0;
3440}
3441
Erez Shitritf0313962016-02-21 16:27:17 +02003442static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3443 struct ib_send_wr *wr, void *qend,
3444 struct mlx5_ib_qp *qp, int *size)
3445{
3446 void *seg = eseg;
3447
3448 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3449
3450 if (wr->send_flags & IB_SEND_IP_CSUM)
3451 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3452 MLX5_ETH_WQE_L4_CSUM;
3453
3454 seg += sizeof(struct mlx5_wqe_eth_seg);
3455 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3456
3457 if (wr->opcode == IB_WR_LSO) {
3458 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003459 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
Erez Shitritf0313962016-02-21 16:27:17 +02003460 u64 left, leftlen, copysz;
3461 void *pdata = ud_wr->header;
3462
3463 left = ud_wr->hlen;
3464 eseg->mss = cpu_to_be16(ud_wr->mss);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003465 eseg->inline_hdr.sz = cpu_to_be16(left);
Erez Shitritf0313962016-02-21 16:27:17 +02003466
3467 /*
3468 * check if there is space till the end of queue, if yes,
3469 * copy all in one shot, otherwise copy till the end of queue,
3470 * rollback and than the copy the left
3471 */
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003472 leftlen = qend - (void *)eseg->inline_hdr.start;
Erez Shitritf0313962016-02-21 16:27:17 +02003473 copysz = min_t(u64, leftlen, left);
3474
3475 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3476
3477 if (likely(copysz > size_of_inl_hdr_start)) {
3478 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3479 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3480 }
3481
3482 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3483 seg = mlx5_get_send_wqe(qp, 0);
3484 left -= copysz;
3485 pdata += copysz;
3486 memcpy(seg, pdata, left);
3487 seg += ALIGN(left, 16);
3488 *size += ALIGN(left, 16) / 16;
3489 }
3490 }
3491
3492 return seg;
3493}
3494
Eli Cohene126ba92013-07-07 17:25:49 +03003495static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3496 struct ib_send_wr *wr)
3497{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003498 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3499 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3500 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003501}
3502
3503static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3504{
3505 dseg->byte_count = cpu_to_be32(sg->length);
3506 dseg->lkey = cpu_to_be32(sg->lkey);
3507 dseg->addr = cpu_to_be64(sg->addr);
3508}
3509
Artemy Kovalyov31616252017-01-02 11:37:42 +02003510static u64 get_xlt_octo(u64 bytes)
Eli Cohene126ba92013-07-07 17:25:49 +03003511{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003512 return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
3513 MLX5_IB_UMR_OCTOWORD;
Eli Cohene126ba92013-07-07 17:25:49 +03003514}
3515
3516static __be64 frwr_mkey_mask(void)
3517{
3518 u64 result;
3519
3520 result = MLX5_MKEY_MASK_LEN |
3521 MLX5_MKEY_MASK_PAGE_SIZE |
3522 MLX5_MKEY_MASK_START_ADDR |
3523 MLX5_MKEY_MASK_EN_RINVAL |
3524 MLX5_MKEY_MASK_KEY |
3525 MLX5_MKEY_MASK_LR |
3526 MLX5_MKEY_MASK_LW |
3527 MLX5_MKEY_MASK_RR |
3528 MLX5_MKEY_MASK_RW |
3529 MLX5_MKEY_MASK_A |
3530 MLX5_MKEY_MASK_SMALL_FENCE |
3531 MLX5_MKEY_MASK_FREE;
3532
3533 return cpu_to_be64(result);
3534}
3535
Sagi Grimberge6631812014-02-23 14:19:11 +02003536static __be64 sig_mkey_mask(void)
3537{
3538 u64 result;
3539
3540 result = MLX5_MKEY_MASK_LEN |
3541 MLX5_MKEY_MASK_PAGE_SIZE |
3542 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003543 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003544 MLX5_MKEY_MASK_EN_RINVAL |
3545 MLX5_MKEY_MASK_KEY |
3546 MLX5_MKEY_MASK_LR |
3547 MLX5_MKEY_MASK_LW |
3548 MLX5_MKEY_MASK_RR |
3549 MLX5_MKEY_MASK_RW |
3550 MLX5_MKEY_MASK_SMALL_FENCE |
3551 MLX5_MKEY_MASK_FREE |
3552 MLX5_MKEY_MASK_BSF_EN;
3553
3554 return cpu_to_be64(result);
3555}
3556
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003557static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003558 struct mlx5_ib_mr *mr)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003559{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003560 int size = mr->ndescs * mr->desc_size;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003561
3562 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003563
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003564 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003565 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003566 umr->mkey_mask = frwr_mkey_mask();
3567}
3568
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003569static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003570{
3571 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003572 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003573 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003574}
3575
Artemy Kovalyov31616252017-01-02 11:37:42 +02003576static __be64 get_umr_enable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003577{
3578 u64 result;
3579
Artemy Kovalyov31616252017-01-02 11:37:42 +02003580 result = MLX5_MKEY_MASK_KEY |
Haggai Eran968e78d2014-12-11 17:04:11 +02003581 MLX5_MKEY_MASK_FREE;
3582
3583 return cpu_to_be64(result);
3584}
3585
Artemy Kovalyov31616252017-01-02 11:37:42 +02003586static __be64 get_umr_disable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003587{
3588 u64 result;
3589
3590 result = MLX5_MKEY_MASK_FREE;
3591
3592 return cpu_to_be64(result);
3593}
3594
Noa Osherovich56e11d62016-02-29 16:46:51 +02003595static __be64 get_umr_update_translation_mask(void)
3596{
3597 u64 result;
3598
3599 result = MLX5_MKEY_MASK_LEN |
3600 MLX5_MKEY_MASK_PAGE_SIZE |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003601 MLX5_MKEY_MASK_START_ADDR;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003602
3603 return cpu_to_be64(result);
3604}
3605
Artemy Kovalyov31616252017-01-02 11:37:42 +02003606static __be64 get_umr_update_access_mask(int atomic)
Noa Osherovich56e11d62016-02-29 16:46:51 +02003607{
3608 u64 result;
3609
Artemy Kovalyov31616252017-01-02 11:37:42 +02003610 result = MLX5_MKEY_MASK_LR |
3611 MLX5_MKEY_MASK_LW |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003612 MLX5_MKEY_MASK_RR |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003613 MLX5_MKEY_MASK_RW;
3614
3615 if (atomic)
3616 result |= MLX5_MKEY_MASK_A;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003617
3618 return cpu_to_be64(result);
3619}
3620
3621static __be64 get_umr_update_pd_mask(void)
3622{
3623 u64 result;
3624
Artemy Kovalyov31616252017-01-02 11:37:42 +02003625 result = MLX5_MKEY_MASK_PD;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003626
3627 return cpu_to_be64(result);
3628}
3629
Eli Cohene126ba92013-07-07 17:25:49 +03003630static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003631 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003632{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003633 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003634
3635 memset(umr, 0, sizeof(*umr));
3636
Haggai Eran968e78d2014-12-11 17:04:11 +02003637 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3638 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3639 else
3640 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3641
Artemy Kovalyov31616252017-01-02 11:37:42 +02003642 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
3643 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
3644 u64 offset = get_xlt_octo(umrwr->offset);
3645
3646 umr->xlt_offset = cpu_to_be16(offset & 0xffff);
3647 umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
3648 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003649 }
Artemy Kovalyov31616252017-01-02 11:37:42 +02003650 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3651 umr->mkey_mask |= get_umr_update_translation_mask();
3652 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
3653 umr->mkey_mask |= get_umr_update_access_mask(atomic);
3654 umr->mkey_mask |= get_umr_update_pd_mask();
3655 }
3656 if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
3657 umr->mkey_mask |= get_umr_enable_mr_mask();
3658 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
3659 umr->mkey_mask |= get_umr_disable_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003660
3661 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003662 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003663}
3664
3665static u8 get_umr_flags(int acc)
3666{
3667 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3668 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3669 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3670 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003671 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003672}
3673
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003674static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3675 struct mlx5_ib_mr *mr,
3676 u32 key, int access)
3677{
3678 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3679
3680 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003681
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003682 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003683 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003684 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003685 /* KLMs take twice the size of MTTs */
3686 ndescs *= 2;
3687
3688 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003689 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3690 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3691 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3692 seg->len = cpu_to_be64(mr->ibmr.length);
3693 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003694}
3695
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003696static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003697{
3698 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003699 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003700}
3701
3702static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3703{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003704 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003705
Eli Cohene126ba92013-07-07 17:25:49 +03003706 memset(seg, 0, sizeof(*seg));
Artemy Kovalyov31616252017-01-02 11:37:42 +02003707 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
Haggai Eran968e78d2014-12-11 17:04:11 +02003708 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003709
Haggai Eran968e78d2014-12-11 17:04:11 +02003710 seg->flags = convert_access(umrwr->access_flags);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003711 if (umrwr->pd)
3712 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
3713 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
3714 !umrwr->length)
3715 seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
3716
3717 seg->start_addr = cpu_to_be64(umrwr->virt_addr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003718 seg->len = cpu_to_be64(umrwr->length);
3719 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003720 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003721 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003722}
3723
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003724static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3725 struct mlx5_ib_mr *mr,
3726 struct mlx5_ib_pd *pd)
3727{
3728 int bcount = mr->desc_size * mr->ndescs;
3729
3730 dseg->addr = cpu_to_be64(mr->desc_map);
3731 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3732 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3733}
3734
Eli Cohene126ba92013-07-07 17:25:49 +03003735static __be32 send_ieth(struct ib_send_wr *wr)
3736{
3737 switch (wr->opcode) {
3738 case IB_WR_SEND_WITH_IMM:
3739 case IB_WR_RDMA_WRITE_WITH_IMM:
3740 return wr->ex.imm_data;
3741
3742 case IB_WR_SEND_WITH_INV:
3743 return cpu_to_be32(wr->ex.invalidate_rkey);
3744
3745 default:
3746 return 0;
3747 }
3748}
3749
3750static u8 calc_sig(void *wqe, int size)
3751{
3752 u8 *p = wqe;
3753 u8 res = 0;
3754 int i;
3755
3756 for (i = 0; i < size; i++)
3757 res ^= p[i];
3758
3759 return ~res;
3760}
3761
3762static u8 wq_sig(void *wqe)
3763{
3764 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3765}
3766
3767static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3768 void *wqe, int *sz)
3769{
3770 struct mlx5_wqe_inline_seg *seg;
3771 void *qend = qp->sq.qend;
3772 void *addr;
3773 int inl = 0;
3774 int copy;
3775 int len;
3776 int i;
3777
3778 seg = wqe;
3779 wqe += sizeof(*seg);
3780 for (i = 0; i < wr->num_sge; i++) {
3781 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3782 len = wr->sg_list[i].length;
3783 inl += len;
3784
3785 if (unlikely(inl > qp->max_inline_data))
3786 return -ENOMEM;
3787
3788 if (unlikely(wqe + len > qend)) {
3789 copy = qend - wqe;
3790 memcpy(wqe, addr, copy);
3791 addr += copy;
3792 len -= copy;
3793 wqe = mlx5_get_send_wqe(qp, 0);
3794 }
3795 memcpy(wqe, addr, len);
3796 wqe += len;
3797 }
3798
3799 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3800
3801 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3802
3803 return 0;
3804}
3805
Sagi Grimberge6631812014-02-23 14:19:11 +02003806static u16 prot_field_size(enum ib_signature_type type)
3807{
3808 switch (type) {
3809 case IB_SIG_TYPE_T10_DIF:
3810 return MLX5_DIF_SIZE;
3811 default:
3812 return 0;
3813 }
3814}
3815
3816static u8 bs_selector(int block_size)
3817{
3818 switch (block_size) {
3819 case 512: return 0x1;
3820 case 520: return 0x2;
3821 case 4096: return 0x3;
3822 case 4160: return 0x4;
3823 case 1073741824: return 0x5;
3824 default: return 0;
3825 }
3826}
3827
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003828static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3829 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003830{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003831 /* Valid inline section and allow BSF refresh */
3832 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3833 MLX5_BSF_REFRESH_DIF);
3834 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3835 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003836 /* repeating block */
3837 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3838 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3839 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003840
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003841 if (domain->sig.dif.ref_remap)
3842 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003843
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003844 if (domain->sig.dif.app_escape) {
3845 if (domain->sig.dif.ref_escape)
3846 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3847 else
3848 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003849 }
3850
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003851 inl->dif_app_bitmask_check =
3852 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003853}
3854
3855static int mlx5_set_bsf(struct ib_mr *sig_mr,
3856 struct ib_sig_attrs *sig_attrs,
3857 struct mlx5_bsf *bsf, u32 data_size)
3858{
3859 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3860 struct mlx5_bsf_basic *basic = &bsf->basic;
3861 struct ib_sig_domain *mem = &sig_attrs->mem;
3862 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003863
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003864 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003865
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003866 /* Basic + Extended + Inline */
3867 basic->bsf_size_sbs = 1 << 7;
3868 /* Input domain check byte mask */
3869 basic->check_byte_mask = sig_attrs->check_mask;
3870 basic->raw_data_size = cpu_to_be32(data_size);
3871
3872 /* Memory domain */
3873 switch (sig_attrs->mem.sig_type) {
3874 case IB_SIG_TYPE_NONE:
3875 break;
3876 case IB_SIG_TYPE_T10_DIF:
3877 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3878 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3879 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3880 break;
3881 default:
3882 return -EINVAL;
3883 }
3884
3885 /* Wire domain */
3886 switch (sig_attrs->wire.sig_type) {
3887 case IB_SIG_TYPE_NONE:
3888 break;
3889 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003890 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003891 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003892 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003893 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003894 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003895 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003896 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003897 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003898 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003899 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003900 } else
3901 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3902
Sagi Grimberg142537f2014-08-13 19:54:32 +03003903 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003904 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003905 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003906 default:
3907 return -EINVAL;
3908 }
3909
3910 return 0;
3911}
3912
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003913static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3914 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003915{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003916 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3917 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003918 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003919 u32 data_len = wr->wr.sg_list->length;
3920 u32 data_key = wr->wr.sg_list->lkey;
3921 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003922 int ret;
3923 int wqe_size;
3924
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003925 if (!wr->prot ||
3926 (data_key == wr->prot->lkey &&
3927 data_va == wr->prot->addr &&
3928 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003929 /**
3930 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003931 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003932 * So need construct:
3933 * ------------------
3934 * | data_klm |
3935 * ------------------
3936 * | BSF |
3937 * ------------------
3938 **/
3939 struct mlx5_klm *data_klm = *seg;
3940
3941 data_klm->bcount = cpu_to_be32(data_len);
3942 data_klm->key = cpu_to_be32(data_key);
3943 data_klm->va = cpu_to_be64(data_va);
3944 wqe_size = ALIGN(sizeof(*data_klm), 64);
3945 } else {
3946 /**
3947 * Source domain contains signature information
3948 * So need construct a strided block format:
3949 * ---------------------------
3950 * | stride_block_ctrl |
3951 * ---------------------------
3952 * | data_klm |
3953 * ---------------------------
3954 * | prot_klm |
3955 * ---------------------------
3956 * | BSF |
3957 * ---------------------------
3958 **/
3959 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3960 struct mlx5_stride_block_entry *data_sentry;
3961 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003962 u32 prot_key = wr->prot->lkey;
3963 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003964 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3965 int prot_size;
3966
3967 sblock_ctrl = *seg;
3968 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3969 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3970
3971 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3972 if (!prot_size) {
3973 pr_err("Bad block size given: %u\n", block_size);
3974 return -EINVAL;
3975 }
3976 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3977 prot_size);
3978 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3979 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3980 sblock_ctrl->num_entries = cpu_to_be16(2);
3981
3982 data_sentry->bcount = cpu_to_be16(block_size);
3983 data_sentry->key = cpu_to_be32(data_key);
3984 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003985 data_sentry->stride = cpu_to_be16(block_size);
3986
Sagi Grimberge6631812014-02-23 14:19:11 +02003987 prot_sentry->bcount = cpu_to_be16(prot_size);
3988 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003989 prot_sentry->va = cpu_to_be64(prot_va);
3990 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003991
Sagi Grimberge6631812014-02-23 14:19:11 +02003992 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3993 sizeof(*prot_sentry), 64);
3994 }
3995
3996 *seg += wqe_size;
3997 *size += wqe_size / 16;
3998 if (unlikely((*seg == qp->sq.qend)))
3999 *seg = mlx5_get_send_wqe(qp, 0);
4000
4001 bsf = *seg;
4002 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
4003 if (ret)
4004 return -EINVAL;
4005
4006 *seg += sizeof(*bsf);
4007 *size += sizeof(*bsf) / 16;
4008 if (unlikely((*seg == qp->sq.qend)))
4009 *seg = mlx5_get_send_wqe(qp, 0);
4010
4011 return 0;
4012}
4013
4014static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Artemy Kovalyov31616252017-01-02 11:37:42 +02004015 struct ib_sig_handover_wr *wr, u32 size,
Sagi Grimberge6631812014-02-23 14:19:11 +02004016 u32 length, u32 pdn)
4017{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004018 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02004019 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004020 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02004021
4022 memset(seg, 0, sizeof(*seg));
4023
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004024 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03004025 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02004026 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004027 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02004028 MLX5_MKEY_BSF_EN | pdn);
4029 seg->len = cpu_to_be64(length);
Artemy Kovalyov31616252017-01-02 11:37:42 +02004030 seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02004031 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
4032}
4033
4034static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02004035 u32 size)
Sagi Grimberge6631812014-02-23 14:19:11 +02004036{
4037 memset(umr, 0, sizeof(*umr));
4038
4039 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02004040 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02004041 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
4042 umr->mkey_mask = sig_mkey_mask();
4043}
4044
4045
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004046static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02004047 void **seg, int *size)
4048{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004049 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
4050 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02004051 u32 pdn = get_pd(qp)->pdn;
Artemy Kovalyov31616252017-01-02 11:37:42 +02004052 u32 xlt_size;
Sagi Grimberge6631812014-02-23 14:19:11 +02004053 int region_len, ret;
4054
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004055 if (unlikely(wr->wr.num_sge != 1) ||
4056 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004057 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
4058 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02004059 return -EINVAL;
4060
4061 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004062 region_len = wr->wr.sg_list->length;
4063 if (wr->prot &&
4064 (wr->prot->lkey != wr->wr.sg_list->lkey ||
4065 wr->prot->addr != wr->wr.sg_list->addr ||
4066 wr->prot->length != wr->wr.sg_list->length))
4067 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02004068
4069 /**
4070 * KLM octoword size - if protection was provided
4071 * then we use strided block format (3 octowords),
4072 * else we use single KLM (1 octoword)
4073 **/
Artemy Kovalyov31616252017-01-02 11:37:42 +02004074 xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
Sagi Grimberge6631812014-02-23 14:19:11 +02004075
Artemy Kovalyov31616252017-01-02 11:37:42 +02004076 set_sig_umr_segment(*seg, xlt_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02004077 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4078 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4079 if (unlikely((*seg == qp->sq.qend)))
4080 *seg = mlx5_get_send_wqe(qp, 0);
4081
Artemy Kovalyov31616252017-01-02 11:37:42 +02004082 set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
Sagi Grimberge6631812014-02-23 14:19:11 +02004083 *seg += sizeof(struct mlx5_mkey_seg);
4084 *size += sizeof(struct mlx5_mkey_seg) / 16;
4085 if (unlikely((*seg == qp->sq.qend)))
4086 *seg = mlx5_get_send_wqe(qp, 0);
4087
4088 ret = set_sig_data_segment(wr, qp, seg, size);
4089 if (ret)
4090 return ret;
4091
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004092 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02004093 return 0;
4094}
4095
4096static int set_psv_wr(struct ib_sig_domain *domain,
4097 u32 psv_idx, void **seg, int *size)
4098{
4099 struct mlx5_seg_set_psv *psv_seg = *seg;
4100
4101 memset(psv_seg, 0, sizeof(*psv_seg));
4102 psv_seg->psv_num = cpu_to_be32(psv_idx);
4103 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03004104 case IB_SIG_TYPE_NONE:
4105 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02004106 case IB_SIG_TYPE_T10_DIF:
4107 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
4108 domain->sig.dif.app_tag);
4109 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02004110 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02004111 default:
Leon Romanovsky12bbf1e2017-01-18 14:10:31 +02004112 pr_err("Bad signature type (%d) is given.\n",
4113 domain->sig_type);
4114 return -EINVAL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004115 }
4116
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03004117 *seg += sizeof(*psv_seg);
4118 *size += sizeof(*psv_seg) / 16;
4119
Sagi Grimberge6631812014-02-23 14:19:11 +02004120 return 0;
4121}
4122
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004123static int set_reg_wr(struct mlx5_ib_qp *qp,
4124 struct ib_reg_wr *wr,
4125 void **seg, int *size)
4126{
4127 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
4128 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
4129
4130 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
4131 mlx5_ib_warn(to_mdev(qp->ibqp.device),
4132 "Invalid IB_SEND_INLINE send flag\n");
4133 return -EINVAL;
4134 }
4135
4136 set_reg_umr_seg(*seg, mr);
4137 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4138 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4139 if (unlikely((*seg == qp->sq.qend)))
4140 *seg = mlx5_get_send_wqe(qp, 0);
4141
4142 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
4143 *seg += sizeof(struct mlx5_mkey_seg);
4144 *size += sizeof(struct mlx5_mkey_seg) / 16;
4145 if (unlikely((*seg == qp->sq.qend)))
4146 *seg = mlx5_get_send_wqe(qp, 0);
4147
4148 set_reg_data_seg(*seg, mr, pd);
4149 *seg += sizeof(struct mlx5_wqe_data_seg);
4150 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
4151
4152 return 0;
4153}
4154
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004155static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03004156{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004157 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004158 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4159 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4160 if (unlikely((*seg == qp->sq.qend)))
4161 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004162 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004163 *seg += sizeof(struct mlx5_mkey_seg);
4164 *size += sizeof(struct mlx5_mkey_seg) / 16;
4165 if (unlikely((*seg == qp->sq.qend)))
4166 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03004167}
4168
4169static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
4170{
4171 __be32 *p = NULL;
4172 int tidx = idx;
4173 int i, j;
4174
4175 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
4176 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
4177 if ((i & 0xf) == 0) {
4178 void *buf = mlx5_get_send_wqe(qp, tidx);
4179 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
4180 p = buf;
4181 j = 0;
4182 }
4183 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
4184 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
4185 be32_to_cpu(p[j + 3]));
4186 }
4187}
4188
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004189static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
4190 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02004191 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004192 int *size, int nreq)
4193{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03004194 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
4195 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004196
4197 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
4198 *seg = mlx5_get_send_wqe(qp, *idx);
4199 *ctrl = *seg;
4200 *(uint32_t *)(*seg + 8) = 0;
4201 (*ctrl)->imm = send_ieth(wr);
4202 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
4203 (wr->send_flags & IB_SEND_SIGNALED ?
4204 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
4205 (wr->send_flags & IB_SEND_SOLICITED ?
4206 MLX5_WQE_CTRL_SOLICITED : 0);
4207
4208 *seg += sizeof(**ctrl);
4209 *size = sizeof(**ctrl) / 16;
4210
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03004211 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004212}
4213
4214static void finish_wqe(struct mlx5_ib_qp *qp,
4215 struct mlx5_wqe_ctrl_seg *ctrl,
4216 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004217 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004218{
4219 u8 opmod = 0;
4220
4221 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
4222 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02004223 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004224 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004225 if (unlikely(qp->wq_sig))
4226 ctrl->signature = wq_sig(ctrl);
4227
4228 qp->sq.wrid[idx] = wr_id;
4229 qp->sq.w_list[idx].opcode = mlx5_opcode;
4230 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
4231 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
4232 qp->sq.w_list[idx].next = qp->sq.cur_post;
4233}
4234
4235
Eli Cohene126ba92013-07-07 17:25:49 +03004236int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
4237 struct ib_send_wr **bad_wr)
4238{
4239 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
4240 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004241 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02004242 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02004243 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004244 struct mlx5_wqe_data_seg *dpseg;
4245 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02004246 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03004247 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02004248 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03004249 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03004250 unsigned idx;
4251 int err = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004252 int num_sge;
4253 void *seg;
4254 int nreq;
4255 int i;
4256 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004257 u8 fence;
4258
Haggai Erand16e91d2016-02-29 15:45:05 +02004259 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4260 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
4261
4262 qp = to_mqp(ibqp);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004263 bf = &qp->bf;
Haggai Erand16e91d2016-02-29 15:45:05 +02004264 qend = qp->sq.qend;
4265
Eli Cohene126ba92013-07-07 17:25:49 +03004266 spin_lock_irqsave(&qp->sq.lock, flags);
4267
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004268 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4269 err = -EIO;
4270 *bad_wr = wr;
4271 nreq = 0;
4272 goto out;
4273 }
4274
Eli Cohene126ba92013-07-07 17:25:49 +03004275 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04004276 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03004277 mlx5_ib_warn(dev, "\n");
4278 err = -EINVAL;
4279 *bad_wr = wr;
4280 goto out;
4281 }
4282
Eli Cohene126ba92013-07-07 17:25:49 +03004283 num_sge = wr->num_sge;
4284 if (unlikely(num_sge > qp->sq.max_gs)) {
4285 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03004286 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03004287 *bad_wr = wr;
4288 goto out;
4289 }
4290
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004291 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
4292 if (err) {
4293 mlx5_ib_warn(dev, "\n");
4294 err = -ENOMEM;
4295 *bad_wr = wr;
4296 goto out;
4297 }
Eli Cohene126ba92013-07-07 17:25:49 +03004298
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004299 if (wr->opcode == IB_WR_LOCAL_INV ||
4300 wr->opcode == IB_WR_REG_MR) {
4301 fence = dev->umr_fence;
4302 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
4303 } else if (wr->send_flags & IB_SEND_FENCE) {
4304 if (qp->next_fence)
4305 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
4306 else
4307 fence = MLX5_FENCE_MODE_FENCE;
4308 } else {
4309 fence = qp->next_fence;
4310 }
4311
Eli Cohene126ba92013-07-07 17:25:49 +03004312 switch (ibqp->qp_type) {
4313 case IB_QPT_XRC_INI:
4314 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03004315 seg += sizeof(*xrc);
4316 size += sizeof(*xrc) / 16;
4317 /* fall through */
4318 case IB_QPT_RC:
4319 switch (wr->opcode) {
4320 case IB_WR_RDMA_READ:
4321 case IB_WR_RDMA_WRITE:
4322 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004323 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4324 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004325 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004326 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4327 break;
4328
4329 case IB_WR_ATOMIC_CMP_AND_SWP:
4330 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03004331 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03004332 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
4333 err = -ENOSYS;
4334 *bad_wr = wr;
4335 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004336
4337 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03004338 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
4339 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004340 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03004341 num_sge = 0;
4342 break;
4343
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004344 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004345 qp->sq.wr_data[idx] = IB_WR_REG_MR;
4346 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
4347 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
4348 if (err) {
4349 *bad_wr = wr;
4350 goto out;
4351 }
4352 num_sge = 0;
4353 break;
4354
Sagi Grimberge6631812014-02-23 14:19:11 +02004355 case IB_WR_REG_SIG_MR:
4356 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004357 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02004358
4359 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
4360 err = set_sig_umr_wr(wr, qp, &seg, &size);
4361 if (err) {
4362 mlx5_ib_warn(dev, "\n");
4363 *bad_wr = wr;
4364 goto out;
4365 }
4366
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004367 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4368 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02004369 /*
4370 * SET_PSV WQEs are not signaled and solicited
4371 * on error
4372 */
4373 wr->send_flags &= ~IB_SEND_SIGNALED;
4374 wr->send_flags |= IB_SEND_SOLICITED;
4375 err = begin_wqe(qp, &seg, &ctrl, wr,
4376 &idx, &size, nreq);
4377 if (err) {
4378 mlx5_ib_warn(dev, "\n");
4379 err = -ENOMEM;
4380 *bad_wr = wr;
4381 goto out;
4382 }
4383
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004384 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02004385 mr->sig->psv_memory.psv_idx, &seg,
4386 &size);
4387 if (err) {
4388 mlx5_ib_warn(dev, "\n");
4389 *bad_wr = wr;
4390 goto out;
4391 }
4392
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004393 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4394 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02004395 err = begin_wqe(qp, &seg, &ctrl, wr,
4396 &idx, &size, nreq);
4397 if (err) {
4398 mlx5_ib_warn(dev, "\n");
4399 err = -ENOMEM;
4400 *bad_wr = wr;
4401 goto out;
4402 }
4403
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004404 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004405 mr->sig->psv_wire.psv_idx, &seg,
4406 &size);
4407 if (err) {
4408 mlx5_ib_warn(dev, "\n");
4409 *bad_wr = wr;
4410 goto out;
4411 }
4412
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004413 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4414 fence, MLX5_OPCODE_SET_PSV);
4415 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004416 num_sge = 0;
4417 goto skip_psv;
4418
Eli Cohene126ba92013-07-07 17:25:49 +03004419 default:
4420 break;
4421 }
4422 break;
4423
4424 case IB_QPT_UC:
4425 switch (wr->opcode) {
4426 case IB_WR_RDMA_WRITE:
4427 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004428 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4429 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004430 seg += sizeof(struct mlx5_wqe_raddr_seg);
4431 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4432 break;
4433
4434 default:
4435 break;
4436 }
4437 break;
4438
Eli Cohene126ba92013-07-07 17:25:49 +03004439 case IB_QPT_SMI:
Maor Gottlieb1e0e50b2017-01-18 14:10:34 +02004440 if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
4441 mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
4442 err = -EPERM;
4443 *bad_wr = wr;
4444 goto out;
4445 }
Bart Van Asschef6b1ee32017-10-11 10:49:07 -07004446 /* fall through */
Haggai Erand16e91d2016-02-29 15:45:05 +02004447 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004448 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004449 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004450 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4451 if (unlikely((seg == qend)))
4452 seg = mlx5_get_send_wqe(qp, 0);
4453 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004454 case IB_QPT_UD:
4455 set_datagram_seg(seg, wr);
4456 seg += sizeof(struct mlx5_wqe_datagram_seg);
4457 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004458
Erez Shitritf0313962016-02-21 16:27:17 +02004459 if (unlikely((seg == qend)))
4460 seg = mlx5_get_send_wqe(qp, 0);
4461
4462 /* handle qp that supports ud offload */
4463 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4464 struct mlx5_wqe_eth_pad *pad;
4465
4466 pad = seg;
4467 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4468 seg += sizeof(struct mlx5_wqe_eth_pad);
4469 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4470
4471 seg = set_eth_seg(seg, wr, qend, qp, &size);
4472
4473 if (unlikely((seg == qend)))
4474 seg = mlx5_get_send_wqe(qp, 0);
4475 }
4476 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004477 case MLX5_IB_QPT_REG_UMR:
4478 if (wr->opcode != MLX5_IB_WR_UMR) {
4479 err = -EINVAL;
4480 mlx5_ib_warn(dev, "bad opcode\n");
4481 goto out;
4482 }
4483 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004484 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004485 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004486 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4487 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4488 if (unlikely((seg == qend)))
4489 seg = mlx5_get_send_wqe(qp, 0);
4490 set_reg_mkey_segment(seg, wr);
4491 seg += sizeof(struct mlx5_mkey_seg);
4492 size += sizeof(struct mlx5_mkey_seg) / 16;
4493 if (unlikely((seg == qend)))
4494 seg = mlx5_get_send_wqe(qp, 0);
4495 break;
4496
4497 default:
4498 break;
4499 }
4500
4501 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4502 int uninitialized_var(sz);
4503
4504 err = set_data_inl_seg(qp, wr, seg, &sz);
4505 if (unlikely(err)) {
4506 mlx5_ib_warn(dev, "\n");
4507 *bad_wr = wr;
4508 goto out;
4509 }
Eli Cohene126ba92013-07-07 17:25:49 +03004510 size += sz;
4511 } else {
4512 dpseg = seg;
4513 for (i = 0; i < num_sge; i++) {
4514 if (unlikely(dpseg == qend)) {
4515 seg = mlx5_get_send_wqe(qp, 0);
4516 dpseg = seg;
4517 }
4518 if (likely(wr->sg_list[i].length)) {
4519 set_data_ptr_seg(dpseg, wr->sg_list + i);
4520 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4521 dpseg++;
4522 }
4523 }
4524 }
4525
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004526 qp->next_fence = next_fence;
4527 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004528 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004529skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004530 if (0)
4531 dump_wqe(qp, idx, size);
4532 }
4533
4534out:
4535 if (likely(nreq)) {
4536 qp->sq.head += nreq;
4537
4538 /* Make sure that descriptors are written before
4539 * updating doorbell record and ringing the doorbell
4540 */
4541 wmb();
4542
4543 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4544
Eli Cohenada388f2014-01-14 17:45:16 +02004545 /* Make sure doorbell record is visible to the HCA before
4546 * we hit doorbell */
4547 wmb();
4548
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004549 /* currently we support only regular doorbells */
4550 mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
4551 /* Make sure doorbells don't leak out of SQ spinlock
4552 * and reach the HCA out of order.
4553 */
4554 mmiowb();
Eli Cohene126ba92013-07-07 17:25:49 +03004555 bf->offset ^= bf->buf_size;
Eli Cohene126ba92013-07-07 17:25:49 +03004556 }
4557
4558 spin_unlock_irqrestore(&qp->sq.lock, flags);
4559
4560 return err;
4561}
4562
4563static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4564{
4565 sig->signature = calc_sig(sig, size);
4566}
4567
4568int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4569 struct ib_recv_wr **bad_wr)
4570{
4571 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4572 struct mlx5_wqe_data_seg *scat;
4573 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004574 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4575 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004576 unsigned long flags;
4577 int err = 0;
4578 int nreq;
4579 int ind;
4580 int i;
4581
Haggai Erand16e91d2016-02-29 15:45:05 +02004582 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4583 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4584
Eli Cohene126ba92013-07-07 17:25:49 +03004585 spin_lock_irqsave(&qp->rq.lock, flags);
4586
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004587 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4588 err = -EIO;
4589 *bad_wr = wr;
4590 nreq = 0;
4591 goto out;
4592 }
4593
Eli Cohene126ba92013-07-07 17:25:49 +03004594 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4595
4596 for (nreq = 0; wr; nreq++, wr = wr->next) {
4597 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4598 err = -ENOMEM;
4599 *bad_wr = wr;
4600 goto out;
4601 }
4602
4603 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4604 err = -EINVAL;
4605 *bad_wr = wr;
4606 goto out;
4607 }
4608
4609 scat = get_recv_wqe(qp, ind);
4610 if (qp->wq_sig)
4611 scat++;
4612
4613 for (i = 0; i < wr->num_sge; i++)
4614 set_data_ptr_seg(scat + i, wr->sg_list + i);
4615
4616 if (i < qp->rq.max_gs) {
4617 scat[i].byte_count = 0;
4618 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4619 scat[i].addr = 0;
4620 }
4621
4622 if (qp->wq_sig) {
4623 sig = (struct mlx5_rwqe_sig *)scat;
4624 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4625 }
4626
4627 qp->rq.wrid[ind] = wr->wr_id;
4628
4629 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4630 }
4631
4632out:
4633 if (likely(nreq)) {
4634 qp->rq.head += nreq;
4635
4636 /* Make sure that descriptors are written before
4637 * doorbell record.
4638 */
4639 wmb();
4640
4641 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4642 }
4643
4644 spin_unlock_irqrestore(&qp->rq.lock, flags);
4645
4646 return err;
4647}
4648
4649static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4650{
4651 switch (mlx5_state) {
4652 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4653 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4654 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4655 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4656 case MLX5_QP_STATE_SQ_DRAINING:
4657 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4658 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4659 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4660 default: return -1;
4661 }
4662}
4663
4664static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4665{
4666 switch (mlx5_mig_state) {
4667 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4668 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4669 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4670 default: return -1;
4671 }
4672}
4673
4674static int to_ib_qp_access_flags(int mlx5_flags)
4675{
4676 int ib_flags = 0;
4677
4678 if (mlx5_flags & MLX5_QP_BIT_RRE)
4679 ib_flags |= IB_ACCESS_REMOTE_READ;
4680 if (mlx5_flags & MLX5_QP_BIT_RWE)
4681 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4682 if (mlx5_flags & MLX5_QP_BIT_RAE)
4683 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4684
4685 return ib_flags;
4686}
4687
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004688static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004689 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004690 struct mlx5_qp_path *path)
Eli Cohene126ba92013-07-07 17:25:49 +03004691{
Eli Cohene126ba92013-07-07 17:25:49 +03004692
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004693 memset(ah_attr, 0, sizeof(*ah_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03004694
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004695 if (!path->port || path->port > ibdev->num_ports)
Eli Cohene126ba92013-07-07 17:25:49 +03004696 return;
4697
Leon Romanovskyae59c3f2018-01-12 07:58:39 +02004698 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
4699
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004700 rdma_ah_set_port_num(ah_attr, path->port);
4701 rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
Eli Cohene126ba92013-07-07 17:25:49 +03004702
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004703 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4704 rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
4705 rdma_ah_set_static_rate(ah_attr,
4706 path->static_rate ? path->static_rate - 5 : 0);
4707 if (path->grh_mlid & (1 << 7)) {
4708 u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
4709
4710 rdma_ah_set_grh(ah_attr, NULL,
4711 tc_fl & 0xfffff,
4712 path->mgid_index,
4713 path->hop_limit,
4714 (tc_fl >> 20) & 0xff);
4715 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Eli Cohene126ba92013-07-07 17:25:49 +03004716 }
4717}
4718
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004719static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4720 struct mlx5_ib_sq *sq,
4721 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004722{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004723 void *out;
4724 void *sqc;
4725 int inlen;
4726 int err;
4727
4728 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004729 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004730 if (!out)
4731 return -ENOMEM;
4732
4733 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4734 if (err)
4735 goto out;
4736
4737 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4738 *sq_state = MLX5_GET(sqc, sqc, state);
4739 sq->state = *sq_state;
4740
4741out:
4742 kvfree(out);
4743 return err;
4744}
4745
4746static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4747 struct mlx5_ib_rq *rq,
4748 u8 *rq_state)
4749{
4750 void *out;
4751 void *rqc;
4752 int inlen;
4753 int err;
4754
4755 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004756 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004757 if (!out)
4758 return -ENOMEM;
4759
4760 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4761 if (err)
4762 goto out;
4763
4764 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4765 *rq_state = MLX5_GET(rqc, rqc, state);
4766 rq->state = *rq_state;
4767
4768out:
4769 kvfree(out);
4770 return err;
4771}
4772
4773static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4774 struct mlx5_ib_qp *qp, u8 *qp_state)
4775{
4776 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4777 [MLX5_RQC_STATE_RST] = {
4778 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4779 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4780 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4781 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4782 },
4783 [MLX5_RQC_STATE_RDY] = {
4784 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4785 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4786 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4787 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4788 },
4789 [MLX5_RQC_STATE_ERR] = {
4790 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4791 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4792 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4793 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4794 },
4795 [MLX5_RQ_STATE_NA] = {
4796 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4797 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4798 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4799 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4800 },
4801 };
4802
4803 *qp_state = sqrq_trans[rq_state][sq_state];
4804
4805 if (*qp_state == MLX5_QP_STATE_BAD) {
4806 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4807 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4808 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4809 return -EINVAL;
4810 }
4811
4812 if (*qp_state == MLX5_QP_STATE)
4813 *qp_state = qp->state;
4814
4815 return 0;
4816}
4817
4818static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4819 struct mlx5_ib_qp *qp,
4820 u8 *raw_packet_qp_state)
4821{
4822 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4823 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4824 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4825 int err;
4826 u8 sq_state = MLX5_SQ_STATE_NA;
4827 u8 rq_state = MLX5_RQ_STATE_NA;
4828
4829 if (qp->sq.wqe_cnt) {
4830 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4831 if (err)
4832 return err;
4833 }
4834
4835 if (qp->rq.wqe_cnt) {
4836 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4837 if (err)
4838 return err;
4839 }
4840
4841 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4842 raw_packet_qp_state);
4843}
4844
4845static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4846 struct ib_qp_attr *qp_attr)
4847{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004848 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004849 struct mlx5_qp_context *context;
4850 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004851 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004852 int err = 0;
4853
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004854 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004855 if (!outb)
4856 return -ENOMEM;
4857
majd@mellanox.com19098df2016-01-14 19:13:03 +02004858 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004859 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004860 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004861 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004862
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004863 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4864 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4865
Eli Cohene126ba92013-07-07 17:25:49 +03004866 mlx5_state = be32_to_cpu(context->flags) >> 28;
4867
4868 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004869 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4870 qp_attr->path_mig_state =
4871 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4872 qp_attr->qkey = be32_to_cpu(context->qkey);
4873 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4874 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4875 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4876 qp_attr->qp_access_flags =
4877 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4878
4879 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004880 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4881 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004882 qp_attr->alt_pkey_index =
4883 be16_to_cpu(context->alt_path.pkey_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004884 qp_attr->alt_port_num =
4885 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03004886 }
4887
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004888 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004889 qp_attr->port_num = context->pri_path.port;
4890
4891 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4892 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4893
4894 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4895
4896 qp_attr->max_dest_rd_atomic =
4897 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4898 qp_attr->min_rnr_timer =
4899 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4900 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4901 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4902 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4903 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004904
4905out:
4906 kfree(outb);
4907 return err;
4908}
4909
Moni Shoua776a3902018-01-02 16:19:33 +02004910static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
4911 struct ib_qp_attr *qp_attr, int qp_attr_mask,
4912 struct ib_qp_init_attr *qp_init_attr)
4913{
4914 struct mlx5_core_dct *dct = &mqp->dct.mdct;
4915 u32 *out;
4916 u32 access_flags = 0;
4917 int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
4918 void *dctc;
4919 int err;
4920 int supported_mask = IB_QP_STATE |
4921 IB_QP_ACCESS_FLAGS |
4922 IB_QP_PORT |
4923 IB_QP_MIN_RNR_TIMER |
4924 IB_QP_AV |
4925 IB_QP_PATH_MTU |
4926 IB_QP_PKEY_INDEX;
4927
4928 if (qp_attr_mask & ~supported_mask)
4929 return -EINVAL;
4930 if (mqp->state != IB_QPS_RTR)
4931 return -EINVAL;
4932
4933 out = kzalloc(outlen, GFP_KERNEL);
4934 if (!out)
4935 return -ENOMEM;
4936
4937 err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
4938 if (err)
4939 goto out;
4940
4941 dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
4942
4943 if (qp_attr_mask & IB_QP_STATE)
4944 qp_attr->qp_state = IB_QPS_RTR;
4945
4946 if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
4947 if (MLX5_GET(dctc, dctc, rre))
4948 access_flags |= IB_ACCESS_REMOTE_READ;
4949 if (MLX5_GET(dctc, dctc, rwe))
4950 access_flags |= IB_ACCESS_REMOTE_WRITE;
4951 if (MLX5_GET(dctc, dctc, rae))
4952 access_flags |= IB_ACCESS_REMOTE_ATOMIC;
4953 qp_attr->qp_access_flags = access_flags;
4954 }
4955
4956 if (qp_attr_mask & IB_QP_PORT)
4957 qp_attr->port_num = MLX5_GET(dctc, dctc, port);
4958 if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
4959 qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
4960 if (qp_attr_mask & IB_QP_AV) {
4961 qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
4962 qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
4963 qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
4964 qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
4965 }
4966 if (qp_attr_mask & IB_QP_PATH_MTU)
4967 qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
4968 if (qp_attr_mask & IB_QP_PKEY_INDEX)
4969 qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
4970out:
4971 kfree(out);
4972 return err;
4973}
4974
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004975int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4976 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4977{
4978 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4979 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4980 int err = 0;
4981 u8 raw_packet_qp_state;
4982
Yishai Hadas28d61372016-05-23 15:20:56 +03004983 if (ibqp->rwq_ind_tbl)
4984 return -ENOSYS;
4985
Haggai Erand16e91d2016-02-29 15:45:05 +02004986 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4987 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4988 qp_init_attr);
4989
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004990 /* Not all of output fields are applicable, make sure to zero them */
4991 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4992 memset(qp_attr, 0, sizeof(*qp_attr));
4993
Moni Shoua776a3902018-01-02 16:19:33 +02004994 if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
4995 return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
4996 qp_attr_mask, qp_init_attr);
4997
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004998 mutex_lock(&qp->mutex);
4999
Yishai Hadasc2e53b22017-06-08 16:15:08 +03005000 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
5001 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02005002 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
5003 if (err)
5004 goto out;
5005 qp->state = raw_packet_qp_state;
5006 qp_attr->port_num = 1;
5007 } else {
5008 err = query_qp_attr(dev, qp, qp_attr);
5009 if (err)
5010 goto out;
5011 }
5012
5013 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03005014 qp_attr->cur_qp_state = qp_attr->qp_state;
5015 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
5016 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
5017
5018 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03005019 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03005020 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03005021 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03005022 } else {
5023 qp_attr->cap.max_send_wr = 0;
5024 qp_attr->cap.max_send_sge = 0;
5025 }
5026
Noa Osherovich0540d812016-06-04 15:15:32 +03005027 qp_init_attr->qp_type = ibqp->qp_type;
5028 qp_init_attr->recv_cq = ibqp->recv_cq;
5029 qp_init_attr->send_cq = ibqp->send_cq;
5030 qp_init_attr->srq = ibqp->srq;
5031 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03005032
5033 qp_init_attr->cap = qp_attr->cap;
5034
5035 qp_init_attr->create_flags = 0;
5036 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
5037 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
5038
Leon Romanovsky051f2632015-12-20 12:16:11 +02005039 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
5040 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
5041 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
5042 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
5043 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
5044 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02005045 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
5046 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02005047
Eli Cohene126ba92013-07-07 17:25:49 +03005048 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
5049 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
5050
Eli Cohene126ba92013-07-07 17:25:49 +03005051out:
5052 mutex_unlock(&qp->mutex);
5053 return err;
5054}
5055
5056struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
5057 struct ib_ucontext *context,
5058 struct ib_udata *udata)
5059{
5060 struct mlx5_ib_dev *dev = to_mdev(ibdev);
5061 struct mlx5_ib_xrcd *xrcd;
5062 int err;
5063
Saeed Mahameed938fe832015-05-28 22:28:41 +03005064 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03005065 return ERR_PTR(-ENOSYS);
5066
5067 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
5068 if (!xrcd)
5069 return ERR_PTR(-ENOMEM);
5070
Jack Morgenstein9603b612014-07-28 23:30:22 +03005071 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03005072 if (err) {
5073 kfree(xrcd);
5074 return ERR_PTR(-ENOMEM);
5075 }
5076
5077 return &xrcd->ibxrcd;
5078}
5079
5080int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
5081{
5082 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
5083 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
5084 int err;
5085
Jack Morgenstein9603b612014-07-28 23:30:22 +03005086 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Leon Romanovskyb0818082018-01-28 11:25:30 +02005087 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03005088 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03005089
5090 kfree(xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +03005091 return 0;
5092}
Yishai Hadas79b20a62016-05-23 15:20:50 +03005093
Yishai Hadas350d0e42016-08-28 14:58:18 +03005094static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
5095{
5096 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
5097 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
5098 struct ib_event event;
5099
5100 if (rwq->ibwq.event_handler) {
5101 event.device = rwq->ibwq.device;
5102 event.element.wq = &rwq->ibwq;
5103 switch (type) {
5104 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
5105 event.event = IB_EVENT_WQ_FATAL;
5106 break;
5107 default:
5108 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
5109 return;
5110 }
5111
5112 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
5113 }
5114}
5115
Maor Gottlieb03404e82017-05-30 10:29:13 +03005116static int set_delay_drop(struct mlx5_ib_dev *dev)
5117{
5118 int err = 0;
5119
5120 mutex_lock(&dev->delay_drop.lock);
5121 if (dev->delay_drop.activate)
5122 goto out;
5123
5124 err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
5125 if (err)
5126 goto out;
5127
5128 dev->delay_drop.activate = true;
5129out:
5130 mutex_unlock(&dev->delay_drop.lock);
Maor Gottliebfe248c32017-05-30 10:29:14 +03005131
5132 if (!err)
5133 atomic_inc(&dev->delay_drop.rqs_cnt);
Maor Gottlieb03404e82017-05-30 10:29:13 +03005134 return err;
5135}
5136
Yishai Hadas79b20a62016-05-23 15:20:50 +03005137static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
5138 struct ib_wq_init_attr *init_attr)
5139{
5140 struct mlx5_ib_dev *dev;
Noa Osherovich4be6da12017-01-18 15:40:04 +02005141 int has_net_offloads;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005142 __be64 *rq_pas0;
5143 void *in;
5144 void *rqc;
5145 void *wq;
5146 int inlen;
5147 int err;
5148
5149 dev = to_mdev(pd->device);
5150
5151 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005152 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005153 if (!in)
5154 return -ENOMEM;
5155
5156 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
5157 MLX5_SET(rqc, rqc, mem_rq_type,
5158 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
5159 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
5160 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
5161 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
5162 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
5163 wq = MLX5_ADDR_OF(rqc, rqc, wq);
Noa Osherovichccc87082017-10-17 18:01:13 +03005164 MLX5_SET(wq, wq, wq_type,
5165 rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
5166 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02005167 if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
5168 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
5169 mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
5170 err = -EOPNOTSUPP;
5171 goto out;
5172 } else {
5173 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
5174 }
5175 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005176 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
Noa Osherovichccc87082017-10-17 18:01:13 +03005177 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
5178 MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
5179 MLX5_SET(wq, wq, log_wqe_stride_size,
5180 rwq->single_stride_log_num_of_bytes -
5181 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
5182 MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
5183 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
5184 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005185 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
5186 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
5187 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
5188 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
5189 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
5190 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
Noa Osherovich4be6da12017-01-18 15:40:04 +02005191 has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005192 if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
Noa Osherovich4be6da12017-01-18 15:40:04 +02005193 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005194 mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
5195 err = -EOPNOTSUPP;
5196 goto out;
5197 }
5198 } else {
5199 MLX5_SET(rqc, rqc, vsd, 1);
5200 }
Noa Osherovich4be6da12017-01-18 15:40:04 +02005201 if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
5202 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
5203 mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
5204 err = -EOPNOTSUPP;
5205 goto out;
5206 }
5207 MLX5_SET(rqc, rqc, scatter_fcs, 1);
5208 }
Maor Gottlieb03404e82017-05-30 10:29:13 +03005209 if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
5210 if (!(dev->ib_dev.attrs.raw_packet_caps &
5211 IB_RAW_PACKET_CAP_DELAY_DROP)) {
5212 mlx5_ib_dbg(dev, "Delay drop is not supported\n");
5213 err = -EOPNOTSUPP;
5214 goto out;
5215 }
5216 MLX5_SET(rqc, rqc, delay_drop_en, 1);
5217 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005218 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
5219 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03005220 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Maor Gottlieb03404e82017-05-30 10:29:13 +03005221 if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
5222 err = set_delay_drop(dev);
5223 if (err) {
5224 mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
5225 err);
5226 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
5227 } else {
5228 rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
5229 }
5230 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005231out:
Yishai Hadas79b20a62016-05-23 15:20:50 +03005232 kvfree(in);
5233 return err;
5234}
5235
5236static int set_user_rq_size(struct mlx5_ib_dev *dev,
5237 struct ib_wq_init_attr *wq_init_attr,
5238 struct mlx5_ib_create_wq *ucmd,
5239 struct mlx5_ib_rwq *rwq)
5240{
5241 /* Sanity check RQ size before proceeding */
5242 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
5243 return -EINVAL;
5244
5245 if (!ucmd->rq_wqe_count)
5246 return -EINVAL;
5247
5248 rwq->wqe_count = ucmd->rq_wqe_count;
5249 rwq->wqe_shift = ucmd->rq_wqe_shift;
5250 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
5251 rwq->log_rq_stride = rwq->wqe_shift;
5252 rwq->log_rq_size = ilog2(rwq->wqe_count);
5253 return 0;
5254}
5255
5256static int prepare_user_rq(struct ib_pd *pd,
5257 struct ib_wq_init_attr *init_attr,
5258 struct ib_udata *udata,
5259 struct mlx5_ib_rwq *rwq)
5260{
5261 struct mlx5_ib_dev *dev = to_mdev(pd->device);
5262 struct mlx5_ib_create_wq ucmd = {};
5263 int err;
5264 size_t required_cmd_sz;
5265
Noa Osherovichccc87082017-10-17 18:01:13 +03005266 required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
5267 + sizeof(ucmd.single_stride_log_num_of_bytes);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005268 if (udata->inlen < required_cmd_sz) {
5269 mlx5_ib_dbg(dev, "invalid inlen\n");
5270 return -EINVAL;
5271 }
5272
5273 if (udata->inlen > sizeof(ucmd) &&
5274 !ib_is_udata_cleared(udata, sizeof(ucmd),
5275 udata->inlen - sizeof(ucmd))) {
5276 mlx5_ib_dbg(dev, "inlen is not supported\n");
5277 return -EOPNOTSUPP;
5278 }
5279
5280 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
5281 mlx5_ib_dbg(dev, "copy failed\n");
5282 return -EFAULT;
5283 }
5284
Noa Osherovichccc87082017-10-17 18:01:13 +03005285 if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03005286 mlx5_ib_dbg(dev, "invalid comp mask\n");
5287 return -EOPNOTSUPP;
Noa Osherovichccc87082017-10-17 18:01:13 +03005288 } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
5289 if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
5290 mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
5291 return -EOPNOTSUPP;
5292 }
5293 if ((ucmd.single_stride_log_num_of_bytes <
5294 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
5295 (ucmd.single_stride_log_num_of_bytes >
5296 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
5297 mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
5298 ucmd.single_stride_log_num_of_bytes,
5299 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
5300 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
5301 return -EINVAL;
5302 }
5303 if ((ucmd.single_wqe_log_num_of_strides >
5304 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
5305 (ucmd.single_wqe_log_num_of_strides <
5306 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
5307 mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
5308 ucmd.single_wqe_log_num_of_strides,
5309 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
5310 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
5311 return -EINVAL;
5312 }
5313 rwq->single_stride_log_num_of_bytes =
5314 ucmd.single_stride_log_num_of_bytes;
5315 rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
5316 rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
5317 rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005318 }
5319
5320 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
5321 if (err) {
5322 mlx5_ib_dbg(dev, "err %d\n", err);
5323 return err;
5324 }
5325
5326 err = create_user_rq(dev, pd, rwq, &ucmd);
5327 if (err) {
5328 mlx5_ib_dbg(dev, "err %d\n", err);
5329 if (err)
5330 return err;
5331 }
5332
5333 rwq->user_index = ucmd.user_index;
5334 return 0;
5335}
5336
5337struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
5338 struct ib_wq_init_attr *init_attr,
5339 struct ib_udata *udata)
5340{
5341 struct mlx5_ib_dev *dev;
5342 struct mlx5_ib_rwq *rwq;
5343 struct mlx5_ib_create_wq_resp resp = {};
5344 size_t min_resp_len;
5345 int err;
5346
5347 if (!udata)
5348 return ERR_PTR(-ENOSYS);
5349
5350 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5351 if (udata->outlen && udata->outlen < min_resp_len)
5352 return ERR_PTR(-EINVAL);
5353
5354 dev = to_mdev(pd->device);
5355 switch (init_attr->wq_type) {
5356 case IB_WQT_RQ:
5357 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
5358 if (!rwq)
5359 return ERR_PTR(-ENOMEM);
5360 err = prepare_user_rq(pd, init_attr, udata, rwq);
5361 if (err)
5362 goto err;
5363 err = create_rq(rwq, pd, init_attr);
5364 if (err)
5365 goto err_user_rq;
5366 break;
5367 default:
5368 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
5369 init_attr->wq_type);
5370 return ERR_PTR(-EINVAL);
5371 }
5372
Yishai Hadas350d0e42016-08-28 14:58:18 +03005373 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005374 rwq->ibwq.state = IB_WQS_RESET;
5375 if (udata->outlen) {
5376 resp.response_length = offsetof(typeof(resp), response_length) +
5377 sizeof(resp.response_length);
5378 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5379 if (err)
5380 goto err_copy;
5381 }
5382
Yishai Hadas350d0e42016-08-28 14:58:18 +03005383 rwq->core_qp.event = mlx5_ib_wq_event;
5384 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005385 return &rwq->ibwq;
5386
5387err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03005388 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005389err_user_rq:
Maor Gottliebfe248c32017-05-30 10:29:14 +03005390 destroy_user_rq(dev, pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005391err:
5392 kfree(rwq);
5393 return ERR_PTR(err);
5394}
5395
5396int mlx5_ib_destroy_wq(struct ib_wq *wq)
5397{
5398 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5399 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5400
Yishai Hadas350d0e42016-08-28 14:58:18 +03005401 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Maor Gottliebfe248c32017-05-30 10:29:14 +03005402 destroy_user_rq(dev, wq->pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005403 kfree(rwq);
5404
5405 return 0;
5406}
5407
Yishai Hadasc5f90922016-05-23 15:20:53 +03005408struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
5409 struct ib_rwq_ind_table_init_attr *init_attr,
5410 struct ib_udata *udata)
5411{
5412 struct mlx5_ib_dev *dev = to_mdev(device);
5413 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
5414 int sz = 1 << init_attr->log_ind_tbl_size;
5415 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
5416 size_t min_resp_len;
5417 int inlen;
5418 int err;
5419 int i;
5420 u32 *in;
5421 void *rqtc;
5422
5423 if (udata->inlen > 0 &&
5424 !ib_is_udata_cleared(udata, 0,
5425 udata->inlen))
5426 return ERR_PTR(-EOPNOTSUPP);
5427
Maor Gottliebefd7f402016-10-27 16:36:40 +03005428 if (init_attr->log_ind_tbl_size >
5429 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
5430 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
5431 init_attr->log_ind_tbl_size,
5432 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
5433 return ERR_PTR(-EINVAL);
5434 }
5435
Yishai Hadasc5f90922016-05-23 15:20:53 +03005436 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5437 if (udata->outlen && udata->outlen < min_resp_len)
5438 return ERR_PTR(-EINVAL);
5439
5440 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
5441 if (!rwq_ind_tbl)
5442 return ERR_PTR(-ENOMEM);
5443
5444 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005445 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadasc5f90922016-05-23 15:20:53 +03005446 if (!in) {
5447 err = -ENOMEM;
5448 goto err;
5449 }
5450
5451 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
5452
5453 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
5454 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
5455
5456 for (i = 0; i < sz; i++)
5457 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
5458
5459 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
5460 kvfree(in);
5461
5462 if (err)
5463 goto err;
5464
5465 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
5466 if (udata->outlen) {
5467 resp.response_length = offsetof(typeof(resp), response_length) +
5468 sizeof(resp.response_length);
5469 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5470 if (err)
5471 goto err_copy;
5472 }
5473
5474 return &rwq_ind_tbl->ib_rwq_ind_tbl;
5475
5476err_copy:
5477 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5478err:
5479 kfree(rwq_ind_tbl);
5480 return ERR_PTR(err);
5481}
5482
5483int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
5484{
5485 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
5486 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
5487
5488 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5489
5490 kfree(rwq_ind_tbl);
5491 return 0;
5492}
5493
Yishai Hadas79b20a62016-05-23 15:20:50 +03005494int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
5495 u32 wq_attr_mask, struct ib_udata *udata)
5496{
5497 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5498 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5499 struct mlx5_ib_modify_wq ucmd = {};
5500 size_t required_cmd_sz;
5501 int curr_wq_state;
5502 int wq_state;
5503 int inlen;
5504 int err;
5505 void *rqc;
5506 void *in;
5507
5508 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
5509 if (udata->inlen < required_cmd_sz)
5510 return -EINVAL;
5511
5512 if (udata->inlen > sizeof(ucmd) &&
5513 !ib_is_udata_cleared(udata, sizeof(ucmd),
5514 udata->inlen - sizeof(ucmd)))
5515 return -EOPNOTSUPP;
5516
5517 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
5518 return -EFAULT;
5519
5520 if (ucmd.comp_mask || ucmd.reserved)
5521 return -EOPNOTSUPP;
5522
5523 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005524 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005525 if (!in)
5526 return -ENOMEM;
5527
5528 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
5529
5530 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
5531 wq_attr->curr_wq_state : wq->state;
5532 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
5533 wq_attr->wq_state : curr_wq_state;
5534 if (curr_wq_state == IB_WQS_ERR)
5535 curr_wq_state = MLX5_RQC_STATE_ERR;
5536 if (wq_state == IB_WQS_ERR)
5537 wq_state = MLX5_RQC_STATE_ERR;
5538 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5539 MLX5_SET(rqc, rqc, state, wq_state);
5540
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005541 if (wq_attr_mask & IB_WQ_FLAGS) {
5542 if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
5543 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
5544 MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
5545 mlx5_ib_dbg(dev, "VLAN offloads are not "
5546 "supported\n");
5547 err = -EOPNOTSUPP;
5548 goto out;
5549 }
5550 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5551 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
5552 MLX5_SET(rqc, rqc, vsd,
5553 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
5554 }
Noa Osherovichb1383aa2017-10-29 13:59:45 +02005555
5556 if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
5557 mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
5558 err = -EOPNOTSUPP;
5559 goto out;
5560 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005561 }
5562
Majd Dibbiny23a69642017-01-18 15:25:10 +02005563 if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5564 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
5565 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5566 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Parav Pandite1f24a72017-04-16 07:29:29 +03005567 MLX5_SET(rqc, rqc, counter_set_id,
5568 dev->port->cnts.set_id);
Majd Dibbiny23a69642017-01-18 15:25:10 +02005569 } else
5570 pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
5571 dev->ib_dev.name);
5572 }
5573
Yishai Hadas350d0e42016-08-28 14:58:18 +03005574 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005575 if (!err)
5576 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5577
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005578out:
5579 kvfree(in);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005580 return err;
5581}