blob: 55ed6bb2f6c724a0c4b295ce793b9c6cab1dad04 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
Paulo Zanoni5697d602016-11-11 14:57:41 -020051 return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
Paulo Zanoni57105022015-11-04 17:10:46 -020052}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
Paulo Zanoni5697d602016-11-11 14:57:41 -020056 return INTEL_GEN(dev_priv) < 4;
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030057}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
Paulo Zanoni5697d602016-11-11 14:57:41 -020061 return INTEL_GEN(dev_priv) <= 3;
Paulo Zanoni010cf732016-01-19 11:35:48 -020062}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 if (width)
Ville Syrjälä73714c02017-03-31 21:00:56 +030086 *width = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030087 if (height)
Ville Syrjälä73714c02017-03-31 21:00:56 +030088 *height = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030089}
90
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
92 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030094 int lines;
95
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020096 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanoni79f26242016-10-21 13:55:45 -020097 if (INTEL_GEN(dev_priv) == 7)
Paulo Zanonic5ecd462015-10-15 14:19:21 -030098 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -020099 else if (INTEL_GEN(dev_priv) >= 8)
100 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300101
102 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200103 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104}
105
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300106static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200107{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200108 u32 fbc_ctl;
109
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200110 /* Disable compression */
111 fbc_ctl = I915_READ(FBC_CONTROL);
112 if ((fbc_ctl & FBC_CTL_EN) == 0)
113 return;
114
115 fbc_ctl &= ~FBC_CTL_EN;
116 I915_WRITE(FBC_CONTROL, fbc_ctl);
117
118 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100119 if (intel_wait_for_register(dev_priv,
120 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
121 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200122 DRM_DEBUG_KMS("FBC idle timed out\n");
123 return;
124 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200125}
126
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200127static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200128{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200129 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200130 int cfb_pitch;
131 int i;
132 u32 fbc_ctl;
133
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200134 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
136 if (params->fb.stride < cfb_pitch)
137 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138
139 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300140 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200141 cfb_pitch = (cfb_pitch / 32) - 1;
142 else
143 cfb_pitch = (cfb_pitch / 64) - 1;
144
145 /* Clear old tags */
146 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300147 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
Paulo Zanoni7733b492015-07-07 15:26:04 -0300149 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200150 u32 fbc_ctl2;
151
152 /* Set it up... */
153 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200154 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200155 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200156 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200157 }
158
159 /* enable it... */
160 fbc_ctl = I915_READ(FBC_CONTROL);
161 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
162 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300163 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200164 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
165 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000166 fbc_ctl |= params->vma->fence->id;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200168}
169
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300170static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200171{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200172 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
173}
174
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200175static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200176{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200177 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178 u32 dpfc_ctl;
179
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200180 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200181 if (params->fb.format->cpp[0] == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
183 else
184 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200185
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000186 if (params->vma->fence) {
187 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100188 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
189 } else {
190 I915_WRITE(DPFC_FENCE_YOFF, 0);
191 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192
193 /* enable it... */
194 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200195}
196
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300197static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200198{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200199 u32 dpfc_ctl;
200
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 /* Disable compression */
202 dpfc_ctl = I915_READ(DPFC_CONTROL);
203 if (dpfc_ctl & DPFC_CTL_EN) {
204 dpfc_ctl &= ~DPFC_CTL_EN;
205 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206 }
207}
208
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300209static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200210{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200211 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
212}
213
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200214/* This function forces a CFB recompression through the nuke operation. */
215static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200217 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
218 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200219}
220
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200221static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200222{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200223 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200224 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300225 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200227 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200228 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300229 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200230
Paulo Zanonice65e472015-06-30 10:53:05 -0300231 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
238 break;
239 case 1:
240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
241 break;
242 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100243
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000244 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100245 dpfc_ctl |= DPFC_CTL_FENCE_EN;
246 if (IS_GEN5(dev_priv))
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000247 dpfc_ctl |= params->vma->fence->id;
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100248 if (IS_GEN6(dev_priv)) {
249 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000250 SNB_CPU_FENCE_ENABLE |
251 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100252 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
253 params->crtc.fence_y_offset);
254 }
255 } else {
256 if (IS_GEN6(dev_priv)) {
257 I915_WRITE(SNB_DPFC_CTL_SA, 0);
258 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
259 }
260 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200262 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000263 I915_WRITE(ILK_FBC_RT_BASE,
264 i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 /* enable it... */
266 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
267
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200268 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200269}
270
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300271static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200272{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200273 u32 dpfc_ctl;
274
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 /* Disable compression */
276 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
277 if (dpfc_ctl & DPFC_CTL_EN) {
278 dpfc_ctl &= ~DPFC_CTL_EN;
279 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200280 }
281}
282
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300283static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200284{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
286}
287
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200288static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200289{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200290 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200291 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300292 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200293
Praveen Paneri5654a162017-08-11 00:00:33 +0530294 /* Display WA #0529: skl, kbl, bxt. */
295 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) {
296 u32 val = I915_READ(CHICKEN_MISC_4);
297
298 val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
299
300 if (i915_gem_object_get_tiling(params->vma->obj) !=
301 I915_TILING_X)
302 val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
303
304 I915_WRITE(CHICKEN_MISC_4, val);
305 }
306
Paulo Zanonid8514d62015-06-12 14:36:21 -0300307 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300308 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200309 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300310
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200311 if (params->fb.format->cpp[0] == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300312 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200313
Paulo Zanonice65e472015-06-30 10:53:05 -0300314 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200315 case 4:
316 case 3:
317 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
318 break;
319 case 2:
320 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
321 break;
322 case 1:
323 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
324 break;
325 }
326
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000327 if (params->vma->fence) {
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100328 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
329 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000330 SNB_CPU_FENCE_ENABLE |
331 params->vma->fence->id);
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100332 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
333 } else {
334 I915_WRITE(SNB_DPFC_CTL_SA,0);
335 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
336 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200337
338 if (dev_priv->fbc.false_color)
339 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
340
Paulo Zanoni7733b492015-07-07 15:26:04 -0300341 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200342 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
343 I915_WRITE(ILK_DISPLAY_CHICKEN1,
344 I915_READ(ILK_DISPLAY_CHICKEN1) |
345 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300346 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200347 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200348 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
349 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200350 HSW_FBCQ_DIS);
351 }
352
Paulo Zanoni57012be92015-09-14 15:20:00 -0300353 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
354
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200355 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200356}
357
Paulo Zanoni8c400742016-01-29 18:57:39 -0200358static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5697d602016-11-11 14:57:41 -0200360 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200361 return ilk_fbc_is_active(dev_priv);
362 else if (IS_GM45(dev_priv))
363 return g4x_fbc_is_active(dev_priv);
364 else
365 return i8xx_fbc_is_active(dev_priv);
366}
367
368static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
369{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200370 struct intel_fbc *fbc = &dev_priv->fbc;
371
372 fbc->active = true;
373
Paulo Zanoni5697d602016-11-11 14:57:41 -0200374 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200375 gen7_fbc_activate(dev_priv);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200376 else if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200377 ilk_fbc_activate(dev_priv);
378 else if (IS_GM45(dev_priv))
379 g4x_fbc_activate(dev_priv);
380 else
381 i8xx_fbc_activate(dev_priv);
382}
383
384static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
385{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200386 struct intel_fbc *fbc = &dev_priv->fbc;
387
388 fbc->active = false;
389
Paulo Zanoni5697d602016-11-11 14:57:41 -0200390 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200391 ilk_fbc_deactivate(dev_priv);
392 else if (IS_GM45(dev_priv))
393 g4x_fbc_deactivate(dev_priv);
394 else
395 i8xx_fbc_deactivate(dev_priv);
396}
397
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800398/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300399 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300400 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800401 *
402 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200403 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800404 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200405 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800406 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300407bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200408{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300409 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200410}
411
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200412static void intel_fbc_work_fn(struct work_struct *__work)
413{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200414 struct drm_i915_private *dev_priv =
415 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200416 struct intel_fbc *fbc = &dev_priv->fbc;
417 struct intel_fbc_work *work = &fbc->work;
418 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100419 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200420
421 if (drm_crtc_vblank_get(&crtc->base)) {
422 DRM_ERROR("vblank not available for FBC on pipe %c\n",
423 pipe_name(crtc->pipe));
424
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200425 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200426 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200427 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200428 return;
429 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200430
Paulo Zanoni128d7352015-10-26 16:27:49 -0200431retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200432 /* Delay the actual enabling to let pageflipping cease and the
433 * display to settle before starting the compression. Note that
434 * this delay also serves a second purpose: it allows for a
435 * vblank to pass after disabling the FBC before we attempt
436 * to modify the control registers.
437 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200438 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200439 *
440 * It is also worth mentioning that since work->scheduled_vblank can be
441 * updated multiple times by the other threads, hitting the timeout is
442 * not an error condition. We'll just end up hitting the "goto retry"
443 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200444 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200445 wait_event_timeout(vblank->queue,
446 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
447 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200448
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200449 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200450
451 /* Were we cancelled? */
452 if (!work->scheduled)
453 goto out;
454
455 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200456 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200457 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200458 goto retry;
459 }
460
Paulo Zanoni8c400742016-01-29 18:57:39 -0200461 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200462
463 work->scheduled = false;
464
465out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200466 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200467 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200468}
469
Paulo Zanoni128d7352015-10-26 16:27:49 -0200470static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
471{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100472 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200473 struct intel_fbc *fbc = &dev_priv->fbc;
474 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200475
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200476 WARN_ON(!mutex_is_locked(&fbc->lock));
Daniel Vetter2ae9e362017-08-11 09:23:27 +0200477 if (WARN_ON(!fbc->enabled))
478 return;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200479
Paulo Zanonica18d512016-01-21 18:03:05 -0200480 if (drm_crtc_vblank_get(&crtc->base)) {
481 DRM_ERROR("vblank not available for FBC on pipe %c\n",
482 pipe_name(crtc->pipe));
483 return;
484 }
485
Paulo Zanonie35be232016-01-18 15:56:58 -0200486 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
487 * this function since we're not releasing fbc.lock, so it won't have an
488 * opportunity to grab it to discover that it was cancelled. So we just
489 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200490 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200491 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
492 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200493
494 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200495}
496
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200497static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300498{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200499 struct intel_fbc *fbc = &dev_priv->fbc;
500
501 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300502
Paulo Zanonie35be232016-01-18 15:56:58 -0200503 /* Calling cancel_work() here won't help due to the fact that the work
504 * function grabs fbc->lock. Just set scheduled to false so the work
505 * function can know it was cancelled. */
506 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300507
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200508 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200509 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300510}
511
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200512static bool multiple_pipes_ok(struct intel_crtc *crtc,
513 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300514{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200515 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200516 struct intel_fbc *fbc = &dev_priv->fbc;
517 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300518
Paulo Zanoni010cf732016-01-19 11:35:48 -0200519 /* Don't even bother tracking anything we don't need. */
520 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300521 return true;
522
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300523 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200524 fbc->visible_pipes_mask |= (1 << pipe);
525 else
526 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300527
Paulo Zanoni010cf732016-01-19 11:35:48 -0200528 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300529}
530
Paulo Zanoni7733b492015-07-07 15:26:04 -0300531static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300532 struct drm_mm_node *node,
533 int size,
534 int fb_cpp)
535{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300536 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300537 int compression_threshold = 1;
538 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300539 u64 end;
540
541 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
542 * reserved range size, so it always assumes the maximum (8mb) is used.
543 * If we enable FBC using a CFB on that memory range we'll get FIFO
544 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800545 if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300546 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300547 else
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200548 end = U64_MAX;
Paulo Zanonifc786722015-07-02 19:25:08 -0300549
550 /* HACK: This code depends on what we will do in *_enable_fbc. If that
551 * code changes, this code needs to change as well.
552 *
553 * The enable_fbc code will attempt to use one of our 2 compression
554 * thresholds, therefore, in that case, we only have 1 resort.
555 */
556
557 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300558 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
559 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300560 if (ret == 0)
561 return compression_threshold;
562
563again:
564 /* HW's ability to limit the CFB is 1:4 */
565 if (compression_threshold > 4 ||
566 (fb_cpp == 2 && compression_threshold == 2))
567 return 0;
568
Paulo Zanonia9da5122015-09-14 15:19:57 -0300569 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
570 4096, 0, end);
Paulo Zanoni5697d602016-11-11 14:57:41 -0200571 if (ret && INTEL_GEN(dev_priv) <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300572 return 0;
573 } else if (ret) {
574 compression_threshold <<= 1;
575 goto again;
576 } else {
577 return compression_threshold;
578 }
579}
580
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300581static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300582{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100583 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200584 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300585 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300586 int size, fb_cpp, ret;
587
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200588 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300589
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200590 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200591 fb_cpp = fbc->state_cache.fb.format->cpp[0];
Paulo Zanonifc786722015-07-02 19:25:08 -0300592
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200593 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300594 size, fb_cpp);
595 if (!ret)
596 goto err_llb;
597 else if (ret > 1) {
598 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
599
600 }
601
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200602 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300603
Paulo Zanoni5697d602016-11-11 14:57:41 -0200604 if (INTEL_GEN(dev_priv) >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200605 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300606 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200607 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300608 } else {
609 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
610 if (!compressed_llb)
611 goto err_fb;
612
613 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
614 4096, 4096);
615 if (ret)
616 goto err_fb;
617
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200618 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300619
620 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200621 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300622 I915_WRITE(FBC_LL_BASE,
623 dev_priv->mm.stolen_base + compressed_llb->start);
624 }
625
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300626 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200627 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300628
629 return 0;
630
631err_fb:
632 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200633 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300634err_llb:
Chris Wilson8d0e9bc2017-02-23 12:20:37 +0000635 if (drm_mm_initialized(&dev_priv->mm.stolen))
636 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
Paulo Zanonifc786722015-07-02 19:25:08 -0300637 return -ENOSPC;
638}
639
Paulo Zanoni7733b492015-07-07 15:26:04 -0300640static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300641{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200642 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300643
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200644 if (drm_mm_node_allocated(&fbc->compressed_fb))
645 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
646
647 if (fbc->compressed_llb) {
648 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
649 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300650 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300651}
652
Paulo Zanoni7733b492015-07-07 15:26:04 -0300653void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300654{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200655 struct intel_fbc *fbc = &dev_priv->fbc;
656
Paulo Zanoni9f218332015-09-23 12:52:27 -0300657 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300658 return;
659
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200660 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300661 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200662 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300663}
664
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300665static bool stride_is_valid(struct drm_i915_private *dev_priv,
666 unsigned int stride)
667{
668 /* These should have been caught earlier. */
669 WARN_ON(stride < 512);
670 WARN_ON((stride & (64 - 1)) != 0);
671
672 /* Below are the additional FBC restrictions. */
673
674 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
675 return stride == 4096 || stride == 8192;
676
677 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
678 return false;
679
680 if (stride > 16384)
681 return false;
682
683 return true;
684}
685
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200686static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
687 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300688{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200689 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300690 case DRM_FORMAT_XRGB8888:
691 case DRM_FORMAT_XBGR8888:
692 return true;
693 case DRM_FORMAT_XRGB1555:
694 case DRM_FORMAT_RGB565:
695 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200696 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300697 return false;
698 /* WaFbcOnly1to1Ratio:ctg */
699 if (IS_G4X(dev_priv))
700 return false;
701 return true;
702 default:
703 return false;
704 }
705}
706
Paulo Zanoni856312a2015-10-01 19:57:12 -0300707/*
708 * For some reason, the hardware tracking starts looking at whatever we
709 * programmed as the display plane base address register. It does not look at
710 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
711 * variables instead of just looking at the pipe/plane size.
712 */
713static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300714{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200716 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300717 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300718
Paulo Zanoni5697d602016-11-11 14:57:41 -0200719 if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300720 max_w = 4096;
721 max_h = 4096;
Paulo Zanoni5697d602016-11-11 14:57:41 -0200722 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300723 max_w = 4096;
724 max_h = 2048;
725 } else {
726 max_w = 2048;
727 max_h = 1536;
728 }
729
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200730 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
731 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300732 effective_w += crtc->adjusted_x;
733 effective_h += crtc->adjusted_y;
734
735 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300736}
737
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200738static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
739 struct intel_crtc_state *crtc_state,
740 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200741{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100742 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200743 struct intel_fbc *fbc = &dev_priv->fbc;
744 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200745 struct drm_framebuffer *fb = plane_state->base.fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000746
747 cache->vma = NULL;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200748
749 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
750 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200751 cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200752
753 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä73714c02017-03-31 21:00:56 +0300754 /*
755 * Src coordinates are already rotated by 270 degrees for
756 * the 90/270 degree plane rotation cases (to match the
757 * GTT mapping), hence no need to account for rotation here.
758 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300759 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
760 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
761 cache->plane.visible = plane_state->base.visible;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200762
763 if (!cache->plane.visible)
764 return;
765
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200766 cache->fb.format = fb->format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200767 cache->fb.stride = fb->pitches[0];
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000768
769 cache->vma = plane_state->vma;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200770}
771
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200772static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200773{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100774 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200775 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200776 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200777
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300778 /* We don't need to use a state cache here since this information is
779 * global for all CRTC.
780 */
781 if (fbc->underrun_detected) {
782 fbc->no_fbc_reason = "underrun detected";
783 return false;
784 }
785
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000786 if (!cache->vma) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200787 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200788 return false;
789 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200790
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200791 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
792 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200793 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200794 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200795 }
796
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200797 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200798 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200799 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200800 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300801
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200802 /* The use of a CPU fence is mandatory in order to detect writes
803 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100804 *
805 * Note that is possible for a tiled surface to be unmappable (and
806 * so have no fence associated with it) due to aperture constaints
807 * at the time of pinning.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200808 */
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000809 if (!cache->vma->fence) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100810 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
811 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200812 }
Paulo Zanoni5697d602016-11-11 14:57:41 -0200813 if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
Robert Fossc2c446a2017-05-19 16:50:17 -0400814 cache->plane.rotation != DRM_MODE_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200815 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200816 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200817 }
818
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200819 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200820 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200821 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300822 }
823
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200824 if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200825 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200826 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300827 }
828
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300829 /* WaFbcExceedCdClockThreshold:hsw,bdw */
830 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200831 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200832 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200833 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300834 }
835
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300836 /* It is possible for the required CFB size change without a
837 * crtc->disable + crtc->enable since it is possible to change the
838 * stride without triggering a full modeset. Since we try to
839 * over-allocate the CFB, there's a chance we may keep FBC enabled even
840 * if this happens, but if we exceed the current CFB size we'll have to
841 * disable FBC. Notice that it would be possible to disable FBC, wait
842 * for a frame, free the stolen node, then try to reenable FBC in case
843 * we didn't get any invalidate/deactivate calls, but this would require
844 * a lot of tracking just for a specific case. If we conclude it's an
845 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200846 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200847 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200848 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200849 return false;
850 }
851
852 return true;
853}
854
Paulo Zanoniee2be302016-11-11 14:57:37 -0200855static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200856{
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200857 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200858
Chris Wilsonc0336662016-05-06 15:40:21 +0100859 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200860 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200861 return false;
862 }
863
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200864 if (!i915.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300865 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200866 return false;
867 }
868
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300869 if (fbc->underrun_detected) {
870 fbc->no_fbc_reason = "underrun detected";
871 return false;
872 }
873
Paulo Zanoniee2be302016-11-11 14:57:37 -0200874 return true;
875}
876
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200877static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
878 struct intel_fbc_reg_params *params)
879{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100880 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200881 struct intel_fbc *fbc = &dev_priv->fbc;
882 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200883
884 /* Since all our fields are integer types, use memset here so the
885 * comparison function can rely on memcmp because the padding will be
886 * zero. */
887 memset(params, 0, sizeof(*params));
888
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000889 params->vma = cache->vma;
890
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200891 params->crtc.pipe = crtc->pipe;
892 params->crtc.plane = crtc->plane;
893 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
894
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200895 params->fb.format = cache->fb.format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200896 params->fb.stride = cache->fb.stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200897
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200898 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Praveen Paneri5654a162017-08-11 00:00:33 +0530899
900 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
901 params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
902 32 * fbc->threshold) * 8;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200903}
904
905static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
906 struct intel_fbc_reg_params *params2)
907{
908 /* We can use this since intel_fbc_get_reg_params() does a memset. */
909 return memcmp(params1, params2, sizeof(*params1)) == 0;
910}
911
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200912void intel_fbc_pre_update(struct intel_crtc *crtc,
913 struct intel_crtc_state *crtc_state,
914 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200915{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100916 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200917 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200918
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200919 if (!fbc_supported(dev_priv))
920 return;
921
922 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200923
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200924 if (!multiple_pipes_ok(crtc, plane_state)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200925 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200926 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200927 }
928
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200929 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200930 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200931
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200932 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200933
Paulo Zanoni212890c2016-01-19 11:35:43 -0200934deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200935 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200936unlock:
937 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200938}
939
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200940static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200941{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200943 struct intel_fbc *fbc = &dev_priv->fbc;
944 struct intel_fbc_reg_params old_params;
945
946 WARN_ON(!mutex_is_locked(&fbc->lock));
947
948 if (!fbc->enabled || fbc->crtc != crtc)
949 return;
950
951 if (!intel_fbc_can_activate(crtc)) {
952 WARN_ON(fbc->active);
953 return;
954 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200955
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200956 old_params = fbc->params;
957 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200958
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200959 /* If the scanout has not changed, don't modify the FBC settings.
960 * Note that we make the fundamental assumption that the fb->obj
961 * cannot be unpinned (and have its GTT offset and fence revoked)
962 * without first being decoupled from the scanout and FBC disabled.
963 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200964 if (fbc->active &&
965 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200966 return;
967
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200968 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300969 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200970 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300971}
972
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200973void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300974{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100975 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200976 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300977
Paulo Zanoni9f218332015-09-23 12:52:27 -0300978 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300979 return;
980
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200981 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200982 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200983 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200984}
985
Paulo Zanoni261fe992016-01-19 11:35:40 -0200986static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
987{
988 if (fbc->enabled)
989 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
990 else
991 return fbc->possible_framebuffer_bits;
992}
993
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200994void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
995 unsigned int frontbuffer_bits,
996 enum fb_op_origin origin)
997{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200998 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200999
Paulo Zanoni9f218332015-09-23 12:52:27 -03001000 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001001 return;
1002
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001003 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001004 return;
1005
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001006 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001007
Paulo Zanoni261fe992016-01-19 11:35:40 -02001008 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001009
Paulo Zanoni5bc40472016-01-19 11:35:53 -02001010 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -02001011 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001012
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001013 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001014}
1015
1016void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001017 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001018{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001019 struct intel_fbc *fbc = &dev_priv->fbc;
1020
Paulo Zanoni9f218332015-09-23 12:52:27 -03001021 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001022 return;
1023
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001024 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001025
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001026 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001027
Paulo Zanoniab28a542016-04-04 18:17:15 -03001028 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1029 goto out;
1030
Paulo Zanoni261fe992016-01-19 11:35:40 -02001031 if (!fbc->busy_bits && fbc->enabled &&
1032 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001033 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001034 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001035 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001036 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001037 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001038
Paulo Zanoniab28a542016-04-04 18:17:15 -03001039out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001040 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001041}
1042
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001043/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001044 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1045 * @dev_priv: i915 device instance
1046 * @state: the atomic state structure
1047 *
1048 * This function looks at the proposed state for CRTCs and planes, then chooses
1049 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1050 * true.
1051 *
1052 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1053 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1054 */
1055void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1056 struct drm_atomic_state *state)
1057{
1058 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001059 struct drm_plane *plane;
1060 struct drm_plane_state *plane_state;
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001061 bool crtc_chosen = false;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001062 int i;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001063
1064 mutex_lock(&fbc->lock);
1065
Paulo Zanoni4f8f2252016-11-11 14:57:39 -02001066 /* Does this atomic commit involve the CRTC currently tied to FBC? */
1067 if (fbc->crtc &&
1068 !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base))
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001069 goto out;
1070
Paulo Zanoniee2be302016-11-11 14:57:37 -02001071 if (!intel_fbc_can_enable(dev_priv))
1072 goto out;
1073
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001074 /* Simply choose the first CRTC that is compatible and has a visible
1075 * plane. We could go for fancier schemes such as checking the plane
1076 * size, but this would just affect the few platforms that don't tie FBC
1077 * to pipe or plane A. */
Maarten Lankhorste96b2062017-03-09 15:52:02 +01001078 for_each_new_plane_in_state(state, plane, plane_state, i) {
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001079 struct intel_plane_state *intel_plane_state =
1080 to_intel_plane_state(plane_state);
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001081 struct intel_crtc_state *intel_crtc_state;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001082 struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc);
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001083
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001084 if (!intel_plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001085 continue;
1086
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001087 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
1088 continue;
1089
1090 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
Paulo Zanoni03e39102016-11-11 14:57:35 -02001091 continue;
1092
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001093 intel_crtc_state = to_intel_crtc_state(
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001094 drm_atomic_get_existing_crtc_state(state, &crtc->base));
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001095
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001096 intel_crtc_state->enable_fbc = true;
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001097 crtc_chosen = true;
Paulo Zanoniba67fab2016-11-11 14:57:36 -02001098 break;
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001099 }
1100
Paulo Zanonif7e9b002016-11-11 14:57:38 -02001101 if (!crtc_chosen)
1102 fbc->no_fbc_reason = "no suitable CRTC for FBC";
1103
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001104out:
1105 mutex_unlock(&fbc->lock);
1106}
1107
1108/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001109 * intel_fbc_enable: tries to enable FBC on the CRTC
1110 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001111 * @crtc_state: corresponding &drm_crtc_state for @crtc
1112 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001113 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001114 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001115 * possible. Notice that it doesn't activate FBC. It is valid to call
1116 * intel_fbc_enable multiple times for the same pipe without an
1117 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001118 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001119void intel_fbc_enable(struct intel_crtc *crtc,
1120 struct intel_crtc_state *crtc_state,
1121 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001122{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001124 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001125
1126 if (!fbc_supported(dev_priv))
1127 return;
1128
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001129 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001130
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001131 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001132 WARN_ON(fbc->crtc == NULL);
1133 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001134 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001135 WARN_ON(fbc->active);
1136 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001137 goto out;
1138 }
1139
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001140 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001141 goto out;
1142
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001143 WARN_ON(fbc->active);
1144 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001145
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001146 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001147 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001148 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001149 goto out;
1150 }
1151
Paulo Zanonid029bca2015-10-15 10:44:46 -03001152 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001153 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001154
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001155 fbc->enabled = true;
1156 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001157out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001158 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001159}
1160
1161/**
1162 * __intel_fbc_disable - disable FBC
1163 * @dev_priv: i915 device instance
1164 *
1165 * This is the low level function that actually disables FBC. Callers should
1166 * grab the FBC lock.
1167 */
1168static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1169{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001170 struct intel_fbc *fbc = &dev_priv->fbc;
1171 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001172
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001173 WARN_ON(!mutex_is_locked(&fbc->lock));
1174 WARN_ON(!fbc->enabled);
1175 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001176 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001177
1178 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1179
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001180 __intel_fbc_cleanup_cfb(dev_priv);
1181
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001182 fbc->enabled = false;
1183 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001184}
1185
1186/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001187 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001188 * @crtc: the CRTC
1189 *
1190 * This function disables FBC if it's associated with the provided CRTC.
1191 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001192void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001193{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001194 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001195 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001196
1197 if (!fbc_supported(dev_priv))
1198 return;
1199
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001200 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001201 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001202 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001203 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001204
1205 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001206}
1207
1208/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001209 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001210 * @dev_priv: i915 device instance
1211 *
1212 * This function disables FBC regardless of which CRTC is associated with it.
1213 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001214void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001215{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001216 struct intel_fbc *fbc = &dev_priv->fbc;
1217
Paulo Zanonid029bca2015-10-15 10:44:46 -03001218 if (!fbc_supported(dev_priv))
1219 return;
1220
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001221 mutex_lock(&fbc->lock);
1222 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001223 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001224 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001225
1226 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001227}
1228
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001229static void intel_fbc_underrun_work_fn(struct work_struct *work)
1230{
1231 struct drm_i915_private *dev_priv =
1232 container_of(work, struct drm_i915_private, fbc.underrun_work);
1233 struct intel_fbc *fbc = &dev_priv->fbc;
1234
1235 mutex_lock(&fbc->lock);
1236
1237 /* Maybe we were scheduled twice. */
Daniel Vetter2ae9e362017-08-11 09:23:27 +02001238 if (fbc->underrun_detected || !fbc->enabled)
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001239 goto out;
1240
1241 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1242 fbc->underrun_detected = true;
1243
1244 intel_fbc_deactivate(dev_priv);
1245out:
1246 mutex_unlock(&fbc->lock);
1247}
1248
1249/**
1250 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1251 * @dev_priv: i915 device instance
1252 *
1253 * Without FBC, most underruns are harmless and don't really cause too many
1254 * problems, except for an annoying message on dmesg. With FBC, underruns can
1255 * become black screens or even worse, especially when paired with bad
1256 * watermarks. So in order for us to be on the safe side, completely disable FBC
1257 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1258 * already suggests that watermarks may be bad, so try to be as safe as
1259 * possible.
1260 *
1261 * This function is called from the IRQ handler.
1262 */
1263void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1264{
1265 struct intel_fbc *fbc = &dev_priv->fbc;
1266
1267 if (!fbc_supported(dev_priv))
1268 return;
1269
1270 /* There's no guarantee that underrun_detected won't be set to true
1271 * right after this check and before the work is scheduled, but that's
1272 * not a problem since we'll check it again under the work function
1273 * while FBC is locked. This check here is just to prevent us from
1274 * unnecessarily scheduling the work, and it relies on the fact that we
1275 * never switch underrun_detect back to false after it's true. */
1276 if (READ_ONCE(fbc->underrun_detected))
1277 return;
1278
1279 schedule_work(&fbc->underrun_work);
1280}
1281
Paulo Zanonid029bca2015-10-15 10:44:46 -03001282/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001283 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1284 * @dev_priv: i915 device instance
1285 *
1286 * The FBC code needs to track CRTC visibility since the older platforms can't
1287 * have FBC enabled while multiple pipes are used. This function does the
1288 * initial setup at driver load to make sure FBC is matching the real hardware.
1289 */
1290void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1291{
1292 struct intel_crtc *crtc;
1293
1294 /* Don't even bother tracking anything if we don't need. */
1295 if (!no_fbc_on_multiple_pipes(dev_priv))
1296 return;
1297
Chris Wilson91c8a322016-07-05 10:40:23 +01001298 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä525b9312016-10-31 22:37:02 +02001299 if (intel_crtc_active(crtc) &&
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01001300 crtc->base.primary->state->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001301 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1302}
1303
Paulo Zanoni80788a02016-04-13 16:01:09 -03001304/*
1305 * The DDX driver changes its behavior depending on the value it reads from
1306 * i915.enable_fbc, so sanitize it by translating the default value into either
1307 * 0 or 1 in order to allow it to know what's going on.
1308 *
1309 * Notice that this is done at driver initialization and we still allow user
1310 * space to change the value during runtime without sanitizing it again. IGT
1311 * relies on being able to change i915.enable_fbc at runtime.
1312 */
1313static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1314{
1315 if (i915.enable_fbc >= 0)
1316 return !!i915.enable_fbc;
1317
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001318 if (!HAS_FBC(dev_priv))
1319 return 0;
1320
Paulo Zanonifd7d6c52016-12-23 10:23:58 -02001321 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
Paulo Zanoni80788a02016-04-13 16:01:09 -03001322 return 1;
1323
1324 return 0;
1325}
1326
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001327static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1328{
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001329 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
Chris Wilson80debff2017-05-25 13:16:12 +01001330 if (intel_vtd_active() &&
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001331 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1332 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1333 return true;
1334 }
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001335
1336 return false;
1337}
1338
Paulo Zanoni010cf732016-01-19 11:35:48 -02001339/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001340 * intel_fbc_init - Initialize FBC
1341 * @dev_priv: the i915 device
1342 *
1343 * This function might be called during PM init process.
1344 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001345void intel_fbc_init(struct drm_i915_private *dev_priv)
1346{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001347 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001348 enum pipe pipe;
1349
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001350 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001351 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001352 mutex_init(&fbc->lock);
1353 fbc->enabled = false;
1354 fbc->active = false;
1355 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001356
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001357 if (need_fbc_vtd_wa(dev_priv))
1358 mkwrite_device_info(dev_priv)->has_fbc = false;
1359
Paulo Zanoni80788a02016-04-13 16:01:09 -03001360 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1361 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1362
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001363 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001364 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001365 return;
1366 }
1367
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001368 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001369 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001370 INTEL_FRONTBUFFER_PRIMARY(pipe);
1371
Paulo Zanoni57105022015-11-04 17:10:46 -02001372 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001373 break;
1374 }
1375
Paulo Zanoni8c400742016-01-29 18:57:39 -02001376 /* This value was pulled out of someone's hat */
Paulo Zanoni5697d602016-11-11 14:57:41 -02001377 if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001378 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001379
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001380 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001381 * deactivate it in case the BIOS activated it to make sure software
1382 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001383 if (intel_fbc_hw_is_active(dev_priv))
1384 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001385}