blob: 104b145f506de76a54f573eb420cc423954f0861 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
345 cmd |= DWC3_DEPCMD_CLEARPENDIN;
346
347 memset(&params, 0, sizeof(params));
348
Felipe Balbi2cd47182016-04-12 16:42:43 +0300349 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700350}
351
Felipe Balbi72246da2011-08-19 18:10:58 +0300352static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200353 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300354{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300355 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357 return dep->trb_pool_dma + offset;
358}
359
360static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
361{
362 struct dwc3 *dwc = dep->dwc;
363
364 if (dep->trb_pool)
365 return 0;
366
Felipe Balbi72246da2011-08-19 18:10:58 +0300367 dep->trb_pool = dma_alloc_coherent(dwc->dev,
368 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
369 &dep->trb_pool_dma, GFP_KERNEL);
370 if (!dep->trb_pool) {
371 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
372 dep->name);
373 return -ENOMEM;
374 }
375
376 return 0;
377}
378
379static void dwc3_free_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
384 dep->trb_pool, dep->trb_pool_dma);
385
386 dep->trb_pool = NULL;
387 dep->trb_pool_dma = 0;
388}
389
John Younc4509602016-02-16 20:10:53 -0800390static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
391
392/**
393 * dwc3_gadget_start_config - Configure EP resources
394 * @dwc: pointer to our controller context structure
395 * @dep: endpoint that is being enabled
396 *
397 * The assignment of transfer resources cannot perfectly follow the
398 * data book due to the fact that the controller driver does not have
399 * all knowledge of the configuration in advance. It is given this
400 * information piecemeal by the composite gadget framework after every
401 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
402 * programming model in this scenario can cause errors. For two
403 * reasons:
404 *
405 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
406 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
407 * multiple interfaces.
408 *
409 * 2) The databook does not mention doing more DEPXFERCFG for new
410 * endpoint on alt setting (8.1.6).
411 *
412 * The following simplified method is used instead:
413 *
414 * All hardware endpoints can be assigned a transfer resource and this
415 * setting will stay persistent until either a core reset or
416 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
417 * do DEPXFERCFG for every hardware endpoint as well. We are
418 * guaranteed that there are as many transfer resources as endpoints.
419 *
420 * This function is called for each endpoint when it is being enabled
421 * but is triggered only when called for EP0-out, which always happens
422 * first, and which should only happen in one of the above conditions.
423 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
425{
426 struct dwc3_gadget_ep_cmd_params params;
427 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800428 int i;
429 int ret;
430
431 if (dep->number)
432 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
434 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800435 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300436
Felipe Balbi2cd47182016-04-12 16:42:43 +0300437 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800438 if (ret)
439 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
John Younc4509602016-02-16 20:10:53 -0800441 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
442 struct dwc3_ep *dep = dwc->eps[i];
443
444 if (!dep)
445 continue;
446
447 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
448 if (ret)
449 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 }
451
452 return 0;
453}
454
455static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200456 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300457 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300458 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300459{
460 struct dwc3_gadget_ep_cmd_params params;
461
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300462 if (dev_WARN_ONCE(dwc->dev, modify && restore,
463 "Can't modify and restore\n"))
464 return -EINVAL;
465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 memset(&params, 0x00, sizeof(params));
467
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300468 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900469 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
470
471 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800472 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300473 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900475 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300477 if (modify) {
478 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
479 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600480 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
481 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300482 } else {
483 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600484 }
485
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300486 if (usb_endpoint_xfer_control(desc))
487 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300488
489 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
490 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300491
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200492 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300493 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
494 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300495 dep->stream_capable = true;
496 }
497
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500498 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 /*
502 * We are doing 1:1 mapping for endpoints, meaning
503 * Physical Endpoints 2 maps to Logical Endpoint 2 and
504 * so on. We consider the direction bit as part of the physical
505 * endpoint number. So USB endpoint 0x81 is 0x03.
506 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300507 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300508
509 /*
510 * We must use the lower 16 TX FIFOs even though
511 * HW might have more
512 */
513 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300514 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300515
516 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300517 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->interval = 1 << (desc->bInterval - 1);
519 }
520
Felipe Balbi2cd47182016-04-12 16:42:43 +0300521 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522}
523
524static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
525{
526 struct dwc3_gadget_ep_cmd_params params;
527
528 memset(&params, 0x00, sizeof(params));
529
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
533 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300534}
535
536/**
537 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
538 * @dep: endpoint to be initialized
539 * @desc: USB Endpoint Descriptor
540 *
541 * Caller should take care of locking
542 */
543static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200544 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300545 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300546 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300547{
548 struct dwc3 *dwc = dep->dwc;
549 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300550 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300551
Felipe Balbi73815282015-01-27 13:48:14 -0600552 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300553
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 if (!(dep->flags & DWC3_EP_ENABLED)) {
555 ret = dwc3_gadget_start_config(dwc, dep);
556 if (ret)
557 return ret;
558 }
559
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300560 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600561 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 if (ret)
563 return ret;
564
565 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200566 struct dwc3_trb *trb_st_hw;
567 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300568
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200569 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200570 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571 dep->type = usb_endpoint_type(desc);
572 dep->flags |= DWC3_EP_ENABLED;
573
574 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
575 reg |= DWC3_DALEPENA_EP(dep->number);
576 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
577
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300578 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300579 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300580
John Youn0d257442016-05-19 17:26:08 -0700581 /* Initialize the TRB ring */
582 dep->trb_dequeue = 0;
583 dep->trb_enqueue = 0;
584 memset(dep->trb_pool, 0,
585 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
586
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300587 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300588 trb_st_hw = &dep->trb_pool[0];
589
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
594 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 }
596
597 return 0;
598}
599
Paul Zimmermanb992e682012-04-27 14:17:35 +0300600static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200601static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300602{
603 struct dwc3_request *req;
604
Felipe Balbi0e146022016-06-21 10:32:02 +0300605 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300606
Felipe Balbi0e146022016-06-21 10:32:02 +0300607 /* - giveback all requests to gadget driver */
608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200610
Felipe Balbi0e146022016-06-21 10:32:02 +0300611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200612 }
613
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200614 while (!list_empty(&dep->pending_list)) {
615 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300619}
620
621/**
622 * __dwc3_gadget_ep_disable - Disables a HW endpoint
623 * @dep: the endpoint to disable
624 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200625 * This function also removes requests which are currently processed ny the
626 * hardware and those which are not yet scheduled.
627 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
630{
631 struct dwc3 *dwc = dep->dwc;
632 u32 reg;
633
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500634 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
635
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200636 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300637
Felipe Balbi687ef982014-04-16 10:30:33 -0500638 /* make sure HW endpoint isn't stalled */
639 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500640 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
643 reg &= ~DWC3_DALEPENA_EP(dep->number);
644 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
645
Felipe Balbi879631a2011-09-30 10:58:47 +0300646 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200647 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200648 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300650 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651
652 return 0;
653}
654
655/* -------------------------------------------------------------------------- */
656
657static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
658 const struct usb_endpoint_descriptor *desc)
659{
660 return -EINVAL;
661}
662
663static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
664{
665 return -EINVAL;
666}
667
668/* -------------------------------------------------------------------------- */
669
670static int dwc3_gadget_ep_enable(struct usb_ep *ep,
671 const struct usb_endpoint_descriptor *desc)
672{
673 struct dwc3_ep *dep;
674 struct dwc3 *dwc;
675 unsigned long flags;
676 int ret;
677
678 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
679 pr_debug("dwc3: invalid parameters\n");
680 return -EINVAL;
681 }
682
683 if (!desc->wMaxPacketSize) {
684 pr_debug("dwc3: missing wMaxPacketSize\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
Felipe Balbi95ca9612015-12-10 13:08:20 -0600691 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
692 "%s is already enabled\n",
693 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300694 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600697 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static int dwc3_gadget_ep_disable(struct usb_ep *ep)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 dep = to_dwc3_ep(ep);
716 dwc = dep->dwc;
717
Felipe Balbi95ca9612015-12-10 13:08:20 -0600718 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
719 "%s is already disabled\n",
720 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 spin_lock_irqsave(&dwc->lock, flags);
724 ret = __dwc3_gadget_ep_disable(dep);
725 spin_unlock_irqrestore(&dwc->lock, flags);
726
727 return ret;
728}
729
730static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
731 gfp_t gfp_flags)
732{
733 struct dwc3_request *req;
734 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300735
736 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900737 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300739
740 req->epnum = dep->number;
741 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
Felipe Balbi68d34c82016-05-30 13:34:58 +0300743 dep->allocated_requests++;
744
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500745 trace_dwc3_alloc_request(req);
746
Felipe Balbi72246da2011-08-19 18:10:58 +0300747 return &req->request;
748}
749
750static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
751 struct usb_request *request)
752{
753 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300754 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300755
Felipe Balbi68d34c82016-05-30 13:34:58 +0300756 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500757 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 kfree(req);
759}
760
Felipe Balbi2c78c022016-08-12 13:13:10 +0300761static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
762
Felipe Balbic71fc372011-11-22 11:37:34 +0200763/**
764 * dwc3_prepare_one_trb - setup one TRB from one request
765 * @dep: endpoint for which this request is prepared
766 * @req: dwc3_request pointer
767 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200768static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200769 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300770 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200771{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200772 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200773
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300774 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200775 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300776 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530777
Felipe Balbi4faf7552016-04-05 13:14:31 +0300778 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200779
Felipe Balbieeb720f2011-11-28 12:46:59 +0200780 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200781 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200782 req->trb = trb;
783 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300784 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200785 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200786
Felipe Balbief966b92016-04-05 13:09:51 +0300787 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530788
Felipe Balbif6bafc62012-02-06 11:04:53 +0200789 trb->size = DWC3_TRB_SIZE_LENGTH(length);
790 trb->bpl = lower_32_bits(dma);
791 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200792
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200793 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200794 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200796 break;
797
798 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530799 if (!node)
800 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
801 else
802 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200803
804 /* always enable Interrupt on Missed ISOC */
805 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200806 break;
807
808 case USB_ENDPOINT_XFER_BULK:
809 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200810 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200811 break;
812 default:
813 /*
814 * This is only possible with faulty memory because we
815 * checked it already :)
816 */
817 BUG();
818 }
819
Felipe Balbica4d44e2016-03-10 13:53:27 +0200820 /* always enable Continue on Short Packet */
821 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600822
Felipe Balbi2c78c022016-08-12 13:13:10 +0300823 if ((!req->request.no_interrupt && !chain) ||
824 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200825 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
826
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530827 if (chain)
828 trb->ctrl |= DWC3_TRB_CTRL_CHN;
829
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200830 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200831 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
832
833 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500834
Felipe Balbi68d34c82016-05-30 13:34:58 +0300835 dep->queued_requests++;
836
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500837 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200838}
839
John Youn361572b2016-05-19 17:26:17 -0700840/**
841 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
842 * @dep: The endpoint with the TRB ring
843 * @index: The index of the current TRB in the ring
844 *
845 * Returns the TRB prior to the one pointed to by the index. If the
846 * index is 0, we will wrap backwards, skip the link TRB, and return
847 * the one just before that.
848 */
849static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
850{
Felipe Balbi45438a02016-08-11 12:26:59 +0300851 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700852
Felipe Balbi45438a02016-08-11 12:26:59 +0300853 if (!tmp)
854 tmp = DWC3_TRB_NUM - 1;
855
856 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700857}
858
Felipe Balbic4233572016-05-12 14:08:34 +0300859static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
860{
861 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700862 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300863
864 /*
865 * If enqueue & dequeue are equal than it is either full or empty.
866 *
867 * One way to know for sure is if the TRB right before us has HWO bit
868 * set or not. If it has, then we're definitely full and can't fit any
869 * more transfers in our ring.
870 */
871 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700872 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
873 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
874 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300875
876 return DWC3_TRB_NUM - 1;
877 }
878
John Youn32db3d92016-05-19 17:26:12 -0700879 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700880 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700881
John Youn7d0a0382016-05-19 17:26:15 -0700882 if (dep->trb_dequeue < dep->trb_enqueue)
883 trbs_left--;
884
John Youn32db3d92016-05-19 17:26:12 -0700885 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300886}
887
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300888static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300889 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300890{
Felipe Balbi1f512112016-08-12 13:17:27 +0300891 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300892 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300893 unsigned int length;
894 dma_addr_t dma;
895 int i;
896
Felipe Balbi1f512112016-08-12 13:17:27 +0300897 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300898 unsigned chain = true;
899
900 length = sg_dma_len(s);
901 dma = sg_dma_address(s);
902
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300903 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300904 chain = false;
905
906 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300907 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300908
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300909 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300910 break;
911 }
912}
913
914static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300915 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300916{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917 unsigned int length;
918 dma_addr_t dma;
919
920 dma = req->request.dma;
921 length = req->request.length;
922
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300924 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300925}
926
Felipe Balbi72246da2011-08-19 18:10:58 +0300927/*
928 * dwc3_prepare_trbs - setup TRBs from requests
929 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300930 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800931 * The function goes through the requests list and sets up TRBs for the
932 * transfers. The function returns once there are no more TRBs available or
933 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300934 */
Felipe Balbic4233572016-05-12 14:08:34 +0300935static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300936{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200937 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300938
939 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
940
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300941 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700942 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200944 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300945 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300946 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300948 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300949
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300950 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300951 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300953}
954
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300955static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300956{
957 struct dwc3_gadget_ep_cmd_params params;
958 struct dwc3_request *req;
959 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300960 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 int ret;
962 u32 cmd;
963
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300964 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300966 dwc3_prepare_trbs(dep);
967 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 if (!req) {
969 dep->flags |= DWC3_EP_PENDING_REQUEST;
970 return 0;
971 }
972
973 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300975 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 params.param0 = upper_32_bits(req->trb_dma);
977 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300978 cmd = DWC3_DEPCMD_STARTTRANSFER |
979 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530980 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300981 cmd = DWC3_DEPCMD_UPDATETRANSFER |
982 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984
Felipe Balbi2cd47182016-04-12 16:42:43 +0300985 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 /*
988 * FIXME we need to iterate over the list of requests
989 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800990 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200992 usb_gadget_unmap_request(&dwc->gadget, &req->request,
993 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 list_del(&req->list);
995 return ret;
996 }
997
998 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200999
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001000 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001001 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001002 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001003 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 return 0;
1006}
1007
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301008static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1009 struct dwc3_ep *dep, u32 cur_uf)
1010{
1011 u32 uf;
1012
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001013 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001014 dwc3_trace(trace_dwc3_gadget,
1015 "ISOC ep %s run out for requests",
1016 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301017 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301018 return;
1019 }
1020
1021 /* 4 micro frames in the future */
1022 uf = cur_uf + dep->interval * 4;
1023
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001024 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301025}
1026
1027static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1028 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1029{
1030 u32 cur_uf, mask;
1031
1032 mask = ~(dep->interval - 1);
1033 cur_uf = event->parameters & mask;
1034
1035 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1036}
1037
Felipe Balbi72246da2011-08-19 18:10:58 +03001038static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1039{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001040 struct dwc3 *dwc = dep->dwc;
1041 int ret;
1042
Felipe Balbibb423982015-11-16 15:31:21 -06001043 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001044 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001045 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001046 &req->request, dep->endpoint.name);
1047 return -ESHUTDOWN;
1048 }
1049
1050 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1051 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001052 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001053 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001054 return -EINVAL;
1055 }
1056
Felipe Balbifc8bb912016-05-16 13:14:48 +03001057 pm_runtime_get(dwc->dev);
1058
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 req->request.actual = 0;
1060 req->request.status = -EINPROGRESS;
1061 req->direction = dep->direction;
1062 req->epnum = dep->number;
1063
Felipe Balbife84f522015-09-01 09:01:38 -05001064 trace_dwc3_ep_queue(req);
1065
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001066 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1067 dep->direction);
1068 if (ret)
1069 return ret;
1070
Felipe Balbi1f512112016-08-12 13:17:27 +03001071 req->sg = req->request.sg;
1072 req->num_pending_sgs = req->request.num_mapped_sgs;
1073
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001074 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001075
Felipe Balbib511e5e2012-06-06 12:00:50 +03001076 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi08a36b52016-08-11 14:27:52 +03001077 dep->flags & DWC3_EP_PENDING_REQUEST) {
1078 if (list_empty(&dep->started_list)) {
1079 dwc3_stop_active_transfer(dwc, dep->number, true);
1080 dep->flags = DWC3_EP_ENABLED;
1081 }
1082 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001083 }
1084
Felipe Balbi08a36b52016-08-11 14:27:52 +03001085 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001086 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001087 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001088 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001089 dep->name);
1090 if (ret == -EBUSY)
1091 ret = 0;
1092
1093 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001094}
1095
Felipe Balbi04c03d12015-12-02 10:06:45 -06001096static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1097 struct usb_request *request)
1098{
1099 dwc3_gadget_ep_free_request(ep, request);
1100}
1101
1102static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1103{
1104 struct dwc3_request *req;
1105 struct usb_request *request;
1106 struct usb_ep *ep = &dep->endpoint;
1107
Felipe Balbi60cfb372016-05-24 13:45:17 +03001108 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001109 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1110 if (!request)
1111 return -ENOMEM;
1112
1113 request->length = 0;
1114 request->buf = dwc->zlp_buf;
1115 request->complete = __dwc3_gadget_ep_zlp_complete;
1116
1117 req = to_dwc3_request(request);
1118
1119 return __dwc3_gadget_ep_queue(dep, req);
1120}
1121
Felipe Balbi72246da2011-08-19 18:10:58 +03001122static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1123 gfp_t gfp_flags)
1124{
1125 struct dwc3_request *req = to_dwc3_request(request);
1126 struct dwc3_ep *dep = to_dwc3_ep(ep);
1127 struct dwc3 *dwc = dep->dwc;
1128
1129 unsigned long flags;
1130
1131 int ret;
1132
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001133 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001134 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001135
1136 /*
1137 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1138 * setting request->zero, instead of doing magic, we will just queue an
1139 * extra usb_request ourselves so that it gets handled the same way as
1140 * any other request.
1141 */
John Yound92618982015-12-22 12:23:20 -08001142 if (ret == 0 && request->zero && request->length &&
1143 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001144 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1145
Felipe Balbi72246da2011-08-19 18:10:58 +03001146 spin_unlock_irqrestore(&dwc->lock, flags);
1147
1148 return ret;
1149}
1150
1151static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1152 struct usb_request *request)
1153{
1154 struct dwc3_request *req = to_dwc3_request(request);
1155 struct dwc3_request *r = NULL;
1156
1157 struct dwc3_ep *dep = to_dwc3_ep(ep);
1158 struct dwc3 *dwc = dep->dwc;
1159
1160 unsigned long flags;
1161 int ret = 0;
1162
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001163 trace_dwc3_ep_dequeue(req);
1164
Felipe Balbi72246da2011-08-19 18:10:58 +03001165 spin_lock_irqsave(&dwc->lock, flags);
1166
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001167 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001168 if (r == req)
1169 break;
1170 }
1171
1172 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001173 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001174 if (r == req)
1175 break;
1176 }
1177 if (r == req) {
1178 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001179 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301180 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001181 }
1182 dev_err(dwc->dev, "request %p was not queued to %s\n",
1183 request, ep->name);
1184 ret = -EINVAL;
1185 goto out0;
1186 }
1187
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301188out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001189 /* giveback the request */
1190 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1191
1192out0:
1193 spin_unlock_irqrestore(&dwc->lock, flags);
1194
1195 return ret;
1196}
1197
Felipe Balbi7a608552014-09-24 14:19:52 -05001198int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001199{
1200 struct dwc3_gadget_ep_cmd_params params;
1201 struct dwc3 *dwc = dep->dwc;
1202 int ret;
1203
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001204 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1205 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1206 return -EINVAL;
1207 }
1208
Felipe Balbi72246da2011-08-19 18:10:58 +03001209 memset(&params, 0x00, sizeof(params));
1210
1211 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001212 struct dwc3_trb *trb;
1213
1214 unsigned transfer_in_flight;
1215 unsigned started;
1216
1217 if (dep->number > 1)
1218 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1219 else
1220 trb = &dwc->ep0_trb[dep->trb_enqueue];
1221
1222 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1223 started = !list_empty(&dep->started_list);
1224
1225 if (!protocol && ((dep->direction && transfer_in_flight) ||
1226 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001227 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001228 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001229 dep->name);
1230 return -EAGAIN;
1231 }
1232
Felipe Balbi2cd47182016-04-12 16:42:43 +03001233 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1234 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001235 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001236 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001237 dep->name);
1238 else
1239 dep->flags |= DWC3_EP_STALL;
1240 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001241
John Youn50c763f2016-05-31 17:49:56 -07001242 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001243 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001244 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 dep->name);
1246 else
Alan Sterna535d812013-11-01 12:05:12 -04001247 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001248 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001249
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 return ret;
1251}
1252
1253static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1254{
1255 struct dwc3_ep *dep = to_dwc3_ep(ep);
1256 struct dwc3 *dwc = dep->dwc;
1257
1258 unsigned long flags;
1259
1260 int ret;
1261
1262 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001263 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001264 spin_unlock_irqrestore(&dwc->lock, flags);
1265
1266 return ret;
1267}
1268
1269static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1270{
1271 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001272 struct dwc3 *dwc = dep->dwc;
1273 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001274 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001275
Paul Zimmerman249a4562012-02-24 17:32:16 -08001276 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 dep->flags |= DWC3_EP_WEDGE;
1278
Pratyush Anand08f0d962012-06-25 22:40:43 +05301279 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001280 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301281 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001282 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001283 spin_unlock_irqrestore(&dwc->lock, flags);
1284
1285 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001286}
1287
1288/* -------------------------------------------------------------------------- */
1289
1290static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1291 .bLength = USB_DT_ENDPOINT_SIZE,
1292 .bDescriptorType = USB_DT_ENDPOINT,
1293 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1294};
1295
1296static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1297 .enable = dwc3_gadget_ep0_enable,
1298 .disable = dwc3_gadget_ep0_disable,
1299 .alloc_request = dwc3_gadget_ep_alloc_request,
1300 .free_request = dwc3_gadget_ep_free_request,
1301 .queue = dwc3_gadget_ep0_queue,
1302 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301303 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001304 .set_wedge = dwc3_gadget_ep_set_wedge,
1305};
1306
1307static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1308 .enable = dwc3_gadget_ep_enable,
1309 .disable = dwc3_gadget_ep_disable,
1310 .alloc_request = dwc3_gadget_ep_alloc_request,
1311 .free_request = dwc3_gadget_ep_free_request,
1312 .queue = dwc3_gadget_ep_queue,
1313 .dequeue = dwc3_gadget_ep_dequeue,
1314 .set_halt = dwc3_gadget_ep_set_halt,
1315 .set_wedge = dwc3_gadget_ep_set_wedge,
1316};
1317
1318/* -------------------------------------------------------------------------- */
1319
1320static int dwc3_gadget_get_frame(struct usb_gadget *g)
1321{
1322 struct dwc3 *dwc = gadget_to_dwc(g);
1323 u32 reg;
1324
1325 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1326 return DWC3_DSTS_SOFFN(reg);
1327}
1328
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001329static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001330{
Felipe Balbi72246da2011-08-19 18:10:58 +03001331 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001332
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001333 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001334 u32 reg;
1335
Felipe Balbi72246da2011-08-19 18:10:58 +03001336 u8 link_state;
1337 u8 speed;
1338
Felipe Balbi72246da2011-08-19 18:10:58 +03001339 /*
1340 * According to the Databook Remote wakeup request should
1341 * be issued only when the device is in early suspend state.
1342 *
1343 * We can check that via USB Link State bits in DSTS register.
1344 */
1345 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1346
1347 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001348 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1349 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001350 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001351 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001352 }
1353
1354 link_state = DWC3_DSTS_USBLNKST(reg);
1355
1356 switch (link_state) {
1357 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1358 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1359 break;
1360 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001361 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001362 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001363 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001364 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001365 }
1366
Felipe Balbi8598bde2012-01-02 18:55:57 +02001367 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1368 if (ret < 0) {
1369 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001370 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001371 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001372
Paul Zimmerman802fde92012-04-27 13:10:52 +03001373 /* Recent versions do this automatically */
1374 if (dwc->revision < DWC3_REVISION_194A) {
1375 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001376 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001377 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1378 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1379 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001380
Paul Zimmerman1d046792012-02-15 18:56:56 -08001381 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001382 timeout = jiffies + msecs_to_jiffies(100);
1383
Paul Zimmerman1d046792012-02-15 18:56:56 -08001384 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001385 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1386
1387 /* in HS, means ON */
1388 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1389 break;
1390 }
1391
1392 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1393 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001394 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001395 }
1396
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001397 return 0;
1398}
1399
1400static int dwc3_gadget_wakeup(struct usb_gadget *g)
1401{
1402 struct dwc3 *dwc = gadget_to_dwc(g);
1403 unsigned long flags;
1404 int ret;
1405
1406 spin_lock_irqsave(&dwc->lock, flags);
1407 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001408 spin_unlock_irqrestore(&dwc->lock, flags);
1409
1410 return ret;
1411}
1412
1413static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1414 int is_selfpowered)
1415{
1416 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001417 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001418
Paul Zimmerman249a4562012-02-24 17:32:16 -08001419 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001420 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001421 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001422
1423 return 0;
1424}
1425
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001426static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001427{
1428 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001429 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001430
Felipe Balbifc8bb912016-05-16 13:14:48 +03001431 if (pm_runtime_suspended(dwc->dev))
1432 return 0;
1433
Felipe Balbi72246da2011-08-19 18:10:58 +03001434 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001435 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001436 if (dwc->revision <= DWC3_REVISION_187A) {
1437 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1438 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1439 }
1440
1441 if (dwc->revision >= DWC3_REVISION_194A)
1442 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1443 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001444
1445 if (dwc->has_hibernation)
1446 reg |= DWC3_DCTL_KEEP_CONNECT;
1447
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001448 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001449 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001450 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001451
1452 if (dwc->has_hibernation && !suspend)
1453 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1454
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001455 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001456 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001457
1458 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1459
1460 do {
1461 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001462 reg &= DWC3_DSTS_DEVCTRLHLT;
1463 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001464
1465 if (!timeout)
1466 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001467
Felipe Balbi73815282015-01-27 13:48:14 -06001468 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001469 dwc->gadget_driver
1470 ? dwc->gadget_driver->function : "no-function",
1471 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301472
1473 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001474}
1475
1476static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1477{
1478 struct dwc3 *dwc = gadget_to_dwc(g);
1479 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301480 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001481
1482 is_on = !!is_on;
1483
1484 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001485 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001486 spin_unlock_irqrestore(&dwc->lock, flags);
1487
Pratyush Anand6f17f742012-07-02 10:21:55 +05301488 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001489}
1490
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001491static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1492{
1493 u32 reg;
1494
1495 /* Enable all but Start and End of Frame IRQs */
1496 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1497 DWC3_DEVTEN_EVNTOVERFLOWEN |
1498 DWC3_DEVTEN_CMDCMPLTEN |
1499 DWC3_DEVTEN_ERRTICERREN |
1500 DWC3_DEVTEN_WKUPEVTEN |
1501 DWC3_DEVTEN_ULSTCNGEN |
1502 DWC3_DEVTEN_CONNECTDONEEN |
1503 DWC3_DEVTEN_USBRSTEN |
1504 DWC3_DEVTEN_DISCONNEVTEN);
1505
1506 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1507}
1508
1509static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1510{
1511 /* mask all interrupts */
1512 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1513}
1514
1515static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001516static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001517
Felipe Balbi4e994722016-05-13 14:09:59 +03001518/**
1519 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1520 * dwc: pointer to our context structure
1521 *
1522 * The following looks like complex but it's actually very simple. In order to
1523 * calculate the number of packets we can burst at once on OUT transfers, we're
1524 * gonna use RxFIFO size.
1525 *
1526 * To calculate RxFIFO size we need two numbers:
1527 * MDWIDTH = size, in bits, of the internal memory bus
1528 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1529 *
1530 * Given these two numbers, the formula is simple:
1531 *
1532 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1533 *
1534 * 24 bytes is for 3x SETUP packets
1535 * 16 bytes is a clock domain crossing tolerance
1536 *
1537 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1538 */
1539static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1540{
1541 u32 ram2_depth;
1542 u32 mdwidth;
1543 u32 nump;
1544 u32 reg;
1545
1546 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1547 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1548
1549 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1550 nump = min_t(u32, nump, 16);
1551
1552 /* update NumP */
1553 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1554 reg &= ~DWC3_DCFG_NUMP_MASK;
1555 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1556 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1557}
1558
Felipe Balbid7be2952016-05-04 15:49:37 +03001559static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001560{
Felipe Balbi72246da2011-08-19 18:10:58 +03001561 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001562 int ret = 0;
1563 u32 reg;
1564
Felipe Balbi72246da2011-08-19 18:10:58 +03001565 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1566 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001567
1568 /**
1569 * WORKAROUND: DWC3 revision < 2.20a have an issue
1570 * which would cause metastability state on Run/Stop
1571 * bit if we try to force the IP to USB2-only mode.
1572 *
1573 * Because of that, we cannot configure the IP to any
1574 * speed other than the SuperSpeed
1575 *
1576 * Refers to:
1577 *
1578 * STAR#9000525659: Clock Domain Crossing on DCTL in
1579 * USB 2.0 Mode
1580 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001581 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001582 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001583 } else {
1584 switch (dwc->maximum_speed) {
1585 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001586 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001587 break;
1588 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001589 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001590 break;
1591 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001592 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001593 break;
John Youn75808622016-02-05 17:09:13 -08001594 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001595 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001596 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001597 default:
John Youn77966eb2016-02-19 17:31:01 -08001598 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1599 dwc->maximum_speed);
1600 /* fall through */
1601 case USB_SPEED_SUPER:
1602 reg |= DWC3_DCFG_SUPERSPEED;
1603 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001604 }
1605 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001606 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1607
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001608 /*
1609 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1610 * field instead of letting dwc3 itself calculate that automatically.
1611 *
1612 * This way, we maximize the chances that we'll be able to get several
1613 * bursts of data without going through any sort of endpoint throttling.
1614 */
1615 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1616 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1617 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1618
Felipe Balbi4e994722016-05-13 14:09:59 +03001619 dwc3_gadget_setup_nump(dwc);
1620
Felipe Balbi72246da2011-08-19 18:10:58 +03001621 /* Start with SuperSpeed Default */
1622 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1623
1624 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001625 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1626 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001627 if (ret) {
1628 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001629 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001630 }
1631
1632 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001633 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1634 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 if (ret) {
1636 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001637 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001638 }
1639
1640 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001641 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001642 dwc3_ep0_out_start(dwc);
1643
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001644 dwc3_gadget_enable_irq(dwc);
1645
Felipe Balbid7be2952016-05-04 15:49:37 +03001646 return 0;
1647
1648err1:
1649 __dwc3_gadget_ep_disable(dwc->eps[0]);
1650
1651err0:
1652 return ret;
1653}
1654
1655static int dwc3_gadget_start(struct usb_gadget *g,
1656 struct usb_gadget_driver *driver)
1657{
1658 struct dwc3 *dwc = gadget_to_dwc(g);
1659 unsigned long flags;
1660 int ret = 0;
1661 int irq;
1662
Roger Quadros9522def2016-06-10 14:48:38 +03001663 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001664 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1665 IRQF_SHARED, "dwc3", dwc->ev_buf);
1666 if (ret) {
1667 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1668 irq, ret);
1669 goto err0;
1670 }
1671
1672 spin_lock_irqsave(&dwc->lock, flags);
1673 if (dwc->gadget_driver) {
1674 dev_err(dwc->dev, "%s is already bound to %s\n",
1675 dwc->gadget.name,
1676 dwc->gadget_driver->driver.name);
1677 ret = -EBUSY;
1678 goto err1;
1679 }
1680
1681 dwc->gadget_driver = driver;
1682
Felipe Balbifc8bb912016-05-16 13:14:48 +03001683 if (pm_runtime_active(dwc->dev))
1684 __dwc3_gadget_start(dwc);
1685
Felipe Balbi72246da2011-08-19 18:10:58 +03001686 spin_unlock_irqrestore(&dwc->lock, flags);
1687
1688 return 0;
1689
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001690err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001691 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001692 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001693
1694err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001695 return ret;
1696}
1697
Felipe Balbid7be2952016-05-04 15:49:37 +03001698static void __dwc3_gadget_stop(struct dwc3 *dwc)
1699{
Baolin Wangda1410b2016-06-20 16:19:48 +08001700 if (pm_runtime_suspended(dwc->dev))
1701 return;
1702
Felipe Balbid7be2952016-05-04 15:49:37 +03001703 dwc3_gadget_disable_irq(dwc);
1704 __dwc3_gadget_ep_disable(dwc->eps[0]);
1705 __dwc3_gadget_ep_disable(dwc->eps[1]);
1706}
1707
Felipe Balbi22835b82014-10-17 12:05:12 -05001708static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001709{
1710 struct dwc3 *dwc = gadget_to_dwc(g);
1711 unsigned long flags;
1712
1713 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001714 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001715 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001716 spin_unlock_irqrestore(&dwc->lock, flags);
1717
Felipe Balbi3f308d12016-05-16 14:17:06 +03001718 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001719
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 return 0;
1721}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001722
Felipe Balbi72246da2011-08-19 18:10:58 +03001723static const struct usb_gadget_ops dwc3_gadget_ops = {
1724 .get_frame = dwc3_gadget_get_frame,
1725 .wakeup = dwc3_gadget_wakeup,
1726 .set_selfpowered = dwc3_gadget_set_selfpowered,
1727 .pullup = dwc3_gadget_pullup,
1728 .udc_start = dwc3_gadget_start,
1729 .udc_stop = dwc3_gadget_stop,
1730};
1731
1732/* -------------------------------------------------------------------------- */
1733
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001734static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1735 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001736{
1737 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001738 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001739
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001740 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001741 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001742
Felipe Balbi72246da2011-08-19 18:10:58 +03001743 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001744 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001746
1747 dep->dwc = dwc;
1748 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001749 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001750 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001751 dwc->eps[epnum] = dep;
1752
1753 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1754 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001755
Felipe Balbi72246da2011-08-19 18:10:58 +03001756 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001757 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001758
Felipe Balbi73815282015-01-27 13:48:14 -06001759 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001760
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001762 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301763 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1765 if (!epnum)
1766 dwc->gadget.ep0 = &dep->endpoint;
1767 } else {
1768 int ret;
1769
Robert Baldygae117e742013-12-13 12:23:38 +01001770 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001771 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001772 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1773 list_add_tail(&dep->endpoint.ep_list,
1774 &dwc->gadget.ep_list);
1775
1776 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001777 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001778 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001779 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001780
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001781 if (epnum == 0 || epnum == 1) {
1782 dep->endpoint.caps.type_control = true;
1783 } else {
1784 dep->endpoint.caps.type_iso = true;
1785 dep->endpoint.caps.type_bulk = true;
1786 dep->endpoint.caps.type_int = true;
1787 }
1788
1789 dep->endpoint.caps.dir_in = !!direction;
1790 dep->endpoint.caps.dir_out = !direction;
1791
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001792 INIT_LIST_HEAD(&dep->pending_list);
1793 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001794 }
1795
1796 return 0;
1797}
1798
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001799static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1800{
1801 int ret;
1802
1803 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1804
1805 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1806 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001807 dwc3_trace(trace_dwc3_gadget,
1808 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001809 return ret;
1810 }
1811
1812 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1813 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001814 dwc3_trace(trace_dwc3_gadget,
1815 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001816 return ret;
1817 }
1818
1819 return 0;
1820}
1821
Felipe Balbi72246da2011-08-19 18:10:58 +03001822static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1823{
1824 struct dwc3_ep *dep;
1825 u8 epnum;
1826
1827 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1828 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001829 if (!dep)
1830 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301831 /*
1832 * Physical endpoints 0 and 1 are special; they form the
1833 * bi-directional USB endpoint 0.
1834 *
1835 * For those two physical endpoints, we don't allocate a TRB
1836 * pool nor do we add them the endpoints list. Due to that, we
1837 * shouldn't do these two operations otherwise we would end up
1838 * with all sorts of bugs when removing dwc3.ko.
1839 */
1840 if (epnum != 0 && epnum != 1) {
1841 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001842 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301843 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001844
1845 kfree(dep);
1846 }
1847}
1848
Felipe Balbi72246da2011-08-19 18:10:58 +03001849/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001850
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301851static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1852 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001853 const struct dwc3_event_depevt *event, int status,
1854 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301855{
1856 unsigned int count;
1857 unsigned int s_pkt = 0;
1858 unsigned int trb_status;
1859
Felipe Balbi68d34c82016-05-30 13:34:58 +03001860 dep->queued_requests--;
Felipe Balbidc55c672016-08-12 13:20:32 +03001861 dwc3_ep_inc_deq(dep);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001862 trace_dwc3_complete_trb(dep, trb);
1863
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001864 /*
1865 * If we're in the middle of series of chained TRBs and we
1866 * receive a short transfer along the way, DWC3 will skip
1867 * through all TRBs including the last TRB in the chain (the
1868 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1869 * bit and SW has to do it manually.
1870 *
1871 * We're going to do that here to avoid problems of HW trying
1872 * to use bogus TRBs for transfers.
1873 */
1874 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1875 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1876
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301877 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001878 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001879
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301880 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001881 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301882
1883 if (dep->direction) {
1884 if (count) {
1885 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1886 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001887 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001888 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301889 dep->name);
1890 /*
1891 * If missed isoc occurred and there is
1892 * no request queued then issue END
1893 * TRANSFER, so that core generates
1894 * next xfernotready and we will issue
1895 * a fresh START TRANSFER.
1896 * If there are still queued request
1897 * then wait, do not issue either END
1898 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001899 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301900 * giveback.If any future queued request
1901 * is successfully transferred then we
1902 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001903 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301904 */
1905 dep->flags |= DWC3_EP_MISSED_ISOC;
1906 } else {
1907 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1908 dep->name);
1909 status = -ECONNRESET;
1910 }
1911 } else {
1912 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1913 }
1914 } else {
1915 if (count && (event->status & DEPEVT_STATUS_SHORT))
1916 s_pkt = 1;
1917 }
1918
Felipe Balbi7c705df2016-08-10 12:35:30 +03001919 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301920 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001921
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301922 if ((event->status & DEPEVT_STATUS_IOC) &&
1923 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1924 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001925
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301926 return 0;
1927}
1928
Felipe Balbi72246da2011-08-19 18:10:58 +03001929static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1930 const struct dwc3_event_depevt *event, int status)
1931{
Felipe Balbi31162af2016-08-11 14:38:37 +03001932 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001933 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301934 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001935
Felipe Balbi31162af2016-08-11 14:38:37 +03001936 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001937 unsigned length;
1938 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001939 int chain;
1940
Felipe Balbi1f512112016-08-12 13:17:27 +03001941 length = req->request.length;
1942 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001943 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001944 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001945 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001946 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001947 unsigned int i;
1948
Felipe Balbi1f512112016-08-12 13:17:27 +03001949 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001950 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi31162af2016-08-11 14:38:37 +03001951
Felipe Balbi1f512112016-08-12 13:17:27 +03001952 req->sg = sg_next(s);
1953 req->num_pending_sgs--;
1954
Felipe Balbi31162af2016-08-11 14:38:37 +03001955 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1956 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001957 if (ret)
1958 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001959 }
1960 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001961 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03001962 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001963 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001964 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001965
Felipe Balbic7de5732016-07-29 03:17:58 +03001966 /*
1967 * We assume here we will always receive the entire data block
1968 * which we should receive. Meaning, if we program RX to
1969 * receive 4K but we receive only 2K, we assume that's all we
1970 * should receive and we simply bounce the request back to the
1971 * gadget driver for further processing.
1972 */
Felipe Balbi1f512112016-08-12 13:17:27 +03001973 actual = length - req->request.actual;
1974 req->request.actual = actual;
1975
1976 if (ret && chain && (actual < length) && req->num_pending_sgs)
1977 return __dwc3_gadget_kick_transfer(dep, 0);
1978
Ville Syrjäläd115d702015-08-31 19:48:28 +03001979 dwc3_gadget_giveback(dep, req, status);
1980
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301981 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001982 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001983 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001984
Felipe Balbi4cb42212016-05-18 12:37:21 +03001985 /*
1986 * Our endpoint might get disabled by another thread during
1987 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1988 * early on so DWC3_EP_BUSY flag gets cleared
1989 */
1990 if (!dep->endpoint.desc)
1991 return 1;
1992
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301993 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001994 list_empty(&dep->started_list)) {
1995 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301996 /*
1997 * If there is no entry in request list then do
1998 * not issue END TRANSFER now. Just set PENDING
1999 * flag, so that END TRANSFER is issued when an
2000 * entry is added into request list.
2001 */
2002 dep->flags = DWC3_EP_PENDING_REQUEST;
2003 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002004 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302005 dep->flags = DWC3_EP_ENABLED;
2006 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302007 return 1;
2008 }
2009
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002010 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2011 if ((event->status & DEPEVT_STATUS_IOC) &&
2012 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2013 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002014 return 1;
2015}
2016
2017static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002018 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002019{
2020 unsigned status = 0;
2021 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002022 u32 is_xfer_complete;
2023
2024 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002025
2026 if (event->status & DEPEVT_STATUS_BUSERR)
2027 status = -ECONNRESET;
2028
Paul Zimmerman1d046792012-02-15 18:56:56 -08002029 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002030 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002031 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002032 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002033
2034 /*
2035 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2036 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2037 */
2038 if (dwc->revision < DWC3_REVISION_183A) {
2039 u32 reg;
2040 int i;
2041
2042 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002043 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002044
2045 if (!(dep->flags & DWC3_EP_ENABLED))
2046 continue;
2047
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002048 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002049 return;
2050 }
2051
2052 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2053 reg |= dwc->u1u2;
2054 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2055
2056 dwc->u1u2 = 0;
2057 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002058
Felipe Balbi4cb42212016-05-18 12:37:21 +03002059 /*
2060 * Our endpoint might get disabled by another thread during
2061 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2062 * early on so DWC3_EP_BUSY flag gets cleared
2063 */
2064 if (!dep->endpoint.desc)
2065 return;
2066
Felipe Balbie6e709b2015-09-28 15:16:56 -05002067 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002068 int ret;
2069
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002070 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002071 if (!ret || ret == -EBUSY)
2072 return;
2073 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002074}
2075
Felipe Balbi72246da2011-08-19 18:10:58 +03002076static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2077 const struct dwc3_event_depevt *event)
2078{
2079 struct dwc3_ep *dep;
2080 u8 epnum = event->endpoint_number;
2081
2082 dep = dwc->eps[epnum];
2083
Felipe Balbi3336abb2012-06-06 09:19:35 +03002084 if (!(dep->flags & DWC3_EP_ENABLED))
2085 return;
2086
Felipe Balbi72246da2011-08-19 18:10:58 +03002087 if (epnum == 0 || epnum == 1) {
2088 dwc3_ep0_interrupt(dwc, event);
2089 return;
2090 }
2091
2092 switch (event->endpoint_event) {
2093 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002094 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002095
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002096 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002097 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002098 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002099 dep->name);
2100 return;
2101 }
2102
Jingoo Han029d97f2014-07-04 15:00:51 +09002103 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002104 break;
2105 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002106 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002107 break;
2108 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002109 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002110 dwc3_gadget_start_isoc(dwc, dep, event);
2111 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002112 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002113 int ret;
2114
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002115 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2116
Felipe Balbi73815282015-01-27 13:48:14 -06002117 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002118 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002119 : "Transfer Not Active");
2120
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002121 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 if (!ret || ret == -EBUSY)
2123 return;
2124
Felipe Balbiec5e7952015-11-16 16:04:13 -06002125 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002126 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002127 dep->name);
2128 }
2129
2130 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002131 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002132 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002133 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2134 dep->name);
2135 return;
2136 }
2137
2138 switch (event->status) {
2139 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002140 dwc3_trace(trace_dwc3_gadget,
2141 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002142 event->parameters);
2143
2144 break;
2145 case DEPEVT_STREAMEVT_NOTFOUND:
2146 /* FALLTHROUGH */
2147 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002148 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002149 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002150 }
2151 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002152 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002153 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002154 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002155 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002156 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002157 break;
2158 }
2159}
2160
2161static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2162{
2163 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2164 spin_unlock(&dwc->lock);
2165 dwc->gadget_driver->disconnect(&dwc->gadget);
2166 spin_lock(&dwc->lock);
2167 }
2168}
2169
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002170static void dwc3_suspend_gadget(struct dwc3 *dwc)
2171{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002172 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002173 spin_unlock(&dwc->lock);
2174 dwc->gadget_driver->suspend(&dwc->gadget);
2175 spin_lock(&dwc->lock);
2176 }
2177}
2178
2179static void dwc3_resume_gadget(struct dwc3 *dwc)
2180{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002181 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002182 spin_unlock(&dwc->lock);
2183 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002184 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002185 }
2186}
2187
2188static void dwc3_reset_gadget(struct dwc3 *dwc)
2189{
2190 if (!dwc->gadget_driver)
2191 return;
2192
2193 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2194 spin_unlock(&dwc->lock);
2195 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002196 spin_lock(&dwc->lock);
2197 }
2198}
2199
Paul Zimmermanb992e682012-04-27 14:17:35 +03002200static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002201{
2202 struct dwc3_ep *dep;
2203 struct dwc3_gadget_ep_cmd_params params;
2204 u32 cmd;
2205 int ret;
2206
2207 dep = dwc->eps[epnum];
2208
Felipe Balbib4996a82012-06-06 12:04:13 +03002209 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302210 return;
2211
Pratyush Anand57911502012-07-06 15:19:10 +05302212 /*
2213 * NOTICE: We are violating what the Databook says about the
2214 * EndTransfer command. Ideally we would _always_ wait for the
2215 * EndTransfer Command Completion IRQ, but that's causing too
2216 * much trouble synchronizing between us and gadget driver.
2217 *
2218 * We have discussed this with the IP Provider and it was
2219 * suggested to giveback all requests here, but give HW some
2220 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002221 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302222 *
2223 * Note also that a similar handling was tested by Synopsys
2224 * (thanks a lot Paul) and nothing bad has come out of it.
2225 * In short, what we're doing is:
2226 *
2227 * - Issue EndTransfer WITH CMDIOC bit set
2228 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002229 *
2230 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2231 * supports a mode to work around the above limitation. The
2232 * software can poll the CMDACT bit in the DEPCMD register
2233 * after issuing a EndTransfer command. This mode is enabled
2234 * by writing GUCTL2[14]. This polling is already done in the
2235 * dwc3_send_gadget_ep_cmd() function so if the mode is
2236 * enabled, the EndTransfer command will have completed upon
2237 * returning from this function and we don't need to delay for
2238 * 100us.
2239 *
2240 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302241 */
2242
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302243 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002244 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2245 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002246 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302247 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002248 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302249 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002250 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002251 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002252
2253 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2254 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002255}
2256
2257static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2258{
2259 u32 epnum;
2260
2261 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2262 struct dwc3_ep *dep;
2263
2264 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002265 if (!dep)
2266 continue;
2267
Felipe Balbi72246da2011-08-19 18:10:58 +03002268 if (!(dep->flags & DWC3_EP_ENABLED))
2269 continue;
2270
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002271 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002272 }
2273}
2274
2275static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2276{
2277 u32 epnum;
2278
2279 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2280 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002281 int ret;
2282
2283 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002284 if (!dep)
2285 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002286
2287 if (!(dep->flags & DWC3_EP_STALL))
2288 continue;
2289
2290 dep->flags &= ~DWC3_EP_STALL;
2291
John Youn50c763f2016-05-31 17:49:56 -07002292 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002293 WARN_ON_ONCE(ret);
2294 }
2295}
2296
2297static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2298{
Felipe Balbic4430a22012-05-24 10:30:01 +03002299 int reg;
2300
Felipe Balbi72246da2011-08-19 18:10:58 +03002301 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2302 reg &= ~DWC3_DCTL_INITU1ENA;
2303 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2304
2305 reg &= ~DWC3_DCTL_INITU2ENA;
2306 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002307
Felipe Balbi72246da2011-08-19 18:10:58 +03002308 dwc3_disconnect_gadget(dwc);
2309
2310 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002311 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002312 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002313
2314 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002315}
2316
Felipe Balbi72246da2011-08-19 18:10:58 +03002317static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2318{
2319 u32 reg;
2320
Felipe Balbifc8bb912016-05-16 13:14:48 +03002321 dwc->connected = true;
2322
Felipe Balbidf62df52011-10-14 15:11:49 +03002323 /*
2324 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2325 * would cause a missing Disconnect Event if there's a
2326 * pending Setup Packet in the FIFO.
2327 *
2328 * There's no suggested workaround on the official Bug
2329 * report, which states that "unless the driver/application
2330 * is doing any special handling of a disconnect event,
2331 * there is no functional issue".
2332 *
2333 * Unfortunately, it turns out that we _do_ some special
2334 * handling of a disconnect event, namely complete all
2335 * pending transfers, notify gadget driver of the
2336 * disconnection, and so on.
2337 *
2338 * Our suggested workaround is to follow the Disconnect
2339 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002340 * flag. Such flag gets set whenever we have a SETUP_PENDING
2341 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002342 * same endpoint.
2343 *
2344 * Refers to:
2345 *
2346 * STAR#9000466709: RTL: Device : Disconnect event not
2347 * generated if setup packet pending in FIFO
2348 */
2349 if (dwc->revision < DWC3_REVISION_188A) {
2350 if (dwc->setup_packet_pending)
2351 dwc3_gadget_disconnect_interrupt(dwc);
2352 }
2353
Felipe Balbi8e744752014-11-06 14:27:53 +08002354 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002355
2356 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2357 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2358 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002359 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002360
2361 dwc3_stop_active_transfers(dwc);
2362 dwc3_clear_stall_all_ep(dwc);
2363
2364 /* Reset device address to zero */
2365 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2366 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2367 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002368}
2369
2370static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2371{
2372 u32 reg;
2373 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2374
2375 /*
2376 * We change the clock only at SS but I dunno why I would want to do
2377 * this. Maybe it becomes part of the power saving plan.
2378 */
2379
John Younee5cd412016-02-05 17:08:45 -08002380 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2381 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002382 return;
2383
2384 /*
2385 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2386 * each time on Connect Done.
2387 */
2388 if (!usb30_clock)
2389 return;
2390
2391 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2392 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2393 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2394}
2395
Felipe Balbi72246da2011-08-19 18:10:58 +03002396static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2397{
Felipe Balbi72246da2011-08-19 18:10:58 +03002398 struct dwc3_ep *dep;
2399 int ret;
2400 u32 reg;
2401 u8 speed;
2402
Felipe Balbi72246da2011-08-19 18:10:58 +03002403 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2404 speed = reg & DWC3_DSTS_CONNECTSPD;
2405 dwc->speed = speed;
2406
2407 dwc3_update_ram_clk_sel(dwc, speed);
2408
2409 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002410 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002411 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2412 dwc->gadget.ep0->maxpacket = 512;
2413 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2414 break;
John Youn2da9ad72016-05-20 16:34:26 -07002415 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002416 /*
2417 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2418 * would cause a missing USB3 Reset event.
2419 *
2420 * In such situations, we should force a USB3 Reset
2421 * event by calling our dwc3_gadget_reset_interrupt()
2422 * routine.
2423 *
2424 * Refers to:
2425 *
2426 * STAR#9000483510: RTL: SS : USB3 reset event may
2427 * not be generated always when the link enters poll
2428 */
2429 if (dwc->revision < DWC3_REVISION_190A)
2430 dwc3_gadget_reset_interrupt(dwc);
2431
Felipe Balbi72246da2011-08-19 18:10:58 +03002432 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2433 dwc->gadget.ep0->maxpacket = 512;
2434 dwc->gadget.speed = USB_SPEED_SUPER;
2435 break;
John Youn2da9ad72016-05-20 16:34:26 -07002436 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002437 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2438 dwc->gadget.ep0->maxpacket = 64;
2439 dwc->gadget.speed = USB_SPEED_HIGH;
2440 break;
John Youn2da9ad72016-05-20 16:34:26 -07002441 case DWC3_DSTS_FULLSPEED2:
2442 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002443 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2444 dwc->gadget.ep0->maxpacket = 64;
2445 dwc->gadget.speed = USB_SPEED_FULL;
2446 break;
John Youn2da9ad72016-05-20 16:34:26 -07002447 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002448 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2449 dwc->gadget.ep0->maxpacket = 8;
2450 dwc->gadget.speed = USB_SPEED_LOW;
2451 break;
2452 }
2453
Pratyush Anand2b758352013-01-14 15:59:31 +05302454 /* Enable USB2 LPM Capability */
2455
John Younee5cd412016-02-05 17:08:45 -08002456 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002457 (speed != DWC3_DSTS_SUPERSPEED) &&
2458 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302459 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2460 reg |= DWC3_DCFG_LPM_CAP;
2461 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2462
2463 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2464 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2465
Huang Rui460d0982014-10-31 11:11:18 +08002466 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302467
Huang Rui80caf7d2014-10-28 19:54:26 +08002468 /*
2469 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2470 * DCFG.LPMCap is set, core responses with an ACK and the
2471 * BESL value in the LPM token is less than or equal to LPM
2472 * NYET threshold.
2473 */
2474 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2475 && dwc->has_lpm_erratum,
2476 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2477
2478 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2479 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2480
Pratyush Anand2b758352013-01-14 15:59:31 +05302481 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002482 } else {
2483 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2484 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2485 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302486 }
2487
Felipe Balbi72246da2011-08-19 18:10:58 +03002488 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002489 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2490 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 if (ret) {
2492 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2493 return;
2494 }
2495
2496 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002497 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2498 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002499 if (ret) {
2500 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2501 return;
2502 }
2503
2504 /*
2505 * Configure PHY via GUSB3PIPECTLn if required.
2506 *
2507 * Update GTXFIFOSIZn
2508 *
2509 * In both cases reset values should be sufficient.
2510 */
2511}
2512
2513static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2514{
Felipe Balbi72246da2011-08-19 18:10:58 +03002515 /*
2516 * TODO take core out of low power mode when that's
2517 * implemented.
2518 */
2519
Jiebing Liad14d4e2014-12-11 13:26:29 +08002520 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2521 spin_unlock(&dwc->lock);
2522 dwc->gadget_driver->resume(&dwc->gadget);
2523 spin_lock(&dwc->lock);
2524 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002525}
2526
2527static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2528 unsigned int evtinfo)
2529{
Felipe Balbifae2b902011-10-14 13:00:30 +03002530 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002531 unsigned int pwropt;
2532
2533 /*
2534 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2535 * Hibernation mode enabled which would show up when device detects
2536 * host-initiated U3 exit.
2537 *
2538 * In that case, device will generate a Link State Change Interrupt
2539 * from U3 to RESUME which is only necessary if Hibernation is
2540 * configured in.
2541 *
2542 * There are no functional changes due to such spurious event and we
2543 * just need to ignore it.
2544 *
2545 * Refers to:
2546 *
2547 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2548 * operational mode
2549 */
2550 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2551 if ((dwc->revision < DWC3_REVISION_250A) &&
2552 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2553 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2554 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002555 dwc3_trace(trace_dwc3_gadget,
2556 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002557 return;
2558 }
2559 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002560
2561 /*
2562 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2563 * on the link partner, the USB session might do multiple entry/exit
2564 * of low power states before a transfer takes place.
2565 *
2566 * Due to this problem, we might experience lower throughput. The
2567 * suggested workaround is to disable DCTL[12:9] bits if we're
2568 * transitioning from U1/U2 to U0 and enable those bits again
2569 * after a transfer completes and there are no pending transfers
2570 * on any of the enabled endpoints.
2571 *
2572 * This is the first half of that workaround.
2573 *
2574 * Refers to:
2575 *
2576 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2577 * core send LGO_Ux entering U0
2578 */
2579 if (dwc->revision < DWC3_REVISION_183A) {
2580 if (next == DWC3_LINK_STATE_U0) {
2581 u32 u1u2;
2582 u32 reg;
2583
2584 switch (dwc->link_state) {
2585 case DWC3_LINK_STATE_U1:
2586 case DWC3_LINK_STATE_U2:
2587 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2588 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2589 | DWC3_DCTL_ACCEPTU2ENA
2590 | DWC3_DCTL_INITU1ENA
2591 | DWC3_DCTL_ACCEPTU1ENA);
2592
2593 if (!dwc->u1u2)
2594 dwc->u1u2 = reg & u1u2;
2595
2596 reg &= ~u1u2;
2597
2598 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2599 break;
2600 default:
2601 /* do nothing */
2602 break;
2603 }
2604 }
2605 }
2606
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002607 switch (next) {
2608 case DWC3_LINK_STATE_U1:
2609 if (dwc->speed == USB_SPEED_SUPER)
2610 dwc3_suspend_gadget(dwc);
2611 break;
2612 case DWC3_LINK_STATE_U2:
2613 case DWC3_LINK_STATE_U3:
2614 dwc3_suspend_gadget(dwc);
2615 break;
2616 case DWC3_LINK_STATE_RESUME:
2617 dwc3_resume_gadget(dwc);
2618 break;
2619 default:
2620 /* do nothing */
2621 break;
2622 }
2623
Felipe Balbie57ebc12014-04-22 13:20:12 -05002624 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002625}
2626
Baolin Wang72704f82016-05-16 16:43:53 +08002627static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2628 unsigned int evtinfo)
2629{
2630 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2631
2632 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2633 dwc3_suspend_gadget(dwc);
2634
2635 dwc->link_state = next;
2636}
2637
Felipe Balbie1dadd32014-02-25 14:47:54 -06002638static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2639 unsigned int evtinfo)
2640{
2641 unsigned int is_ss = evtinfo & BIT(4);
2642
2643 /**
2644 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2645 * have a known issue which can cause USB CV TD.9.23 to fail
2646 * randomly.
2647 *
2648 * Because of this issue, core could generate bogus hibernation
2649 * events which SW needs to ignore.
2650 *
2651 * Refers to:
2652 *
2653 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2654 * Device Fallback from SuperSpeed
2655 */
2656 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2657 return;
2658
2659 /* enter hibernation here */
2660}
2661
Felipe Balbi72246da2011-08-19 18:10:58 +03002662static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2663 const struct dwc3_event_devt *event)
2664{
2665 switch (event->type) {
2666 case DWC3_DEVICE_EVENT_DISCONNECT:
2667 dwc3_gadget_disconnect_interrupt(dwc);
2668 break;
2669 case DWC3_DEVICE_EVENT_RESET:
2670 dwc3_gadget_reset_interrupt(dwc);
2671 break;
2672 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2673 dwc3_gadget_conndone_interrupt(dwc);
2674 break;
2675 case DWC3_DEVICE_EVENT_WAKEUP:
2676 dwc3_gadget_wakeup_interrupt(dwc);
2677 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002678 case DWC3_DEVICE_EVENT_HIBER_REQ:
2679 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2680 "unexpected hibernation event\n"))
2681 break;
2682
2683 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2684 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002685 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2686 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2687 break;
2688 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002689 /* It changed to be suspend event for version 2.30a and above */
2690 if (dwc->revision < DWC3_REVISION_230A) {
2691 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2692 } else {
2693 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2694
2695 /*
2696 * Ignore suspend event until the gadget enters into
2697 * USB_STATE_CONFIGURED state.
2698 */
2699 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2700 dwc3_gadget_suspend_interrupt(dwc,
2701 event->event_info);
2702 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002703 break;
2704 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002705 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002706 break;
2707 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002708 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002709 break;
2710 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002711 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002712 break;
2713 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002714 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002715 break;
2716 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002717 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002718 }
2719}
2720
2721static void dwc3_process_event_entry(struct dwc3 *dwc,
2722 const union dwc3_event *event)
2723{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002724 trace_dwc3_event(event->raw);
2725
Felipe Balbi72246da2011-08-19 18:10:58 +03002726 /* Endpoint IRQ, handle it and return early */
2727 if (event->type.is_devspec == 0) {
2728 /* depevt */
2729 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2730 }
2731
2732 switch (event->type.type) {
2733 case DWC3_EVENT_TYPE_DEV:
2734 dwc3_gadget_interrupt(dwc, &event->devt);
2735 break;
2736 /* REVISIT what to do with Carkit and I2C events ? */
2737 default:
2738 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2739 }
2740}
2741
Felipe Balbidea520a2016-03-30 09:39:34 +03002742static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002743{
Felipe Balbidea520a2016-03-30 09:39:34 +03002744 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002745 irqreturn_t ret = IRQ_NONE;
2746 int left;
2747 u32 reg;
2748
Felipe Balbif42f2442013-06-12 21:25:08 +03002749 left = evt->count;
2750
2751 if (!(evt->flags & DWC3_EVENT_PENDING))
2752 return IRQ_NONE;
2753
2754 while (left > 0) {
2755 union dwc3_event event;
2756
2757 event.raw = *(u32 *) (evt->buf + evt->lpos);
2758
2759 dwc3_process_event_entry(dwc, &event);
2760
2761 /*
2762 * FIXME we wrap around correctly to the next entry as
2763 * almost all entries are 4 bytes in size. There is one
2764 * entry which has 12 bytes which is a regular entry
2765 * followed by 8 bytes data. ATM I don't know how
2766 * things are organized if we get next to the a
2767 * boundary so I worry about that once we try to handle
2768 * that.
2769 */
2770 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2771 left -= 4;
2772
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002773 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002774 }
2775
2776 evt->count = 0;
2777 evt->flags &= ~DWC3_EVENT_PENDING;
2778 ret = IRQ_HANDLED;
2779
2780 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002781 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002782 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002783 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002784
2785 return ret;
2786}
2787
Felipe Balbidea520a2016-03-30 09:39:34 +03002788static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002789{
Felipe Balbidea520a2016-03-30 09:39:34 +03002790 struct dwc3_event_buffer *evt = _evt;
2791 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002792 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002793 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002794
Felipe Balbie5f68b42015-10-12 13:25:44 -05002795 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002796 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002797 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002798
2799 return ret;
2800}
2801
Felipe Balbidea520a2016-03-30 09:39:34 +03002802static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002803{
Felipe Balbidea520a2016-03-30 09:39:34 +03002804 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002805 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002806 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002807
Felipe Balbifc8bb912016-05-16 13:14:48 +03002808 if (pm_runtime_suspended(dwc->dev)) {
2809 pm_runtime_get(dwc->dev);
2810 disable_irq_nosync(dwc->irq_gadget);
2811 dwc->pending_events = true;
2812 return IRQ_HANDLED;
2813 }
2814
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002815 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002816 count &= DWC3_GEVNTCOUNT_MASK;
2817 if (!count)
2818 return IRQ_NONE;
2819
Felipe Balbib15a7622011-06-30 16:57:15 +03002820 evt->count = count;
2821 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002822
Felipe Balbie8adfc32013-06-12 21:11:14 +03002823 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002824 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002825 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002826 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002827
Felipe Balbib15a7622011-06-30 16:57:15 +03002828 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002829}
2830
Felipe Balbidea520a2016-03-30 09:39:34 +03002831static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002832{
Felipe Balbidea520a2016-03-30 09:39:34 +03002833 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002834
Felipe Balbidea520a2016-03-30 09:39:34 +03002835 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002836}
2837
2838/**
2839 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002840 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002841 *
2842 * Returns 0 on success otherwise negative errno.
2843 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002844int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002845{
Roger Quadros9522def2016-06-10 14:48:38 +03002846 int ret, irq;
2847 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2848
2849 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2850 if (irq == -EPROBE_DEFER)
2851 return irq;
2852
2853 if (irq <= 0) {
2854 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2855 if (irq == -EPROBE_DEFER)
2856 return irq;
2857
2858 if (irq <= 0) {
2859 irq = platform_get_irq(dwc3_pdev, 0);
2860 if (irq <= 0) {
2861 if (irq != -EPROBE_DEFER) {
2862 dev_err(dwc->dev,
2863 "missing peripheral IRQ\n");
2864 }
2865 if (!irq)
2866 irq = -EINVAL;
2867 return irq;
2868 }
2869 }
2870 }
2871
2872 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002873
2874 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2875 &dwc->ctrl_req_addr, GFP_KERNEL);
2876 if (!dwc->ctrl_req) {
2877 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2878 ret = -ENOMEM;
2879 goto err0;
2880 }
2881
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302882 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002883 &dwc->ep0_trb_addr, GFP_KERNEL);
2884 if (!dwc->ep0_trb) {
2885 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2886 ret = -ENOMEM;
2887 goto err1;
2888 }
2889
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002890 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002891 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002892 ret = -ENOMEM;
2893 goto err2;
2894 }
2895
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002896 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002897 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2898 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002899 if (!dwc->ep0_bounce) {
2900 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2901 ret = -ENOMEM;
2902 goto err3;
2903 }
2904
Felipe Balbi04c03d12015-12-02 10:06:45 -06002905 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2906 if (!dwc->zlp_buf) {
2907 ret = -ENOMEM;
2908 goto err4;
2909 }
2910
Felipe Balbi72246da2011-08-19 18:10:58 +03002911 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002912 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002913 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002915 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002916
2917 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002918 * FIXME We might be setting max_speed to <SUPER, however versions
2919 * <2.20a of dwc3 have an issue with metastability (documented
2920 * elsewhere in this driver) which tells us we can't set max speed to
2921 * anything lower than SUPER.
2922 *
2923 * Because gadget.max_speed is only used by composite.c and function
2924 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2925 * to happen so we avoid sending SuperSpeed Capability descriptor
2926 * together with our BOS descriptor as that could confuse host into
2927 * thinking we can handle super speed.
2928 *
2929 * Note that, in fact, we won't even support GetBOS requests when speed
2930 * is less than super speed because we don't have means, yet, to tell
2931 * composite.c that we are USB 2.0 + LPM ECN.
2932 */
2933 if (dwc->revision < DWC3_REVISION_220A)
2934 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002935 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002936 dwc->revision);
2937
2938 dwc->gadget.max_speed = dwc->maximum_speed;
2939
2940 /*
David Cohena4b9d942013-12-09 15:55:38 -08002941 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2942 * on ep out.
2943 */
2944 dwc->gadget.quirk_ep_out_aligned_size = true;
2945
2946 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002947 * REVISIT: Here we should clear all pending IRQs to be
2948 * sure we're starting from a well known location.
2949 */
2950
2951 ret = dwc3_gadget_init_endpoints(dwc);
2952 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002953 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002954
Felipe Balbi72246da2011-08-19 18:10:58 +03002955 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2956 if (ret) {
2957 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002958 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002959 }
2960
2961 return 0;
2962
Felipe Balbi04c03d12015-12-02 10:06:45 -06002963err5:
2964 kfree(dwc->zlp_buf);
2965
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002966err4:
David Cohene1f80462013-09-11 17:42:47 -07002967 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002968 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2969 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002970
Felipe Balbi72246da2011-08-19 18:10:58 +03002971err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002972 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002973
2974err2:
2975 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2976 dwc->ep0_trb, dwc->ep0_trb_addr);
2977
2978err1:
2979 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2980 dwc->ctrl_req, dwc->ctrl_req_addr);
2981
2982err0:
2983 return ret;
2984}
2985
Felipe Balbi7415f172012-04-30 14:56:33 +03002986/* -------------------------------------------------------------------------- */
2987
Felipe Balbi72246da2011-08-19 18:10:58 +03002988void dwc3_gadget_exit(struct dwc3 *dwc)
2989{
Felipe Balbi72246da2011-08-19 18:10:58 +03002990 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002991
Felipe Balbi72246da2011-08-19 18:10:58 +03002992 dwc3_gadget_free_endpoints(dwc);
2993
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002994 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2995 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002996
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002997 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06002998 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002999
3000 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3001 dwc->ep0_trb, dwc->ep0_trb_addr);
3002
3003 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3004 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003005}
Felipe Balbi7415f172012-04-30 14:56:33 +03003006
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003007int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003008{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003009 int ret;
3010
Roger Quadros9772b472016-04-12 11:33:29 +03003011 if (!dwc->gadget_driver)
3012 return 0;
3013
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003014 ret = dwc3_gadget_run_stop(dwc, false, false);
3015 if (ret < 0)
3016 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003017
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003018 dwc3_disconnect_gadget(dwc);
3019 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003020
3021 return 0;
3022}
3023
3024int dwc3_gadget_resume(struct dwc3 *dwc)
3025{
Felipe Balbi7415f172012-04-30 14:56:33 +03003026 int ret;
3027
Roger Quadros9772b472016-04-12 11:33:29 +03003028 if (!dwc->gadget_driver)
3029 return 0;
3030
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003031 ret = __dwc3_gadget_start(dwc);
3032 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003033 goto err0;
3034
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003035 ret = dwc3_gadget_run_stop(dwc, true, false);
3036 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003037 goto err1;
3038
Felipe Balbi7415f172012-04-30 14:56:33 +03003039 return 0;
3040
3041err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003042 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003043
3044err0:
3045 return ret;
3046}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003047
3048void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3049{
3050 if (dwc->pending_events) {
3051 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3052 dwc->pending_events = false;
3053 enable_irq(dwc->irq_gadget);
3054 }
3055}