blob: 61edb6650e2f3dd75b6d9701319f53e15a3bc5de [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530177 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200179 if (req->started) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530180 i = 0;
181 do {
Felipe Balbief966b92016-04-05 13:09:51 +0300182 dwc3_ep_inc_deq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530183 } while(++i < req->request.num_mapped_sgs);
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200184 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 }
186 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200187 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
189 if (req->request.status == -EINPROGRESS)
190 req->request.status = status;
191
Pratyush Anand0416e492012-08-10 13:42:16 +0530192 if (dwc->ep0_bounced && dep->number == 0)
193 dwc->ep0_bounced = false;
194 else
195 usb_gadget_unmap_request(&dwc->gadget, &req->request,
196 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500198 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200201 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300202 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300203
204 if (dep->number > 1)
205 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500208int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300209{
210 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300211 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300212 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300213 u32 reg;
214
215 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
216 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
217
218 do {
219 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
220 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = DWC3_DGCMD_STATUS(reg);
222 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -EINVAL;
224 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300225 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 } while (timeout--);
227
228 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 }
232
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 trace_dwc3_gadget_generic_cmd(cmd, param, status);
234
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236}
237
Felipe Balbic36d8e92016-04-04 12:46:33 +0300238static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
239
Felipe Balbi2cd47182016-04-12 16:42:43 +0300240int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
241 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300243 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200244 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 u32 reg;
246
Felipe Balbi0933df12016-05-23 14:02:33 +0300247 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300248 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300249 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300250
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300251 /*
252 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
253 * we're issuing an endpoint command, we must check if
254 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
255 *
256 * We will also set SUSPHY bit to what it was before returning as stated
257 * by the same section on Synopsys databook.
258 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300259 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
260 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
261 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
262 susphy = true;
263 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
264 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
265 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300266 }
267
Felipe Balbic36d8e92016-04-04 12:46:33 +0300268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
Felipe Balbi2eb88012016-04-12 16:53:39 +0300282 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
283 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285
Felipe Balbi2eb88012016-04-12 16:53:39 +0300286 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300290 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000291
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000292 switch (cmd_status) {
293 case 0:
294 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300295 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000296 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297 ret = -EINVAL;
298 break;
299 case DEPEVT_TRANSFER_BUS_EXPIRY:
300 /*
301 * SW issues START TRANSFER command to
302 * isochronous ep with future frame interval. If
303 * future interval time has already passed when
304 * core receives the command, it will respond
305 * with an error status of 'Bus Expiry'.
306 *
307 * Instead of always returning -EINVAL, let's
308 * give a hint to the gadget driver that this is
309 * the case by returning -EAGAIN.
310 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 ret = -EAGAIN;
312 break;
313 default:
314 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
315 }
316
Felipe Balbic0ca3242016-04-04 09:11:51 +0300317 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300319 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300320
Felipe Balbif6bb2252016-05-23 13:53:34 +0300321 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300322 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300323 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300324 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300325
Felipe Balbi0933df12016-05-23 14:02:33 +0300326 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
327
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300328 if (unlikely(susphy)) {
329 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
330 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
331 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
332 }
333
Felipe Balbic0ca3242016-04-04 09:11:51 +0300334 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335}
336
John Youn50c763f2016-05-31 17:49:56 -0700337static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
338{
339 struct dwc3 *dwc = dep->dwc;
340 struct dwc3_gadget_ep_cmd_params params;
341 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
342
343 /*
344 * As of core revision 2.60a the recommended programming model
345 * is to set the ClearPendIN bit when issuing a Clear Stall EP
346 * command for IN endpoints. This is to prevent an issue where
347 * some (non-compliant) hosts may not send ACK TPs for pending
348 * IN transfers due to a mishandled error condition. Synopsys
349 * STAR 9000614252.
350 */
351 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
352 cmd |= DWC3_DEPCMD_CLEARPENDIN;
353
354 memset(&params, 0, sizeof(params));
355
Felipe Balbi2cd47182016-04-12 16:42:43 +0300356 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700357}
358
Felipe Balbi72246da2011-08-19 18:10:58 +0300359static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200360 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300361{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300362 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
364 return dep->trb_pool_dma + offset;
365}
366
367static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370
371 if (dep->trb_pool)
372 return 0;
373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 dep->trb_pool = dma_alloc_coherent(dwc->dev,
375 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
376 &dep->trb_pool_dma, GFP_KERNEL);
377 if (!dep->trb_pool) {
378 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
379 dep->name);
380 return -ENOMEM;
381 }
382
383 return 0;
384}
385
386static void dwc3_free_trb_pool(struct dwc3_ep *dep)
387{
388 struct dwc3 *dwc = dep->dwc;
389
390 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 dep->trb_pool, dep->trb_pool_dma);
392
393 dep->trb_pool = NULL;
394 dep->trb_pool_dma = 0;
395}
396
John Younc4509602016-02-16 20:10:53 -0800397static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
398
399/**
400 * dwc3_gadget_start_config - Configure EP resources
401 * @dwc: pointer to our controller context structure
402 * @dep: endpoint that is being enabled
403 *
404 * The assignment of transfer resources cannot perfectly follow the
405 * data book due to the fact that the controller driver does not have
406 * all knowledge of the configuration in advance. It is given this
407 * information piecemeal by the composite gadget framework after every
408 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
409 * programming model in this scenario can cause errors. For two
410 * reasons:
411 *
412 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
413 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
414 * multiple interfaces.
415 *
416 * 2) The databook does not mention doing more DEPXFERCFG for new
417 * endpoint on alt setting (8.1.6).
418 *
419 * The following simplified method is used instead:
420 *
421 * All hardware endpoints can be assigned a transfer resource and this
422 * setting will stay persistent until either a core reset or
423 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
424 * do DEPXFERCFG for every hardware endpoint as well. We are
425 * guaranteed that there are as many transfer resources as endpoints.
426 *
427 * This function is called for each endpoint when it is being enabled
428 * but is triggered only when called for EP0-out, which always happens
429 * first, and which should only happen in one of the above conditions.
430 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300431static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
432{
433 struct dwc3_gadget_ep_cmd_params params;
434 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800435 int i;
436 int ret;
437
438 if (dep->number)
439 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
441 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800442 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi2cd47182016-04-12 16:42:43 +0300444 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800445 if (ret)
446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
John Younc4509602016-02-16 20:10:53 -0800448 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
449 struct dwc3_ep *dep = dwc->eps[i];
450
451 if (!dep)
452 continue;
453
454 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
455 if (ret)
456 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300457 }
458
459 return 0;
460}
461
462static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200463 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300464 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600465 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300466{
467 struct dwc3_gadget_ep_cmd_params params;
468
469 memset(&params, 0x00, sizeof(params));
470
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300471 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900472 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
473
474 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800475 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300476 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300477 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900478 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300479
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 if (ignore)
481 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
482
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600483 if (restore) {
484 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
485 params.param2 |= dep->saved_state;
486 }
487
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300488 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
489 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300490
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200491 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300492 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
493 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300494 dep->stream_capable = true;
495 }
496
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500497 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300498 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
500 /*
501 * We are doing 1:1 mapping for endpoints, meaning
502 * Physical Endpoints 2 maps to Logical Endpoint 2 and
503 * so on. We consider the direction bit as part of the physical
504 * endpoint number. So USB endpoint 0x81 is 0x03.
505 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300507
508 /*
509 * We must use the lower 16 TX FIFOs even though
510 * HW might have more
511 */
512 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300513 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
515 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300517 dep->interval = 1 << (desc->bInterval - 1);
518 }
519
Felipe Balbi2cd47182016-04-12 16:42:43 +0300520 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300521}
522
523static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
524{
525 struct dwc3_gadget_ep_cmd_params params;
526
527 memset(&params, 0x00, sizeof(params));
528
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300529 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
532 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300533}
534
535/**
536 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
537 * @dep: endpoint to be initialized
538 * @desc: USB Endpoint Descriptor
539 *
540 * Caller should take care of locking
541 */
542static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200543 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300544 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600545 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300546{
547 struct dwc3 *dwc = dep->dwc;
548 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300549 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
Felipe Balbi73815282015-01-27 13:48:14 -0600551 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300552
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 if (!(dep->flags & DWC3_EP_ENABLED)) {
554 ret = dwc3_gadget_start_config(dwc, dep);
555 if (ret)
556 return ret;
557 }
558
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600559 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
560 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300561 if (ret)
562 return ret;
563
564 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200565 struct dwc3_trb *trb_st_hw;
566 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300567
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200568 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200569 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570 dep->type = usb_endpoint_type(desc);
571 dep->flags |= DWC3_EP_ENABLED;
572
573 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
574 reg |= DWC3_DALEPENA_EP(dep->number);
575 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
576
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300577 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300578 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
John Youn0d257442016-05-19 17:26:08 -0700580 /* Initialize the TRB ring */
581 dep->trb_dequeue = 0;
582 dep->trb_enqueue = 0;
583 memset(dep->trb_pool, 0,
584 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
585
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300586 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 trb_st_hw = &dep->trb_pool[0];
588
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
591 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
593 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 }
595
596 return 0;
597}
598
Paul Zimmermanb992e682012-04-27 14:17:35 +0300599static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200600static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300601{
602 struct dwc3_request *req;
603
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200604 if (!list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300605 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200606
Pratyush Anand57911502012-07-06 15:19:10 +0530607 /* - giveback all requests to gadget driver */
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
Pratyush Anand15916332012-06-15 11:54:36 +0530610
611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
612 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200613 }
614
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200615 while (!list_empty(&dep->pending_list)) {
616 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300617
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200618 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300620}
621
622/**
623 * __dwc3_gadget_ep_disable - Disables a HW endpoint
624 * @dep: the endpoint to disable
625 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200626 * This function also removes requests which are currently processed ny the
627 * hardware and those which are not yet scheduled.
628 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300630static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
631{
632 struct dwc3 *dwc = dep->dwc;
633 u32 reg;
634
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500635 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
636
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200637 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
Felipe Balbi687ef982014-04-16 10:30:33 -0500639 /* make sure HW endpoint isn't stalled */
640 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500641 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500642
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
644 reg &= ~DWC3_DALEPENA_EP(dep->number);
645 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
646
Felipe Balbi879631a2011-09-30 10:58:47 +0300647 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200648 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200649 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300651 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300652
653 return 0;
654}
655
656/* -------------------------------------------------------------------------- */
657
658static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
659 const struct usb_endpoint_descriptor *desc)
660{
661 return -EINVAL;
662}
663
664static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
665{
666 return -EINVAL;
667}
668
669/* -------------------------------------------------------------------------- */
670
671static int dwc3_gadget_ep_enable(struct usb_ep *ep,
672 const struct usb_endpoint_descriptor *desc)
673{
674 struct dwc3_ep *dep;
675 struct dwc3 *dwc;
676 unsigned long flags;
677 int ret;
678
679 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
680 pr_debug("dwc3: invalid parameters\n");
681 return -EINVAL;
682 }
683
684 if (!desc->wMaxPacketSize) {
685 pr_debug("dwc3: missing wMaxPacketSize\n");
686 return -EINVAL;
687 }
688
689 dep = to_dwc3_ep(ep);
690 dwc = dep->dwc;
691
Felipe Balbi95ca9612015-12-10 13:08:20 -0600692 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
693 "%s is already enabled\n",
694 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300696
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600698 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300699 spin_unlock_irqrestore(&dwc->lock, flags);
700
701 return ret;
702}
703
704static int dwc3_gadget_ep_disable(struct usb_ep *ep)
705{
706 struct dwc3_ep *dep;
707 struct dwc3 *dwc;
708 unsigned long flags;
709 int ret;
710
711 if (!ep) {
712 pr_debug("dwc3: invalid parameters\n");
713 return -EINVAL;
714 }
715
716 dep = to_dwc3_ep(ep);
717 dwc = dep->dwc;
718
Felipe Balbi95ca9612015-12-10 13:08:20 -0600719 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
720 "%s is already disabled\n",
721 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300722 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
Felipe Balbi72246da2011-08-19 18:10:58 +0300724 spin_lock_irqsave(&dwc->lock, flags);
725 ret = __dwc3_gadget_ep_disable(dep);
726 spin_unlock_irqrestore(&dwc->lock, flags);
727
728 return ret;
729}
730
731static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
732 gfp_t gfp_flags)
733{
734 struct dwc3_request *req;
735 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300736
737 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900738 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300739 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300740
741 req->epnum = dep->number;
742 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300743
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500744 trace_dwc3_alloc_request(req);
745
Felipe Balbi72246da2011-08-19 18:10:58 +0300746 return &req->request;
747}
748
749static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
750 struct usb_request *request)
751{
752 struct dwc3_request *req = to_dwc3_request(request);
753
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500754 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300755 kfree(req);
756}
757
Felipe Balbic71fc372011-11-22 11:37:34 +0200758/**
759 * dwc3_prepare_one_trb - setup one TRB from one request
760 * @dep: endpoint for which this request is prepared
761 * @req: dwc3_request pointer
762 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200763static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200764 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530765 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200766{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200767 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200768
Felipe Balbi73815282015-01-27 13:48:14 -0600769 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200770 dep->name, req, (unsigned long long) dma,
771 length, last ? " last" : "",
772 chain ? " chain" : "");
773
Pratyush Anand915e2022013-01-14 15:59:35 +0530774
Felipe Balbi4faf7552016-04-05 13:14:31 +0300775 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200776
Felipe Balbieeb720f2011-11-28 12:46:59 +0200777 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200778 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200779 req->trb = trb;
780 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300781 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200782 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200783
Felipe Balbief966b92016-04-05 13:09:51 +0300784 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530785
Felipe Balbif6bafc62012-02-06 11:04:53 +0200786 trb->size = DWC3_TRB_SIZE_LENGTH(length);
787 trb->bpl = lower_32_bits(dma);
788 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200789
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200790 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200791 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200792 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200793 break;
794
795 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530796 if (!node)
797 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
798 else
799 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200800
801 /* always enable Interrupt on Missed ISOC */
802 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200803 break;
804
805 case USB_ENDPOINT_XFER_BULK:
806 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200807 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200808 break;
809 default:
810 /*
811 * This is only possible with faulty memory because we
812 * checked it already :)
813 */
814 BUG();
815 }
816
Felipe Balbica4d44e2016-03-10 13:53:27 +0200817 /* always enable Continue on Short Packet */
818 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600819
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300820 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200821 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
822
823 if (last)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530824 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200825
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530826 if (chain)
827 trb->ctrl |= DWC3_TRB_CTRL_CHN;
828
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200829 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200830 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
831
832 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500833
834 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200835}
836
John Youn361572b2016-05-19 17:26:17 -0700837/**
838 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
839 * @dep: The endpoint with the TRB ring
840 * @index: The index of the current TRB in the ring
841 *
842 * Returns the TRB prior to the one pointed to by the index. If the
843 * index is 0, we will wrap backwards, skip the link TRB, and return
844 * the one just before that.
845 */
846static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
847{
848 if (!index)
849 index = DWC3_TRB_NUM - 2;
850 else
851 index = dep->trb_enqueue - 1;
852
853 return &dep->trb_pool[index];
854}
855
Felipe Balbic4233572016-05-12 14:08:34 +0300856static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
857{
858 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700859 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300860
861 /*
862 * If enqueue & dequeue are equal than it is either full or empty.
863 *
864 * One way to know for sure is if the TRB right before us has HWO bit
865 * set or not. If it has, then we're definitely full and can't fit any
866 * more transfers in our ring.
867 */
868 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700869 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
870 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
871 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300872
873 return DWC3_TRB_NUM - 1;
874 }
875
John Youn32db3d92016-05-19 17:26:12 -0700876 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700877 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700878
John Youn7d0a0382016-05-19 17:26:15 -0700879 if (dep->trb_dequeue < dep->trb_enqueue)
880 trbs_left--;
881
John Youn32db3d92016-05-19 17:26:12 -0700882 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300883}
884
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300885static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
886 struct dwc3_request *req, unsigned int trbs_left)
887{
888 struct usb_request *request = &req->request;
889 struct scatterlist *sg = request->sg;
890 struct scatterlist *s;
891 unsigned int last = false;
892 unsigned int length;
893 dma_addr_t dma;
894 int i;
895
896 for_each_sg(sg, s, request->num_mapped_sgs, i) {
897 unsigned chain = true;
898
899 length = sg_dma_len(s);
900 dma = sg_dma_address(s);
901
902 if (sg_is_last(s)) {
903 if (list_is_last(&req->list, &dep->pending_list))
904 last = true;
905
906 chain = false;
907 }
908
909 if (!trbs_left)
910 last = true;
911
912 if (last)
913 chain = false;
914
915 dwc3_prepare_one_trb(dep, req, dma, length,
916 last, chain, i);
917
918 if (last)
919 break;
920 }
921}
922
923static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
924 struct dwc3_request *req, unsigned int trbs_left)
925{
926 unsigned int last = false;
927 unsigned int length;
928 dma_addr_t dma;
929
930 dma = req->request.dma;
931 length = req->request.length;
932
933 if (!trbs_left)
934 last = true;
935
936 /* Is this the last request? */
937 if (list_is_last(&req->list, &dep->pending_list))
938 last = true;
939
940 dwc3_prepare_one_trb(dep, req, dma, length,
941 last, false, 0);
942}
943
Felipe Balbi72246da2011-08-19 18:10:58 +0300944/*
945 * dwc3_prepare_trbs - setup TRBs from requests
946 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300947 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800948 * The function goes through the requests list and sets up TRBs for the
949 * transfers. The function returns once there are no more TRBs available or
950 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300951 */
Felipe Balbic4233572016-05-12 14:08:34 +0300952static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300953{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200954 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300955 u32 trbs_left;
956
957 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
958
Felipe Balbic4233572016-05-12 14:08:34 +0300959 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700960 if (!trbs_left)
961 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300962
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200963 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300964 if (req->request.num_mapped_sgs > 0)
965 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
966 else
967 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969 if (!trbs_left)
970 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300971 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300972}
973
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300974static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300975{
976 struct dwc3_gadget_ep_cmd_params params;
977 struct dwc3_request *req;
978 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300979 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300980 int ret;
981 u32 cmd;
982
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300983 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300984
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300985 dwc3_prepare_trbs(dep);
986 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 if (!req) {
988 dep->flags |= DWC3_EP_PENDING_REQUEST;
989 return 0;
990 }
991
992 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300993
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300994 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530995 params.param0 = upper_32_bits(req->trb_dma);
996 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300997 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530998 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300999 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301000 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001001
1002 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001003 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001004 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 /*
1006 * FIXME we need to iterate over the list of requests
1007 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001008 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001010 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1011 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 list_del(&req->list);
1013 return ret;
1014 }
1015
1016 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001017
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001018 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001019 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001020 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001021 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001022
Felipe Balbi72246da2011-08-19 18:10:58 +03001023 return 0;
1024}
1025
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301026static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1027 struct dwc3_ep *dep, u32 cur_uf)
1028{
1029 u32 uf;
1030
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001031 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001032 dwc3_trace(trace_dwc3_gadget,
1033 "ISOC ep %s run out for requests",
1034 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301035 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301036 return;
1037 }
1038
1039 /* 4 micro frames in the future */
1040 uf = cur_uf + dep->interval * 4;
1041
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001042 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301043}
1044
1045static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1046 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1047{
1048 u32 cur_uf, mask;
1049
1050 mask = ~(dep->interval - 1);
1051 cur_uf = event->parameters & mask;
1052
1053 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1054}
1055
Felipe Balbi72246da2011-08-19 18:10:58 +03001056static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1057{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001058 struct dwc3 *dwc = dep->dwc;
1059 int ret;
1060
Felipe Balbibb423982015-11-16 15:31:21 -06001061 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001062 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001063 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001064 &req->request, dep->endpoint.name);
1065 return -ESHUTDOWN;
1066 }
1067
1068 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1069 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001070 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001071 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001072 return -EINVAL;
1073 }
1074
Felipe Balbifc8bb912016-05-16 13:14:48 +03001075 pm_runtime_get(dwc->dev);
1076
Felipe Balbi72246da2011-08-19 18:10:58 +03001077 req->request.actual = 0;
1078 req->request.status = -EINPROGRESS;
1079 req->direction = dep->direction;
1080 req->epnum = dep->number;
1081
Felipe Balbife84f522015-09-01 09:01:38 -05001082 trace_dwc3_ep_queue(req);
1083
Felipe Balbi72246da2011-08-19 18:10:58 +03001084 /*
1085 * We only add to our list of requests now and
1086 * start consuming the list once we get XferNotReady
1087 * IRQ.
1088 *
1089 * That way, we avoid doing anything that we don't need
1090 * to do now and defer it until the point we receive a
1091 * particular token from the Host side.
1092 *
1093 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001094 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001095 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001096 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1097 dep->direction);
1098 if (ret)
1099 return ret;
1100
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001101 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001102
1103 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001104 * If there are no pending requests and the endpoint isn't already
1105 * busy, we will just start the request straight away.
1106 *
1107 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1108 * little bit faster.
1109 */
1110 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi62e345a2015-11-30 15:24:29 -06001111 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001112 !(dep->flags & DWC3_EP_BUSY)) {
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001113 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001114 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001115 }
1116
1117 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001118 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001119 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001120 * 1. XferNotReady with empty list of requests. We need to kick the
1121 * transfer here in that situation, otherwise we will be NAKing
1122 * forever. If we get XferNotReady before gadget driver has a
1123 * chance to queue a request, we will ACK the IRQ but won't be
1124 * able to receive the data until the next request is queued.
1125 * The following code is handling exactly that.
1126 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001127 */
1128 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301129 /*
1130 * If xfernotready is already elapsed and it is a case
1131 * of isoc transfer, then issue END TRANSFER, so that
1132 * you can receive xfernotready again and can have
1133 * notion of current microframe.
1134 */
1135 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001136 if (list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001137 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301138 dep->flags = DWC3_EP_ENABLED;
1139 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301140 return 0;
1141 }
1142
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001143 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi89185912015-09-15 09:49:14 -05001144 if (!ret)
1145 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1146
Felipe Balbia8f32812015-09-16 10:40:07 -05001147 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001148 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001149
Felipe Balbib511e5e2012-06-06 12:00:50 +03001150 /*
1151 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1152 * kick the transfer here after queuing a request, otherwise the
1153 * core may not see the modified TRB(s).
1154 */
1155 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301156 (dep->flags & DWC3_EP_BUSY) &&
1157 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001158 WARN_ON_ONCE(!dep->resource_index);
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001159 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
Felipe Balbia8f32812015-09-16 10:40:07 -05001160 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001161 }
1162
Felipe Balbib997ada2012-07-26 13:26:50 +03001163 /*
1164 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1165 * right away, otherwise host will not know we have streams to be
1166 * handled.
1167 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001168 if (dep->stream_capable)
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001169 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbib997ada2012-07-26 13:26:50 +03001170
Felipe Balbia8f32812015-09-16 10:40:07 -05001171out:
1172 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001173 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001174 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001175 dep->name);
1176 if (ret == -EBUSY)
1177 ret = 0;
1178
1179 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001180}
1181
Felipe Balbi04c03d12015-12-02 10:06:45 -06001182static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1183 struct usb_request *request)
1184{
1185 dwc3_gadget_ep_free_request(ep, request);
1186}
1187
1188static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1189{
1190 struct dwc3_request *req;
1191 struct usb_request *request;
1192 struct usb_ep *ep = &dep->endpoint;
1193
Felipe Balbi60cfb372016-05-24 13:45:17 +03001194 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001195 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1196 if (!request)
1197 return -ENOMEM;
1198
1199 request->length = 0;
1200 request->buf = dwc->zlp_buf;
1201 request->complete = __dwc3_gadget_ep_zlp_complete;
1202
1203 req = to_dwc3_request(request);
1204
1205 return __dwc3_gadget_ep_queue(dep, req);
1206}
1207
Felipe Balbi72246da2011-08-19 18:10:58 +03001208static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1209 gfp_t gfp_flags)
1210{
1211 struct dwc3_request *req = to_dwc3_request(request);
1212 struct dwc3_ep *dep = to_dwc3_ep(ep);
1213 struct dwc3 *dwc = dep->dwc;
1214
1215 unsigned long flags;
1216
1217 int ret;
1218
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001219 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001220 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001221
1222 /*
1223 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1224 * setting request->zero, instead of doing magic, we will just queue an
1225 * extra usb_request ourselves so that it gets handled the same way as
1226 * any other request.
1227 */
John Yound92618982015-12-22 12:23:20 -08001228 if (ret == 0 && request->zero && request->length &&
1229 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001230 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1231
Felipe Balbi72246da2011-08-19 18:10:58 +03001232 spin_unlock_irqrestore(&dwc->lock, flags);
1233
1234 return ret;
1235}
1236
1237static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1238 struct usb_request *request)
1239{
1240 struct dwc3_request *req = to_dwc3_request(request);
1241 struct dwc3_request *r = NULL;
1242
1243 struct dwc3_ep *dep = to_dwc3_ep(ep);
1244 struct dwc3 *dwc = dep->dwc;
1245
1246 unsigned long flags;
1247 int ret = 0;
1248
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001249 trace_dwc3_ep_dequeue(req);
1250
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 spin_lock_irqsave(&dwc->lock, flags);
1252
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001253 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001254 if (r == req)
1255 break;
1256 }
1257
1258 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001259 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001260 if (r == req)
1261 break;
1262 }
1263 if (r == req) {
1264 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001265 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301266 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001267 }
1268 dev_err(dwc->dev, "request %p was not queued to %s\n",
1269 request, ep->name);
1270 ret = -EINVAL;
1271 goto out0;
1272 }
1273
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301274out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001275 /* giveback the request */
1276 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1277
1278out0:
1279 spin_unlock_irqrestore(&dwc->lock, flags);
1280
1281 return ret;
1282}
1283
Felipe Balbi7a608552014-09-24 14:19:52 -05001284int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001285{
1286 struct dwc3_gadget_ep_cmd_params params;
1287 struct dwc3 *dwc = dep->dwc;
1288 int ret;
1289
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001290 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1291 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1292 return -EINVAL;
1293 }
1294
Felipe Balbi72246da2011-08-19 18:10:58 +03001295 memset(&params, 0x00, sizeof(params));
1296
1297 if (value) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001298 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001299 (!list_empty(&dep->started_list) ||
1300 !list_empty(&dep->pending_list)))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001301 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001302 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001303 dep->name);
1304 return -EAGAIN;
1305 }
1306
Felipe Balbi2cd47182016-04-12 16:42:43 +03001307 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1308 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001309 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001310 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001311 dep->name);
1312 else
1313 dep->flags |= DWC3_EP_STALL;
1314 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001315
John Youn50c763f2016-05-31 17:49:56 -07001316 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001317 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001318 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001319 dep->name);
1320 else
Alan Sterna535d812013-11-01 12:05:12 -04001321 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001322 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001323
Felipe Balbi72246da2011-08-19 18:10:58 +03001324 return ret;
1325}
1326
1327static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1328{
1329 struct dwc3_ep *dep = to_dwc3_ep(ep);
1330 struct dwc3 *dwc = dep->dwc;
1331
1332 unsigned long flags;
1333
1334 int ret;
1335
1336 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001337 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001338 spin_unlock_irqrestore(&dwc->lock, flags);
1339
1340 return ret;
1341}
1342
1343static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1344{
1345 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001346 struct dwc3 *dwc = dep->dwc;
1347 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001348 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001349
Paul Zimmerman249a4562012-02-24 17:32:16 -08001350 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001351 dep->flags |= DWC3_EP_WEDGE;
1352
Pratyush Anand08f0d962012-06-25 22:40:43 +05301353 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001354 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301355 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001356 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001357 spin_unlock_irqrestore(&dwc->lock, flags);
1358
1359 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001360}
1361
1362/* -------------------------------------------------------------------------- */
1363
1364static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1365 .bLength = USB_DT_ENDPOINT_SIZE,
1366 .bDescriptorType = USB_DT_ENDPOINT,
1367 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1368};
1369
1370static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1371 .enable = dwc3_gadget_ep0_enable,
1372 .disable = dwc3_gadget_ep0_disable,
1373 .alloc_request = dwc3_gadget_ep_alloc_request,
1374 .free_request = dwc3_gadget_ep_free_request,
1375 .queue = dwc3_gadget_ep0_queue,
1376 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301377 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001378 .set_wedge = dwc3_gadget_ep_set_wedge,
1379};
1380
1381static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1382 .enable = dwc3_gadget_ep_enable,
1383 .disable = dwc3_gadget_ep_disable,
1384 .alloc_request = dwc3_gadget_ep_alloc_request,
1385 .free_request = dwc3_gadget_ep_free_request,
1386 .queue = dwc3_gadget_ep_queue,
1387 .dequeue = dwc3_gadget_ep_dequeue,
1388 .set_halt = dwc3_gadget_ep_set_halt,
1389 .set_wedge = dwc3_gadget_ep_set_wedge,
1390};
1391
1392/* -------------------------------------------------------------------------- */
1393
1394static int dwc3_gadget_get_frame(struct usb_gadget *g)
1395{
1396 struct dwc3 *dwc = gadget_to_dwc(g);
1397 u32 reg;
1398
1399 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1400 return DWC3_DSTS_SOFFN(reg);
1401}
1402
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001403static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001404{
Felipe Balbi72246da2011-08-19 18:10:58 +03001405 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001406
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001407 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001408 u32 reg;
1409
Felipe Balbi72246da2011-08-19 18:10:58 +03001410 u8 link_state;
1411 u8 speed;
1412
Felipe Balbi72246da2011-08-19 18:10:58 +03001413 /*
1414 * According to the Databook Remote wakeup request should
1415 * be issued only when the device is in early suspend state.
1416 *
1417 * We can check that via USB Link State bits in DSTS register.
1418 */
1419 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1420
1421 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001422 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1423 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001424 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001425 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001426 }
1427
1428 link_state = DWC3_DSTS_USBLNKST(reg);
1429
1430 switch (link_state) {
1431 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1432 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1433 break;
1434 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001435 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001436 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001437 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001438 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001439 }
1440
Felipe Balbi8598bde2012-01-02 18:55:57 +02001441 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1442 if (ret < 0) {
1443 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001444 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001445 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001446
Paul Zimmerman802fde92012-04-27 13:10:52 +03001447 /* Recent versions do this automatically */
1448 if (dwc->revision < DWC3_REVISION_194A) {
1449 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001450 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001451 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1452 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1453 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001454
Paul Zimmerman1d046792012-02-15 18:56:56 -08001455 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001456 timeout = jiffies + msecs_to_jiffies(100);
1457
Paul Zimmerman1d046792012-02-15 18:56:56 -08001458 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001459 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1460
1461 /* in HS, means ON */
1462 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1463 break;
1464 }
1465
1466 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1467 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001468 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001469 }
1470
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001471 return 0;
1472}
1473
1474static int dwc3_gadget_wakeup(struct usb_gadget *g)
1475{
1476 struct dwc3 *dwc = gadget_to_dwc(g);
1477 unsigned long flags;
1478 int ret;
1479
1480 spin_lock_irqsave(&dwc->lock, flags);
1481 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001482 spin_unlock_irqrestore(&dwc->lock, flags);
1483
1484 return ret;
1485}
1486
1487static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1488 int is_selfpowered)
1489{
1490 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001491 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001492
Paul Zimmerman249a4562012-02-24 17:32:16 -08001493 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001494 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001495 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001496
1497 return 0;
1498}
1499
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001500static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001501{
1502 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001503 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001504
Felipe Balbifc8bb912016-05-16 13:14:48 +03001505 if (pm_runtime_suspended(dwc->dev))
1506 return 0;
1507
Felipe Balbi72246da2011-08-19 18:10:58 +03001508 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001509 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001510 if (dwc->revision <= DWC3_REVISION_187A) {
1511 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1512 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1513 }
1514
1515 if (dwc->revision >= DWC3_REVISION_194A)
1516 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1517 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001518
1519 if (dwc->has_hibernation)
1520 reg |= DWC3_DCTL_KEEP_CONNECT;
1521
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001522 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001523 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001524 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001525
1526 if (dwc->has_hibernation && !suspend)
1527 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1528
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001529 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001530 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001531
1532 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1533
1534 do {
1535 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1536 if (is_on) {
1537 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1538 break;
1539 } else {
1540 if (reg & DWC3_DSTS_DEVCTRLHLT)
1541 break;
1542 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001543 timeout--;
1544 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301545 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001546 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001547 } while (1);
1548
Felipe Balbi73815282015-01-27 13:48:14 -06001549 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001550 dwc->gadget_driver
1551 ? dwc->gadget_driver->function : "no-function",
1552 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301553
1554 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001555}
1556
1557static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1558{
1559 struct dwc3 *dwc = gadget_to_dwc(g);
1560 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301561 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001562
1563 is_on = !!is_on;
1564
1565 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001566 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 spin_unlock_irqrestore(&dwc->lock, flags);
1568
Pratyush Anand6f17f742012-07-02 10:21:55 +05301569 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001570}
1571
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001572static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1573{
1574 u32 reg;
1575
1576 /* Enable all but Start and End of Frame IRQs */
1577 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1578 DWC3_DEVTEN_EVNTOVERFLOWEN |
1579 DWC3_DEVTEN_CMDCMPLTEN |
1580 DWC3_DEVTEN_ERRTICERREN |
1581 DWC3_DEVTEN_WKUPEVTEN |
1582 DWC3_DEVTEN_ULSTCNGEN |
1583 DWC3_DEVTEN_CONNECTDONEEN |
1584 DWC3_DEVTEN_USBRSTEN |
1585 DWC3_DEVTEN_DISCONNEVTEN);
1586
1587 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1588}
1589
1590static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1591{
1592 /* mask all interrupts */
1593 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1594}
1595
1596static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001597static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001598
Felipe Balbi4e994722016-05-13 14:09:59 +03001599/**
1600 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1601 * dwc: pointer to our context structure
1602 *
1603 * The following looks like complex but it's actually very simple. In order to
1604 * calculate the number of packets we can burst at once on OUT transfers, we're
1605 * gonna use RxFIFO size.
1606 *
1607 * To calculate RxFIFO size we need two numbers:
1608 * MDWIDTH = size, in bits, of the internal memory bus
1609 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1610 *
1611 * Given these two numbers, the formula is simple:
1612 *
1613 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1614 *
1615 * 24 bytes is for 3x SETUP packets
1616 * 16 bytes is a clock domain crossing tolerance
1617 *
1618 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1619 */
1620static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1621{
1622 u32 ram2_depth;
1623 u32 mdwidth;
1624 u32 nump;
1625 u32 reg;
1626
1627 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1628 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1629
1630 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1631 nump = min_t(u32, nump, 16);
1632
1633 /* update NumP */
1634 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1635 reg &= ~DWC3_DCFG_NUMP_MASK;
1636 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1637 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1638}
1639
Felipe Balbid7be2952016-05-04 15:49:37 +03001640static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001641{
Felipe Balbi72246da2011-08-19 18:10:58 +03001642 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001643 int ret = 0;
1644 u32 reg;
1645
Felipe Balbi72246da2011-08-19 18:10:58 +03001646 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1647 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001648
1649 /**
1650 * WORKAROUND: DWC3 revision < 2.20a have an issue
1651 * which would cause metastability state on Run/Stop
1652 * bit if we try to force the IP to USB2-only mode.
1653 *
1654 * Because of that, we cannot configure the IP to any
1655 * speed other than the SuperSpeed
1656 *
1657 * Refers to:
1658 *
1659 * STAR#9000525659: Clock Domain Crossing on DCTL in
1660 * USB 2.0 Mode
1661 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001662 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001663 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001664 } else {
1665 switch (dwc->maximum_speed) {
1666 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001667 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001668 break;
1669 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001670 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001671 break;
1672 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001673 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001674 break;
John Youn75808622016-02-05 17:09:13 -08001675 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001676 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001677 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001678 default:
John Youn77966eb2016-02-19 17:31:01 -08001679 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1680 dwc->maximum_speed);
1681 /* fall through */
1682 case USB_SPEED_SUPER:
1683 reg |= DWC3_DCFG_SUPERSPEED;
1684 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001685 }
1686 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001687 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1688
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001689 /*
1690 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1691 * field instead of letting dwc3 itself calculate that automatically.
1692 *
1693 * This way, we maximize the chances that we'll be able to get several
1694 * bursts of data without going through any sort of endpoint throttling.
1695 */
1696 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1697 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1698 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1699
Felipe Balbi4e994722016-05-13 14:09:59 +03001700 dwc3_gadget_setup_nump(dwc);
1701
Felipe Balbi72246da2011-08-19 18:10:58 +03001702 /* Start with SuperSpeed Default */
1703 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1704
1705 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001706 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1707 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 if (ret) {
1709 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001710 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001711 }
1712
1713 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001714 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1715 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001716 if (ret) {
1717 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001718 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 }
1720
1721 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001722 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 dwc3_ep0_out_start(dwc);
1724
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001725 dwc3_gadget_enable_irq(dwc);
1726
Felipe Balbid7be2952016-05-04 15:49:37 +03001727 return 0;
1728
1729err1:
1730 __dwc3_gadget_ep_disable(dwc->eps[0]);
1731
1732err0:
1733 return ret;
1734}
1735
1736static int dwc3_gadget_start(struct usb_gadget *g,
1737 struct usb_gadget_driver *driver)
1738{
1739 struct dwc3 *dwc = gadget_to_dwc(g);
1740 unsigned long flags;
1741 int ret = 0;
1742 int irq;
1743
1744 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1745 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1746 IRQF_SHARED, "dwc3", dwc->ev_buf);
1747 if (ret) {
1748 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1749 irq, ret);
1750 goto err0;
1751 }
Felipe Balbi3f308d12016-05-16 14:17:06 +03001752 dwc->irq_gadget = irq;
Felipe Balbid7be2952016-05-04 15:49:37 +03001753
1754 spin_lock_irqsave(&dwc->lock, flags);
1755 if (dwc->gadget_driver) {
1756 dev_err(dwc->dev, "%s is already bound to %s\n",
1757 dwc->gadget.name,
1758 dwc->gadget_driver->driver.name);
1759 ret = -EBUSY;
1760 goto err1;
1761 }
1762
1763 dwc->gadget_driver = driver;
1764
Felipe Balbifc8bb912016-05-16 13:14:48 +03001765 if (pm_runtime_active(dwc->dev))
1766 __dwc3_gadget_start(dwc);
1767
Felipe Balbi72246da2011-08-19 18:10:58 +03001768 spin_unlock_irqrestore(&dwc->lock, flags);
1769
1770 return 0;
1771
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001772err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001773 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001774 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001775
1776err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001777 return ret;
1778}
1779
Felipe Balbid7be2952016-05-04 15:49:37 +03001780static void __dwc3_gadget_stop(struct dwc3 *dwc)
1781{
1782 dwc3_gadget_disable_irq(dwc);
1783 __dwc3_gadget_ep_disable(dwc->eps[0]);
1784 __dwc3_gadget_ep_disable(dwc->eps[1]);
1785}
1786
Felipe Balbi22835b82014-10-17 12:05:12 -05001787static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001788{
1789 struct dwc3 *dwc = gadget_to_dwc(g);
1790 unsigned long flags;
1791
1792 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001793 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001794 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001795 spin_unlock_irqrestore(&dwc->lock, flags);
1796
Felipe Balbi3f308d12016-05-16 14:17:06 +03001797 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001798
Felipe Balbi72246da2011-08-19 18:10:58 +03001799 return 0;
1800}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001801
Felipe Balbi72246da2011-08-19 18:10:58 +03001802static const struct usb_gadget_ops dwc3_gadget_ops = {
1803 .get_frame = dwc3_gadget_get_frame,
1804 .wakeup = dwc3_gadget_wakeup,
1805 .set_selfpowered = dwc3_gadget_set_selfpowered,
1806 .pullup = dwc3_gadget_pullup,
1807 .udc_start = dwc3_gadget_start,
1808 .udc_stop = dwc3_gadget_stop,
1809};
1810
1811/* -------------------------------------------------------------------------- */
1812
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001813static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1814 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001815{
1816 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001817 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001818
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001819 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001820 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001821
Felipe Balbi72246da2011-08-19 18:10:58 +03001822 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001823 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001824 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001825
1826 dep->dwc = dwc;
1827 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001828 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001829 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001830 dwc->eps[epnum] = dep;
1831
1832 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1833 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001834
Felipe Balbi72246da2011-08-19 18:10:58 +03001835 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001836 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001837
Felipe Balbi73815282015-01-27 13:48:14 -06001838 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001839
Felipe Balbi72246da2011-08-19 18:10:58 +03001840 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001841 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301842 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001843 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1844 if (!epnum)
1845 dwc->gadget.ep0 = &dep->endpoint;
1846 } else {
1847 int ret;
1848
Robert Baldygae117e742013-12-13 12:23:38 +01001849 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001850 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001851 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1852 list_add_tail(&dep->endpoint.ep_list,
1853 &dwc->gadget.ep_list);
1854
1855 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001856 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001857 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001859
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001860 if (epnum == 0 || epnum == 1) {
1861 dep->endpoint.caps.type_control = true;
1862 } else {
1863 dep->endpoint.caps.type_iso = true;
1864 dep->endpoint.caps.type_bulk = true;
1865 dep->endpoint.caps.type_int = true;
1866 }
1867
1868 dep->endpoint.caps.dir_in = !!direction;
1869 dep->endpoint.caps.dir_out = !direction;
1870
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001871 INIT_LIST_HEAD(&dep->pending_list);
1872 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001873 }
1874
1875 return 0;
1876}
1877
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001878static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1879{
1880 int ret;
1881
1882 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1883
1884 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1885 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001886 dwc3_trace(trace_dwc3_gadget,
1887 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001888 return ret;
1889 }
1890
1891 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1892 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001893 dwc3_trace(trace_dwc3_gadget,
1894 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001895 return ret;
1896 }
1897
1898 return 0;
1899}
1900
Felipe Balbi72246da2011-08-19 18:10:58 +03001901static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1902{
1903 struct dwc3_ep *dep;
1904 u8 epnum;
1905
1906 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1907 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001908 if (!dep)
1909 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301910 /*
1911 * Physical endpoints 0 and 1 are special; they form the
1912 * bi-directional USB endpoint 0.
1913 *
1914 * For those two physical endpoints, we don't allocate a TRB
1915 * pool nor do we add them the endpoints list. Due to that, we
1916 * shouldn't do these two operations otherwise we would end up
1917 * with all sorts of bugs when removing dwc3.ko.
1918 */
1919 if (epnum != 0 && epnum != 1) {
1920 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001921 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301922 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001923
1924 kfree(dep);
1925 }
1926}
1927
Felipe Balbi72246da2011-08-19 18:10:58 +03001928/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001929
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301930static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1931 struct dwc3_request *req, struct dwc3_trb *trb,
1932 const struct dwc3_event_depevt *event, int status)
1933{
1934 unsigned int count;
1935 unsigned int s_pkt = 0;
1936 unsigned int trb_status;
1937
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001938 trace_dwc3_complete_trb(dep, trb);
1939
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301940 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1941 /*
1942 * We continue despite the error. There is not much we
1943 * can do. If we don't clean it up we loop forever. If
1944 * we skip the TRB then it gets overwritten after a
1945 * while since we use them in a ring buffer. A BUG()
1946 * would help. Lets hope that if this occurs, someone
1947 * fixes the root cause instead of looking away :)
1948 */
1949 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1950 dep->name, trb);
1951 count = trb->size & DWC3_TRB_SIZE_MASK;
1952
1953 if (dep->direction) {
1954 if (count) {
1955 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1956 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001957 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001958 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301959 dep->name);
1960 /*
1961 * If missed isoc occurred and there is
1962 * no request queued then issue END
1963 * TRANSFER, so that core generates
1964 * next xfernotready and we will issue
1965 * a fresh START TRANSFER.
1966 * If there are still queued request
1967 * then wait, do not issue either END
1968 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001969 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301970 * giveback.If any future queued request
1971 * is successfully transferred then we
1972 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001973 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301974 */
1975 dep->flags |= DWC3_EP_MISSED_ISOC;
1976 } else {
1977 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1978 dep->name);
1979 status = -ECONNRESET;
1980 }
1981 } else {
1982 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1983 }
1984 } else {
1985 if (count && (event->status & DEPEVT_STATUS_SHORT))
1986 s_pkt = 1;
1987 }
1988
1989 /*
1990 * We assume here we will always receive the entire data block
1991 * which we should receive. Meaning, if we program RX to
1992 * receive 4K but we receive only 2K, we assume that's all we
1993 * should receive and we simply bounce the request back to the
1994 * gadget driver for further processing.
1995 */
1996 req->request.actual += req->request.length - count;
1997 if (s_pkt)
1998 return 1;
1999 if ((event->status & DEPEVT_STATUS_LST) &&
2000 (trb->ctrl & (DWC3_TRB_CTRL_LST |
2001 DWC3_TRB_CTRL_HWO)))
2002 return 1;
2003 if ((event->status & DEPEVT_STATUS_IOC) &&
2004 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2005 return 1;
2006 return 0;
2007}
2008
Felipe Balbi72246da2011-08-19 18:10:58 +03002009static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2010 const struct dwc3_event_depevt *event, int status)
2011{
2012 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002013 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302014 unsigned int slot;
2015 unsigned int i;
2016 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002017
2018 do {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002019 req = next_request(&dep->started_list);
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002020 if (WARN_ON_ONCE(!req))
Ville Syrjäläd115d702015-08-31 19:48:28 +03002021 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002022
Ville Syrjäläd115d702015-08-31 19:48:28 +03002023 i = 0;
2024 do {
Felipe Balbi53fd8812016-04-04 15:33:41 +03002025 slot = req->first_trb_index + i;
Felipe Balbi36b68aa2016-04-05 13:24:36 +03002026 if (slot == DWC3_TRB_NUM - 1)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002027 slot++;
2028 slot %= DWC3_TRB_NUM;
2029 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03002030
Ville Syrjäläd115d702015-08-31 19:48:28 +03002031 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2032 event, status);
2033 if (ret)
2034 break;
2035 } while (++i < req->request.num_mapped_sgs);
2036
2037 dwc3_gadget_giveback(dep, req, status);
2038
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302039 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002040 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002041 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03002042
Felipe Balbi4cb42212016-05-18 12:37:21 +03002043 /*
2044 * Our endpoint might get disabled by another thread during
2045 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2046 * early on so DWC3_EP_BUSY flag gets cleared
2047 */
2048 if (!dep->endpoint.desc)
2049 return 1;
2050
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302051 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002052 list_empty(&dep->started_list)) {
2053 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302054 /*
2055 * If there is no entry in request list then do
2056 * not issue END TRANSFER now. Just set PENDING
2057 * flag, so that END TRANSFER is issued when an
2058 * entry is added into request list.
2059 */
2060 dep->flags = DWC3_EP_PENDING_REQUEST;
2061 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002062 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302063 dep->flags = DWC3_EP_ENABLED;
2064 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302065 return 1;
2066 }
2067
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002068 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2069 if ((event->status & DEPEVT_STATUS_IOC) &&
2070 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2071 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002072 return 1;
2073}
2074
2075static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002076 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002077{
2078 unsigned status = 0;
2079 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002080 u32 is_xfer_complete;
2081
2082 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002083
2084 if (event->status & DEPEVT_STATUS_BUSERR)
2085 status = -ECONNRESET;
2086
Paul Zimmerman1d046792012-02-15 18:56:56 -08002087 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002088 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002089 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002090 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002091
2092 /*
2093 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2094 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2095 */
2096 if (dwc->revision < DWC3_REVISION_183A) {
2097 u32 reg;
2098 int i;
2099
2100 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002101 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002102
2103 if (!(dep->flags & DWC3_EP_ENABLED))
2104 continue;
2105
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002106 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002107 return;
2108 }
2109
2110 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2111 reg |= dwc->u1u2;
2112 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2113
2114 dwc->u1u2 = 0;
2115 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002116
Felipe Balbi4cb42212016-05-18 12:37:21 +03002117 /*
2118 * Our endpoint might get disabled by another thread during
2119 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2120 * early on so DWC3_EP_BUSY flag gets cleared
2121 */
2122 if (!dep->endpoint.desc)
2123 return;
2124
Felipe Balbie6e709b2015-09-28 15:16:56 -05002125 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002126 int ret;
2127
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002128 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002129 if (!ret || ret == -EBUSY)
2130 return;
2131 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002132}
2133
Felipe Balbi72246da2011-08-19 18:10:58 +03002134static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2135 const struct dwc3_event_depevt *event)
2136{
2137 struct dwc3_ep *dep;
2138 u8 epnum = event->endpoint_number;
2139
2140 dep = dwc->eps[epnum];
2141
Felipe Balbi3336abb2012-06-06 09:19:35 +03002142 if (!(dep->flags & DWC3_EP_ENABLED))
2143 return;
2144
Felipe Balbi72246da2011-08-19 18:10:58 +03002145 if (epnum == 0 || epnum == 1) {
2146 dwc3_ep0_interrupt(dwc, event);
2147 return;
2148 }
2149
2150 switch (event->endpoint_event) {
2151 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002152 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002153
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002154 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002155 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002156 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002157 dep->name);
2158 return;
2159 }
2160
Jingoo Han029d97f2014-07-04 15:00:51 +09002161 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002162 break;
2163 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002164 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002165 break;
2166 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002167 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002168 dwc3_gadget_start_isoc(dwc, dep, event);
2169 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002170 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 int ret;
2172
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002173 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2174
Felipe Balbi73815282015-01-27 13:48:14 -06002175 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002176 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002177 : "Transfer Not Active");
2178
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002179 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002180 if (!ret || ret == -EBUSY)
2181 return;
2182
Felipe Balbiec5e7952015-11-16 16:04:13 -06002183 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002184 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002185 dep->name);
2186 }
2187
2188 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002189 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002190 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002191 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2192 dep->name);
2193 return;
2194 }
2195
2196 switch (event->status) {
2197 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002198 dwc3_trace(trace_dwc3_gadget,
2199 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002200 event->parameters);
2201
2202 break;
2203 case DEPEVT_STREAMEVT_NOTFOUND:
2204 /* FALLTHROUGH */
2205 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002206 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002207 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002208 }
2209 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002210 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002211 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002212 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002213 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002214 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002215 break;
2216 }
2217}
2218
2219static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2220{
2221 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2222 spin_unlock(&dwc->lock);
2223 dwc->gadget_driver->disconnect(&dwc->gadget);
2224 spin_lock(&dwc->lock);
2225 }
2226}
2227
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002228static void dwc3_suspend_gadget(struct dwc3 *dwc)
2229{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002230 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002231 spin_unlock(&dwc->lock);
2232 dwc->gadget_driver->suspend(&dwc->gadget);
2233 spin_lock(&dwc->lock);
2234 }
2235}
2236
2237static void dwc3_resume_gadget(struct dwc3 *dwc)
2238{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002239 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002240 spin_unlock(&dwc->lock);
2241 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002242 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002243 }
2244}
2245
2246static void dwc3_reset_gadget(struct dwc3 *dwc)
2247{
2248 if (!dwc->gadget_driver)
2249 return;
2250
2251 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2252 spin_unlock(&dwc->lock);
2253 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002254 spin_lock(&dwc->lock);
2255 }
2256}
2257
Paul Zimmermanb992e682012-04-27 14:17:35 +03002258static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002259{
2260 struct dwc3_ep *dep;
2261 struct dwc3_gadget_ep_cmd_params params;
2262 u32 cmd;
2263 int ret;
2264
2265 dep = dwc->eps[epnum];
2266
Felipe Balbib4996a82012-06-06 12:04:13 +03002267 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302268 return;
2269
Pratyush Anand57911502012-07-06 15:19:10 +05302270 /*
2271 * NOTICE: We are violating what the Databook says about the
2272 * EndTransfer command. Ideally we would _always_ wait for the
2273 * EndTransfer Command Completion IRQ, but that's causing too
2274 * much trouble synchronizing between us and gadget driver.
2275 *
2276 * We have discussed this with the IP Provider and it was
2277 * suggested to giveback all requests here, but give HW some
2278 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002279 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302280 *
2281 * Note also that a similar handling was tested by Synopsys
2282 * (thanks a lot Paul) and nothing bad has come out of it.
2283 * In short, what we're doing is:
2284 *
2285 * - Issue EndTransfer WITH CMDIOC bit set
2286 * - Wait 100us
2287 */
2288
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302289 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002290 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2291 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002292 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302293 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002294 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302295 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002296 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002297 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302298 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002299}
2300
2301static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2302{
2303 u32 epnum;
2304
2305 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2306 struct dwc3_ep *dep;
2307
2308 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002309 if (!dep)
2310 continue;
2311
Felipe Balbi72246da2011-08-19 18:10:58 +03002312 if (!(dep->flags & DWC3_EP_ENABLED))
2313 continue;
2314
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002315 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002316 }
2317}
2318
2319static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2320{
2321 u32 epnum;
2322
2323 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2324 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002325 int ret;
2326
2327 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002328 if (!dep)
2329 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002330
2331 if (!(dep->flags & DWC3_EP_STALL))
2332 continue;
2333
2334 dep->flags &= ~DWC3_EP_STALL;
2335
John Youn50c763f2016-05-31 17:49:56 -07002336 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002337 WARN_ON_ONCE(ret);
2338 }
2339}
2340
2341static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2342{
Felipe Balbic4430a22012-05-24 10:30:01 +03002343 int reg;
2344
Felipe Balbi72246da2011-08-19 18:10:58 +03002345 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2346 reg &= ~DWC3_DCTL_INITU1ENA;
2347 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2348
2349 reg &= ~DWC3_DCTL_INITU2ENA;
2350 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002351
Felipe Balbi72246da2011-08-19 18:10:58 +03002352 dwc3_disconnect_gadget(dwc);
2353
2354 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002355 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002356 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002357
2358 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002359}
2360
Felipe Balbi72246da2011-08-19 18:10:58 +03002361static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2362{
2363 u32 reg;
2364
Felipe Balbifc8bb912016-05-16 13:14:48 +03002365 dwc->connected = true;
2366
Felipe Balbidf62df52011-10-14 15:11:49 +03002367 /*
2368 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2369 * would cause a missing Disconnect Event if there's a
2370 * pending Setup Packet in the FIFO.
2371 *
2372 * There's no suggested workaround on the official Bug
2373 * report, which states that "unless the driver/application
2374 * is doing any special handling of a disconnect event,
2375 * there is no functional issue".
2376 *
2377 * Unfortunately, it turns out that we _do_ some special
2378 * handling of a disconnect event, namely complete all
2379 * pending transfers, notify gadget driver of the
2380 * disconnection, and so on.
2381 *
2382 * Our suggested workaround is to follow the Disconnect
2383 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002384 * flag. Such flag gets set whenever we have a SETUP_PENDING
2385 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002386 * same endpoint.
2387 *
2388 * Refers to:
2389 *
2390 * STAR#9000466709: RTL: Device : Disconnect event not
2391 * generated if setup packet pending in FIFO
2392 */
2393 if (dwc->revision < DWC3_REVISION_188A) {
2394 if (dwc->setup_packet_pending)
2395 dwc3_gadget_disconnect_interrupt(dwc);
2396 }
2397
Felipe Balbi8e744752014-11-06 14:27:53 +08002398 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002399
2400 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2401 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2402 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002403 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002404
2405 dwc3_stop_active_transfers(dwc);
2406 dwc3_clear_stall_all_ep(dwc);
2407
2408 /* Reset device address to zero */
2409 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2410 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2411 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002412}
2413
2414static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2415{
2416 u32 reg;
2417 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2418
2419 /*
2420 * We change the clock only at SS but I dunno why I would want to do
2421 * this. Maybe it becomes part of the power saving plan.
2422 */
2423
John Younee5cd412016-02-05 17:08:45 -08002424 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2425 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002426 return;
2427
2428 /*
2429 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2430 * each time on Connect Done.
2431 */
2432 if (!usb30_clock)
2433 return;
2434
2435 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2436 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2437 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2438}
2439
Felipe Balbi72246da2011-08-19 18:10:58 +03002440static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2441{
Felipe Balbi72246da2011-08-19 18:10:58 +03002442 struct dwc3_ep *dep;
2443 int ret;
2444 u32 reg;
2445 u8 speed;
2446
Felipe Balbi72246da2011-08-19 18:10:58 +03002447 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2448 speed = reg & DWC3_DSTS_CONNECTSPD;
2449 dwc->speed = speed;
2450
2451 dwc3_update_ram_clk_sel(dwc, speed);
2452
2453 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002454 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002455 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2456 dwc->gadget.ep0->maxpacket = 512;
2457 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2458 break;
John Youn2da9ad72016-05-20 16:34:26 -07002459 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002460 /*
2461 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2462 * would cause a missing USB3 Reset event.
2463 *
2464 * In such situations, we should force a USB3 Reset
2465 * event by calling our dwc3_gadget_reset_interrupt()
2466 * routine.
2467 *
2468 * Refers to:
2469 *
2470 * STAR#9000483510: RTL: SS : USB3 reset event may
2471 * not be generated always when the link enters poll
2472 */
2473 if (dwc->revision < DWC3_REVISION_190A)
2474 dwc3_gadget_reset_interrupt(dwc);
2475
Felipe Balbi72246da2011-08-19 18:10:58 +03002476 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2477 dwc->gadget.ep0->maxpacket = 512;
2478 dwc->gadget.speed = USB_SPEED_SUPER;
2479 break;
John Youn2da9ad72016-05-20 16:34:26 -07002480 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002481 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2482 dwc->gadget.ep0->maxpacket = 64;
2483 dwc->gadget.speed = USB_SPEED_HIGH;
2484 break;
John Youn2da9ad72016-05-20 16:34:26 -07002485 case DWC3_DSTS_FULLSPEED2:
2486 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002487 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2488 dwc->gadget.ep0->maxpacket = 64;
2489 dwc->gadget.speed = USB_SPEED_FULL;
2490 break;
John Youn2da9ad72016-05-20 16:34:26 -07002491 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002492 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2493 dwc->gadget.ep0->maxpacket = 8;
2494 dwc->gadget.speed = USB_SPEED_LOW;
2495 break;
2496 }
2497
Pratyush Anand2b758352013-01-14 15:59:31 +05302498 /* Enable USB2 LPM Capability */
2499
John Younee5cd412016-02-05 17:08:45 -08002500 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002501 (speed != DWC3_DSTS_SUPERSPEED) &&
2502 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302503 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2504 reg |= DWC3_DCFG_LPM_CAP;
2505 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2506
2507 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2508 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2509
Huang Rui460d0982014-10-31 11:11:18 +08002510 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302511
Huang Rui80caf7d2014-10-28 19:54:26 +08002512 /*
2513 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2514 * DCFG.LPMCap is set, core responses with an ACK and the
2515 * BESL value in the LPM token is less than or equal to LPM
2516 * NYET threshold.
2517 */
2518 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2519 && dwc->has_lpm_erratum,
2520 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2521
2522 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2523 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2524
Pratyush Anand2b758352013-01-14 15:59:31 +05302525 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002526 } else {
2527 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2528 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2529 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302530 }
2531
Felipe Balbi72246da2011-08-19 18:10:58 +03002532 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002533 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2534 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002535 if (ret) {
2536 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2537 return;
2538 }
2539
2540 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002541 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2542 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002543 if (ret) {
2544 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2545 return;
2546 }
2547
2548 /*
2549 * Configure PHY via GUSB3PIPECTLn if required.
2550 *
2551 * Update GTXFIFOSIZn
2552 *
2553 * In both cases reset values should be sufficient.
2554 */
2555}
2556
2557static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2558{
Felipe Balbi72246da2011-08-19 18:10:58 +03002559 /*
2560 * TODO take core out of low power mode when that's
2561 * implemented.
2562 */
2563
Jiebing Liad14d4e2014-12-11 13:26:29 +08002564 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2565 spin_unlock(&dwc->lock);
2566 dwc->gadget_driver->resume(&dwc->gadget);
2567 spin_lock(&dwc->lock);
2568 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002569}
2570
2571static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2572 unsigned int evtinfo)
2573{
Felipe Balbifae2b902011-10-14 13:00:30 +03002574 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002575 unsigned int pwropt;
2576
2577 /*
2578 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2579 * Hibernation mode enabled which would show up when device detects
2580 * host-initiated U3 exit.
2581 *
2582 * In that case, device will generate a Link State Change Interrupt
2583 * from U3 to RESUME which is only necessary if Hibernation is
2584 * configured in.
2585 *
2586 * There are no functional changes due to such spurious event and we
2587 * just need to ignore it.
2588 *
2589 * Refers to:
2590 *
2591 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2592 * operational mode
2593 */
2594 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2595 if ((dwc->revision < DWC3_REVISION_250A) &&
2596 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2597 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2598 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002599 dwc3_trace(trace_dwc3_gadget,
2600 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002601 return;
2602 }
2603 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002604
2605 /*
2606 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2607 * on the link partner, the USB session might do multiple entry/exit
2608 * of low power states before a transfer takes place.
2609 *
2610 * Due to this problem, we might experience lower throughput. The
2611 * suggested workaround is to disable DCTL[12:9] bits if we're
2612 * transitioning from U1/U2 to U0 and enable those bits again
2613 * after a transfer completes and there are no pending transfers
2614 * on any of the enabled endpoints.
2615 *
2616 * This is the first half of that workaround.
2617 *
2618 * Refers to:
2619 *
2620 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2621 * core send LGO_Ux entering U0
2622 */
2623 if (dwc->revision < DWC3_REVISION_183A) {
2624 if (next == DWC3_LINK_STATE_U0) {
2625 u32 u1u2;
2626 u32 reg;
2627
2628 switch (dwc->link_state) {
2629 case DWC3_LINK_STATE_U1:
2630 case DWC3_LINK_STATE_U2:
2631 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2632 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2633 | DWC3_DCTL_ACCEPTU2ENA
2634 | DWC3_DCTL_INITU1ENA
2635 | DWC3_DCTL_ACCEPTU1ENA);
2636
2637 if (!dwc->u1u2)
2638 dwc->u1u2 = reg & u1u2;
2639
2640 reg &= ~u1u2;
2641
2642 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2643 break;
2644 default:
2645 /* do nothing */
2646 break;
2647 }
2648 }
2649 }
2650
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002651 switch (next) {
2652 case DWC3_LINK_STATE_U1:
2653 if (dwc->speed == USB_SPEED_SUPER)
2654 dwc3_suspend_gadget(dwc);
2655 break;
2656 case DWC3_LINK_STATE_U2:
2657 case DWC3_LINK_STATE_U3:
2658 dwc3_suspend_gadget(dwc);
2659 break;
2660 case DWC3_LINK_STATE_RESUME:
2661 dwc3_resume_gadget(dwc);
2662 break;
2663 default:
2664 /* do nothing */
2665 break;
2666 }
2667
Felipe Balbie57ebc12014-04-22 13:20:12 -05002668 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002669}
2670
Felipe Balbie1dadd32014-02-25 14:47:54 -06002671static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2672 unsigned int evtinfo)
2673{
2674 unsigned int is_ss = evtinfo & BIT(4);
2675
2676 /**
2677 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2678 * have a known issue which can cause USB CV TD.9.23 to fail
2679 * randomly.
2680 *
2681 * Because of this issue, core could generate bogus hibernation
2682 * events which SW needs to ignore.
2683 *
2684 * Refers to:
2685 *
2686 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2687 * Device Fallback from SuperSpeed
2688 */
2689 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2690 return;
2691
2692 /* enter hibernation here */
2693}
2694
Felipe Balbi72246da2011-08-19 18:10:58 +03002695static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2696 const struct dwc3_event_devt *event)
2697{
2698 switch (event->type) {
2699 case DWC3_DEVICE_EVENT_DISCONNECT:
2700 dwc3_gadget_disconnect_interrupt(dwc);
2701 break;
2702 case DWC3_DEVICE_EVENT_RESET:
2703 dwc3_gadget_reset_interrupt(dwc);
2704 break;
2705 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2706 dwc3_gadget_conndone_interrupt(dwc);
2707 break;
2708 case DWC3_DEVICE_EVENT_WAKEUP:
2709 dwc3_gadget_wakeup_interrupt(dwc);
2710 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002711 case DWC3_DEVICE_EVENT_HIBER_REQ:
2712 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2713 "unexpected hibernation event\n"))
2714 break;
2715
2716 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2717 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002718 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2719 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2720 break;
2721 case DWC3_DEVICE_EVENT_EOPF:
Felipe Balbi73815282015-01-27 13:48:14 -06002722 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002723 break;
2724 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002725 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002726 break;
2727 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002728 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002729 break;
2730 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002731 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002732 break;
2733 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002734 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002735 break;
2736 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002737 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002738 }
2739}
2740
2741static void dwc3_process_event_entry(struct dwc3 *dwc,
2742 const union dwc3_event *event)
2743{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002744 trace_dwc3_event(event->raw);
2745
Felipe Balbi72246da2011-08-19 18:10:58 +03002746 /* Endpoint IRQ, handle it and return early */
2747 if (event->type.is_devspec == 0) {
2748 /* depevt */
2749 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2750 }
2751
2752 switch (event->type.type) {
2753 case DWC3_EVENT_TYPE_DEV:
2754 dwc3_gadget_interrupt(dwc, &event->devt);
2755 break;
2756 /* REVISIT what to do with Carkit and I2C events ? */
2757 default:
2758 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2759 }
2760}
2761
Felipe Balbidea520a2016-03-30 09:39:34 +03002762static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002763{
Felipe Balbidea520a2016-03-30 09:39:34 +03002764 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002765 irqreturn_t ret = IRQ_NONE;
2766 int left;
2767 u32 reg;
2768
Felipe Balbif42f2442013-06-12 21:25:08 +03002769 left = evt->count;
2770
2771 if (!(evt->flags & DWC3_EVENT_PENDING))
2772 return IRQ_NONE;
2773
2774 while (left > 0) {
2775 union dwc3_event event;
2776
2777 event.raw = *(u32 *) (evt->buf + evt->lpos);
2778
2779 dwc3_process_event_entry(dwc, &event);
2780
2781 /*
2782 * FIXME we wrap around correctly to the next entry as
2783 * almost all entries are 4 bytes in size. There is one
2784 * entry which has 12 bytes which is a regular entry
2785 * followed by 8 bytes data. ATM I don't know how
2786 * things are organized if we get next to the a
2787 * boundary so I worry about that once we try to handle
2788 * that.
2789 */
2790 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2791 left -= 4;
2792
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002793 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002794 }
2795
2796 evt->count = 0;
2797 evt->flags &= ~DWC3_EVENT_PENDING;
2798 ret = IRQ_HANDLED;
2799
2800 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002801 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002802 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002803 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002804
2805 return ret;
2806}
2807
Felipe Balbidea520a2016-03-30 09:39:34 +03002808static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002809{
Felipe Balbidea520a2016-03-30 09:39:34 +03002810 struct dwc3_event_buffer *evt = _evt;
2811 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002812 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002813 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002814
Felipe Balbie5f68b42015-10-12 13:25:44 -05002815 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002816 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002817 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002818
2819 return ret;
2820}
2821
Felipe Balbidea520a2016-03-30 09:39:34 +03002822static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002823{
Felipe Balbidea520a2016-03-30 09:39:34 +03002824 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002825 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002826 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002827
Felipe Balbifc8bb912016-05-16 13:14:48 +03002828 if (pm_runtime_suspended(dwc->dev)) {
2829 pm_runtime_get(dwc->dev);
2830 disable_irq_nosync(dwc->irq_gadget);
2831 dwc->pending_events = true;
2832 return IRQ_HANDLED;
2833 }
2834
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002835 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002836 count &= DWC3_GEVNTCOUNT_MASK;
2837 if (!count)
2838 return IRQ_NONE;
2839
Felipe Balbib15a7622011-06-30 16:57:15 +03002840 evt->count = count;
2841 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002842
Felipe Balbie8adfc32013-06-12 21:11:14 +03002843 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002844 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002845 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002846 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002847
Felipe Balbib15a7622011-06-30 16:57:15 +03002848 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002849}
2850
Felipe Balbidea520a2016-03-30 09:39:34 +03002851static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002852{
Felipe Balbidea520a2016-03-30 09:39:34 +03002853 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002854
Felipe Balbidea520a2016-03-30 09:39:34 +03002855 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002856}
2857
2858/**
2859 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002860 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002861 *
2862 * Returns 0 on success otherwise negative errno.
2863 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002864int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002865{
Felipe Balbi72246da2011-08-19 18:10:58 +03002866 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002867
2868 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2869 &dwc->ctrl_req_addr, GFP_KERNEL);
2870 if (!dwc->ctrl_req) {
2871 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2872 ret = -ENOMEM;
2873 goto err0;
2874 }
2875
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302876 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002877 &dwc->ep0_trb_addr, GFP_KERNEL);
2878 if (!dwc->ep0_trb) {
2879 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2880 ret = -ENOMEM;
2881 goto err1;
2882 }
2883
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002884 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002885 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002886 ret = -ENOMEM;
2887 goto err2;
2888 }
2889
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002890 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002891 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2892 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002893 if (!dwc->ep0_bounce) {
2894 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2895 ret = -ENOMEM;
2896 goto err3;
2897 }
2898
Felipe Balbi04c03d12015-12-02 10:06:45 -06002899 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2900 if (!dwc->zlp_buf) {
2901 ret = -ENOMEM;
2902 goto err4;
2903 }
2904
Felipe Balbi72246da2011-08-19 18:10:58 +03002905 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002906 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002907 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002908 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002909 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002910
2911 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002912 * FIXME We might be setting max_speed to <SUPER, however versions
2913 * <2.20a of dwc3 have an issue with metastability (documented
2914 * elsewhere in this driver) which tells us we can't set max speed to
2915 * anything lower than SUPER.
2916 *
2917 * Because gadget.max_speed is only used by composite.c and function
2918 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2919 * to happen so we avoid sending SuperSpeed Capability descriptor
2920 * together with our BOS descriptor as that could confuse host into
2921 * thinking we can handle super speed.
2922 *
2923 * Note that, in fact, we won't even support GetBOS requests when speed
2924 * is less than super speed because we don't have means, yet, to tell
2925 * composite.c that we are USB 2.0 + LPM ECN.
2926 */
2927 if (dwc->revision < DWC3_REVISION_220A)
2928 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002929 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002930 dwc->revision);
2931
2932 dwc->gadget.max_speed = dwc->maximum_speed;
2933
2934 /*
David Cohena4b9d942013-12-09 15:55:38 -08002935 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2936 * on ep out.
2937 */
2938 dwc->gadget.quirk_ep_out_aligned_size = true;
2939
2940 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002941 * REVISIT: Here we should clear all pending IRQs to be
2942 * sure we're starting from a well known location.
2943 */
2944
2945 ret = dwc3_gadget_init_endpoints(dwc);
2946 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002947 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002948
Felipe Balbi72246da2011-08-19 18:10:58 +03002949 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2950 if (ret) {
2951 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002952 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002953 }
2954
2955 return 0;
2956
Felipe Balbi04c03d12015-12-02 10:06:45 -06002957err5:
2958 kfree(dwc->zlp_buf);
2959
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002960err4:
David Cohene1f80462013-09-11 17:42:47 -07002961 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002962 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2963 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002964
Felipe Balbi72246da2011-08-19 18:10:58 +03002965err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002966 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002967
2968err2:
2969 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2970 dwc->ep0_trb, dwc->ep0_trb_addr);
2971
2972err1:
2973 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2974 dwc->ctrl_req, dwc->ctrl_req_addr);
2975
2976err0:
2977 return ret;
2978}
2979
Felipe Balbi7415f172012-04-30 14:56:33 +03002980/* -------------------------------------------------------------------------- */
2981
Felipe Balbi72246da2011-08-19 18:10:58 +03002982void dwc3_gadget_exit(struct dwc3 *dwc)
2983{
Felipe Balbi72246da2011-08-19 18:10:58 +03002984 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002985
Felipe Balbi72246da2011-08-19 18:10:58 +03002986 dwc3_gadget_free_endpoints(dwc);
2987
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002988 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2989 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002990
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002991 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06002992 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002993
2994 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2995 dwc->ep0_trb, dwc->ep0_trb_addr);
2996
2997 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2998 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002999}
Felipe Balbi7415f172012-04-30 14:56:33 +03003000
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003001int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003002{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003003 int ret;
3004
Roger Quadros9772b472016-04-12 11:33:29 +03003005 if (!dwc->gadget_driver)
3006 return 0;
3007
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003008 ret = dwc3_gadget_run_stop(dwc, false, false);
3009 if (ret < 0)
3010 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003011
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003012 dwc3_disconnect_gadget(dwc);
3013 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003014
3015 return 0;
3016}
3017
3018int dwc3_gadget_resume(struct dwc3 *dwc)
3019{
Felipe Balbi7415f172012-04-30 14:56:33 +03003020 int ret;
3021
Roger Quadros9772b472016-04-12 11:33:29 +03003022 if (!dwc->gadget_driver)
3023 return 0;
3024
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003025 ret = __dwc3_gadget_start(dwc);
3026 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003027 goto err0;
3028
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003029 ret = dwc3_gadget_run_stop(dwc, true, false);
3030 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003031 goto err1;
3032
Felipe Balbi7415f172012-04-30 14:56:33 +03003033 return 0;
3034
3035err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003036 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003037
3038err0:
3039 return ret;
3040}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003041
3042void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3043{
3044 if (dwc->pending_events) {
3045 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3046 dwc->pending_events = false;
3047 enable_irq(dwc->irq_gadget);
3048 }
3049}