blob: f412aad58253e28213a413bb8b7110764a3f3e34 [file] [log] [blame]
Juergen Beiserta1292592017-04-18 10:48:25 +02001/*
2 * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/gpio/consumer.h>
17#include <linux/regmap.h>
18#include <linux/mutex.h>
19#include <linux/mii.h>
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020020#include <linux/phy.h>
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +020021#include <linux/if_bridge.h>
Egil Hjelmeland06204272017-10-20 12:19:10 +020022#include <linux/etherdevice.h>
Juergen Beiserta1292592017-04-18 10:48:25 +020023
24#include "lan9303.h"
25
Egil Hjelmelanda368ca52017-08-05 13:05:47 +020026#define LAN9303_NUM_PORTS 3
27
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020028/* 13.2 System Control and Status Registers
29 * Multiply register number by 4 to get address offset.
30 */
Juergen Beiserta1292592017-04-18 10:48:25 +020031#define LAN9303_CHIP_REV 0x14
32# define LAN9303_CHIP_ID 0x9303
33#define LAN9303_IRQ_CFG 0x15
34# define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
35# define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
36# define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
37#define LAN9303_INT_STS 0x16
38# define LAN9303_INT_STS_PHY_INT2 BIT(27)
39# define LAN9303_INT_STS_PHY_INT1 BIT(26)
40#define LAN9303_INT_EN 0x17
41# define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
42# define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
43#define LAN9303_HW_CFG 0x1D
44# define LAN9303_HW_CFG_READY BIT(27)
45# define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
46# define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
47#define LAN9303_PMI_DATA 0x29
48#define LAN9303_PMI_ACCESS 0x2A
49# define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
50# define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
51# define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
52# define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
53#define LAN9303_MANUAL_FC_1 0x68
54#define LAN9303_MANUAL_FC_2 0x69
55#define LAN9303_MANUAL_FC_0 0x6a
56#define LAN9303_SWITCH_CSR_DATA 0x6b
57#define LAN9303_SWITCH_CSR_CMD 0x6c
58#define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
59#define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
60#define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
61#define LAN9303_VIRT_PHY_BASE 0x70
62#define LAN9303_VIRT_SPECIAL_CTRL 0x77
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020063#define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
Juergen Beiserta1292592017-04-18 10:48:25 +020064
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020065/*13.4 Switch Fabric Control and Status Registers
66 * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
67 */
Juergen Beiserta1292592017-04-18 10:48:25 +020068#define LAN9303_SW_DEV_ID 0x0000
69#define LAN9303_SW_RESET 0x0001
70#define LAN9303_SW_RESET_RESET BIT(0)
71#define LAN9303_SW_IMR 0x0004
72#define LAN9303_SW_IPR 0x0005
73#define LAN9303_MAC_VER_ID_0 0x0400
74#define LAN9303_MAC_RX_CFG_0 0x0401
75# define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
76# define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
77#define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
78#define LAN9303_MAC_RX_64_CNT_0 0x0411
79#define LAN9303_MAC_RX_127_CNT_0 0x0412
80#define LAN9303_MAC_RX_255_CNT_0 0x413
81#define LAN9303_MAC_RX_511_CNT_0 0x0414
82#define LAN9303_MAC_RX_1023_CNT_0 0x0415
83#define LAN9303_MAC_RX_MAX_CNT_0 0x0416
84#define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
85#define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
86#define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
87#define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
88#define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
89#define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
90#define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
91#define LAN9303_MAC_RX_JABB_CNT_0 0x041e
92#define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
93#define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
94#define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
95#define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
96#define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
97
98#define LAN9303_MAC_TX_CFG_0 0x0440
99# define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
100# define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
101# define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
102#define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
103#define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
104#define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
105#define LAN9303_MAC_TX_64_CNT_0 0x0454
106#define LAN9303_MAC_TX_127_CNT_0 0x0455
107#define LAN9303_MAC_TX_255_CNT_0 0x0456
108#define LAN9303_MAC_TX_511_CNT_0 0x0457
109#define LAN9303_MAC_TX_1023_CNT_0 0x0458
110#define LAN9303_MAC_TX_MAX_CNT_0 0x0459
111#define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
112#define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
113#define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
114#define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
115#define LAN9303_MAC_TX_LATECOL_0 0x045f
116#define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
117#define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
118#define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
119#define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
120
121#define LAN9303_MAC_VER_ID_1 0x0800
122#define LAN9303_MAC_RX_CFG_1 0x0801
123#define LAN9303_MAC_TX_CFG_1 0x0840
124#define LAN9303_MAC_VER_ID_2 0x0c00
125#define LAN9303_MAC_RX_CFG_2 0x0c01
126#define LAN9303_MAC_TX_CFG_2 0x0c40
127#define LAN9303_SWE_ALR_CMD 0x1800
Egil Hjelmelandab335342017-10-20 12:19:09 +0200128# define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2)
129# define LAN9303_ALR_CMD_GET_FIRST BIT(1)
130# define LAN9303_ALR_CMD_GET_NEXT BIT(0)
131#define LAN9303_SWE_ALR_WR_DAT_0 0x1801
132#define LAN9303_SWE_ALR_WR_DAT_1 0x1802
133# define LAN9303_ALR_DAT1_VALID BIT(26)
134# define LAN9303_ALR_DAT1_END_OF_TABL BIT(25)
135# define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25)
136# define LAN9303_ALR_DAT1_STATIC BIT(24)
137# define LAN9303_ALR_DAT1_PORT_BITOFFS 16
138# define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
139#define LAN9303_SWE_ALR_RD_DAT_0 0x1805
140#define LAN9303_SWE_ALR_RD_DAT_1 0x1806
141#define LAN9303_SWE_ALR_CMD_STS 0x1808
142# define ALR_STS_MAKE_PEND BIT(0)
Juergen Beiserta1292592017-04-18 10:48:25 +0200143#define LAN9303_SWE_VLAN_CMD 0x180b
144# define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
145# define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
146#define LAN9303_SWE_VLAN_WR_DATA 0x180c
147#define LAN9303_SWE_VLAN_RD_DATA 0x180e
148# define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
149# define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
150# define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
151# define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
152# define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
153# define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
154#define LAN9303_SWE_VLAN_CMD_STS 0x1810
155#define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100156# define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
157# define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
Juergen Beiserta1292592017-04-18 10:48:25 +0200158#define LAN9303_SWE_PORT_STATE 0x1843
159# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
160# define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
161# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
162# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
163# define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
164# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
165# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
166# define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
167# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200168# define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
Juergen Beiserta1292592017-04-18 10:48:25 +0200169#define LAN9303_SWE_PORT_MIRROR 0x1846
170# define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
171# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
172# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
173# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
174# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
175# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
176# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
177# define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
178# define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200179# define LAN9303_SWE_PORT_MIRROR_DISABLED 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200180#define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200181#define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
Juergen Beiserta1292592017-04-18 10:48:25 +0200182#define LAN9303_BM_CFG 0x1c00
183#define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
184# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
185# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
186# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
187
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200188#define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
Juergen Beiserta1292592017-04-18 10:48:25 +0200189
190/* the built-in PHYs are of type LAN911X */
191#define MII_LAN911X_SPECIAL_MODES 0x12
192#define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
193
194static const struct regmap_range lan9303_valid_regs[] = {
195 regmap_reg_range(0x14, 0x17), /* misc, interrupt */
196 regmap_reg_range(0x19, 0x19), /* endian test */
197 regmap_reg_range(0x1d, 0x1d), /* hardware config */
198 regmap_reg_range(0x23, 0x24), /* general purpose timer */
199 regmap_reg_range(0x27, 0x27), /* counter */
200 regmap_reg_range(0x29, 0x2a), /* PMI index regs */
201 regmap_reg_range(0x68, 0x6a), /* flow control */
202 regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
203 regmap_reg_range(0x6d, 0x6f), /* misc */
204 regmap_reg_range(0x70, 0x77), /* virtual phy */
205 regmap_reg_range(0x78, 0x7a), /* GPIO */
206 regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
207 regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
208};
209
210static const struct regmap_range lan9303_reserved_ranges[] = {
211 regmap_reg_range(0x00, 0x13),
212 regmap_reg_range(0x18, 0x18),
213 regmap_reg_range(0x1a, 0x1c),
214 regmap_reg_range(0x1e, 0x22),
215 regmap_reg_range(0x25, 0x26),
216 regmap_reg_range(0x28, 0x28),
217 regmap_reg_range(0x2b, 0x67),
218 regmap_reg_range(0x7b, 0x7b),
219 regmap_reg_range(0x7f, 0x7f),
220 regmap_reg_range(0xb8, 0xff),
221};
222
223const struct regmap_access_table lan9303_register_set = {
224 .yes_ranges = lan9303_valid_regs,
225 .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
226 .no_ranges = lan9303_reserved_ranges,
227 .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
228};
229EXPORT_SYMBOL(lan9303_register_set);
230
231static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
232{
233 int ret, i;
234
235 /* we can lose arbitration for the I2C case, because the device
236 * tries to detect and read an external EEPROM after reset and acts as
237 * a master on the shared I2C bus itself. This conflicts with our
238 * attempts to access the device as a slave at the same moment.
239 */
240 for (i = 0; i < 5; i++) {
241 ret = regmap_read(regmap, offset, reg);
242 if (!ret)
243 return 0;
244 if (ret != -EAGAIN)
245 break;
246 msleep(500);
247 }
248
249 return -EIO;
250}
251
Egil Hjelmeland5c13e072017-12-13 15:42:50 +0100252/* Wait a while until mask & reg == value. Otherwise return timeout. */
253static int lan9303_read_wait(struct lan9303 *chip, int offset, u32 mask)
254{
255 int i;
256
257 for (i = 0; i < 25; i++) {
258 u32 reg;
259 int ret;
260
261 ret = lan9303_read(chip->regmap, offset, &reg);
262 if (ret) {
263 dev_err(chip->dev, "%s failed to read offset %d: %d\n",
264 __func__, offset, ret);
265 return ret;
266 }
267 if (!(reg & mask))
268 return 0;
269 usleep_range(1000, 2000);
270 }
271
272 return -ETIMEDOUT;
273}
274
Juergen Beiserta1292592017-04-18 10:48:25 +0200275static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
276{
277 int ret;
278 u32 val;
279
280 if (regnum > MII_EXPANSION)
281 return -EINVAL;
282
283 ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
284 if (ret)
285 return ret;
286
287 return val & 0xffff;
288}
289
290static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
291{
292 if (regnum > MII_EXPANSION)
293 return -EINVAL;
294
295 return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
296}
297
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200298static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
Juergen Beiserta1292592017-04-18 10:48:25 +0200299{
Egil Hjelmeland5c13e072017-12-13 15:42:50 +0100300 return lan9303_read_wait(chip, LAN9303_PMI_ACCESS,
301 LAN9303_PMI_ACCESS_MII_BUSY);
Juergen Beiserta1292592017-04-18 10:48:25 +0200302}
303
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200304static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
Juergen Beiserta1292592017-04-18 10:48:25 +0200305{
306 int ret;
307 u32 val;
308
309 val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
310 val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
311
312 mutex_lock(&chip->indirect_mutex);
313
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200314 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200315 if (ret)
316 goto on_error;
317
318 /* start the MII read cycle */
319 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
320 if (ret)
321 goto on_error;
322
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200323 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200324 if (ret)
325 goto on_error;
326
327 /* read the result of this operation */
328 ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
329 if (ret)
330 goto on_error;
331
332 mutex_unlock(&chip->indirect_mutex);
333
334 return val & 0xffff;
335
336on_error:
337 mutex_unlock(&chip->indirect_mutex);
338 return ret;
339}
340
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200341static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
342 int regnum, u16 val)
Juergen Beiserta1292592017-04-18 10:48:25 +0200343{
344 int ret;
345 u32 reg;
346
347 reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
348 reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
349 reg |= LAN9303_PMI_ACCESS_MII_WRITE;
350
351 mutex_lock(&chip->indirect_mutex);
352
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200353 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200354 if (ret)
355 goto on_error;
356
357 /* write the data first... */
358 ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
359 if (ret)
360 goto on_error;
361
362 /* ...then start the MII write cycle */
363 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
364
365on_error:
366 mutex_unlock(&chip->indirect_mutex);
367 return ret;
368}
369
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200370const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
371 .phy_read = lan9303_indirect_phy_read,
372 .phy_write = lan9303_indirect_phy_write,
373};
374EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
375
Juergen Beiserta1292592017-04-18 10:48:25 +0200376static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
377{
Egil Hjelmeland5c13e072017-12-13 15:42:50 +0100378 return lan9303_read_wait(chip, LAN9303_SWITCH_CSR_CMD,
379 LAN9303_SWITCH_CSR_CMD_BUSY);
Juergen Beiserta1292592017-04-18 10:48:25 +0200380}
381
382static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
383{
384 u32 reg;
385 int ret;
386
387 reg = regnum;
388 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
389 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
390
391 mutex_lock(&chip->indirect_mutex);
392
393 ret = lan9303_switch_wait_for_completion(chip);
394 if (ret)
395 goto on_error;
396
397 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
398 if (ret) {
399 dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
400 goto on_error;
401 }
402
403 /* trigger write */
404 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
405 if (ret)
406 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
407 ret);
408
409on_error:
410 mutex_unlock(&chip->indirect_mutex);
411 return ret;
412}
413
414static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
415{
416 u32 reg;
417 int ret;
418
419 reg = regnum;
420 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
421 reg |= LAN9303_SWITCH_CSR_CMD_RW;
422 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
423
424 mutex_lock(&chip->indirect_mutex);
425
426 ret = lan9303_switch_wait_for_completion(chip);
427 if (ret)
428 goto on_error;
429
430 /* trigger read */
431 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
432 if (ret) {
433 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
434 ret);
435 goto on_error;
436 }
437
438 ret = lan9303_switch_wait_for_completion(chip);
439 if (ret)
440 goto on_error;
441
442 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
443 if (ret)
444 dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
445on_error:
446 mutex_unlock(&chip->indirect_mutex);
447 return ret;
448}
449
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100450static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
451 u32 val, u32 mask)
452{
453 int ret;
454 u32 reg;
455
456 ret = lan9303_read_switch_reg(chip, regnum, &reg);
457 if (ret)
458 return ret;
459
460 reg = (reg & ~mask) | val;
461
462 return lan9303_write_switch_reg(chip, regnum, reg);
463}
464
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200465static int lan9303_write_switch_port(struct lan9303 *chip, int port,
466 u16 regnum, u32 val)
467{
468 return lan9303_write_switch_reg(
469 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
470}
471
Egil Hjelmeland0a967b42017-08-05 13:05:50 +0200472static int lan9303_read_switch_port(struct lan9303 *chip, int port,
473 u16 regnum, u32 *val)
474{
475 return lan9303_read_switch_reg(
476 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
477}
478
Juergen Beiserta1292592017-04-18 10:48:25 +0200479static int lan9303_detect_phy_setup(struct lan9303 *chip)
480{
481 int reg;
482
483 /* depending on the 'phy_addr_sel_strap' setting, the three phys are
484 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
485 * 'phy_addr_sel_strap' setting directly, so we need a test, which
486 * configuration is active:
487 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
488 * and the IDs are 0-1-2, else it contains something different from
489 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200490 * 0xffff is returned on MDIO read with no response.
Juergen Beiserta1292592017-04-18 10:48:25 +0200491 */
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200492 reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200493 if (reg < 0) {
494 dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
495 return reg;
496 }
497
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200498 if ((reg != 0) && (reg != 0xffff))
Juergen Beiserta1292592017-04-18 10:48:25 +0200499 chip->phy_addr_sel_strap = 1;
500 else
501 chip->phy_addr_sel_strap = 0;
502
503 dev_dbg(chip->dev, "Phy setup '%s' detected\n",
504 chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
505
506 return 0;
507}
508
Egil Hjelmelandab335342017-10-20 12:19:09 +0200509/* Map ALR-port bits to port bitmap, and back */
510static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
511static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
512
Egil Hjelmeland06204272017-10-20 12:19:10 +0200513/* Return pointer to first free ALR cache entry, return NULL if none */
514static struct lan9303_alr_cache_entry *
515lan9303_alr_cache_find_free(struct lan9303 *chip)
516{
517 int i;
518 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
519
520 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
521 if (entr->port_map == 0)
522 return entr;
523
524 return NULL;
525}
526
527/* Return pointer to ALR cache entry matching MAC address */
528static struct lan9303_alr_cache_entry *
529lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
530{
531 int i;
532 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
533
534 BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
535 "ether_addr_equal require u16 alignment");
536
537 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
538 if (ether_addr_equal(entr->mac_addr, mac_addr))
539 return entr;
540
541 return NULL;
542}
543
Egil Hjelmelandab335342017-10-20 12:19:09 +0200544/* Wait a while until mask & reg == value. Otherwise return timeout. */
545static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno,
546 int mask, char value)
547{
548 int i;
549
550 for (i = 0; i < 0x1000; i++) {
551 u32 reg;
552
553 lan9303_read_switch_reg(chip, regno, &reg);
554 if ((reg & mask) == value)
555 return 0;
556 usleep_range(1000, 2000);
557 }
558 return -ETIMEDOUT;
559}
560
561static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
562{
563 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
564 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
565 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
566 LAN9303_ALR_CMD_MAKE_ENTRY);
567 lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND,
568 0);
569 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
570
571 return 0;
572}
573
574typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
575 int portmap, void *ctx);
576
577static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
578{
579 int i;
580
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100581 mutex_lock(&chip->alr_mutex);
Egil Hjelmelandab335342017-10-20 12:19:09 +0200582 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
583 LAN9303_ALR_CMD_GET_FIRST);
584 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
585
586 for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
587 u32 dat0, dat1;
588 int alrport, portmap;
589
590 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
591 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
592 if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
593 break;
594
595 alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
596 LAN9303_ALR_DAT1_PORT_BITOFFS;
597 portmap = alrport_2_portmap[alrport];
598
599 cb(chip, dat0, dat1, portmap, ctx);
600
601 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
602 LAN9303_ALR_CMD_GET_NEXT);
603 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
604 }
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100605 mutex_unlock(&chip->alr_mutex);
Egil Hjelmelandab335342017-10-20 12:19:09 +0200606}
607
608static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
609{
610 mac[0] = (dat0 >> 0) & 0xff;
611 mac[1] = (dat0 >> 8) & 0xff;
612 mac[2] = (dat0 >> 16) & 0xff;
613 mac[3] = (dat0 >> 24) & 0xff;
614 mac[4] = (dat1 >> 0) & 0xff;
615 mac[5] = (dat1 >> 8) & 0xff;
616}
617
618struct del_port_learned_ctx {
619 int port;
620};
621
622/* Clear learned (non-static) entry on given port */
623static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
624 u32 dat1, int portmap, void *ctx)
625{
626 struct del_port_learned_ctx *del_ctx = ctx;
627 int port = del_ctx->port;
628
629 if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
630 return;
631
632 /* learned entries has only one port, we can just delete */
633 dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
634 lan9303_alr_make_entry_raw(chip, dat0, dat1);
635}
636
637struct port_fdb_dump_ctx {
638 int port;
639 void *data;
640 dsa_fdb_dump_cb_t *cb;
641};
642
643static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
644 u32 dat1, int portmap, void *ctx)
645{
646 struct port_fdb_dump_ctx *dump_ctx = ctx;
647 u8 mac[ETH_ALEN];
648 bool is_static;
649
650 if ((BIT(dump_ctx->port) & portmap) == 0)
651 return;
652
653 alr_reg_to_mac(dat0, dat1, mac);
654 is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
655 dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
656}
657
Egil Hjelmeland06204272017-10-20 12:19:10 +0200658/* Set a static ALR entry. Delete entry if port_map is zero */
659static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
660 u8 port_map, bool stp_override)
661{
662 u32 dat0, dat1, alr_port;
663
664 dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
665 dat1 = LAN9303_ALR_DAT1_STATIC;
666 if (port_map)
667 dat1 |= LAN9303_ALR_DAT1_VALID;
668 /* otherwise no ports: delete entry */
669 if (stp_override)
670 dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
671
672 alr_port = portmap_2_alrport[port_map & 7];
673 dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
674 dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
675
676 dat0 = 0;
677 dat0 |= (mac[0] << 0);
678 dat0 |= (mac[1] << 8);
679 dat0 |= (mac[2] << 16);
680 dat0 |= (mac[3] << 24);
681
682 dat1 |= (mac[4] << 0);
683 dat1 |= (mac[5] << 8);
684
685 lan9303_alr_make_entry_raw(chip, dat0, dat1);
686}
687
688/* Add port to static ALR entry, create new static entry if needed */
689static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
690 bool stp_override)
691{
692 struct lan9303_alr_cache_entry *entr;
693
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100694 mutex_lock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200695 entr = lan9303_alr_cache_find_mac(chip, mac);
696 if (!entr) { /*New entry */
697 entr = lan9303_alr_cache_find_free(chip);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100698 if (!entr) {
699 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200700 return -ENOSPC;
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100701 }
Egil Hjelmeland06204272017-10-20 12:19:10 +0200702 ether_addr_copy(entr->mac_addr, mac);
703 }
704 entr->port_map |= BIT(port);
705 entr->stp_override = stp_override;
706 lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100707 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200708
709 return 0;
710}
711
712/* Delete static port from ALR entry, delete entry if last port */
713static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
714{
715 struct lan9303_alr_cache_entry *entr;
716
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100717 mutex_lock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200718 entr = lan9303_alr_cache_find_mac(chip, mac);
719 if (!entr)
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100720 goto out; /* no static entry found */
Egil Hjelmeland06204272017-10-20 12:19:10 +0200721
722 entr->port_map &= ~BIT(port);
723 if (entr->port_map == 0) /* zero means its free again */
Egil Hjelmeland30482e42017-11-08 11:44:36 +0100724 eth_zero_addr(entr->mac_addr);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200725 lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
726
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +0100727out:
728 mutex_unlock(&chip->alr_mutex);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200729 return 0;
730}
731
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200732static int lan9303_disable_processing_port(struct lan9303 *chip,
733 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200734{
735 int ret;
736
737 /* disable RX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200738 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
739 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200740 if (ret)
741 return ret;
742
743 /* disable TX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200744 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200745 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
746 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
747}
748
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200749static int lan9303_enable_processing_port(struct lan9303 *chip,
750 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200751{
752 int ret;
753
754 /* enable RX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200755 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
756 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
757 LAN9303_MAC_RX_CFG_X_RX_ENABLE);
Juergen Beiserta1292592017-04-18 10:48:25 +0200758 if (ret)
759 return ret;
760
761 /* enable TX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200762 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200763 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
764 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
765 LAN9303_MAC_TX_CFG_X_TX_ENABLE);
766}
767
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200768/* forward special tagged packets from port 0 to port 1 *or* port 2 */
769static int lan9303_setup_tagging(struct lan9303 *chip)
770{
771 int ret;
772 u32 val;
773 /* enable defining the destination port via special VLAN tagging
774 * for port 0
775 */
776 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
777 LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
778 if (ret)
779 return ret;
780
781 /* tag incoming packets at port 1 and 2 on their way to port 0 to be
782 * able to discover their source port
783 */
784 val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
785 return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
786}
787
Juergen Beiserta1292592017-04-18 10:48:25 +0200788/* We want a special working switch:
789 * - do not forward packets between port 1 and 2
790 * - forward everything from port 1 to port 0
791 * - forward everything from port 2 to port 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200792 */
793static int lan9303_separate_ports(struct lan9303 *chip)
794{
795 int ret;
796
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100797 lan9303_alr_del_port(chip, eth_stp_addr, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200798 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
799 LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
800 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
801 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
802 LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
803 LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
804 if (ret)
805 return ret;
806
Juergen Beiserta1292592017-04-18 10:48:25 +0200807 /* prevent port 1 and 2 from forwarding packets by their own */
808 return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
809 LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
810 LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
811 LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
812}
813
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200814static void lan9303_bridge_ports(struct lan9303 *chip)
815{
816 /* ports bridged: remove mirroring */
817 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
818 LAN9303_SWE_PORT_MIRROR_DISABLED);
819
820 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
821 chip->swe_port_state);
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100822 lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200823}
824
Juergen Beiserta1292592017-04-18 10:48:25 +0200825static int lan9303_handle_reset(struct lan9303 *chip)
826{
827 if (!chip->reset_gpio)
828 return 0;
829
830 if (chip->reset_duration != 0)
831 msleep(chip->reset_duration);
832
833 /* release (deassert) reset and activate the device */
834 gpiod_set_value_cansleep(chip->reset_gpio, 0);
835
836 return 0;
837}
838
839/* stop processing packets for all ports */
840static int lan9303_disable_processing(struct lan9303 *chip)
841{
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200842 int p;
Juergen Beiserta1292592017-04-18 10:48:25 +0200843
Egil Hjelmeland3c91b0c2017-10-24 17:14:10 +0200844 for (p = 1; p < LAN9303_NUM_PORTS; p++) {
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200845 int ret = lan9303_disable_processing_port(chip, p);
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200846
847 if (ret)
848 return ret;
849 }
850
851 return 0;
Juergen Beiserta1292592017-04-18 10:48:25 +0200852}
853
854static int lan9303_check_device(struct lan9303 *chip)
855{
856 int ret;
857 u32 reg;
858
859 ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
860 if (ret) {
861 dev_err(chip->dev, "failed to read chip revision register: %d\n",
862 ret);
863 if (!chip->reset_gpio) {
864 dev_dbg(chip->dev,
865 "hint: maybe failed due to missing reset GPIO\n");
866 }
867 return ret;
868 }
869
870 if ((reg >> 16) != LAN9303_CHIP_ID) {
871 dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
872 reg >> 16);
873 return ret;
874 }
875
876 /* The default state of the LAN9303 device is to forward packets between
877 * all ports (if not configured differently by an external EEPROM).
878 * The initial state of a DSA device must be forwarding packets only
879 * between the external and the internal ports and no forwarding
880 * between the external ports. In preparation we stop packet handling
881 * at all for now until the LAN9303 device is re-programmed accordingly.
882 */
883 ret = lan9303_disable_processing(chip);
884 if (ret)
885 dev_warn(chip->dev, "failed to disable switching %d\n", ret);
886
887 dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
888
889 ret = lan9303_detect_phy_setup(chip);
890 if (ret) {
891 dev_err(chip->dev,
892 "failed to discover phy bootstrap setup: %d\n", ret);
893 return ret;
894 }
895
896 return 0;
897}
898
899/* ---------------------------- DSA -----------------------------------*/
900
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -0800901static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds,
902 int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200903{
904 return DSA_TAG_PROTO_LAN9303;
905}
906
907static int lan9303_setup(struct dsa_switch *ds)
908{
909 struct lan9303 *chip = ds->priv;
910 int ret;
911
912 /* Make sure that port 0 is the cpu port */
913 if (!dsa_is_cpu_port(ds, 0)) {
914 dev_err(chip->dev, "port 0 is not the CPU port\n");
915 return -EINVAL;
916 }
917
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200918 ret = lan9303_setup_tagging(chip);
919 if (ret)
920 dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
921
Juergen Beiserta1292592017-04-18 10:48:25 +0200922 ret = lan9303_separate_ports(chip);
923 if (ret)
924 dev_err(chip->dev, "failed to separate ports %d\n", ret);
925
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200926 ret = lan9303_enable_processing_port(chip, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200927 if (ret)
928 dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
929
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100930 /* Trap IGMP to port 0 */
931 ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
932 LAN9303_SWE_GLB_INGR_IGMP_TRAP |
933 LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
934 LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
935 LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
936 if (ret)
937 dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
938
Juergen Beiserta1292592017-04-18 10:48:25 +0200939 return 0;
940}
941
942struct lan9303_mib_desc {
943 unsigned int offset; /* offset of first MAC */
944 const char *name;
945};
946
947static const struct lan9303_mib_desc lan9303_mib[] = {
948 { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
949 { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
950 { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
951 { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
952 { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
953 { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
954 { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
955 { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
956 { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
957 { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
958 { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
959 { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
960 { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
961 { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
962 { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
963 { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
964 { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
965 { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
966 { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
967 { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
968 { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
969 { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
970 { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
971 { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
972 { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
973 { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
974 { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
975 { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
976 { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
977 { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
978 { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
979 { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
980 { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
981 { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
982 { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
983 { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
984 { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
985};
986
987static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
988{
989 unsigned int u;
990
991 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
992 strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
993 ETH_GSTRING_LEN);
994 }
995}
996
997static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
998 uint64_t *data)
999{
1000 struct lan9303 *chip = ds->priv;
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001001 unsigned int u;
Juergen Beiserta1292592017-04-18 10:48:25 +02001002
1003 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001004 u32 reg;
1005 int ret;
1006
1007 ret = lan9303_read_switch_port(
1008 chip, port, lan9303_mib[u].offset, &reg);
1009
Juergen Beiserta1292592017-04-18 10:48:25 +02001010 if (ret)
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001011 dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
1012 port, lan9303_mib[u].offset);
Juergen Beiserta1292592017-04-18 10:48:25 +02001013 data[u] = reg;
1014 }
1015}
1016
1017static int lan9303_get_sset_count(struct dsa_switch *ds)
1018{
1019 return ARRAY_SIZE(lan9303_mib);
1020}
1021
1022static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
1023{
1024 struct lan9303 *chip = ds->priv;
1025 int phy_base = chip->phy_addr_sel_strap;
1026
1027 if (phy == phy_base)
1028 return lan9303_virt_phy_reg_read(chip, regnum);
1029 if (phy > phy_base + 2)
1030 return -ENODEV;
1031
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001032 return chip->ops->phy_read(chip, phy, regnum);
Juergen Beiserta1292592017-04-18 10:48:25 +02001033}
1034
1035static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
1036 u16 val)
1037{
1038 struct lan9303 *chip = ds->priv;
1039 int phy_base = chip->phy_addr_sel_strap;
1040
1041 if (phy == phy_base)
1042 return lan9303_virt_phy_reg_write(chip, regnum, val);
1043 if (phy > phy_base + 2)
1044 return -ENODEV;
1045
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001046 return chip->ops->phy_write(chip, phy, regnum, val);
Juergen Beiserta1292592017-04-18 10:48:25 +02001047}
1048
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001049static void lan9303_adjust_link(struct dsa_switch *ds, int port,
1050 struct phy_device *phydev)
1051{
1052 struct lan9303 *chip = ds->priv;
1053 int ctl, res;
1054
1055 if (!phy_is_pseudo_fixed_link(phydev))
1056 return;
1057
1058 ctl = lan9303_phy_read(ds, port, MII_BMCR);
1059
1060 ctl &= ~BMCR_ANENABLE;
1061
1062 if (phydev->speed == SPEED_100)
1063 ctl |= BMCR_SPEED100;
1064 else if (phydev->speed == SPEED_10)
1065 ctl &= ~BMCR_SPEED100;
1066 else
1067 dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
1068
1069 if (phydev->duplex == DUPLEX_FULL)
1070 ctl |= BMCR_FULLDPLX;
1071 else
1072 ctl &= ~BMCR_FULLDPLX;
1073
1074 res = lan9303_phy_write(ds, port, MII_BMCR, ctl);
1075
1076 if (port == chip->phy_addr_sel_strap) {
1077 /* Virtual Phy: Remove Turbo 200Mbit mode */
1078 lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
1079
1080 ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
1081 res = regmap_write(chip->regmap,
1082 LAN9303_VIRT_SPECIAL_CTRL, ctl);
1083 }
1084}
1085
Juergen Beiserta1292592017-04-18 10:48:25 +02001086static int lan9303_port_enable(struct dsa_switch *ds, int port,
1087 struct phy_device *phy)
1088{
1089 struct lan9303 *chip = ds->priv;
1090
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001091 return lan9303_enable_processing_port(chip, port);
Juergen Beiserta1292592017-04-18 10:48:25 +02001092}
1093
1094static void lan9303_port_disable(struct dsa_switch *ds, int port,
1095 struct phy_device *phy)
1096{
1097 struct lan9303 *chip = ds->priv;
1098
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001099 lan9303_disable_processing_port(chip, port);
1100 lan9303_phy_write(ds, chip->phy_addr_sel_strap + port,
1101 MII_BMCR, BMCR_PDOWN);
Juergen Beiserta1292592017-04-18 10:48:25 +02001102}
1103
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001104static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
1105 struct net_device *br)
1106{
1107 struct lan9303 *chip = ds->priv;
1108
1109 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
Vivien Didelotc8652c82017-10-16 11:12:19 -04001110 if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001111 lan9303_bridge_ports(chip);
1112 chip->is_bridged = true; /* unleash stp_state_set() */
1113 }
1114
1115 return 0;
1116}
1117
1118static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
1119 struct net_device *br)
1120{
1121 struct lan9303 *chip = ds->priv;
1122
1123 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1124 if (chip->is_bridged) {
1125 lan9303_separate_ports(chip);
1126 chip->is_bridged = false;
1127 }
1128}
1129
1130static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
1131 u8 state)
1132{
1133 int portmask, portstate;
1134 struct lan9303 *chip = ds->priv;
1135
1136 dev_dbg(chip->dev, "%s(port %d, state %d)\n",
1137 __func__, port, state);
1138
1139 switch (state) {
1140 case BR_STATE_DISABLED:
1141 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1142 break;
1143 case BR_STATE_BLOCKING:
1144 case BR_STATE_LISTENING:
1145 portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
1146 break;
1147 case BR_STATE_LEARNING:
1148 portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
1149 break;
1150 case BR_STATE_FORWARDING:
1151 portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
1152 break;
1153 default:
1154 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1155 dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
1156 port, state);
1157 }
1158
1159 portmask = 0x3 << (port * 2);
1160 portstate <<= (port * 2);
1161
1162 chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
1163
1164 if (chip->is_bridged)
1165 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
1166 chip->swe_port_state);
1167 /* else: touching SWE_PORT_STATE would break port separation */
1168}
1169
Egil Hjelmelandab335342017-10-20 12:19:09 +02001170static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
1171{
1172 struct lan9303 *chip = ds->priv;
1173 struct del_port_learned_ctx del_ctx = {
1174 .port = port,
1175 };
1176
1177 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1178 lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
1179}
1180
Egil Hjelmeland06204272017-10-20 12:19:10 +02001181static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
1182 const unsigned char *addr, u16 vid)
1183{
1184 struct lan9303 *chip = ds->priv;
1185
1186 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1187 if (vid)
1188 return -EOPNOTSUPP;
1189
1190 return lan9303_alr_add_port(chip, addr, port, false);
1191}
1192
1193static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
1194 const unsigned char *addr, u16 vid)
1195
1196{
1197 struct lan9303 *chip = ds->priv;
1198
1199 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1200 if (vid)
1201 return -EOPNOTSUPP;
1202 lan9303_alr_del_port(chip, addr, port);
1203
1204 return 0;
1205}
1206
Egil Hjelmelandab335342017-10-20 12:19:09 +02001207static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
1208 dsa_fdb_dump_cb_t *cb, void *data)
1209{
1210 struct lan9303 *chip = ds->priv;
1211 struct port_fdb_dump_ctx dump_ctx = {
1212 .port = port,
1213 .data = data,
1214 .cb = cb,
1215 };
1216
1217 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1218 lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
1219
1220 return 0;
1221}
1222
Egil Hjelmeland06204272017-10-20 12:19:10 +02001223static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05001224 const struct switchdev_obj_port_mdb *mdb)
Egil Hjelmeland06204272017-10-20 12:19:10 +02001225{
1226 struct lan9303 *chip = ds->priv;
1227
1228 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1229 mdb->vid);
1230 if (mdb->vid)
1231 return -EOPNOTSUPP;
1232 if (lan9303_alr_cache_find_mac(chip, mdb->addr))
1233 return 0;
1234 if (!lan9303_alr_cache_find_free(chip))
1235 return -ENOSPC;
1236
1237 return 0;
1238}
1239
1240static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05001241 const struct switchdev_obj_port_mdb *mdb)
Egil Hjelmeland06204272017-10-20 12:19:10 +02001242{
1243 struct lan9303 *chip = ds->priv;
1244
1245 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1246 mdb->vid);
1247 lan9303_alr_add_port(chip, mdb->addr, port, false);
1248}
1249
1250static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
1251 const struct switchdev_obj_port_mdb *mdb)
1252{
1253 struct lan9303 *chip = ds->priv;
1254
1255 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1256 mdb->vid);
1257 if (mdb->vid)
1258 return -EOPNOTSUPP;
1259 lan9303_alr_del_port(chip, mdb->addr, port);
1260
1261 return 0;
1262}
1263
Bhumika Goyald78d6772017-08-09 10:34:15 +05301264static const struct dsa_switch_ops lan9303_switch_ops = {
Juergen Beiserta1292592017-04-18 10:48:25 +02001265 .get_tag_protocol = lan9303_get_tag_protocol,
1266 .setup = lan9303_setup,
1267 .get_strings = lan9303_get_strings,
1268 .phy_read = lan9303_phy_read,
1269 .phy_write = lan9303_phy_write,
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001270 .adjust_link = lan9303_adjust_link,
Juergen Beiserta1292592017-04-18 10:48:25 +02001271 .get_ethtool_stats = lan9303_get_ethtool_stats,
1272 .get_sset_count = lan9303_get_sset_count,
1273 .port_enable = lan9303_port_enable,
1274 .port_disable = lan9303_port_disable,
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001275 .port_bridge_join = lan9303_port_bridge_join,
1276 .port_bridge_leave = lan9303_port_bridge_leave,
1277 .port_stp_state_set = lan9303_port_stp_state_set,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001278 .port_fast_age = lan9303_port_fast_age,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001279 .port_fdb_add = lan9303_port_fdb_add,
1280 .port_fdb_del = lan9303_port_fdb_del,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001281 .port_fdb_dump = lan9303_port_fdb_dump,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001282 .port_mdb_prepare = lan9303_port_mdb_prepare,
1283 .port_mdb_add = lan9303_port_mdb_add,
1284 .port_mdb_del = lan9303_port_mdb_del,
Juergen Beiserta1292592017-04-18 10:48:25 +02001285};
1286
1287static int lan9303_register_switch(struct lan9303 *chip)
1288{
Egil Hjelmeland274cdb42017-08-08 00:22:21 +02001289 chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
Juergen Beiserta1292592017-04-18 10:48:25 +02001290 if (!chip->ds)
1291 return -ENOMEM;
1292
1293 chip->ds->priv = chip;
1294 chip->ds->ops = &lan9303_switch_ops;
1295 chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
1296
Vivien Didelot23c9ee42017-05-26 18:12:51 -04001297 return dsa_register_switch(chip->ds);
Juergen Beiserta1292592017-04-18 10:48:25 +02001298}
1299
1300static void lan9303_probe_reset_gpio(struct lan9303 *chip,
1301 struct device_node *np)
1302{
1303 chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
1304 GPIOD_OUT_LOW);
1305
Pan Bian97438ab2017-11-12 23:38:09 +08001306 if (IS_ERR(chip->reset_gpio)) {
Juergen Beiserta1292592017-04-18 10:48:25 +02001307 dev_dbg(chip->dev, "No reset GPIO defined\n");
1308 return;
1309 }
1310
1311 chip->reset_duration = 200;
1312
1313 if (np) {
1314 of_property_read_u32(np, "reset-duration",
1315 &chip->reset_duration);
1316 } else {
1317 dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
1318 }
1319
1320 /* A sane reset duration should not be longer than 1s */
1321 if (chip->reset_duration > 1000)
1322 chip->reset_duration = 1000;
1323}
1324
1325int lan9303_probe(struct lan9303 *chip, struct device_node *np)
1326{
1327 int ret;
1328
1329 mutex_init(&chip->indirect_mutex);
Egil Hjelmeland2e8d2432017-12-07 19:56:04 +01001330 mutex_init(&chip->alr_mutex);
Juergen Beiserta1292592017-04-18 10:48:25 +02001331
1332 lan9303_probe_reset_gpio(chip, np);
1333
1334 ret = lan9303_handle_reset(chip);
1335 if (ret)
1336 return ret;
1337
1338 ret = lan9303_check_device(chip);
1339 if (ret)
1340 return ret;
1341
1342 ret = lan9303_register_switch(chip);
1343 if (ret) {
1344 dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
1345 return ret;
1346 }
1347
1348 return 0;
1349}
1350EXPORT_SYMBOL(lan9303_probe);
1351
1352int lan9303_remove(struct lan9303 *chip)
1353{
1354 int rc;
1355
1356 rc = lan9303_disable_processing(chip);
1357 if (rc != 0)
1358 dev_warn(chip->dev, "shutting down failed\n");
1359
1360 dsa_unregister_switch(chip->ds);
1361
1362 /* assert reset to the whole device to prevent it from doing anything */
1363 gpiod_set_value_cansleep(chip->reset_gpio, 1);
1364 gpiod_unexport(chip->reset_gpio);
1365
1366 return 0;
1367}
1368EXPORT_SYMBOL(lan9303_remove);
1369
1370MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
1371MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
1372MODULE_LICENSE("GPL v2");