blob: c33e6f7a1afbef10c0f987ad0c255d9e8d83f39d [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020045#include <linux/mempool.h>
Matan Barak94c68252016-04-17 17:08:40 +030046#include <linux/interrupt.h>
Ilan Tayari52ec4622017-03-26 17:01:57 +030047#include <linux/idr.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080048
Eli Cohene126ba92013-07-07 17:25:49 +030049#include <linux/mlx5/device.h>
50#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030051#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030052
53enum {
54 MLX5_BOARD_ID_LEN = 64,
55 MLX5_MAX_NAME_LEN = 16,
56};
57
58enum {
59 /* one minute for the sake of bringup. Generally, commands must always
60 * complete and we may need to increase this timeout value
61 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020062 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030063 MLX5_CMD_WQ_MAX_NAME = 32,
64};
65
66enum {
67 CMD_OWNER_SW = 0x0,
68 CMD_OWNER_HW = 0x1,
69 CMD_STATUS_SUCCESS = 0,
70};
71
72enum mlx5_sqp_t {
73 MLX5_SQP_SMI = 0,
74 MLX5_SQP_GSI = 1,
75 MLX5_SQP_IEEE_1588 = 2,
76 MLX5_SQP_SNIFFER = 3,
77 MLX5_SQP_SYNC_UMR = 4,
78};
79
80enum {
81 MLX5_MAX_PORTS = 2,
82};
83
84enum {
85 MLX5_EQ_VEC_PAGES = 0,
86 MLX5_EQ_VEC_CMD = 1,
87 MLX5_EQ_VEC_ASYNC = 2,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020088 MLX5_EQ_VEC_PFAULT = 3,
Eli Cohene126ba92013-07-07 17:25:49 +030089 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030093 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030094};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
107enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
Ilan Tayarie29341f2017-03-13 20:05:45 +0200112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
Ilan Tayaria9956d32017-04-18 13:10:41 +0300114 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
Eli Cohene126ba92013-07-07 17:25:49 +0300115 MLX5_REG_PCAP = 0x5001,
116 MLX5_REG_PMTU = 0x5003,
117 MLX5_REG_PTYS = 0x5004,
118 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300119 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300120 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300125 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300126 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300127 MLX5_REG_PMLP = 0x5002,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200128 MLX5_REG_PCAM = 0x507f,
Eli Cohene126ba92013-07-07 17:25:49 +0300129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300131 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300132 MLX5_REG_MLCR = 0x902b,
Gal Pressman8ed1a632016-11-17 13:46:01 +0200133 MLX5_REG_MPCNT = 0x9051,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300134 MLX5_REG_MTPPS = 0x9053,
135 MLX5_REG_MTPPSE = 0x9054,
Or Gerlitz47176282017-04-18 13:35:39 +0300136 MLX5_REG_MCQI = 0x9061,
137 MLX5_REG_MCC = 0x9062,
138 MLX5_REG_MCDA = 0x9063,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200139 MLX5_REG_MCAM = 0x907f,
Eli Cohene126ba92013-07-07 17:25:49 +0300140};
141
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200142enum mlx5_dcbx_oper_mode {
143 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
144 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
145};
146
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200147enum {
148 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
149 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
150};
151
Haggai Erane420f0c2014-12-11 17:04:19 +0200152enum mlx5_page_fault_resume_flags {
153 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
154 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
155 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
156 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
157};
158
Eli Cohene126ba92013-07-07 17:25:49 +0300159enum dbg_rsc_type {
160 MLX5_DBG_RSC_QP,
161 MLX5_DBG_RSC_EQ,
162 MLX5_DBG_RSC_CQ,
163};
164
Bodong Wang7ecf6d82017-05-30 10:18:24 +0300165enum port_state_policy {
166 MLX5_POLICY_DOWN = 0,
167 MLX5_POLICY_UP = 1,
168 MLX5_POLICY_FOLLOW = 2,
169 MLX5_POLICY_INVALID = 0xffffffff
170};
171
Eli Cohene126ba92013-07-07 17:25:49 +0300172struct mlx5_field_desc {
173 struct dentry *dent;
174 int i;
175};
176
177struct mlx5_rsc_debug {
178 struct mlx5_core_dev *dev;
179 void *object;
180 enum dbg_rsc_type type;
181 struct dentry *root;
182 struct mlx5_field_desc fields[0];
183};
184
185enum mlx5_dev_event {
186 MLX5_DEV_EVENT_SYS_ERROR,
187 MLX5_DEV_EVENT_PORT_UP,
188 MLX5_DEV_EVENT_PORT_DOWN,
189 MLX5_DEV_EVENT_PORT_INITIALIZED,
190 MLX5_DEV_EVENT_LID_CHANGE,
191 MLX5_DEV_EVENT_PKEY_CHANGE,
192 MLX5_DEV_EVENT_GUID_CHANGE,
193 MLX5_DEV_EVENT_CLIENT_REREG,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300194 MLX5_DEV_EVENT_PPS,
Maor Gottlieb246ac982017-05-30 10:29:12 +0300195 MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
Eli Cohene126ba92013-07-07 17:25:49 +0300196};
197
Rana Shahout4c916a72015-05-28 22:28:43 +0300198enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300199 MLX5_PORT_UP = 1,
200 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300201};
202
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200203enum mlx5_eq_type {
204 MLX5_EQ_TYPE_COMP,
205 MLX5_EQ_TYPE_ASYNC,
206#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
207 MLX5_EQ_TYPE_PF,
208#endif
209};
210
Eli Cohen2f5ff262017-01-03 23:55:21 +0200211struct mlx5_bfreg_info {
Eli Cohenb037c292017-01-03 23:55:26 +0200212 u32 *sys_pages;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200213 int num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300214 unsigned int *count;
Eli Cohene126ba92013-07-07 17:25:49 +0300215
216 /*
Eli Cohen2f5ff262017-01-03 23:55:21 +0200217 * protect bfreg allocation data structs
Eli Cohene126ba92013-07-07 17:25:49 +0300218 */
219 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200220 u32 ver;
Eli Cohenb037c292017-01-03 23:55:26 +0200221 bool lib_uar_4k;
222 u32 num_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300223};
224
225struct mlx5_cmd_first {
226 __be32 data[4];
227};
228
229struct mlx5_cmd_msg {
230 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200231 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300232 u32 len;
233 struct mlx5_cmd_first first;
234 struct mlx5_cmd_mailbox *next;
235};
236
237struct mlx5_cmd_debug {
238 struct dentry *dbg_root;
239 struct dentry *dbg_in;
240 struct dentry *dbg_out;
241 struct dentry *dbg_outlen;
242 struct dentry *dbg_status;
243 struct dentry *dbg_run;
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200251struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200256 unsigned int max_inbox_size;
257 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300258};
259
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
267 struct dentry *root;
268 struct dentry *avg;
269 struct dentry *count;
270 /* protect command average calculations */
271 spinlock_t lock;
272};
273
274struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300275 void *cmd_alloc_buf;
276 dma_addr_t alloc_dma;
277 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300278 void *cmd_buf;
279 dma_addr_t dma;
280 u16 cmdif_rev;
281 u8 log_sz;
282 u8 log_stride;
283 int max_reg_cmds;
284 int events;
285 u32 __iomem *vector;
286
287 /* protect command queue allocations
288 */
289 spinlock_t alloc_lock;
290
291 /* protect token allocations
292 */
293 spinlock_t token_lock;
294 u8 token;
295 unsigned long bitmask;
296 char wq_name[MLX5_CMD_WQ_MAX_NAME];
297 struct workqueue_struct *wq;
298 struct semaphore sem;
299 struct semaphore pages_sem;
300 int mode;
301 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
Romain Perier18c90df2017-08-22 13:46:59 +0200302 struct dma_pool *pool;
Eli Cohene126ba92013-07-07 17:25:49 +0300303 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200304 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300305 int checksum_disabled;
306 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
307};
308
309struct mlx5_port_caps {
310 int gid_table_len;
311 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300312 u8 ext_port_cap;
Maor Gottliebc43f1112017-01-18 14:10:33 +0200313 bool has_smi;
Eli Cohene126ba92013-07-07 17:25:49 +0300314};
315
316struct mlx5_cmd_mailbox {
317 void *buf;
318 dma_addr_t dma;
319 struct mlx5_cmd_mailbox *next;
320};
321
322struct mlx5_buf_list {
323 void *buf;
324 dma_addr_t map;
325};
326
327struct mlx5_buf {
328 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300329 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300330 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300331 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300332};
333
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200334struct mlx5_frag_buf {
335 struct mlx5_buf_list *frags;
336 int npages;
337 int size;
338 u8 page_shift;
339};
340
Matan Barak94c68252016-04-17 17:08:40 +0300341struct mlx5_eq_tasklet {
342 struct list_head list;
343 struct list_head process_list;
344 struct tasklet_struct task;
345 /* lock on completion tasklet list */
346 spinlock_t lock;
347};
348
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200349struct mlx5_eq_pagefault {
350 struct work_struct work;
351 /* Pagefaults lock */
352 spinlock_t lock;
353 struct workqueue_struct *wq;
354 mempool_t *pool;
355};
356
Eli Cohene126ba92013-07-07 17:25:49 +0300357struct mlx5_eq {
358 struct mlx5_core_dev *dev;
359 __be32 __iomem *doorbell;
360 u32 cons_index;
361 struct mlx5_buf buf;
362 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200363 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300364 u8 eqn;
365 int nent;
366 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300367 struct list_head list;
368 int index;
369 struct mlx5_rsc_debug *dbg;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200370 enum mlx5_eq_type type;
371 union {
372 struct mlx5_eq_tasklet tasklet_ctx;
373#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
374 struct mlx5_eq_pagefault pf_ctx;
375#endif
376 };
Eli Cohene126ba92013-07-07 17:25:49 +0300377};
378
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200379struct mlx5_core_psv {
380 u32 psv_idx;
381 struct psv_layout {
382 u32 pd;
383 u16 syndrome;
384 u16 reserved;
385 u16 bg;
386 u16 app_tag;
387 u32 ref_tag;
388 } psv;
389};
390
391struct mlx5_core_sig_ctx {
392 struct mlx5_core_psv psv_memory;
393 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200394 struct ib_sig_err err_item;
395 bool sig_status_checked;
396 bool sig_err_exists;
397 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200398};
Eli Cohene126ba92013-07-07 17:25:49 +0300399
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200400enum {
401 MLX5_MKEY_MR = 1,
402 MLX5_MKEY_MW,
403};
404
Matan Baraka606b0f2016-02-29 18:05:28 +0200405struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300406 u64 iova;
407 u64 size;
408 u32 key;
409 u32 pd;
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200410 u32 type;
Eli Cohene126ba92013-07-07 17:25:49 +0300411};
412
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200413#define MLX5_24BIT_MASK ((1 << 24) - 1)
414
Eli Cohen59033252014-10-02 12:19:45 +0300415enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200416 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
417 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
418 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
419 MLX5_RES_SRQ = 3,
420 MLX5_RES_XSRQ = 4,
Artemy Kovalyov5b3ec3f2017-08-17 15:52:10 +0300421 MLX5_RES_XRQ = 5,
Eli Cohen59033252014-10-02 12:19:45 +0300422};
423
424struct mlx5_core_rsc_common {
425 enum mlx5_res_type res;
426 atomic_t refcount;
427 struct completion free;
428};
429
Eli Cohene126ba92013-07-07 17:25:49 +0300430struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300431 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300432 u32 srqn;
433 int max;
434 int max_gs;
435 int max_avail_gather;
436 int wqe_shift;
437 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
438
439 atomic_t refcount;
440 struct completion free;
441};
442
443struct mlx5_eq_table {
444 void __iomem *update_ci;
445 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300446 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300447 struct mlx5_eq pages_eq;
448 struct mlx5_eq async_eq;
449 struct mlx5_eq cmd_eq;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200450#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
451 struct mlx5_eq pfault_eq;
452#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300453 int num_comp_vectors;
454 /* protect EQs list
455 */
456 spinlock_t lock;
457};
458
Eli Cohena6d51b62017-01-03 23:55:23 +0200459struct mlx5_uars_page {
Eli Cohene126ba92013-07-07 17:25:49 +0300460 void __iomem *map;
Eli Cohena6d51b62017-01-03 23:55:23 +0200461 bool wc;
462 u32 index;
463 struct list_head list;
464 unsigned int bfregs;
465 unsigned long *reg_bitmap; /* for non fast path bf regs */
466 unsigned long *fp_bitmap;
467 unsigned int reg_avail;
468 unsigned int fp_avail;
469 struct kref ref_count;
470 struct mlx5_core_dev *mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300471};
472
Eli Cohena6d51b62017-01-03 23:55:23 +0200473struct mlx5_bfreg_head {
474 /* protect blue flame registers allocations */
475 struct mutex lock;
476 struct list_head list;
477};
478
479struct mlx5_bfreg_data {
480 struct mlx5_bfreg_head reg_head;
481 struct mlx5_bfreg_head wc_head;
482};
483
484struct mlx5_sq_bfreg {
485 void __iomem *map;
486 struct mlx5_uars_page *up;
487 bool wc;
488 u32 index;
489 unsigned int offset;
490};
Eli Cohene126ba92013-07-07 17:25:49 +0300491
492struct mlx5_core_health {
493 struct health_buffer __iomem *health;
494 __be32 __iomem *health_counter;
495 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300496 u32 prev;
497 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300498 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300499 /* wq spinlock to synchronize draining */
500 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300501 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300502 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300503 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300504 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300505};
506
507struct mlx5_cq_table {
508 /* protect radix tree
509 */
510 spinlock_t lock;
511 struct radix_tree_root tree;
512};
513
514struct mlx5_qp_table {
515 /* protect radix tree
516 */
517 spinlock_t lock;
518 struct radix_tree_root tree;
519};
520
521struct mlx5_srq_table {
522 /* protect radix tree
523 */
524 spinlock_t lock;
525 struct radix_tree_root tree;
526};
527
Matan Baraka606b0f2016-02-29 18:05:28 +0200528struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200529 /* protect radix tree
530 */
531 rwlock_t lock;
532 struct radix_tree_root tree;
533};
534
Eli Cohenfc50db92015-12-01 18:03:09 +0200535struct mlx5_vf_context {
536 int enabled;
Bodong Wang7ecf6d82017-05-30 10:18:24 +0300537 u64 port_guid;
538 u64 node_guid;
539 enum port_state_policy policy;
Eli Cohenfc50db92015-12-01 18:03:09 +0200540};
541
542struct mlx5_core_sriov {
543 struct mlx5_vf_context *vfs_ctx;
544 int num_vfs;
545 int enabled_vfs;
546};
547
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300548struct mlx5_irq_info {
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300549 char name[MLX5_MAX_IRQ_NAME];
550};
551
Amir Vadai43a335e2016-05-13 12:55:41 +0000552struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300553 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000554 struct list_head addlist;
555 /* protect addlist add/splice operations */
556 spinlock_t addlist_lock;
557
558 struct workqueue_struct *wq;
559 struct delayed_work work;
560 unsigned long next_query;
Hadar Hen Zionf6dfb4c2017-02-24 12:16:33 +0200561 unsigned long sampling_interval; /* jiffies */
Amir Vadai43a335e2016-05-13 12:55:41 +0000562};
563
Saeed Mahameed073bb182015-12-01 18:03:18 +0200564struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300565struct mlx5_lag;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200566struct mlx5_pagefault;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200567
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300568struct mlx5_rl_entry {
569 u32 rate;
570 u16 index;
571 u16 refcount;
572};
573
574struct mlx5_rl_table {
575 /* protect rate limit table */
576 struct mutex rl_lock;
577 u16 max_size;
578 u32 max_rate;
579 u32 min_rate;
580 struct mlx5_rl_entry *rl_entry;
581};
582
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200583enum port_module_event_status_type {
584 MLX5_MODULE_STATUS_PLUGGED = 0x1,
585 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
586 MLX5_MODULE_STATUS_ERROR = 0x3,
587 MLX5_MODULE_STATUS_NUM = 0x3,
588};
589
590enum port_module_event_error_type {
591 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
592 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
593 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
594 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
595 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
596 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
597 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
598 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
599 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
600 MLX5_MODULE_EVENT_ERROR_NUM,
601};
602
603struct mlx5_port_module_event_stats {
604 u64 status_counters[MLX5_MODULE_STATUS_NUM];
605 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
606};
607
Eli Cohene126ba92013-07-07 17:25:49 +0300608struct mlx5_priv {
609 char name[MLX5_MAX_NAME_LEN];
610 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300611 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300612
613 /* pages stuff */
614 struct workqueue_struct *pg_wq;
615 struct rb_root page_root;
616 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200617 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300618 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200619 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300620
621 struct mlx5_core_health health;
622
623 struct mlx5_srq_table srq_table;
624
625 /* start: qp staff */
626 struct mlx5_qp_table qp_table;
627 struct dentry *qp_debugfs;
628 struct dentry *eq_debugfs;
629 struct dentry *cq_debugfs;
630 struct dentry *cmdif_debugfs;
631 /* end: qp staff */
632
633 /* start: cq staff */
634 struct mlx5_cq_table cq_table;
635 /* end: cq staff */
636
Matan Baraka606b0f2016-02-29 18:05:28 +0200637 /* start: mkey staff */
638 struct mlx5_mkey_table mkey_table;
639 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200640
Eli Cohene126ba92013-07-07 17:25:49 +0300641 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300642 /* protect buffer alocation according to numa node */
643 struct mutex alloc_mutex;
644 int numa_node;
645
Eli Cohene126ba92013-07-07 17:25:49 +0300646 struct mutex pgdir_mutex;
647 struct list_head pgdir_list;
648 /* end: alloc staff */
649 struct dentry *dbg_root;
650
651 /* protect mkey key part */
652 spinlock_t mkey_lock;
653 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300654
655 struct list_head dev_list;
656 struct list_head ctx_list;
657 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200658
Maor Gottliebfba53f72016-07-04 17:23:06 +0300659 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200660 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200661 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300662 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200663 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000664 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300665 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200666
667 struct mlx5_port_module_event_stats pme_stats;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200668
669#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
670 void (*pfault)(struct mlx5_core_dev *dev,
671 void *context,
672 struct mlx5_pagefault *pfault);
673 void *pfault_ctx;
674 struct srcu_struct pfault_srcu;
675#endif
Eli Cohena6d51b62017-01-03 23:55:23 +0200676 struct mlx5_bfreg_data bfregs;
Eli Cohen01187172017-01-03 23:55:24 +0200677 struct mlx5_uars_page *uar;
Eli Cohene126ba92013-07-07 17:25:49 +0300678};
679
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300680enum mlx5_device_state {
681 MLX5_DEVICE_STATE_UP,
682 MLX5_DEVICE_STATE_INTERNAL_ERROR,
683};
684
685enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300686 MLX5_INTERFACE_STATE_DOWN = BIT(0),
687 MLX5_INTERFACE_STATE_UP = BIT(1),
688 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300689};
690
691enum mlx5_pci_status {
692 MLX5_PCI_STATUS_DISABLED,
693 MLX5_PCI_STATUS_ENABLED,
694};
695
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200696enum mlx5_pagefault_type_flags {
697 MLX5_PFAULT_REQUESTOR = 1 << 0,
698 MLX5_PFAULT_WRITE = 1 << 1,
699 MLX5_PFAULT_RDMA = 1 << 2,
700};
701
702/* Contains the details of a pagefault. */
703struct mlx5_pagefault {
704 u32 bytes_committed;
705 u32 token;
706 u8 event_subtype;
707 u8 type;
708 union {
709 /* Initiator or send message responder pagefault details. */
710 struct {
711 /* Received packet size, only valid for responders. */
712 u32 packet_size;
713 /*
714 * Number of resource holding WQE, depends on type.
715 */
716 u32 wq_num;
717 /*
718 * WQE index. Refers to either the send queue or
719 * receive queue, according to event_subtype.
720 */
721 u16 wqe_index;
722 } wqe;
723 /* RDMA responder pagefault details */
724 struct {
725 u32 r_key;
726 /*
727 * Received packet size, minimal size page fault
728 * resolution required for forward progress.
729 */
730 u32 packet_size;
731 u32 rdma_op_len;
732 u64 rdma_va;
733 } rdma;
734 };
735
736 struct mlx5_eq *eq;
737 struct work_struct work;
738};
739
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300740struct mlx5_td {
741 struct list_head tirs_list;
742 u32 tdn;
743};
744
745struct mlx5e_resources {
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300746 u32 pdn;
747 struct mlx5_td td;
748 struct mlx5_core_mkey mkey;
Saeed Mahameedaff26152017-03-25 00:52:05 +0300749 struct mlx5_sq_bfreg bfreg;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300750};
751
Ilan Tayari52ec4622017-03-26 17:01:57 +0300752#define MLX5_MAX_RESERVED_GIDS 8
753
754struct mlx5_rsvd_gids {
755 unsigned int start;
756 unsigned int count;
757 struct ida ida;
758};
759
Eli Cohene126ba92013-07-07 17:25:49 +0300760struct mlx5_core_dev {
761 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300762 /* sync pci state */
763 struct mutex pci_status_mutex;
764 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300765 u8 rev_id;
766 char board_id[MLX5_BOARD_ID_LEN];
767 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300768 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
Gal Pressman71862562016-12-08 16:03:31 +0200769 struct {
Gal Pressman701052c2016-12-14 17:40:41 +0200770 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
771 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Gal Pressman71862562016-12-08 16:03:31 +0200772 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
773 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
774 } caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300775 phys_addr_t iseg_base;
776 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300777 enum mlx5_device_state state;
778 /* sync interface state */
779 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300780 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300781 void (*event) (struct mlx5_core_dev *dev,
782 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300783 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300784 struct mlx5_priv priv;
785 struct mlx5_profile *profile;
786 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300787 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300788 struct mlx5e_resources mlx5e_res;
Ilan Tayari52ec4622017-03-26 17:01:57 +0300789 struct {
790 struct mlx5_rsvd_gids reserved_gids;
Ilan Tayaria6f7d2a2017-03-26 17:23:42 +0300791 atomic_t roce_en;
Ilan Tayari52ec4622017-03-26 17:01:57 +0300792 } roce;
Ilan Tayarie29341f2017-03-13 20:05:45 +0200793#ifdef CONFIG_MLX5_FPGA
794 struct mlx5_fpga_device *fpga;
795#endif
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300796#ifdef CONFIG_RFS_ACCEL
797 struct cpu_rmap *rmap;
798#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300799};
800
801struct mlx5_db {
802 __be32 *db;
803 union {
804 struct mlx5_db_pgdir *pgdir;
805 struct mlx5_ib_user_db_page *user_page;
806 } u;
807 dma_addr_t dma;
808 int index;
809};
810
811enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300812 MLX5_COMP_EQ_SIZE = 1024,
813};
814
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300815enum {
816 MLX5_PTYS_IB = 1 << 0,
817 MLX5_PTYS_EN = 1 << 2,
818};
819
Eli Cohene126ba92013-07-07 17:25:49 +0300820typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
821
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +0200822enum {
823 MLX5_CMD_ENT_STATE_PENDING_COMP,
824};
825
Eli Cohene126ba92013-07-07 17:25:49 +0300826struct mlx5_cmd_work_ent {
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +0200827 unsigned long state;
Eli Cohene126ba92013-07-07 17:25:49 +0300828 struct mlx5_cmd_msg *in;
829 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300830 void *uout;
831 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300832 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300833 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300834 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300835 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300836 struct completion done;
837 struct mlx5_cmd *cmd;
838 struct work_struct work;
839 struct mlx5_cmd_layout *lay;
840 int ret;
841 int page_queue;
842 u8 status;
843 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000844 u64 ts1;
845 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300846 u16 op;
Majd Dibbiny4525abe2017-02-09 13:20:46 +0200847 bool polling;
Eli Cohene126ba92013-07-07 17:25:49 +0300848};
849
850struct mlx5_pas {
851 u64 pa;
852 u8 log_sz;
853};
854
Majd Dibbiny707c4602015-06-04 19:30:41 +0300855enum phy_port_state {
856 MLX5_AAA_111
857};
858
859struct mlx5_hca_vport_context {
860 u32 field_select;
861 bool sm_virt_aware;
862 bool has_smi;
863 bool has_raw;
864 enum port_state_policy policy;
865 enum phy_port_state phys_state;
866 enum ib_port_state vport_state;
867 u8 port_physical_state;
868 u64 sys_image_guid;
869 u64 port_guid;
870 u64 node_guid;
871 u32 cap_mask1;
872 u32 cap_mask1_perm;
873 u32 cap_mask2;
874 u32 cap_mask2_perm;
875 u16 lid;
876 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
877 u8 lmc;
878 u8 subnet_timeout;
879 u16 sm_lid;
880 u8 sm_sl;
881 u16 qkey_violation_counter;
882 u16 pkey_violation_counter;
883 bool grh_required;
884};
885
Eli Cohene126ba92013-07-07 17:25:49 +0300886static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
887{
Eli Cohene126ba92013-07-07 17:25:49 +0300888 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300889}
890
891extern struct workqueue_struct *mlx5_core_wq;
892
893#define STRUCT_FIELD(header, field) \
894 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
895 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
896
Eli Cohene126ba92013-07-07 17:25:49 +0300897static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
898{
899 return pci_get_drvdata(pdev);
900}
901
902extern struct dentry *mlx5_debugfs_root;
903
904static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
905{
906 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
907}
908
909static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
910{
911 return ioread32be(&dev->iseg->fw_rev) >> 16;
912}
913
914static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
915{
916 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
917}
918
919static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
920{
921 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
922}
923
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200924static inline u32 mlx5_base_mkey(const u32 key)
925{
926 return key & 0xffffff00u;
927}
928
Eli Cohene126ba92013-07-07 17:25:49 +0300929int mlx5_cmd_init(struct mlx5_core_dev *dev);
930void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
931void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
932void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300933
Eli Cohene126ba92013-07-07 17:25:49 +0300934int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
935 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300936int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
937 void *out, int out_size, mlx5_cmd_cbk_t callback,
938 void *context);
Majd Dibbiny4525abe2017-02-09 13:20:46 +0200939int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
940 void *out, int out_size);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300941void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
942
943int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300944int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
945int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300946void mlx5_health_cleanup(struct mlx5_core_dev *dev);
947int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300948void mlx5_start_health_poll(struct mlx5_core_dev *dev);
949void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300950void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Ilan Tayari01797202017-05-07 13:48:31 +0300951void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
Mohamad Haj Yahia2a0165a2017-03-30 17:09:00 +0300952void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300953int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
954 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300955int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300956void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200957int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
958 struct mlx5_frag_buf *buf, int node);
959void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300960struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
961 gfp_t flags, int npages);
962void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
963 struct mlx5_cmd_mailbox *head);
964int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300965 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300966int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
967int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300968 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300969int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
970 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200971void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
972void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300973int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
974 struct mlx5_core_mkey *mkey,
975 u32 *in, int inlen,
976 u32 *out, int outlen,
977 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200978int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
979 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300980 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200981int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
982 struct mlx5_core_mkey *mkey);
983int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300984 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200985int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300986 u32 *mkey);
987int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
988int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400989int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300990 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300991void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
992void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
993int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
994void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
995void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300996 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300997int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300998int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
999void mlx5_register_debugfs(void);
1000void mlx5_unregister_debugfs(void);
1001int mlx5_eq_init(struct mlx5_core_dev *dev);
1002void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1003void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
Tariq Toukan1c1b5222016-11-30 17:59:37 +02001004void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Eli Cohene126ba92013-07-07 17:25:49 +03001005void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +03001006void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Eli Cohene126ba92013-07-07 17:25:49 +03001007void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1008struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +02001009void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
Eli Cohene126ba92013-07-07 17:25:49 +03001010void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1011int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001012 int nent, u64 mask, const char *name,
Eli Cohen01187172017-01-03 23:55:24 +02001013 enum mlx5_eq_type type);
Eli Cohene126ba92013-07-07 17:25:49 +03001014int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1015int mlx5_start_eqs(struct mlx5_core_dev *dev);
1016int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +02001017int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1018 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001019int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1020int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1021
1022int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1023void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1024int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1025 int size_in, void *data_out, int size_out,
1026 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +03001027
Eli Cohene126ba92013-07-07 17:25:49 +03001028int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1029void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1030int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +03001031 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001032int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1033void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1034int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1035void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1036int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +03001037int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1038 int node);
Eli Cohene126ba92013-07-07 17:25:49 +03001039void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1040
Eli Cohene126ba92013-07-07 17:25:49 +03001041const char *mlx5_command_str(int command);
1042int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1043void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001044int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1045 int npsvs, u32 *sig_index);
1046int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +03001047void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +02001048int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1049 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +02001050int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1051 u8 port_num, void *out, size_t sz);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001052#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1053int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1054 u32 wq_num, u8 type, int error);
1055#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001056
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001057int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1058void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1059int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1060void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1061bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
Eli Cohena6d51b62017-01-03 23:55:23 +02001062int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1063 bool map_wc, bool fast_path);
1064void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001065
Ilan Tayari52ec4622017-03-26 17:01:57 +03001066unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1067int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1068 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1069 const u8 *mac, bool vlan, u16 vlan_id);
1070
Eli Cohene3297242015-10-14 17:43:47 +03001071static inline int fw_initializing(struct mlx5_core_dev *dev)
1072{
1073 return ioread32be(&dev->iseg->initializing) >> 31;
1074}
1075
Eli Cohene126ba92013-07-07 17:25:49 +03001076static inline u32 mlx5_mkey_to_idx(u32 mkey)
1077{
1078 return mkey >> 8;
1079}
1080
1081static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1082{
1083 return mkey_idx << 8;
1084}
1085
Eli Cohen746b5582013-10-23 09:53:14 +03001086static inline u8 mlx5_mkey_variant(u32 mkey)
1087{
1088 return mkey & 0xff;
1089}
1090
Eli Cohene126ba92013-07-07 17:25:49 +03001091enum {
1092 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +03001093 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +03001094};
1095
1096enum {
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +03001097 MR_CACHE_LAST_STD_ENTRY = 20,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001098 MLX5_IMR_MTT_CACHE_ENTRY,
1099 MLX5_IMR_KSM_CACHE_ENTRY,
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001100 MAX_MR_CACHE_ENTRIES
Eli Cohene126ba92013-07-07 17:25:49 +03001101};
1102
Saeed Mahameed64613d942015-04-02 17:07:34 +03001103enum {
1104 MLX5_INTERFACE_PROTOCOL_IB = 0,
1105 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1106};
1107
Jack Morgenstein9603b612014-07-28 23:30:22 +03001108struct mlx5_interface {
1109 void * (*add)(struct mlx5_core_dev *dev);
1110 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +03001111 int (*attach)(struct mlx5_core_dev *dev, void *context);
1112 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001113 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001114 enum mlx5_dev_event event, unsigned long param);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001115 void (*pfault)(struct mlx5_core_dev *dev,
1116 void *context,
1117 struct mlx5_pagefault *pfault);
Saeed Mahameed64613d942015-04-02 17:07:34 +03001118 void * (*get_dev)(void *context);
1119 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001120 struct list_head list;
1121};
1122
Saeed Mahameed64613d942015-04-02 17:07:34 +03001123void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001124int mlx5_register_interface(struct mlx5_interface *intf);
1125void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +03001126int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001127
Aviv Heller3bc34f3b2016-05-09 10:38:42 +00001128int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1129int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001130bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +00001131struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Eli Cohen01187172017-01-03 23:55:24 +02001132struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1133void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
Aviv Heller7907f232016-04-17 16:57:32 +03001134
Erez Shitrit693dfd52017-04-27 17:01:34 +03001135#ifndef CONFIG_MLX5_CORE_IPOIB
1136static inline
1137struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1138 struct ib_device *ibdev,
1139 const char *name,
1140 void (*setup)(struct net_device *))
1141{
1142 return ERR_PTR(-EOPNOTSUPP);
1143}
1144
1145static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1146#else
1147struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1148 struct ib_device *ibdev,
1149 const char *name,
1150 void (*setup)(struct net_device *));
1151void mlx5_rdma_netdev_free(struct net_device *netdev);
1152#endif /* CONFIG_MLX5_CORE_IPOIB */
1153
Eli Cohene126ba92013-07-07 17:25:49 +03001154struct mlx5_profile {
1155 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001156 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001157 struct {
1158 int size;
1159 int limit;
1160 } mr_cache[MAX_MR_CACHE_ENTRIES];
1161};
1162
Eli Cohenfc50db92015-12-01 18:03:09 +02001163enum {
1164 MLX5_PCI_DEV_IS_VF = 1 << 0,
1165};
1166
1167static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1168{
1169 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1170}
1171
Majd Dibbiny707c4602015-06-04 19:30:41 +03001172static inline int mlx5_get_gid_table_len(u16 param)
1173{
1174 if (param > 4) {
1175 pr_warn("gid table length is zero\n");
1176 return 0;
1177 }
1178
1179 return 8 * (1 << param);
1180}
1181
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001182static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1183{
1184 return !!(dev->priv.rl_table.max_size);
1185}
1186
Eli Cohen020446e2015-10-08 17:13:58 +03001187enum {
1188 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1189};
1190
Sagi Grimberga4353932017-07-13 11:09:40 +03001191static inline const struct cpumask *
1192mlx5_get_vector_affinity(struct mlx5_core_dev *dev, int vector)
1193{
1194 return pci_irq_get_affinity(dev->pdev, MLX5_EQ_VEC_COMP_BASE + vector);
1195}
1196
Eli Cohene126ba92013-07-07 17:25:49 +03001197#endif /* MLX5_DRIVER_H */